i915_irq.c 123.5 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33
#include <linux/circ_buf.h>
34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
36
#include "i915_drv.h"
C
Chris Wilson 已提交
37
#include "i915_trace.h"
J
Jesse Barnes 已提交
38
#include "intel_drv.h"
L
Linus Torvalds 已提交
39

40 41 42 43 44 45 46 47 48 49
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
50
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51 52 53 54 55 56 57 58 59 60 61 62 63 64
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

65
static const u32 hpd_status_g4x[] = {
66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

83
/* IIR can theoretically queue up two events. Be paranoid. */
84
#define GEN8_IRQ_RESET_NDX(type, which) do { \
85 86 87 88 89 90 91 92 93
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IMR(which)); \
	I915_WRITE(GEN8_##type##_IER(which), 0); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
	POSTING_READ(GEN8_##type##_IIR(which)); \
} while (0)

94
#define GEN5_IRQ_RESET(type) do { \
P
Paulo Zanoni 已提交
95
	I915_WRITE(type##IMR, 0xffffffff); \
96
	POSTING_READ(type##IMR); \
P
Paulo Zanoni 已提交
97
	I915_WRITE(type##IER, 0); \
98 99 100 101
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
	I915_WRITE(type##IIR, 0xffffffff); \
	POSTING_READ(type##IIR); \
P
Paulo Zanoni 已提交
102 103
} while (0)

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
/*
 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
 */
#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
	u32 val = I915_READ(reg); \
	if (val) { \
		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
		     (reg), val); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
		I915_WRITE((reg), 0xffffffff); \
		POSTING_READ(reg); \
	} \
} while (0)

P
Paulo Zanoni 已提交
119
#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120
	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
P
Paulo Zanoni 已提交
121 122 123 124 125 126
	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
	POSTING_READ(GEN8_##type##_IER(which)); \
} while (0)

#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127
	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
P
Paulo Zanoni 已提交
128 129 130 131 132
	I915_WRITE(type##IMR, (imr_val)); \
	I915_WRITE(type##IER, (ier_val)); \
	POSTING_READ(type##IER); \
} while (0)

133
/* For display hotplug interrupt */
134
static void
135
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136
{
137 138
	assert_spin_locked(&dev_priv->irq_lock);

139
	if (WARN_ON(dev_priv->pm.irqs_disabled))
140 141
		return;

142 143 144
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
145
		POSTING_READ(DEIMR);
146 147 148
	}
}

149
static void
150
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151
{
152 153
	assert_spin_locked(&dev_priv->irq_lock);

154
	if (WARN_ON(dev_priv->pm.irqs_disabled))
155 156
		return;

157 158 159
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
160
		POSTING_READ(DEIMR);
161 162 163
	}
}

P
Paulo Zanoni 已提交
164 165 166 167 168 169 170 171 172 173 174 175
/**
 * ilk_update_gt_irq - update GTIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	assert_spin_locked(&dev_priv->irq_lock);

176
	if (WARN_ON(dev_priv->pm.irqs_disabled))
177 178
		return;

P
Paulo Zanoni 已提交
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
	dev_priv->gt_irq_mask &= ~interrupt_mask;
	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	POSTING_READ(GTIMR);
}

void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, mask);
}

void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	ilk_update_gt_irq(dev_priv, mask, 0);
}

P
Paulo Zanoni 已提交
195 196 197 198 199 200 201 202 203 204
/**
  * snb_update_pm_irq - update GEN6_PMIMR
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  */
static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
205
	uint32_t new_val;
P
Paulo Zanoni 已提交
206 207 208

	assert_spin_locked(&dev_priv->irq_lock);

209
	if (WARN_ON(dev_priv->pm.irqs_disabled))
210 211
		return;

212
	new_val = dev_priv->pm_irq_mask;
213 214 215
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

216 217 218
	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219 220
		POSTING_READ(GEN6_PMIMR);
	}
P
Paulo Zanoni 已提交
221 222 223 224 225 226 227 228 229 230 231 232
}

void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, mask);
}

void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	snb_update_pm_irq(dev_priv, mask, 0);
}

233 234 235 236 237 238
static bool ivb_can_enable_err_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	enum pipe pipe;

239 240
	assert_spin_locked(&dev_priv->irq_lock);

241 242 243 244 245 246 247 248 249 250
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->cpu_fifo_underrun_disabled)
			return false;
	}

	return true;
}

251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
/**
  * bdw_update_pm_irq - update GT interrupt 2
  * @dev_priv: driver private
  * @interrupt_mask: mask of interrupt bits to update
  * @enabled_irq_mask: mask of interrupt bits to enable
  *
  * Copied from the snb function, updated with relevant register offsets
  */
static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
			      uint32_t interrupt_mask,
			      uint32_t enabled_irq_mask)
{
	uint32_t new_val;

	assert_spin_locked(&dev_priv->irq_lock);

	if (WARN_ON(dev_priv->pm.irqs_disabled))
		return;

	new_val = dev_priv->pm_irq_mask;
	new_val &= ~interrupt_mask;
	new_val |= (~enabled_irq_mask & interrupt_mask);

	if (new_val != dev_priv->pm_irq_mask) {
		dev_priv->pm_irq_mask = new_val;
		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
		POSTING_READ(GEN8_GT_IMR(2));
	}
}

void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, mask);
}

void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
{
	bdw_update_pm_irq(dev_priv, mask, 0);
}

291 292 293 294 295 296
static bool cpt_can_enable_serr_int(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum pipe pipe;
	struct intel_crtc *crtc;

297 298
	assert_spin_locked(&dev_priv->irq_lock);

299 300 301 302 303 304 305 306 307 308
	for_each_pipe(pipe) {
		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);

		if (crtc->pch_fifo_underrun_disabled)
			return false;
	}

	return true;
}

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
void i9xx_check_fifo_underruns(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc;
	unsigned long flags;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	for_each_intel_crtc(dev, crtc) {
		u32 reg = PIPESTAT(crtc->pipe);
		u32 pipestat;

		if (crtc->cpu_fifo_underrun_disabled)
			continue;

		pipestat = I915_READ(reg) & 0xffff0000;
		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
			continue;

		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);

		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
}

337 338
static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
					     enum pipe pipe, bool enable)
339 340 341
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = PIPESTAT(pipe);
342
	u32 pipestat = I915_READ(reg) & 0xffff0000;
343 344 345

	assert_spin_locked(&dev_priv->irq_lock);

346 347 348 349 350 351 352
	if (enable) {
		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
		POSTING_READ(reg);
	} else {
		if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}
353 354
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368
static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
						 enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
					  DE_PIPEB_FIFO_UNDERRUN;

	if (enable)
		ironlake_enable_display_irq(dev_priv, bit);
	else
		ironlake_disable_display_irq(dev_priv, bit);
}

static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
369
						  enum pipe pipe, bool enable)
370 371 372
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	if (enable) {
373 374
		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));

375 376 377 378 379
		if (!ivb_can_enable_err_int(dev))
			return;

		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
	} else {
380 381 382
		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);

		/* Change the state _after_ we've read out the current one. */
383
		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
384 385 386

		if (!was_enabled &&
		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
387 388
			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
				  pipe_name(pipe));
389
		}
390 391 392
	}
}

393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
						  enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	assert_spin_locked(&dev_priv->irq_lock);

	if (enable)
		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
	else
		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
/**
 * ibx_display_interrupt_update - update SDEIMR
 * @dev_priv: driver private
 * @interrupt_mask: mask of interrupt bits to update
 * @enabled_irq_mask: mask of interrupt bits to enable
 */
static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
					 uint32_t interrupt_mask,
					 uint32_t enabled_irq_mask)
{
	uint32_t sdeimr = I915_READ(SDEIMR);
	sdeimr &= ~interrupt_mask;
	sdeimr |= (~enabled_irq_mask & interrupt_mask);

	assert_spin_locked(&dev_priv->irq_lock);

424
	if (WARN_ON(dev_priv->pm.irqs_disabled))
425 426
		return;

427 428 429 430 431 432 433 434
	I915_WRITE(SDEIMR, sdeimr);
	POSTING_READ(SDEIMR);
}
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)

435 436
static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
437 438 439
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
440 441
	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
442 443

	if (enable)
444
		ibx_enable_display_interrupt(dev_priv, bit);
445
	else
446
		ibx_disable_display_interrupt(dev_priv, bit);
447 448 449 450 451 452 453 454 455
}

static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
					    enum transcoder pch_transcoder,
					    bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (enable) {
456 457 458
		I915_WRITE(SERR_INT,
			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));

459 460 461
		if (!cpt_can_enable_serr_int(dev))
			return;

462
		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
463
	} else {
464 465 466 467
		uint32_t tmp = I915_READ(SERR_INT);
		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);

		/* Change the state _after_ we've read out the current one. */
468
		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
469 470 471

		if (!was_enabled &&
		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
472 473
			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
				  transcoder_name(pch_transcoder));
474
		}
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	}
}

/**
 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pipe: pipe
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable CPU fifo underruns for a specific
 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
 * reporting for one pipe may also disable all the other CPU error interruts for
 * the other pipes, due to the fact that there's just one interrupt mask/enable
 * bit for all the pipes.
 *
 * Returns the previous state of underrun reporting.
 */
492 493
static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
						    enum pipe pipe, bool enable)
494 495 496 497 498 499
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool ret;

500 501
	assert_spin_locked(&dev_priv->irq_lock);

502 503 504 505 506 507 508
	ret = !intel_crtc->cpu_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->cpu_fifo_underrun_disabled = !enable;

509 510
	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
		i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
511
	else if (IS_GEN5(dev) || IS_GEN6(dev))
512 513
		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
	else if (IS_GEN7(dev))
514
		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
515 516
	else if (IS_GEN8(dev))
		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
517 518

done:
519 520 521 522 523 524 525 526 527 528 529 530
	return ret;
}

bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
					   enum pipe pipe, bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long flags;
	bool ret;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
531
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
532

533 534 535
	return ret;
}

536 537 538 539 540 541 542 543 544 545
static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
						  enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	return !intel_crtc->cpu_fifo_underrun_disabled;
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
/**
 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
 * @dev: drm device
 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
 * @enable: true if we want to report FIFO underrun errors, false otherwise
 *
 * This function makes us disable or enable PCH fifo underruns for a specific
 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
 * underrun reporting for one transcoder may also disable all the other PCH
 * error interruts for the other transcoders, due to the fact that there's just
 * one interrupt mask/enable bit for all the transcoders.
 *
 * Returns the previous state of underrun reporting.
 */
bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
					   enum transcoder pch_transcoder,
					   bool enable)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
565 566
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
567 568 569
	unsigned long flags;
	bool ret;

570 571 572 573 574 575 576 577
	/*
	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
	 * has only one pch transcoder A that all pipes can use. To avoid racy
	 * pch transcoder -> pipe lookups from interrupt code simply store the
	 * underrun statistics in crtc A. Since we never expose this anywhere
	 * nor use it outside of the fifo underrun code here using the "wrong"
	 * crtc on LPT won't cause issues.
	 */
578 579 580 581 582 583 584 585 586 587 588

	spin_lock_irqsave(&dev_priv->irq_lock, flags);

	ret = !intel_crtc->pch_fifo_underrun_disabled;

	if (enable == ret)
		goto done;

	intel_crtc->pch_fifo_underrun_disabled = !enable;

	if (HAS_PCH_IBX(dev))
589
		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
590 591 592 593 594 595 596 597 598
	else
		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);

done:
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
	return ret;
}


D
Daniel Vetter 已提交
599
static void
600 601
__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		       u32 enable_mask, u32 status_mask)
602
{
603
	u32 reg = PIPESTAT(pipe);
604
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
605

606 607
	assert_spin_locked(&dev_priv->irq_lock);

608 609 610 611
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
612 613 614
		return;

	if ((pipestat & enable_mask) == enable_mask)
615 616
		return;

617 618
	dev_priv->pipestat_irq_mask[pipe] |= status_mask;

619
	/* Enable the interrupt, clear any pending status */
620
	pipestat |= enable_mask | status_mask;
621 622
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
623 624
}

D
Daniel Vetter 已提交
625
static void
626 627
__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		        u32 enable_mask, u32 status_mask)
628
{
629
	u32 reg = PIPESTAT(pipe);
630
	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
631

632 633
	assert_spin_locked(&dev_priv->irq_lock);

634 635 636 637
	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
		      pipe_name(pipe), enable_mask, status_mask))
638 639
		return;

640 641 642
	if ((pipestat & enable_mask) == 0)
		return;

643 644
	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;

645
	pipestat &= ~enable_mask;
646 647
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
648 649
}

650 651 652 653 654
static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
{
	u32 enable_mask = status_mask << 16;

	/*
655 656
	 * On pipe A we don't support the PSR interrupt yet,
	 * on pipe B and C the same bit MBZ.
657 658 659
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
		return 0;
660 661 662 663 664 665
	/*
	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
	 * A the same bit is for perf counters which we don't use either.
	 */
	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
		return 0;
666 667 668 669 670 671 672 673 674 675 676 677

	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
			 SPRITE0_FLIP_DONE_INT_EN_VLV |
			 SPRITE1_FLIP_DONE_INT_EN_VLV);
	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;

	return enable_mask;
}

678 679 680 681 682 683
void
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		     u32 status_mask)
{
	u32 enable_mask;

684 685 686 687 688
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
689 690 691 692 693 694 695 696 697
	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

void
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
		      u32 status_mask)
{
	u32 enable_mask;

698 699 700 701 702
	if (IS_VALLEYVIEW(dev_priv->dev))
		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
							   status_mask);
	else
		enable_mask = status_mask << 16;
703 704 705
	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
}

706
/**
707
 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
708
 */
709
static void i915_enable_asle_pipestat(struct drm_device *dev)
710
{
711
	struct drm_i915_private *dev_priv = dev->dev_private;
712 713
	unsigned long irqflags;

714 715 716
	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
		return;

717
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
718

719
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
720
	if (INTEL_INFO(dev)->gen >= 4)
721
		i915_enable_pipestat(dev_priv, PIPE_A,
722
				     PIPE_LEGACY_BLC_EVENT_STATUS);
723 724

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
725 726
}

727 728 729 730 731 732 733 734 735 736 737 738
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
739
	struct drm_i915_private *dev_priv = dev->dev_private;
740

741 742 743 744
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		/* Locking is horribly broken here, but whatever. */
		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
745

746 747 748 749
		return intel_crtc->active;
	} else {
		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
	}
750 751
}

752 753 754 755 756 757
static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
{
	/* Gen2 doesn't have a hardware frame counter */
	return 0;
}

758 759 760
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
761
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
762
{
763
	struct drm_i915_private *dev_priv = dev->dev_private;
764 765
	unsigned long high_frame;
	unsigned long low_frame;
766
	u32 high1, high2, low, pixel, vbl_start;
767 768

	if (!i915_pipe_enabled(dev, pipe)) {
769
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
770
				"pipe %c\n", pipe_name(pipe));
771 772 773
		return 0;
	}

774 775 776 777 778 779 780 781
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
		struct intel_crtc *intel_crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
		const struct drm_display_mode *mode =
			&intel_crtc->config.adjusted_mode;

		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
	} else {
782
		enum transcoder cpu_transcoder = (enum transcoder) pipe;
783 784 785 786 787 788 789 790
		u32 htotal;

		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;

		vbl_start *= htotal;
	}

791 792
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
793

794 795 796 797 798 799
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
800
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
801
		low   = I915_READ(low_frame);
802
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
803 804
	} while (high1 != high2);

805
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
806
	pixel = low & PIPE_PIXEL_MASK;
807
	low >>= PIPE_FRAME_LOW_SHIFT;
808 809 810 811 812 813

	/*
	 * The frame counter increments at beginning of active.
	 * Cook up a vblank counter by also checking the pixel
	 * counter against vblank start.
	 */
814
	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
815 816
}

817
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
818
{
819
	struct drm_i915_private *dev_priv = dev->dev_private;
820
	int reg = PIPE_FRMCOUNT_GM45(pipe);
821 822

	if (!i915_pipe_enabled(dev, pipe)) {
823
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
824
				 "pipe %c\n", pipe_name(pipe));
825 826 827 828 829 830
		return 0;
	}

	return I915_READ(reg);
}

831 832 833
/* raw reads, only for fast reads of display block, no need for forcewake etc. */
#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
	enum pipe pipe = crtc->pipe;
	int vtotal = mode->crtc_vtotal;
	int position;

	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		vtotal /= 2;

	if (IS_GEN2(dev))
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
	else
		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;

	/*
	 * Scanline counter increments at leading edge of hsync, and
	 * it starts counting from vtotal-1 on the first active line.
	 * That means the scanline counter value is always one less
	 * than what we would expect. Ie. just after start of vblank,
	 * which also occurs at start of hsync (on the last active line),
	 * the scanline counter will read vblank_start-1.
	 */
	return (position + 1) % vtotal;
}

862
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
863 864
				    unsigned int flags, int *vpos, int *hpos,
				    ktime_t *stime, ktime_t *etime)
865
{
866 867 868 869
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
870
	int position;
871
	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
872 873
	bool in_vbl = true;
	int ret = 0;
874
	unsigned long irqflags;
875

876
	if (!intel_crtc->active) {
877
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
878
				 "pipe %c\n", pipe_name(pipe));
879 880 881
		return 0;
	}

882
	htotal = mode->crtc_htotal;
883
	hsync_start = mode->crtc_hsync_start;
884 885 886
	vtotal = mode->crtc_vtotal;
	vbl_start = mode->crtc_vblank_start;
	vbl_end = mode->crtc_vblank_end;
887

888 889 890 891 892 893
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vbl_start = DIV_ROUND_UP(vbl_start, 2);
		vbl_end /= 2;
		vtotal /= 2;
	}

894 895
	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

896 897 898 899 900 901
	/*
	 * Lock uncore.lock, as we will do multiple timing critical raw
	 * register reads, potentially with preemption disabled, so the
	 * following code must not block on uncore.lock.
	 */
	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
902

903 904 905 906 907 908
	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */

	/* Get optional system timestamp before query. */
	if (stime)
		*stime = ktime_get();

909
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
910 911 912
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
913
		position = __intel_get_crtc_scanline(intel_crtc);
914 915 916 917 918
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
919
		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
920

921 922 923 924
		/* convert to pixel counts */
		vbl_start *= htotal;
		vbl_end *= htotal;
		vtotal *= htotal;
925 926 927 928 929 930 931 932 933 934 935

		/*
		 * Start of vblank interrupt is triggered at start of hsync,
		 * just prior to the first active line of vblank. However we
		 * consider lines to start at the leading edge of horizontal
		 * active. So, should we get here before we've crossed into
		 * the horizontal active of the first line in vblank, we would
		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
		 * always add htotal-hsync_start to the current pixel position.
		 */
		position = (position + htotal - hsync_start) % vtotal;
936 937
	}

938 939 940 941 942 943 944 945
	/* Get optional system timestamp after query. */
	if (etime)
		*etime = ktime_get();

	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */

	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

946 947 948 949 950 951 952 953 954 955 956 957
	in_vbl = position >= vbl_start && position < vbl_end;

	/*
	 * While in vblank, position will be negative
	 * counting up towards 0 at vbl_end. And outside
	 * vblank, position will be positive counting
	 * up since vbl_end.
	 */
	if (position >= vbl_start)
		position -= vbl_end;
	else
		position += vtotal - vbl_end;
958

959
	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
960 961 962 963 964 965
		*vpos = position;
		*hpos = 0;
	} else {
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}
966 967 968 969 970 971 972 973

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

974 975 976 977 978 979 980 981 982 983 984 985 986
int intel_get_crtc_scanline(struct intel_crtc *crtc)
{
	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
	unsigned long irqflags;
	int position;

	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
	position = __intel_get_crtc_scanline(crtc);
	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);

	return position;
}

987
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
988 989 990 991
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
992
	struct drm_crtc *crtc;
993

994
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
995
		DRM_ERROR("Invalid crtc %d\n", pipe);
996 997 998 999
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
1010 1011

	/* Helper routine in DRM core does all the work: */
1012 1013
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
1014 1015
						     crtc,
						     &to_intel_crtc(crtc)->config.adjusted_mode);
1016 1017
}

1018 1019
static bool intel_hpd_irq_event(struct drm_device *dev,
				struct drm_connector *connector)
1020 1021 1022 1023 1024 1025 1026
{
	enum drm_connector_status old_status;

	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
	old_status = connector->status;

	connector->status = connector->funcs->detect(connector, false);
1027 1028 1029 1030
	if (old_status == connector->status)
		return false;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1031 1032
		      connector->base.id,
		      drm_get_connector_name(connector),
1033 1034 1035 1036
		      drm_get_connector_status_name(old_status),
		      drm_get_connector_status_name(connector->status));

	return true;
1037 1038
}

1039 1040 1041
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
1042 1043
#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)

1044 1045
static void i915_hotplug_work_func(struct work_struct *work)
{
1046 1047
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, hotplug_work);
1048
	struct drm_device *dev = dev_priv->dev;
1049
	struct drm_mode_config *mode_config = &dev->mode_config;
1050 1051 1052 1053 1054
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
1055
	bool changed = false;
1056
	u32 hpd_event_bits;
1057

1058 1059 1060 1061
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

1062
	mutex_lock(&mode_config->mutex);
1063 1064
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

1065
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1066 1067 1068

	hpd_event_bits = dev_priv->hpd_event_bits;
	dev_priv->hpd_event_bits = 0;
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
1083 1084 1085 1086
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
		}
1087 1088 1089 1090
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
1091
	if (hpd_disabled) {
1092
		drm_kms_helper_poll_enable(dev);
1093 1094 1095
		mod_timer(&dev_priv->hotplug_reenable_timer,
			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
	}
1096 1097 1098

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
			if (intel_encoder->hot_plug)
				intel_encoder->hot_plug(intel_encoder);
			if (intel_hpd_irq_event(dev, connector))
				changed = true;
		}
	}
1109 1110
	mutex_unlock(&mode_config->mutex);

1111 1112
	if (changed)
		drm_kms_helper_hotplug_event(dev);
1113 1114
}

1115 1116 1117 1118 1119
static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
{
	del_timer_sync(&dev_priv->hotplug_reenable_timer);
}

1120
static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1121
{
1122
	struct drm_i915_private *dev_priv = dev->dev_private;
1123
	u32 busy_up, busy_down, max_avg, min_avg;
1124 1125
	u8 new_delay;

1126
	spin_lock(&mchdev_lock);
1127

1128 1129
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

1130
	new_delay = dev_priv->ips.cur_delay;
1131

1132
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1133 1134
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
1135 1136 1137 1138
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
1139
	if (busy_up > max_avg) {
1140 1141 1142 1143
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
1144
	} else if (busy_down < min_avg) {
1145 1146 1147 1148
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
1149 1150
	}

1151
	if (ironlake_set_drps(dev, new_delay))
1152
		dev_priv->ips.cur_delay = new_delay;
1153

1154
	spin_unlock(&mchdev_lock);
1155

1156 1157 1158
	return;
}

1159 1160 1161
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
1162 1163 1164
	if (ring->obj == NULL)
		return;

1165
	trace_i915_gem_request_complete(ring);
1166

1167
	wake_up_all(&ring->irq_queue);
1168
	i915_queue_hangcheck(dev);
1169 1170
}

1171
static void gen6_pm_rps_work(struct work_struct *work)
1172
{
1173 1174
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, rps.work);
P
Paulo Zanoni 已提交
1175
	u32 pm_iir;
1176
	int new_delay, adj;
1177

1178
	spin_lock_irq(&dev_priv->irq_lock);
1179 1180
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
1181 1182 1183 1184 1185 1186
	if (IS_BROADWELL(dev_priv->dev))
		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	else {
		/* Make sure not to corrupt PMIMR state used by ringbuffer */
		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
	}
1187
	spin_unlock_irq(&dev_priv->irq_lock);
1188

1189
	/* Make sure we didn't queue anything we're not going to process. */
1190
	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
1191

1192
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
1193 1194
		return;

1195
	mutex_lock(&dev_priv->rps.hw_lock);
1196

1197
	adj = dev_priv->rps.last_adj;
1198
	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1199 1200 1201 1202
		if (adj > 0)
			adj *= 2;
		else
			adj = 1;
1203
		new_delay = dev_priv->rps.cur_freq + adj;
1204 1205 1206 1207 1208

		/*
		 * For better performance, jump directly
		 * to RPe if we're below it.
		 */
1209 1210
		if (new_delay < dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1211
	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1212 1213
		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
			new_delay = dev_priv->rps.efficient_freq;
1214
		else
1215
			new_delay = dev_priv->rps.min_freq_softlimit;
1216 1217 1218 1219 1220 1221
		adj = 0;
	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
		if (adj < 0)
			adj *= 2;
		else
			adj = -1;
1222
		new_delay = dev_priv->rps.cur_freq + adj;
1223
	} else { /* unknown event */
1224
		new_delay = dev_priv->rps.cur_freq;
1225
	}
1226

1227 1228 1229
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
1230
	new_delay = clamp_t(int, new_delay,
1231 1232
			    dev_priv->rps.min_freq_softlimit,
			    dev_priv->rps.max_freq_softlimit);
1233

1234
	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1235 1236 1237 1238 1239

	if (IS_VALLEYVIEW(dev_priv->dev))
		valleyview_set_rps(dev_priv->dev, new_delay);
	else
		gen6_set_rps(dev_priv->dev, new_delay);
1240

1241
	mutex_unlock(&dev_priv->rps.hw_lock);
1242 1243
}

1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
1256 1257
	struct drm_i915_private *dev_priv =
		container_of(work, struct drm_i915_private, l3_parity.error_work);
1258
	u32 error_status, row, bank, subbank;
1259
	char *parity_event[6];
1260 1261
	uint32_t misccpctl;
	unsigned long flags;
1262
	uint8_t slice = 0;
1263 1264 1265 1266 1267 1268 1269

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

1270 1271 1272 1273
	/* If we've screwed up tracking, just let the interrupt fire again */
	if (WARN_ON(!dev_priv->l3_parity.which_slice))
		goto out;

1274 1275 1276 1277
	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

1278 1279
	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
		u32 reg;
1280

1281 1282 1283
		slice--;
		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
			break;
1284

1285
		dev_priv->l3_parity.which_slice &= ~(1<<slice);
1286

1287
		reg = GEN7_L3CDERRST1 + (slice * 0x200);
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303
		error_status = I915_READ(reg);
		row = GEN7_PARITY_ERROR_ROW(error_status);
		bank = GEN7_PARITY_ERROR_BANK(error_status);
		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
		POSTING_READ(reg);

		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
		parity_event[5] = NULL;

1304
		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1305
				   KOBJ_CHANGE, parity_event);
1306

1307 1308
		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
			  slice, row, bank, subbank);
1309

1310 1311 1312 1313 1314
		kfree(parity_event[4]);
		kfree(parity_event[3]);
		kfree(parity_event[2]);
		kfree(parity_event[1]);
	}
1315

1316
	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1317

1318 1319 1320 1321 1322 1323 1324
out:
	WARN_ON(dev_priv->l3_parity.which_slice);
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);
1325 1326
}

1327
static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1328
{
1329
	struct drm_i915_private *dev_priv = dev->dev_private;
1330

1331
	if (!HAS_L3_DPF(dev))
1332 1333
		return;

1334
	spin_lock(&dev_priv->irq_lock);
1335
	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1336
	spin_unlock(&dev_priv->irq_lock);
1337

1338 1339 1340 1341 1342 1343 1344
	iir &= GT_PARITY_ERROR(dev);
	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
		dev_priv->l3_parity.which_slice |= 1 << 1;

	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
		dev_priv->l3_parity.which_slice |= 1 << 0;

1345
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1346 1347
}

1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & ILK_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

1359 1360 1361 1362 1363
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

1364 1365
	if (gt_iir &
	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1366
		notify_ring(dev, &dev_priv->ring[RCS]);
1367
	if (gt_iir & GT_BSD_USER_INTERRUPT)
1368
		notify_ring(dev, &dev_priv->ring[VCS]);
1369
	if (gt_iir & GT_BLT_USER_INTERRUPT)
1370 1371
		notify_ring(dev, &dev_priv->ring[BCS]);

1372 1373 1374
	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
		      GT_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1375 1376
		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
				  gt_iir);
1377
	}
1378

1379 1380
	if (gt_iir & GT_PARITY_ERROR(dev))
		ivybridge_parity_error_irq_handler(dev, gt_iir);
1381 1382
}

1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
{
	if ((pm_iir & dev_priv->pm_rps_events) == 0)
		return;

	spin_lock(&dev_priv->irq_lock);
	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
	spin_unlock(&dev_priv->irq_lock);

	queue_work(dev_priv->wq, &dev_priv->rps.work);
}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
				       struct drm_i915_private *dev_priv,
				       u32 master_ctl)
{
	u32 rcs, bcs, vcs;
	uint32_t tmp = 0;
	irqreturn_t ret = IRQ_NONE;

	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
		tmp = I915_READ(GEN8_GT_IIR(0));
		if (tmp) {
			ret = IRQ_HANDLED;
			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
			if (rcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[RCS]);
			if (bcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[BCS]);
			I915_WRITE(GEN8_GT_IIR(0), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT0)!\n");
	}

1419
	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1420 1421 1422 1423 1424 1425
		tmp = I915_READ(GEN8_GT_IIR(1));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS]);
1426 1427 1428
			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VCS2]);
1429 1430 1431 1432 1433
			I915_WRITE(GEN8_GT_IIR(1), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT1)!\n");
	}

1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444
	if (master_ctl & GEN8_GT_PM_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(2));
		if (tmp & dev_priv->pm_rps_events) {
			ret = IRQ_HANDLED;
			gen8_rps_irq_handler(dev_priv, tmp);
			I915_WRITE(GEN8_GT_IIR(2),
				   tmp & dev_priv->pm_rps_events);
		} else
			DRM_ERROR("The master control interrupt lied (PM)!\n");
	}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	if (master_ctl & GEN8_GT_VECS_IRQ) {
		tmp = I915_READ(GEN8_GT_IIR(3));
		if (tmp) {
			ret = IRQ_HANDLED;
			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
			if (vcs & GT_RENDER_USER_INTERRUPT)
				notify_ring(dev, &dev_priv->ring[VECS]);
			I915_WRITE(GEN8_GT_IIR(3), tmp);
		} else
			DRM_ERROR("The master control interrupt lied (GT3)!\n");
	}

	return ret;
}

1460 1461 1462
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

1463
static inline void intel_hpd_irq_handler(struct drm_device *dev,
1464 1465
					 u32 hotplug_trigger,
					 const u32 *hpd)
1466
{
1467
	struct drm_i915_private *dev_priv = dev->dev_private;
1468
	int i;
1469
	bool storm_detected = false;
1470

1471 1472 1473
	if (!hotplug_trigger)
		return;

1474 1475 1476
	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
			  hotplug_trigger);

1477
	spin_lock(&dev_priv->irq_lock);
1478
	for (i = 1; i < HPD_NUM_PINS; i++) {
1479

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		if (hpd[i] & hotplug_trigger &&
		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
			/*
			 * On GMCH platforms the interrupt mask bits only
			 * prevent irq generation, not the setting of the
			 * hotplug bits itself. So only WARN about unexpected
			 * interrupts on saner platforms.
			 */
			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
				  hotplug_trigger, i, hpd[i]);

			continue;
		}
1494

1495 1496 1497 1498
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

1499
		dev_priv->hpd_event_bits |= (1 << i);
1500 1501 1502 1503 1504
		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
1505
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1506 1507
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1508
			dev_priv->hpd_event_bits &= ~(1 << i);
1509
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
1510
			storm_detected = true;
1511 1512
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
1513 1514
			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
				      dev_priv->hpd_stats[i].hpd_cnt);
1515 1516 1517
		}
	}

1518 1519
	if (storm_detected)
		dev_priv->display.hpd_irq_setup(dev);
1520
	spin_unlock(&dev_priv->irq_lock);
1521

1522 1523 1524 1525 1526 1527 1528
	/*
	 * Our hotplug handler can grab modeset locks (by calling down into the
	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
	 * queue for otherwise the flush_work in the pageflip code will
	 * deadlock.
	 */
	schedule_work(&dev_priv->hotplug_work);
1529 1530
}

1531 1532
static void gmbus_irq_handler(struct drm_device *dev)
{
1533
	struct drm_i915_private *dev_priv = dev->dev_private;
1534 1535

	wake_up_all(&dev_priv->gmbus_wait_queue);
1536 1537
}

1538 1539
static void dp_aux_irq_handler(struct drm_device *dev)
{
1540
	struct drm_i915_private *dev_priv = dev->dev_private;
1541 1542

	wake_up_all(&dev_priv->gmbus_wait_queue);
1543 1544
}

1545
#if defined(CONFIG_DEBUG_FS)
1546 1547 1548 1549
static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
					 uint32_t crc0, uint32_t crc1,
					 uint32_t crc2, uint32_t crc3,
					 uint32_t crc4)
1550 1551 1552 1553
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
	struct intel_pipe_crc_entry *entry;
1554
	int head, tail;
1555

1556 1557
	spin_lock(&pipe_crc->lock);

1558
	if (!pipe_crc->entries) {
1559
		spin_unlock(&pipe_crc->lock);
1560 1561 1562 1563
		DRM_ERROR("spurious interrupt\n");
		return;
	}

1564 1565
	head = pipe_crc->head;
	tail = pipe_crc->tail;
1566 1567

	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1568
		spin_unlock(&pipe_crc->lock);
1569 1570 1571 1572 1573
		DRM_ERROR("CRC buffer overflowing\n");
		return;
	}

	entry = &pipe_crc->entries[head];
1574

1575
	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1576 1577 1578 1579 1580
	entry->crc[0] = crc0;
	entry->crc[1] = crc1;
	entry->crc[2] = crc2;
	entry->crc[3] = crc3;
	entry->crc[4] = crc4;
1581 1582

	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1583 1584 1585
	pipe_crc->head = head;

	spin_unlock(&pipe_crc->lock);
1586 1587

	wake_up_interruptible(&pipe_crc->wq);
1588
}
1589 1590 1591 1592 1593 1594 1595 1596
#else
static inline void
display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
			     uint32_t crc0, uint32_t crc1,
			     uint32_t crc2, uint32_t crc3,
			     uint32_t crc4) {}
#endif

1597

1598
static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
D
Daniel Vetter 已提交
1599 1600 1601
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1602 1603 1604
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     0, 0, 0, 0);
D
Daniel Vetter 已提交
1605 1606
}

1607
static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1608 1609 1610
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1611 1612 1613 1614 1615 1616
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1617
}
1618

1619
static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1620 1621
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632
	uint32_t res1, res2;

	if (INTEL_INFO(dev)->gen >= 3)
		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
	else
		res1 = 0;

	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
	else
		res2 = 0;
1633

1634 1635 1636 1637 1638
	display_pipe_crc_irq_handler(dev, pipe,
				     I915_READ(PIPE_CRC_RES_RED(pipe)),
				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
				     res1, res2);
1639
}
1640

1641 1642 1643 1644
/* The RPS events need forcewake, so we add them to a work queue and mask their
 * IMR bits until the work is done. Other interrupts can be processed without
 * the work queue. */
static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1645
{
1646
	if (pm_iir & dev_priv->pm_rps_events) {
1647
		spin_lock(&dev_priv->irq_lock);
1648 1649
		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1650
		spin_unlock(&dev_priv->irq_lock);
1651 1652

		queue_work(dev_priv->wq, &dev_priv->rps.work);
1653 1654
	}

1655 1656 1657
	if (HAS_VEBOX(dev_priv->dev)) {
		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
B
Ben Widawsky 已提交
1658

1659
		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
1660 1661 1662
			i915_handle_error(dev_priv->dev, false,
					  "VEBOX CS error interrupt 0x%08x",
					  pm_iir);
1663
		}
B
Ben Widawsky 已提交
1664
	}
1665 1666
}

1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
{
	struct intel_crtc *crtc;

	if (!drm_handle_vblank(dev, pipe))
		return false;

	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
	wake_up(&crtc->vbl_wait);

	return true;
}

1680 1681 1682
static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1683
	u32 pipe_stats[I915_MAX_PIPES] = { };
1684 1685
	int pipe;

1686
	spin_lock(&dev_priv->irq_lock);
1687
	for_each_pipe(pipe) {
1688
		int reg;
1689
		u32 mask, iir_bit = 0;
1690

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
		/*
		 * PIPESTAT bits get signalled even when the interrupt is
		 * disabled with the mask bits, and some of the status bits do
		 * not generate interrupts at all (like the underrun bit). Hence
		 * we need to be careful that we only handle what we want to
		 * handle.
		 */
		mask = 0;
		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
			mask |= PIPE_FIFO_UNDERRUN_STATUS;

		switch (pipe) {
		case PIPE_A:
			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
			break;
		case PIPE_B:
			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
			break;
1709 1710 1711
		case PIPE_C:
			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
			break;
1712 1713 1714 1715 1716
		}
		if (iir & iir_bit)
			mask |= dev_priv->pipestat_irq_mask[pipe];

		if (!mask)
1717 1718 1719
			continue;

		reg = PIPESTAT(pipe);
1720 1721
		mask |= PIPESTAT_INT_ENABLE_MASK;
		pipe_stats[pipe] = I915_READ(reg) & mask;
1722 1723 1724 1725

		/*
		 * Clear the PIPE*STAT regs before the IIR
		 */
1726 1727
		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
					PIPESTAT_INT_STATUS_MASK))
1728 1729
			I915_WRITE(reg, pipe_stats[pipe]);
	}
1730
	spin_unlock(&dev_priv->irq_lock);
1731 1732 1733

	for_each_pipe(pipe) {
		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1734
			intel_pipe_handle_vblank(dev, pipe);
1735

1736
		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip(dev, pipe);
		}

		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
			i9xx_pipe_crc_irq_handler(dev, pipe);

		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
	}

	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
		gmbus_irq_handler(dev);
}

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
static void i9xx_hpd_irq_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

	if (IS_G4X(dev)) {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
	} else {
		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;

		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
	}

	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
		dp_aux_irq_handler(dev);

	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
	/*
	 * Make sure hotplug status is cleared before we clear IIR, or else we
	 * may miss hotplug events.
	 */
	POSTING_READ(PORT_HOTPLUG_STAT);
}

1780
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
1781
{
1782
	struct drm_device *dev = arg;
1783
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

1797
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
1798

1799
		valleyview_pipestat_irq_handler(dev, iir);
1800

J
Jesse Barnes 已提交
1801
		/* Consume port.  Then clear IIR or we'll miss events */
1802 1803
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
J
Jesse Barnes 已提交
1804

1805
		if (pm_iir)
1806
			gen6_rps_irq_handler(dev_priv, pm_iir);
J
Jesse Barnes 已提交
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

1817 1818
static irqreturn_t cherryview_irq_handler(int irq, void *arg)
{
1819
	struct drm_device *dev = arg;
1820 1821 1822 1823
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl, iir;
	irqreturn_t ret = IRQ_NONE;

1824 1825 1826
	for (;;) {
		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
		iir = I915_READ(VLV_IIR);
1827

1828 1829
		if (master_ctl == 0 && iir == 0)
			break;
1830

1831
		I915_WRITE(GEN8_MASTER_IRQ, 0);
1832

1833
		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1834

1835
		valleyview_pipestat_irq_handler(dev, iir);
1836

1837
		/* Consume port.  Then clear IIR or we'll miss events */
1838
		i9xx_hpd_irq_handler(dev);
1839

1840
		I915_WRITE(VLV_IIR, iir);
1841

1842 1843
		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
		POSTING_READ(GEN8_MASTER_IRQ);
1844

1845 1846
		ret = IRQ_HANDLED;
	}
1847

1848 1849 1850
	return ret;
}

1851
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1852
{
1853
	struct drm_i915_private *dev_priv = dev->dev_private;
1854
	int pipe;
1855
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1856

1857 1858
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);

1859 1860 1861
	if (pch_iir & SDE_AUDIO_POWER_MASK) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
			       SDE_AUDIO_POWER_SHIFT);
1862
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1863 1864
				 port_name(port));
	}
1865

1866 1867 1868
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

1869
	if (pch_iir & SDE_GMBUS)
1870
		gmbus_irq_handler(dev);
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1881 1882 1883 1884 1885
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1886 1887 1888 1889 1890 1891 1892 1893

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1894 1895
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1896
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1897 1898 1899 1900

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1901
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1902 1903 1904 1905 1906 1907
}

static void ivb_err_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 err_int = I915_READ(GEN7_ERR_INT);
D
Daniel Vetter 已提交
1908
	enum pipe pipe;
1909

1910 1911 1912
	if (err_int & ERR_INT_POISON)
		DRM_ERROR("Poison interrupt\n");

D
Daniel Vetter 已提交
1913 1914 1915 1916
	for_each_pipe(pipe) {
		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
1917 1918
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
D
Daniel Vetter 已提交
1919
		}
1920

D
Daniel Vetter 已提交
1921 1922
		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
			if (IS_IVYBRIDGE(dev))
1923
				ivb_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1924
			else
1925
				hsw_pipe_crc_irq_handler(dev, pipe);
D
Daniel Vetter 已提交
1926 1927
		}
	}
1928

1929 1930 1931 1932 1933 1934 1935 1936
	I915_WRITE(GEN7_ERR_INT, err_int);
}

static void cpt_serr_int_handler(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 serr_int = I915_READ(SERR_INT);

1937 1938 1939
	if (serr_int & SERR_INT_POISON)
		DRM_ERROR("PCH poison interrupt\n");

1940 1941 1942
	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
							  false))
1943
			DRM_ERROR("PCH transcoder A FIFO underrun\n");
1944 1945 1946 1947

	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
							  false))
1948
			DRM_ERROR("PCH transcoder B FIFO underrun\n");
1949 1950 1951 1952

	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
							  false))
1953
			DRM_ERROR("PCH transcoder C FIFO underrun\n");
1954 1955

	I915_WRITE(SERR_INT, serr_int);
1956 1957
}

1958 1959
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
1960
	struct drm_i915_private *dev_priv = dev->dev_private;
1961
	int pipe;
1962
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1963

1964 1965
	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);

1966 1967 1968 1969 1970 1971
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
			       SDE_AUDIO_POWER_SHIFT_CPT);
		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
				 port_name(port));
	}
1972 1973

	if (pch_iir & SDE_AUX_MASK_CPT)
1974
		dp_aux_irq_handler(dev);
1975 1976

	if (pch_iir & SDE_GMBUS_CPT)
1977
		gmbus_irq_handler(dev);
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
1990 1991 1992

	if (pch_iir & SDE_ERROR_CPT)
		cpt_serr_int_handler(dev);
1993 1994
}

1995 1996 1997
static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1998
	enum pipe pipe;
1999 2000 2001 2002 2003 2004 2005 2006 2007 2008

	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE)
		intel_opregion_asle_intr(dev);

	if (de_iir & DE_POISON)
		DRM_ERROR("Poison interrupt\n");

2009 2010
	for_each_pipe(pipe) {
		if (de_iir & DE_PIPE_VBLANK(pipe))
2011
			intel_pipe_handle_vblank(dev, pipe);
2012

2013 2014
		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2015 2016
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2017

2018 2019
		if (de_iir & DE_PIPE_CRC_DONE(pipe))
			i9xx_pipe_crc_irq_handler(dev, pipe);
2020

2021 2022 2023 2024 2025
		/* plane/pipes map 1:1 on ilk+ */
		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
		}
2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
	}

	/* check event from PCH */
	if (de_iir & DE_PCH_EVENT) {
		u32 pch_iir = I915_READ(SDEIIR);

		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}

	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
		ironlake_rps_change_irq_handler(dev);
}

2045 2046 2047
static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2048
	enum pipe pipe;
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058

	if (de_iir & DE_ERR_INT_IVB)
		ivb_err_int_handler(dev);

	if (de_iir & DE_AUX_CHANNEL_A_IVB)
		dp_aux_irq_handler(dev);

	if (de_iir & DE_GSE_IVB)
		intel_opregion_asle_intr(dev);

2059 2060
	for_each_pipe(pipe) {
		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2061
			intel_pipe_handle_vblank(dev, pipe);
2062 2063

		/* plane/pipes map 1:1 on ilk+ */
2064 2065 2066
		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080
		}
	}

	/* check event from PCH */
	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		/* clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
	}
}

2081
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2082
{
2083
	struct drm_device *dev = arg;
2084
	struct drm_i915_private *dev_priv = dev->dev_private;
2085
	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2086
	irqreturn_t ret = IRQ_NONE;
2087

2088 2089
	/* We get interrupts on unclaimed registers, so check for this before we
	 * do any I915_{READ,WRITE}. */
2090
	intel_uncore_check_errors(dev);
2091

2092 2093 2094
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2095
	POSTING_READ(DEIER);
2096

2097 2098 2099 2100 2101
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
2102 2103 2104 2105 2106
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
2107

2108
	gt_iir = I915_READ(GTIIR);
2109
	if (gt_iir) {
2110
		if (INTEL_INFO(dev)->gen >= 6)
2111
			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2112 2113
		else
			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
2114 2115
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
2116 2117
	}

2118 2119
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
2120 2121 2122 2123
		if (INTEL_INFO(dev)->gen >= 7)
			ivb_display_irq_handler(dev, de_iir);
		else
			ilk_display_irq_handler(dev, de_iir);
2124 2125
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
2126 2127
	}

2128 2129 2130
	if (INTEL_INFO(dev)->gen >= 6) {
		u32 pm_iir = I915_READ(GEN6_PMIIR);
		if (pm_iir) {
2131
			gen6_rps_irq_handler(dev_priv, pm_iir);
2132 2133 2134
			I915_WRITE(GEN6_PMIIR, pm_iir);
			ret = IRQ_HANDLED;
		}
2135
	}
2136 2137 2138

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
2139 2140 2141 2142
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
2143 2144 2145 2146

	return ret;
}

2147 2148 2149 2150 2151 2152 2153
static irqreturn_t gen8_irq_handler(int irq, void *arg)
{
	struct drm_device *dev = arg;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 master_ctl;
	irqreturn_t ret = IRQ_NONE;
	uint32_t tmp = 0;
2154
	enum pipe pipe;
2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180

	master_ctl = I915_READ(GEN8_MASTER_IRQ);
	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
	if (!master_ctl)
		return IRQ_NONE;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);

	if (master_ctl & GEN8_DE_MISC_IRQ) {
		tmp = I915_READ(GEN8_DE_MISC_IIR);
		if (tmp & GEN8_DE_MISC_GSE)
			intel_opregion_asle_intr(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Misc interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
	if (master_ctl & GEN8_DE_PORT_IRQ) {
		tmp = I915_READ(GEN8_DE_PORT_IIR);
		if (tmp & GEN8_AUX_CHANNEL_A)
			dp_aux_irq_handler(dev);
		else if (tmp)
			DRM_ERROR("Unexpected DE Port interrupt\n");
		else
			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");

		if (tmp) {
			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
			ret = IRQ_HANDLED;
		}
	}

2196 2197
	for_each_pipe(pipe) {
		uint32_t pipe_iir;
2198

2199 2200
		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
			continue;
2201

2202 2203
		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
		if (pipe_iir & GEN8_PIPE_VBLANK)
2204
			intel_pipe_handle_vblank(dev, pipe);
2205

2206
		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2207 2208
			intel_prepare_page_flip(dev, pipe);
			intel_finish_page_flip_plane(dev, pipe);
2209
		}
2210

2211 2212 2213
		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
			hsw_pipe_crc_irq_handler(dev, pipe);

2214 2215 2216
		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
								  false))
2217 2218
				DRM_ERROR("Pipe %c FIFO underrun\n",
					  pipe_name(pipe));
2219 2220
		}

2221 2222 2223 2224 2225
		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
				  pipe_name(pipe),
				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
		}
2226 2227 2228 2229 2230

		if (pipe_iir) {
			ret = IRQ_HANDLED;
			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
		} else
2231 2232 2233
			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
	}

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
		/*
		 * FIXME(BDW): Assume for now that the new interrupt handling
		 * scheme also closed the SDE interrupt handling race we've seen
		 * on older pch-split platforms. But this needs testing.
		 */
		u32 pch_iir = I915_READ(SDEIIR);

		cpt_irq_handler(dev, pch_iir);

		if (pch_iir) {
			I915_WRITE(SDEIIR, pch_iir);
			ret = IRQ_HANDLED;
		}
	}

2250 2251 2252 2253 2254 2255
	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return ret;
}

2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
static void i915_error_wake_up(struct drm_i915_private *dev_priv,
			       bool reset_completed)
{
	struct intel_ring_buffer *ring;
	int i;

	/*
	 * Notify all waiters for GPU completion events that reset state has
	 * been changed, and that they need to restart their wait after
	 * checking for potential errors (and bail out to drop locks if there is
	 * a gpu reset pending so that i915_error_work_func can acquire them).
	 */

	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
	for_each_ring(ring, dev_priv, i)
		wake_up_all(&ring->irq_queue);

	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
	wake_up_all(&dev_priv->pending_flip_queue);

	/*
	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
	 * reset state is cleared.
	 */
	if (reset_completed)
		wake_up_all(&dev_priv->gpu_error.reset_queue);
}

2284 2285 2286 2287 2288 2289 2290 2291 2292
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
2293 2294
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
2295 2296
	struct drm_i915_private *dev_priv =
		container_of(error, struct drm_i915_private, gpu_error);
2297
	struct drm_device *dev = dev_priv->dev;
2298 2299 2300
	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2301
	int ret;
2302

2303
	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
2304

2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
2316
		DRM_DEBUG_DRIVER("resetting chip\n");
2317
		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
2318
				   reset_event);
2319

2320 2321 2322 2323 2324 2325 2326 2327
		/*
		 * In most cases it's guaranteed that we get here with an RPM
		 * reference held, for example because there is a pending GPU
		 * request that won't finish until the reset is done. This
		 * isn't the case at least when we get here by doing a
		 * simulated reset via debugs, so get an RPM reference.
		 */
		intel_runtime_pm_get(dev_priv);
2328 2329 2330 2331 2332 2333
		/*
		 * All state reset _must_ be completed before we update the
		 * reset counter, for otherwise waiters might miss the reset
		 * pending state and not properly drop locks, resulting in
		 * deadlocks with the reset work.
		 */
2334 2335
		ret = i915_reset(dev);

2336 2337
		intel_display_handle_reset(dev);

2338 2339
		intel_runtime_pm_put(dev_priv);

2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

2354
			kobject_uevent_env(&dev->primary->kdev->kobj,
2355
					   KOBJ_CHANGE, reset_done_event);
2356
		} else {
M
Mika Kuoppala 已提交
2357
			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2358
		}
2359

2360 2361 2362 2363 2364
		/*
		 * Note: The wake_up also serves as a memory barrier so that
		 * waiters see the update value of the reset counter atomic_t.
		 */
		i915_error_wake_up(dev_priv, true);
2365
	}
2366 2367
}

2368
static void i915_report_and_clear_eir(struct drm_device *dev)
2369 2370
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2371
	uint32_t instdone[I915_NUM_INSTDONE_REG];
2372
	u32 eir = I915_READ(EIR);
2373
	int pipe, i;
2374

2375 2376
	if (!eir)
		return;
2377

2378
	pr_err("render error detected, EIR: 0x%08x\n", eir);
2379

2380 2381
	i915_get_extra_instdone(dev, instdone);

2382 2383 2384 2385
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

2386 2387
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2388 2389
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2390 2391
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2392
			I915_WRITE(IPEIR_I965, ipeir);
2393
			POSTING_READ(IPEIR_I965);
2394 2395 2396
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2397 2398
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2399
			I915_WRITE(PGTBL_ER, pgtbl_err);
2400
			POSTING_READ(PGTBL_ER);
2401 2402 2403
		}
	}

2404
	if (!IS_GEN2(dev)) {
2405 2406
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
2407 2408
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
2409
			I915_WRITE(PGTBL_ER, pgtbl_err);
2410
			POSTING_READ(PGTBL_ER);
2411 2412 2413 2414
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
2415
		pr_err("memory refresh error:\n");
2416
		for_each_pipe(pipe)
2417
			pr_err("pipe %c stat: 0x%08x\n",
2418
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
2419 2420 2421
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
2422 2423
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2424 2425
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2426
		if (INTEL_INFO(dev)->gen < 4) {
2427 2428
			u32 ipeir = I915_READ(IPEIR);

2429 2430 2431
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
2432
			I915_WRITE(IPEIR, ipeir);
2433
			POSTING_READ(IPEIR);
2434 2435 2436
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

2437 2438 2439 2440
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
2441
			I915_WRITE(IPEIR_I965, ipeir);
2442
			POSTING_READ(IPEIR_I965);
2443 2444 2445 2446
		}
	}

	I915_WRITE(EIR, eir);
2447
	POSTING_READ(EIR);
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
2470 2471
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...)
2472 2473
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2474 2475
	va_list args;
	char error_msg[80];
2476

2477 2478 2479 2480 2481
	va_start(args, fmt);
	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
	va_end(args);

	i915_capture_error_state(dev, wedged, error_msg);
2482
	i915_report_and_clear_eir(dev);
2483

2484
	if (wedged) {
2485 2486
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
2487

2488
		/*
2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
		 * Wakeup waiting processes so that the reset work function
		 * i915_error_work_func doesn't deadlock trying to grab various
		 * locks. By bumping the reset counter first, the woken
		 * processes will see a reset in progress and back off,
		 * releasing their locks and then wait for the reset completion.
		 * We must do this for _all_ gpu waiters that might hold locks
		 * that the reset work needs to acquire.
		 *
		 * Note: The wake_up serves as the required memory barrier to
		 * ensure that the waiters see the updated value of the reset
		 * counter atomic_t.
2500
		 */
2501
		i915_error_wake_up(dev_priv, false);
2502 2503
	}

2504 2505 2506 2507 2508 2509 2510
	/*
	 * Our reset work can grab modeset locks (since it needs to reset the
	 * state of outstanding pagelips). Hence it must not be run on our own
	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
	 * code will deadlock.
	 */
	schedule_work(&dev_priv->gpu_error.work);
2511 2512
}

2513
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
2514
{
2515
	struct drm_i915_private *dev_priv = dev->dev_private;
2516 2517
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2518
	struct drm_i915_gem_object *obj;
2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

2530 2531 2532
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
2533 2534 2535 2536 2537 2538
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
2539
	obj = work->pending_flip_obj;
2540
	if (INTEL_INFO(dev)->gen >= 4) {
2541
		int dspsurf = DSPSURF(intel_crtc->plane);
2542
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2543
					i915_gem_obj_ggtt_offset(obj);
2544
	} else {
2545
		int dspaddr = DSPADDR(intel_crtc->plane);
2546
		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2547 2548
							crtc->y * crtc->primary->fb->pitches[0] +
							crtc->x * crtc->primary->fb->bits_per_pixel/8);
2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

2559 2560 2561
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2562
static int i915_enable_vblank(struct drm_device *dev, int pipe)
2563
{
2564
	struct drm_i915_private *dev_priv = dev->dev_private;
2565
	unsigned long irqflags;
2566

2567
	if (!i915_pipe_enabled(dev, pipe))
2568
		return -EINVAL;
2569

2570
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571
	if (INTEL_INFO(dev)->gen >= 4)
2572
		i915_enable_pipestat(dev_priv, pipe,
2573
				     PIPE_START_VBLANK_INTERRUPT_STATUS);
2574
	else
2575
		i915_enable_pipestat(dev_priv, pipe,
2576
				     PIPE_VBLANK_INTERRUPT_STATUS);
2577 2578

	/* maintain vblank delivery even in deep C-states */
2579
	if (INTEL_INFO(dev)->gen == 3)
2580
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
2581
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2582

2583 2584 2585
	return 0;
}

2586
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2587
{
2588
	struct drm_i915_private *dev_priv = dev->dev_private;
2589
	unsigned long irqflags;
2590
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2591
						     DE_PIPE_VBLANK(pipe);
2592 2593 2594 2595 2596

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2597
	ironlake_enable_display_irq(dev_priv, bit);
2598 2599 2600 2601 2602
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
2603 2604
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
2605
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2606 2607 2608 2609 2610 2611
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2612
	i915_enable_pipestat(dev_priv, pipe,
2613
			     PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2614 2615 2616 2617 2618
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

2619 2620 2621 2622 2623 2624 2625 2626 2627
static int gen8_enable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2628 2629 2630
	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2631 2632 2633 2634
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
	return 0;
}

2635 2636 2637
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
2638
static void i915_disable_vblank(struct drm_device *dev, int pipe)
2639
{
2640
	struct drm_i915_private *dev_priv = dev->dev_private;
2641
	unsigned long irqflags;
2642

2643
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2644
	if (INTEL_INFO(dev)->gen == 3)
2645
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
2646

2647
	i915_disable_pipestat(dev_priv, pipe,
2648 2649
			      PIPE_VBLANK_INTERRUPT_STATUS |
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
2650 2651 2652
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2653
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2654
{
2655
	struct drm_i915_private *dev_priv = dev->dev_private;
2656
	unsigned long irqflags;
2657
	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
2658
						     DE_PIPE_VBLANK(pipe);
2659 2660

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2661
	ironlake_disable_display_irq(dev_priv, bit);
2662 2663 2664
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
2665 2666
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
2667
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
2668 2669 2670
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2671
	i915_disable_pipestat(dev_priv, pipe,
2672
			      PIPE_START_VBLANK_INTERRUPT_STATUS);
J
Jesse Barnes 已提交
2673 2674 2675
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2676 2677 2678 2679 2680 2681 2682 2683 2684
static void gen8_disable_vblank(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2685 2686 2687
	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2688 2689 2690
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

2691 2692
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
2693
{
2694 2695 2696 2697
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

2698 2699 2700 2701 2702
static bool
ring_idle(struct intel_ring_buffer *ring, u32 seqno)
{
	return (list_empty(&ring->request_list) ||
		i915_seqno_passed(seqno, ring_last_seqno(ring)));
B
Ben Gamari 已提交
2703 2704
}

2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721
static bool
ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
{
	if (INTEL_INFO(dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return false;
	} else {
		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
				 MI_SEMAPHORE_REGISTER);
	}
}

2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
static struct intel_ring_buffer *
semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	int i;

	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
		/*
		 * FIXME: gen8 semaphore support - currently we don't emit
		 * semaphores on bdw anyway, but this needs to be addressed when
		 * we merge that code.
		 */
		return NULL;
	} else {
		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;

		for_each_ring(signaller, dev_priv, i) {
			if(ring == signaller)
				continue;

2743
			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
				return signaller;
		}
	}

	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
		  ring->id, ipehr);

	return NULL;
}

2754 2755
static struct intel_ring_buffer *
semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2756 2757
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2758 2759
	u32 cmd, ipehr, head;
	int i;
2760 2761

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2762
	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
2763
		return NULL;
2764

2765 2766 2767 2768 2769 2770
	/*
	 * HEAD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX. But limit it to just 3
	 * dwords. Note that we don't care about ACTHD here since that might
	 * point at at batch, and semaphores are always emitted into the
	 * ringbuffer itself.
2771
	 */
2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	head = I915_READ_HEAD(ring) & HEAD_ADDR;

	for (i = 4; i; --i) {
		/*
		 * Be paranoid and presume the hw has gone off into the wild -
		 * our ring is smaller than what the hardware (and hence
		 * HEAD_ADDR) allows. Also handles wrap-around.
		 */
		head &= ring->size - 1;

		/* This here seems to blow up */
		cmd = ioread32(ring->virtual_start + head);
2784 2785 2786
		if (cmd == ipehr)
			break;

2787 2788
		head -= 4;
	}
2789

2790 2791
	if (!i)
		return NULL;
2792

2793
	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2794
	return semaphore_wait_to_signaller_ring(ring, ipehr);
2795 2796
}

2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825
static int semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct intel_ring_buffer *signaller;
	u32 seqno, ctl;

	ring->hangcheck.deadlock = true;

	signaller = semaphore_waits_for(ring, &seqno);
	if (signaller == NULL || signaller->hangcheck.deadlock)
		return -1;

	/* cursory check for an unkickable deadlock */
	ctl = I915_READ_CTL(signaller);
	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
		return -1;

	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
}

static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
{
	struct intel_ring_buffer *ring;
	int i;

	for_each_ring(ring, dev_priv, i)
		ring->hangcheck.deadlock = false;
}

2826
static enum intel_ring_hangcheck_action
2827
ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
2828 2829 2830
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2831 2832
	u32 tmp;

2833
	if (ring->hangcheck.acthd != acthd)
2834
		return HANGCHECK_ACTIVE;
2835

2836
	if (IS_GEN2(dev))
2837
		return HANGCHECK_HUNG;
2838 2839 2840 2841 2842 2843 2844

	/* Is the chip hanging on a WAIT_FOR_EVENT?
	 * If so we can simply poke the RB_WAIT bit
	 * and break the hang. This should work on
	 * all but the second generation chipsets.
	 */
	tmp = I915_READ_CTL(ring);
2845
	if (tmp & RING_WAIT) {
2846 2847 2848
		i915_handle_error(dev, false,
				  "Kicking stuck wait on %s",
				  ring->name);
2849
		I915_WRITE_CTL(ring, tmp);
2850
		return HANGCHECK_KICK;
2851 2852 2853 2854 2855
	}

	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
		switch (semaphore_passed(ring)) {
		default:
2856
			return HANGCHECK_HUNG;
2857
		case 1:
2858 2859 2860
			i915_handle_error(dev, false,
					  "Kicking stuck semaphore on %s",
					  ring->name);
2861
			I915_WRITE_CTL(ring, tmp);
2862
			return HANGCHECK_KICK;
2863
		case 0:
2864
			return HANGCHECK_WAIT;
2865
		}
2866
	}
2867

2868
	return HANGCHECK_HUNG;
2869 2870
}

B
Ben Gamari 已提交
2871 2872
/**
 * This is called when the chip hasn't reported back with completed
2873 2874 2875 2876 2877
 * batchbuffers in a long time. We keep track per ring seqno progress and
 * if there are no progress, hangcheck score for that ring is increased.
 * Further, acthd is inspected to see if the ring is stuck. On stuck case
 * we kick the ring. If we see no progress on three subsequent calls
 * we assume chip is wedged and try to fix it by resetting the chip.
B
Ben Gamari 已提交
2878
 */
2879
static void i915_hangcheck_elapsed(unsigned long data)
B
Ben Gamari 已提交
2880 2881
{
	struct drm_device *dev = (struct drm_device *)data;
2882
	struct drm_i915_private *dev_priv = dev->dev_private;
2883 2884
	struct intel_ring_buffer *ring;
	int i;
2885
	int busy_count = 0, rings_hung = 0;
2886 2887 2888 2889
	bool stuck[I915_NUM_RINGS] = { 0 };
#define BUSY 1
#define KICK 5
#define HUNG 20
2890

2891
	if (!i915.enable_hangcheck)
2892 2893
		return;

2894
	for_each_ring(ring, dev_priv, i) {
2895 2896
		u64 acthd;
		u32 seqno;
2897
		bool busy = true;
2898

2899 2900
		semaphore_clear_deadlocks(dev_priv);

2901 2902
		seqno = ring->get_seqno(ring, false);
		acthd = intel_ring_get_active_head(ring);
2903

2904 2905
		if (ring->hangcheck.seqno == seqno) {
			if (ring_idle(ring, seqno)) {
2906 2907
				ring->hangcheck.action = HANGCHECK_IDLE;

2908 2909
				if (waitqueue_active(&ring->irq_queue)) {
					/* Issue a wake-up to catch stuck h/w. */
2910
					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2911 2912 2913 2914 2915 2916
						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
								  ring->name);
						else
							DRM_INFO("Fake missed irq on %s\n",
								 ring->name);
2917 2918 2919 2920
						wake_up_all(&ring->irq_queue);
					}
					/* Safeguard against driver failure */
					ring->hangcheck.score += BUSY;
2921 2922
				} else
					busy = false;
2923
			} else {
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
				/* We always increment the hangcheck score
				 * if the ring is busy and still processing
				 * the same request, so that no single request
				 * can run indefinitely (such as a chain of
				 * batches). The only time we do not increment
				 * the hangcheck score on this ring, if this
				 * ring is in a legitimate wait for another
				 * ring. In that case the waiting ring is a
				 * victim and we want to be sure we catch the
				 * right culprit. Then every time we do kick
				 * the ring, add a small increment to the
				 * score so that we can catch a batch that is
				 * being repeatedly kicked and so responsible
				 * for stalling the machine.
				 */
2939 2940 2941 2942
				ring->hangcheck.action = ring_stuck(ring,
								    acthd);

				switch (ring->hangcheck.action) {
2943
				case HANGCHECK_IDLE:
2944
				case HANGCHECK_WAIT:
2945
					break;
2946
				case HANGCHECK_ACTIVE:
2947
					ring->hangcheck.score += BUSY;
2948
					break;
2949
				case HANGCHECK_KICK:
2950
					ring->hangcheck.score += KICK;
2951
					break;
2952
				case HANGCHECK_HUNG:
2953
					ring->hangcheck.score += HUNG;
2954 2955 2956
					stuck[i] = true;
					break;
				}
2957
			}
2958
		} else {
2959 2960
			ring->hangcheck.action = HANGCHECK_ACTIVE;

2961 2962 2963 2964 2965
			/* Gradually reduce the count so that we catch DoS
			 * attempts across multiple batches.
			 */
			if (ring->hangcheck.score > 0)
				ring->hangcheck.score--;
2966 2967
		}

2968 2969
		ring->hangcheck.seqno = seqno;
		ring->hangcheck.acthd = acthd;
2970
		busy_count += busy;
2971
	}
2972

2973
	for_each_ring(ring, dev_priv, i) {
2974
		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2975 2976 2977
			DRM_INFO("%s on %s\n",
				 stuck[i] ? "stuck" : "no progress",
				 ring->name);
2978
			rings_hung++;
2979 2980 2981
		}
	}

2982
	if (rings_hung)
2983
		return i915_handle_error(dev, true, "Ring hung");
B
Ben Gamari 已提交
2984

2985 2986 2987
	if (busy_count)
		/* Reset timer case chip hangs without another request
		 * being added */
2988 2989 2990 2991 2992 2993
		i915_queue_hangcheck(dev);
}

void i915_queue_hangcheck(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2994
	if (!i915.enable_hangcheck)
2995 2996 2997 2998
		return;

	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2999 3000
}

3001
static void ibx_irq_reset(struct drm_device *dev)
P
Paulo Zanoni 已提交
3002 3003 3004 3005 3006 3007
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

3008
	GEN5_IRQ_RESET(SDE);
3009 3010 3011

	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
		I915_WRITE(SERR_INT, 0xffffffff);
P
Paulo Zanoni 已提交
3012
}
3013

P
Paulo Zanoni 已提交
3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
/*
 * SDEIER is also touched by the interrupt handler to work around missed PCH
 * interrupts. Hence we can't update it after the interrupt handler is enabled -
 * instead we unconditionally enable all PCH interrupt sources here, but then
 * only unmask them as needed with SDEIMR.
 *
 * This function needs to be called before interrupts are enabled.
 */
static void ibx_irq_pre_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (HAS_PCH_NOP(dev))
		return;

	WARN_ON(I915_READ(SDEIER) != 0);
P
Paulo Zanoni 已提交
3030 3031 3032 3033
	I915_WRITE(SDEIER, 0xffffffff);
	POSTING_READ(SDEIER);
}

3034
static void gen5_gt_irq_reset(struct drm_device *dev)
3035 3036 3037
{
	struct drm_i915_private *dev_priv = dev->dev_private;

3038
	GEN5_IRQ_RESET(GT);
P
Paulo Zanoni 已提交
3039
	if (INTEL_INFO(dev)->gen >= 6)
3040
		GEN5_IRQ_RESET(GEN6_PM);
3041 3042
}

L
Linus Torvalds 已提交
3043 3044
/* drm_dma.h hooks
*/
P
Paulo Zanoni 已提交
3045
static void ironlake_irq_reset(struct drm_device *dev)
3046
{
3047
	struct drm_i915_private *dev_priv = dev->dev_private;
3048

3049
	I915_WRITE(HWSTAM, 0xffffffff);
3050

3051
	GEN5_IRQ_RESET(DE);
3052 3053
	if (IS_GEN7(dev))
		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3054

3055
	gen5_gt_irq_reset(dev);
3056

3057
	ibx_irq_reset(dev);
3058
}
3059

P
Paulo Zanoni 已提交
3060 3061 3062
static void ironlake_irq_preinstall(struct drm_device *dev)
{
	ironlake_irq_reset(dev);
3063 3064
}

J
Jesse Barnes 已提交
3065 3066
static void valleyview_irq_preinstall(struct drm_device *dev)
{
3067
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078
	int pipe;

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
3079

3080
	gen5_gt_irq_reset(dev);
J
Jesse Barnes 已提交
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

P
Paulo Zanoni 已提交
3094
static void gen8_irq_reset(struct drm_device *dev)
3095 3096 3097 3098 3099 3100 3101
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

3102 3103 3104 3105
	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);
3106

P
Paulo Zanoni 已提交
3107
	for_each_pipe(pipe)
3108
		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3109

3110 3111 3112
	GEN5_IRQ_RESET(GEN8_DE_PORT_);
	GEN5_IRQ_RESET(GEN8_DE_MISC_);
	GEN5_IRQ_RESET(GEN8_PCU_);
3113

3114
	ibx_irq_reset(dev);
3115
}
3116

P
Paulo Zanoni 已提交
3117 3118 3119
static void gen8_irq_preinstall(struct drm_device *dev)
{
	gen8_irq_reset(dev);
3120 3121
}

3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
static void cherryview_irq_preinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

	GEN8_IRQ_RESET_NDX(GT, 0);
	GEN8_IRQ_RESET_NDX(GT, 1);
	GEN8_IRQ_RESET_NDX(GT, 2);
	GEN8_IRQ_RESET_NDX(GT, 3);

	GEN5_IRQ_RESET(GEN8_PCU_);

	POSTING_READ(GEN8_PCU_IIR);

	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3153
static void ibx_hpd_irq_setup(struct drm_device *dev)
3154
{
3155
	struct drm_i915_private *dev_priv = dev->dev_private;
3156 3157
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
3158
	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
3159 3160

	if (HAS_PCH_IBX(dev)) {
3161
		hotplug_irqs = SDE_HOTPLUG_MASK;
3162
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3163
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3164
				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3165
	} else {
3166
		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3167
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3168
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3169
				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
3170
	}
3171

3172
	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3173 3174 3175 3176 3177 3178 3179

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
3180 3181 3182 3183 3184 3185 3186 3187
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
3188 3189
static void ibx_irq_postinstall(struct drm_device *dev)
{
3190
	struct drm_i915_private *dev_priv = dev->dev_private;
3191
	u32 mask;
3192

D
Daniel Vetter 已提交
3193 3194 3195
	if (HAS_PCH_NOP(dev))
		return;

3196
	if (HAS_PCH_IBX(dev))
3197
		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3198
	else
3199
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3200

3201
	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
P
Paulo Zanoni 已提交
3202 3203 3204
	I915_WRITE(SDEIMR, ~mask);
}

3205 3206 3207 3208 3209 3210 3211 3212
static void gen5_gt_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pm_irqs, gt_irqs;

	pm_irqs = gt_irqs = 0;

	dev_priv->gt_irq_mask = ~0;
3213
	if (HAS_L3_DPF(dev)) {
3214
		/* L3 parity interrupt is always unmasked. */
3215 3216
		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
		gt_irqs |= GT_PARITY_ERROR(dev);
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
	}

	gt_irqs |= GT_RENDER_USER_INTERRUPT;
	if (IS_GEN5(dev)) {
		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
			   ILK_BSD_USER_INTERRUPT;
	} else {
		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
	}

P
Paulo Zanoni 已提交
3227
	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
3228 3229

	if (INTEL_INFO(dev)->gen >= 6) {
3230
		pm_irqs |= dev_priv->pm_rps_events;
3231 3232 3233 3234

		if (HAS_VEBOX(dev))
			pm_irqs |= PM_VEBOX_USER_INTERRUPT;

3235
		dev_priv->pm_irq_mask = 0xffffffff;
P
Paulo Zanoni 已提交
3236
		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
3237 3238 3239
	}
}

3240
static int ironlake_irq_postinstall(struct drm_device *dev)
3241
{
3242
	unsigned long irqflags;
3243
	struct drm_i915_private *dev_priv = dev->dev_private;
3244 3245 3246 3247 3248 3249
	u32 display_mask, extra_mask;

	if (INTEL_INFO(dev)->gen >= 7) {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
				DE_PLANEB_FLIP_DONE_IVB |
3250
				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
3251
		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3252
			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
3253 3254 3255
	} else {
		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
3256 3257 3258
				DE_AUX_CHANNEL_A |
				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
				DE_POISON);
3259 3260
		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
3261
	}
3262

3263
	dev_priv->irq_mask = ~display_mask;
3264

3265 3266
	I915_WRITE(HWSTAM, 0xeffe);

P
Paulo Zanoni 已提交
3267 3268
	ibx_irq_pre_postinstall(dev);

P
Paulo Zanoni 已提交
3269
	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3270

3271
	gen5_gt_irq_postinstall(dev);
3272

P
Paulo Zanoni 已提交
3273
	ibx_irq_postinstall(dev);
3274

3275
	if (IS_IRONLAKE_M(dev)) {
3276 3277 3278
		/* Enable PCU event interrupts
		 *
		 * spinlocking not required here for correctness since interrupt
3279 3280 3281
		 * setup is guaranteed to run in single-threaded context. But we
		 * need it to make the assert_spin_locked happy. */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3282
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3283
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3284 3285
	}

3286 3287 3288
	return 0;
}

3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326
static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;

	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					       PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
	dev_priv->irq_mask &= ~iir_mask;

	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	POSTING_READ(VLV_IER);
}

static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
{
	u32 pipestat_mask;
	u32 iir_mask;

	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3327
		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375

	dev_priv->irq_mask |= iir_mask;
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	I915_WRITE(VLV_IIR, iir_mask);
	POSTING_READ(VLV_IIR);

	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
			PIPE_CRC_DONE_INTERRUPT_STATUS;

	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
					        PIPE_GMBUS_INTERRUPT_STATUS);
	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);

	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
			PIPE_FIFO_UNDERRUN_STATUS;
	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
	POSTING_READ(PIPESTAT(PIPE_A));
}

void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = true;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_install(dev_priv);
}

void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
{
	assert_spin_locked(&dev_priv->irq_lock);

	if (!dev_priv->display_irqs_enabled)
		return;

	dev_priv->display_irqs_enabled = false;

	if (dev_priv->dev->irq_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
}

J
Jesse Barnes 已提交
3376 3377
static int valleyview_irq_postinstall(struct drm_device *dev)
{
3378
	struct drm_i915_private *dev_priv = dev->dev_private;
3379
	unsigned long irqflags;
J
Jesse Barnes 已提交
3380

3381
	dev_priv->irq_mask = ~0;
J
Jesse Barnes 已提交
3382

3383 3384 3385
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
3386
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3387
	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
J
Jesse Barnes 已提交
3388 3389 3390
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IER);

3391 3392 3393
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3394 3395
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_install(dev_priv);
3396
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3397

J
Jesse Barnes 已提交
3398 3399 3400
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

3401
	gen5_gt_irq_postinstall(dev);
J
Jesse Barnes 已提交
3402 3403 3404 3405 3406 3407 3408 3409

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3410 3411 3412 3413

	return 0;
}

3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
{
	int i;

	/* These are interrupts we'll toggle with the ring mask register */
	uint32_t gt_interrupts[] = {
		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
		0,
		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
		};

3429
	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
P
Paulo Zanoni 已提交
3430
		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3431 3432

	dev_priv->pm_irq_mask = 0xffffffff;
3433 3434 3435 3436 3437
}

static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
{
	struct drm_device *dev = dev_priv->dev;
3438
	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
3439 3440
		GEN8_PIPE_CDCLK_CRC_DONE |
		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3441 3442
	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
		GEN8_PIPE_FIFO_UNDERRUN;
3443
	int pipe;
3444 3445 3446
	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3447

3448
	for_each_pipe(pipe)
P
Paulo Zanoni 已提交
3449 3450
		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
				  de_pipe_enables);
3451

P
Paulo Zanoni 已提交
3452
	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3453 3454 3455 3456 3457 3458
}

static int gen8_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

P
Paulo Zanoni 已提交
3459 3460
	ibx_irq_pre_postinstall(dev);

3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471
	gen8_gt_irq_postinstall(dev_priv);
	gen8_de_irq_postinstall(dev_priv);

	ibx_irq_postinstall(dev);

	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3472 3473 3474 3475 3476 3477
static int cherryview_irq_postinstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3478 3479 3480
		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
		PIPE_CRC_DONE_INTERRUPT_STATUS;
3481 3482 3483 3484 3485 3486 3487
	unsigned long irqflags;
	int pipe;

	/*
	 * Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
3488
	dev_priv->irq_mask = ~enable_mask;
3489 3490 3491 3492 3493

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3494
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	for_each_pipe(pipe)
		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);

	gen8_gt_irq_postinstall(dev_priv);

	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
	POSTING_READ(GEN8_MASTER_IRQ);

	return 0;
}

3511 3512 3513 3514 3515 3516 3517
static void gen8_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv)
		return;

3518
	intel_hpd_irq_uninstall(dev_priv);
3519

P
Paulo Zanoni 已提交
3520
	gen8_irq_reset(dev);
3521 3522
}

J
Jesse Barnes 已提交
3523 3524
static void valleyview_irq_uninstall(struct drm_device *dev)
{
3525
	struct drm_i915_private *dev_priv = dev->dev_private;
3526
	unsigned long irqflags;
J
Jesse Barnes 已提交
3527 3528 3529 3530 3531
	int pipe;

	if (!dev_priv)
		return;

3532 3533
	I915_WRITE(VLV_MASTER_IER, 0);

3534
	intel_hpd_irq_uninstall(dev_priv);
3535

J
Jesse Barnes 已提交
3536 3537 3538 3539 3540 3541
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3542 3543 3544 3545 3546 3547 3548 3549

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	if (dev_priv->display_irqs_enabled)
		valleyview_display_irqs_uninstall(dev_priv);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	dev_priv->irq_mask = 0;

J
Jesse Barnes 已提交
3550 3551 3552 3553 3554 3555
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
static void cherryview_irq_uninstall(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	I915_WRITE(GEN8_MASTER_IRQ, 0);
	POSTING_READ(GEN8_MASTER_IRQ);

#define GEN8_IRQ_FINI_NDX(type, which)				\
do {								\
	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER(which), 0);		\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR(which));			\
	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
} while (0)

#define GEN8_IRQ_FINI(type)				\
do {							\
	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
	I915_WRITE(GEN8_##type##_IER, 0);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
	POSTING_READ(GEN8_##type##_IIR);		\
	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
} while (0)

	GEN8_IRQ_FINI_NDX(GT, 0);
	GEN8_IRQ_FINI_NDX(GT, 1);
	GEN8_IRQ_FINI_NDX(GT, 2);
	GEN8_IRQ_FINI_NDX(GT, 3);

	GEN8_IRQ_FINI(PCU);

#undef GEN8_IRQ_FINI
#undef GEN8_IRQ_FINI_NDX

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	I915_WRITE(VLV_IIR, 0xffffffff);
	POSTING_READ(VLV_IIR);
}

3607
static void ironlake_irq_uninstall(struct drm_device *dev)
3608
{
3609
	struct drm_i915_private *dev_priv = dev->dev_private;
3610 3611 3612 3613

	if (!dev_priv)
		return;

3614
	intel_hpd_irq_uninstall(dev_priv);
3615

P
Paulo Zanoni 已提交
3616
	ironlake_irq_reset(dev);
3617 3618
}

3619
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
3620
{
3621
	struct drm_i915_private *dev_priv = dev->dev_private;
3622
	int pipe;
3623

3624 3625
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
3626 3627 3628
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
3629 3630 3631 3632
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
3633
	struct drm_i915_private *dev_priv = dev->dev_private;
3634
	unsigned long irqflags;
C
Chris Wilson 已提交
3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

3655 3656 3657
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3658 3659
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3660 3661
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

C
Chris Wilson 已提交
3662 3663 3664
	return 0;
}

3665 3666 3667 3668
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
3669
			       int plane, int pipe, u32 iir)
3670
{
3671
	struct drm_i915_private *dev_priv = dev->dev_private;
3672
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3673

3674
	if (!intel_pipe_handle_vblank(dev, pipe))
3675 3676 3677 3678 3679
		return false;

	if ((iir & flip_pending) == 0)
		return false;

3680
	intel_prepare_page_flip(dev, plane);
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3696
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
3697
{
3698
	struct drm_device *dev = arg;
3699
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3720 3721 3722
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
C
Chris Wilson 已提交
3723 3724 3725 3726 3727 3728 3729 3730

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
3731
			if (pipe_stats[pipe] & 0x8000ffff)
C
Chris Wilson 已提交
3732 3733 3734 3735 3736 3737 3738
				I915_WRITE(reg, pipe_stats[pipe]);
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

3739
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
3740 3741 3742 3743

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

3744
		for_each_pipe(pipe) {
3745
			int plane = pipe;
3746
			if (HAS_FBC(dev))
3747 3748
				plane = !plane;

3749
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3750 3751
			    i8xx_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
C
Chris Wilson 已提交
3752

3753
			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3754
				i9xx_pipe_crc_irq_handler(dev, pipe);
3755 3756 3757

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3758
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3759
		}
C
Chris Wilson 已提交
3760 3761 3762 3763 3764 3765 3766 3767 3768

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
3769
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

3782 3783
static void i915_irq_preinstall(struct drm_device * dev)
{
3784
	struct drm_i915_private *dev_priv = dev->dev_private;
3785 3786 3787 3788 3789 3790 3791
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3792
	I915_WRITE16(HWSTAM, 0xeffe);
3793 3794 3795 3796 3797 3798 3799 3800 3801
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
3802
	struct drm_i915_private *dev_priv = dev->dev_private;
3803
	u32 enable_mask;
3804
	unsigned long irqflags;
3805

3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

3824
	if (I915_HAS_HOTPLUG(dev)) {
3825 3826 3827
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

3828 3829 3830 3831 3832 3833 3834 3835 3836 3837
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

3838
	i915_enable_asle_pipestat(dev);
3839

3840 3841 3842
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3843 3844
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3845 3846
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

3847 3848 3849
	return 0;
}

3850 3851 3852 3853 3854 3855
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
3856
	struct drm_i915_private *dev_priv = dev->dev_private;
3857 3858
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

3859
	if (!intel_pipe_handle_vblank(dev, pipe))
3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

3881
static irqreturn_t i915_irq_handler(int irq, void *arg)
3882
{
3883
	struct drm_device *dev = arg;
3884
	struct drm_i915_private *dev_priv = dev->dev_private;
3885
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3886
	unsigned long irqflags;
3887 3888 3889 3890
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
3891 3892

	iir = I915_READ(IIR);
3893 3894
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
3895
		bool blc_event = false;
3896 3897 3898 3899 3900 3901 3902 3903

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3904 3905 3906
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
3907 3908 3909 3910 3911

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

3912
			/* Clear the PIPE*STAT regs before the IIR */
3913 3914
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
3915
				irq_received = true;
3916 3917 3918 3919 3920 3921 3922 3923
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
3924 3925 3926
		if (I915_HAS_HOTPLUG(dev) &&
		    iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
3927

3928
		I915_WRITE(IIR, iir & ~flip_mask);
3929 3930 3931 3932 3933 3934
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
3935
			int plane = pipe;
3936
			if (HAS_FBC(dev))
3937
				plane = !plane;
3938

3939
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3940 3941
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3942 3943 3944

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
3945 3946

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3947
				i9xx_pipe_crc_irq_handler(dev, pipe);
3948 3949 3950

			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3951
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
3972
		ret = IRQ_HANDLED;
3973
		iir = new_iir;
3974
	} while (iir & ~flip_mask);
3975

3976
	i915_update_dri1_breadcrumb(dev);
3977

3978 3979 3980 3981 3982
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
3983
	struct drm_i915_private *dev_priv = dev->dev_private;
3984 3985
	int pipe;

3986
	intel_hpd_irq_uninstall(dev_priv);
3987

3988 3989 3990 3991 3992
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

3993
	I915_WRITE16(HWSTAM, 0xffff);
3994 3995
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
3996
		I915_WRITE(PIPESTAT(pipe), 0);
3997 3998
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
3999 4000 4001 4002 4003 4004 4005 4006
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
4007
	struct drm_i915_private *dev_priv = dev->dev_private;
4008 4009
	int pipe;

4010 4011
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
4023
	struct drm_i915_private *dev_priv = dev->dev_private;
4024
	u32 enable_mask;
4025
	u32 error_mask;
4026
	unsigned long irqflags;
4027 4028

	/* Unmask the interrupts that we always want on. */
4029
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4030
			       I915_DISPLAY_PORT_INTERRUPT |
4031 4032 4033 4034 4035 4036 4037
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
4038 4039
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4040 4041 4042 4043
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
4044

4045 4046 4047
	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked check happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4048 4049 4050
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4051
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

4072 4073 4074
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

4075
	i915_enable_asle_pipestat(dev);
4076 4077 4078 4079

	return 0;
}

4080
static void i915_hpd_irq_setup(struct drm_device *dev)
4081
{
4082
	struct drm_i915_private *dev_priv = dev->dev_private;
4083
	struct drm_mode_config *mode_config = &dev->mode_config;
4084
	struct intel_encoder *intel_encoder;
4085 4086
	u32 hotplug_en;

4087 4088
	assert_spin_locked(&dev_priv->irq_lock);

4089 4090 4091 4092
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
4093
		/* enable bits are the same for all generations */
4094 4095 4096
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4097 4098 4099 4100 4101 4102
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4103
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4104
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4105

4106 4107 4108
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
4109 4110
}

4111
static irqreturn_t i965_irq_handler(int irq, void *arg)
4112
{
4113
	struct drm_device *dev = arg;
4114
	struct drm_i915_private *dev_priv = dev->dev_private;
4115 4116 4117 4118
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int ret = IRQ_NONE, pipe;
4119 4120 4121
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4122 4123 4124 4125

	iir = I915_READ(IIR);

	for (;;) {
4126
		bool irq_received = (iir & ~flip_mask) != 0;
4127 4128
		bool blc_event = false;

4129 4130 4131 4132 4133 4134 4135
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4136 4137 4138
			i915_handle_error(dev, false,
					  "Command parser error, iir 0x%08x",
					  iir);
4139 4140 4141 4142 4143 4144 4145 4146 4147 4148

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				I915_WRITE(reg, pipe_stats[pipe]);
4149
				irq_received = true;
4150 4151 4152 4153 4154 4155 4156 4157 4158 4159
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
4160 4161
		if (iir & I915_DISPLAY_PORT_INTERRUPT)
			i9xx_hpd_irq_handler(dev);
4162

4163
		I915_WRITE(IIR, iir & ~flip_mask);
4164 4165 4166 4167 4168 4169 4170 4171
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
4172
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4173 4174
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4175 4176 4177

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
4178 4179

			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4180
				i9xx_pipe_crc_irq_handler(dev, pipe);
4181

4182 4183
			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4184
				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4185
		}
4186 4187 4188 4189

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

4190 4191 4192
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

4211
	i915_update_dri1_breadcrumb(dev);
4212

4213 4214 4215 4216 4217
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
4218
	struct drm_i915_private *dev_priv = dev->dev_private;
4219 4220 4221 4222 4223
	int pipe;

	if (!dev_priv)
		return;

4224
	intel_hpd_irq_uninstall(dev_priv);
4225

4226 4227
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

4241
static void intel_hpd_irq_reenable(unsigned long data)
4242
{
4243
	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275
	struct drm_device *dev = dev_priv->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	unsigned long irqflags;
	int i;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
		struct drm_connector *connector;

		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
			continue;

		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;

		list_for_each_entry(connector, &mode_config->connector_list, head) {
			struct intel_connector *intel_connector = to_intel_connector(connector);

			if (intel_connector->encoder->hpd_pin == i) {
				if (connector->polled != intel_connector->polled)
					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
							 drm_get_connector_name(connector));
				connector->polled = intel_connector->polled;
				if (!connector->polled)
					connector->polled = DRM_CONNECTOR_POLL_HPD;
			}
		}
	}
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

4276 4277
void intel_irq_init(struct drm_device *dev)
{
4278 4279 4280
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
4281
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4282
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4283
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4284

4285 4286 4287
	/* Let's track the enabled rps events */
	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;

4288 4289
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
4290
		    (unsigned long) dev);
4291
	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4292
		    (unsigned long) dev_priv);
4293

4294
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
4295

4296 4297 4298 4299
	if (IS_GEN2(dev)) {
		dev->max_vblank_count = 0;
		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4300 4301
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4302 4303 4304
	} else {
		dev->driver->get_vblank_counter = i915_get_vblank_counter;
		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4305 4306
	}

4307
	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4308
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4309 4310
		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
	}
4311

4312 4313 4314 4315 4316 4317 4318 4319 4320
	if (IS_CHERRYVIEW(dev)) {
		dev->driver->irq_handler = cherryview_irq_handler;
		dev->driver->irq_preinstall = cherryview_irq_preinstall;
		dev->driver->irq_postinstall = cherryview_irq_postinstall;
		dev->driver->irq_uninstall = cherryview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
4321 4322 4323 4324 4325 4326
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
4327
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4328 4329 4330 4331 4332 4333 4334 4335
	} else if (IS_GEN8(dev)) {
		dev->driver->irq_handler = gen8_irq_handler;
		dev->driver->irq_preinstall = gen8_irq_preinstall;
		dev->driver->irq_postinstall = gen8_irq_postinstall;
		dev->driver->irq_uninstall = gen8_irq_uninstall;
		dev->driver->enable_vblank = gen8_enable_vblank;
		dev->driver->disable_vblank = gen8_disable_vblank;
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4336 4337 4338 4339 4340 4341 4342
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
4343
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4344
	} else {
C
Chris Wilson 已提交
4345 4346 4347 4348 4349
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4350 4351 4352 4353 4354
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
4355
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4356
		} else {
4357 4358 4359 4360
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
4361
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
4362
		}
4363 4364 4365 4366
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
4367 4368 4369 4370

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
4371 4372
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
4373
	unsigned long irqflags;
4374
	int i;
4375

4376 4377 4378 4379 4380 4381 4382 4383 4384 4385
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
4386 4387 4388 4389

	/* Interrupt setup is already guaranteed to be single-threaded, this is
	 * just to make the assert_spin_locked checks happy. */
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4390 4391
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
4392
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4393
}
4394

4395
/* Disable interrupts so we can allow runtime PM. */
4396
void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4397 4398 4399
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4400
	dev->driver->irq_uninstall(dev);
4401
	dev_priv->pm.irqs_disabled = true;
4402 4403
}

4404
/* Restore interrupts so we can recover from runtime PM. */
4405
void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4406 4407 4408
{
	struct drm_i915_private *dev_priv = dev->dev_private;

4409
	dev_priv->pm.irqs_disabled = false;
4410 4411
	dev->driver->irq_preinstall(dev);
	dev->driver->irq_postinstall(dev);
4412
}