stmmac_main.c 106.3 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

27
#include <linux/clk.h>
28 29 30 31 32 33 34 35 36
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
37
#include <linux/if.h>
38 39
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
40
#include <linux/slab.h>
41
#include <linux/prefetch.h>
42
#include <linux/pinctrl/consumer.h>
43
#ifdef CONFIG_DEBUG_FS
44 45
#include <linux/debugfs.h>
#include <linux/seq_file.h>
46
#endif /* CONFIG_DEBUG_FS */
47 48
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
49
#include "stmmac.h"
50
#include <linux/reset.h>
51
#include <linux/of_mdio.h>
52
#include "dwmac1000.h"
53 54

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)
A
Alexandre TORGUE 已提交
55
#define	TSO_MAX_BUFF_SIZE	(SZ_16K - 1)
56 57

/* Module parameters */
58
#define TX_TIMEO	5000
59 60
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
61
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
62

63
static int debug = -1;
64
module_param(debug, int, S_IRUGO | S_IWUSR);
65
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
66

67
static int phyaddr = -1;
68 69 70
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

71
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
72
#define STMMAC_RX_THRESH	(DMA_RX_SIZE / 4)
73 74 75 76 77 78 79 80 81 82 83 84 85 86

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

87 88
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
89 90 91
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

92 93
#define	STMMAC_RX_COPYBREAK	256

94 95 96 97
static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105
/* By default the driver will use the ring mode to manage tx and rx descriptors,
 * but allow user to force to use the chain instead of the ring
106 107 108 109 110
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
153 154 155 156
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

157
	clk_rate = clk_get_rate(priv->plat->stmmac_clk);
158 159

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
160 161 162 163 164 165
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
166 167 168 169 170 171 172 173 174 175 176
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
177
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
178
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
179
	}
180 181
}

182 183
static void print_pkt(unsigned char *buf, int len)
{
184 185
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
186 187 188 189
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
190
	u32 avail;
191 192 193 194 195 196 197 198 199 200 201

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
202
	u32 dirty;
203 204 205 206 207 208 209

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
210 211
}

212
/**
213
 * stmmac_hw_fix_mac_speed - callback for speed selection
214
 * @priv: driver private structure
215
 * Description: on some platforms (e.g. ST), some HW system configuration
216
 * registers have to be set according to the link speed negotiated.
217 218 219
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
220 221
	struct net_device *ndev = priv->dev;
	struct phy_device *phydev = ndev->phydev;
222 223

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
224
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
225 226
}

227
/**
228
 * stmmac_enable_eee_mode - check and enter in LPI mode
229
 * @priv: driver private structure
230 231
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
232
 */
233 234 235 236 237
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
238 239
		priv->hw->mac->set_eee_mode(priv->hw,
					    priv->plat->en_tx_lpi_clockgating);
240 241
}

242
/**
243
 * stmmac_disable_eee_mode - disable and exit from LPI mode
244 245 246 247
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
248 249
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
250
	priv->hw->mac->reset_eee_mode(priv->hw);
251 252 253 254 255
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
256
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
257 258
 * @arg : data hook
 * Description:
259
 *  if there is no data transfer and if we are not in LPI state,
260 261 262 263 264 265 266
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
267
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
268 269 270
}

/**
271
 * stmmac_eee_init - init EEE
272
 * @priv: driver private structure
273
 * Description:
274 275 276
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
277 278 279
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
280
	struct net_device *ndev = priv->dev;
281
	unsigned long flags;
282 283
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
284 285 286
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
287 288 289
	if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
	    (priv->hw->pcs == STMMAC_PCS_TBI) ||
	    (priv->hw->pcs == STMMAC_PCS_RTBI))
G
Giuseppe CAVALLARO 已提交
290 291
		goto out;

292 293
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
294 295
		int tx_lpi_timer = priv->tx_lpi_timer;

296
		/* Check if the PHY supports EEE */
297
		if (phy_init_eee(ndev->phydev, 1)) {
298 299 300 301 302
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
303
			spin_lock_irqsave(&priv->lock, flags);
304
			if (priv->eee_active) {
305
				netdev_dbg(priv->dev, "disable EEE\n");
306
				del_timer_sync(&priv->eee_ctrl_timer);
307
				priv->hw->mac->set_eee_timer(priv->hw, 0,
308 309 310
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
311
			spin_unlock_irqrestore(&priv->lock, flags);
312
			goto out;
313 314
		}
		/* Activate the EEE and start timers */
315
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
316 317
		if (!priv->eee_active) {
			priv->eee_active = 1;
318 319 320 321 322
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
323

324
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
325
						     STMMAC_DEFAULT_LIT_LS,
326
						     tx_lpi_timer);
327 328
		}
		/* Set HW EEE according to the speed */
329
		priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
330 331

		ret = true;
332 333
		spin_unlock_irqrestore(&priv->lock, flags);

334
		netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
335 336 337 338 339
	}
out:
	return ret;
}

340
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
341
 * @priv: driver private structure
342
 * @p : descriptor pointer
343 344 345 346 347 348
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
349
				   struct dma_desc *p, struct sk_buff *skb)
350 351 352 353 354 355 356
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
357
	/* exit if skb doesn't support hw tstamp */
358
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
359 360 361
		return;

	/* check tx tstamp status */
362 363 364
	if (!priv->hw->desc->get_tx_timestamp_status(p)) {
		/* get the valid tstamp */
		ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
365

366 367
		memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp.hwtstamp = ns_to_ktime(ns);
368

369 370 371 372
		netdev_info(priv->dev, "get valid TX hw timestamp %llu\n", ns);
		/* pass tstamp to stack */
		skb_tstamp_tx(skb, &shhwtstamp);
	}
373 374 375 376

	return;
}

377
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
378
 * @priv: driver private structure
379 380
 * @p : descriptor pointer
 * @np : next descriptor pointer
381 382 383 384 385
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
386 387
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, struct dma_desc *p,
				   struct dma_desc *np, struct sk_buff *skb)
388 389 390 391 392 393 394
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;

	if (!priv->hwts_rx_en)
		return;

395 396 397 398 399 400 401
	/* Check if timestamp is available */
	if (!priv->hw->desc->get_rx_timestamp_status(p, priv->adv_ts)) {
		/* For GMAC4, the valid timestamp is from CTX next desc. */
		if (priv->plat->has_gmac4)
			ns = priv->hw->desc->get_timestamp(np, priv->adv_ts);
		else
			ns = priv->hw->desc->get_timestamp(p, priv->adv_ts);
402

403 404 405 406 407 408 409
		netdev_info(priv->dev, "get valid RX hw timestamp %llu\n", ns);
		shhwtstamp = skb_hwtstamps(skb);
		memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
		shhwtstamp->hwtstamp = ns_to_ktime(ns);
	} else  {
		netdev_err(priv->dev, "cannot get RX hw timestamp\n");
	}
410 411 412 413 414
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
415
 *  @ifr: An IOCTL specific structure, that can contain a pointer to
416 417 418 419 420 421 422 423 424 425 426
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
427
	struct timespec64 now;
428 429 430 431 432 433 434 435 436 437
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
438
	u32 sec_inc;
439 440 441 442 443 444 445 446 447 448

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
449
			   sizeof(struct hwtstamp_config)))
450 451
		return -EFAULT;

452 453
	netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		   __func__, config.flags, config.tx_type, config.rx_filter);
454 455 456 457 458

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

459 460
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
461 462 463 464 465
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
466
			/* time stamp no incoming packet at all */
467 468 469 470
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
471
			/* PTP v1, UDP, any kind of event packet */
472 473 474 475 476 477 478 479 480
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
481
			/* PTP v1, UDP, Sync packet */
482 483 484 485 486 487 488 489 490
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
491
			/* PTP v1, UDP, Delay_req packet */
492 493 494 495 496 497 498 499 500 501
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
502
			/* PTP v2, UDP, any kind of event packet */
503 504 505 506 507 508 509 510 511 512
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
513
			/* PTP v2, UDP, Sync packet */
514 515 516 517 518 519 520 521 522 523
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
524
			/* PTP v2, UDP, Delay_req packet */
525 526 527 528 529 530 531 532 533 534 535
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
536
			/* PTP v2/802.AS1 any layer, any kind of event packet */
537 538 539 540 541 542 543 544 545 546 547
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
548
			/* PTP v2/802.AS1, any layer, Sync packet */
549 550 551 552 553 554 555 556 557 558 559
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
560
			/* PTP v2/802.AS1, any layer, Delay_req packet */
561 562 563 564 565 566 567 568 569 570 571 572
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
573
			/* time stamp any incoming packet */
574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
593
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
594 595

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
596
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, 0);
597 598
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
599 600 601
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
602
		priv->hw->ptp->config_hw_tstamping(priv->ptpaddr, value);
603 604

		/* program Sub Second Increment reg */
605
		sec_inc = priv->hw->ptp->config_sub_second_increment(
606
			priv->ptpaddr, priv->plat->clk_ptp_rate,
607
			priv->plat->has_gmac4);
608
		temp = div_u64(1000000000ULL, sec_inc);
609 610 611 612

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
613
		 * where, freq_div_ratio = 1e9ns/sec_inc
614
		 */
615
		temp = (u64)(temp << 32);
616
		priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
617
		priv->hw->ptp->config_addend(priv->ptpaddr,
618 619 620
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
621 622 623
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
624
		priv->hw->ptp->init_systime(priv->ptpaddr, (u32)now.tv_sec,
625 626 627 628 629 630 631
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

632
/**
633
 * stmmac_init_ptp - init PTP
634
 * @priv: driver private structure
635
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
636
 * This is done by looking at the HW cap. register.
637
 * This function also registers the ptp driver.
638
 */
639
static int stmmac_init_ptp(struct stmmac_priv *priv)
640
{
641 642 643
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

644
	priv->adv_ts = 0;
645 646 647 648 649
	/* Check if adv_ts can be enabled for dwmac 4.x core */
	if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
		priv->adv_ts = 1;
	/* Dwmac 3.x core with extend_desc can support adv_ts */
	else if (priv->extend_desc && priv->dma_cap.atime_stamp)
650 651
		priv->adv_ts = 1;

652 653
	if (priv->dma_cap.time_stamp)
		netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
654

655 656 657
	if (priv->adv_ts)
		netdev_info(priv->dev,
			    "IEEE 1588-2008 Advanced Timestamp supported\n");
658 659 660 661

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
662

663 664 665
	stmmac_ptp_register(priv);

	return 0;
666 667 668 669
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
670 671
	if (priv->plat->clk_ptp_ref)
		clk_disable_unprepare(priv->plat->clk_ptp_ref);
672
	stmmac_ptp_unregister(priv);
673 674
}

675 676 677 678 679 680 681 682 683 684 685 686 687
/**
 *  stmmac_mac_flow_ctrl - Configure flow control in all queues
 *  @priv: driver private structure
 *  Description: It is used for configuring the flow control in all queues
 */
static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
{
	u32 tx_cnt = priv->plat->tx_queues_to_use;

	priv->hw->mac->flow_ctrl(priv->hw, duplex, priv->flow_ctrl,
				 priv->pause, tx_cnt);
}

688
/**
689
 * stmmac_adjust_link - adjusts the link parameters
690
 * @dev: net device structure
691 692 693 694 695
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
696 697 698 699
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
700
	struct phy_device *phydev = dev->phydev;
701 702 703
	unsigned long flags;
	int new_state = 0;

704
	if (!phydev)
705 706 707
		return;

	spin_lock_irqsave(&priv->lock, flags);
708

709
	if (phydev->link) {
710
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
711 712 713 714 715 716

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
717
				ctrl &= ~priv->hw->link.duplex;
718
			else
719
				ctrl |= priv->hw->link.duplex;
720 721 722 723
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
724
			stmmac_mac_flow_ctrl(priv, phydev->duplex);
725 726 727 728 729

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
730 731
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4)
732
					ctrl &= ~priv->hw->link.port;
733 734
				break;
			case 100:
735 736 737 738 739 740 741 742
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4) {
					ctrl |= priv->hw->link.port;
					ctrl |= priv->hw->link.speed;
				} else {
					ctrl &= ~priv->hw->link.port;
				}
				break;
743
			case 10:
744 745
				if (priv->plat->has_gmac ||
				    priv->plat->has_gmac4) {
746
					ctrl |= priv->hw->link.port;
747
					ctrl &= ~(priv->hw->link.speed);
748
				} else {
749
					ctrl &= ~priv->hw->link.port;
750 751 752
				}
				break;
			default:
753
				netif_warn(priv, link, priv->dev,
754
					   "broken speed: %d\n", phydev->speed);
755
				phydev->speed = SPEED_UNKNOWN;
756 757
				break;
			}
758 759
			if (phydev->speed != SPEED_UNKNOWN)
				stmmac_hw_fix_mac_speed(priv);
760 761 762
			priv->speed = phydev->speed;
		}

763
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
764 765 766 767 768 769 770 771

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
772 773
		priv->speed = SPEED_UNKNOWN;
		priv->oldduplex = DUPLEX_UNKNOWN;
774 775 776 777 778
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

779 780
	spin_unlock_irqrestore(&priv->lock, flags);

781 782 783 784 785 786 787 788 789 790
	if (phydev->is_pseudo_fixed_link)
		/* Stop PHY layer to call the hook to adjust the link in case
		 * of a switch is attached to the stmmac driver.
		 */
		phydev->irq = PHY_IGNORE_INTERRUPT;
	else
		/* At this stage, init the EEE if supported.
		 * Never called in case of fixed_link.
		 */
		priv->eee_enabled = stmmac_eee_init(priv);
791 792
}

793
/**
794
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
795 796 797 798 799
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
800 801 802 803 804
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
805 806 807 808
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
809
			netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
810
			priv->hw->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
811
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
812
			netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
813
			priv->hw->pcs = STMMAC_PCS_SGMII;
814 815 816 817
		}
	}
}

818 819 820 821 822 823 824 825 826 827 828 829
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
830
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
831
	char bus_id[MII_BUS_ID_SIZE];
832
	int interface = priv->plat->interface;
833
	int max_speed = priv->plat->max_speed;
834
	priv->oldlink = 0;
835 836
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
837

838 839 840 841
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
G
Giuseppe CAVALLARO 已提交
842 843
		snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
			 priv->plat->bus_id);
844 845 846

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
847
		netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
848
			   phy_id_fmt);
849 850 851 852

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
853

854
	if (IS_ERR_OR_NULL(phydev)) {
855
		netdev_err(priv->dev, "Could not attach to PHY\n");
856 857 858
		if (!phydev)
			return -ENODEV;

859 860 861
		return PTR_ERR(phydev);
	}

862
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
863
	if ((interface == PHY_INTERFACE_MODE_MII) ||
864
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
865
		(max_speed < 1000 && max_speed > 0))
866 867
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
868

869 870 871 872 873 874 875
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
876
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
877 878 879
		phy_disconnect(phydev);
		return -ENODEV;
	}
880

881 882 883 884 885 886 887
	/* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
	 * subsequent PHY polling, make sure we force a link transition if
	 * we have a UP/DOWN/UP transition
	 */
	if (phydev->is_pseudo_fixed_link)
		phydev->irq = PHY_POLL;

888
	phy_attached_info(phydev);
889 890 891
	return 0;
}

892 893
static void stmmac_display_rings(struct stmmac_priv *priv)
{
894 895
	void *head_rx, *head_tx;

896
	if (priv->extend_desc) {
897 898
		head_rx = (void *)priv->dma_erx;
		head_tx = (void *)priv->dma_etx;
899
	} else {
900 901
		head_rx = (void *)priv->dma_rx;
		head_tx = (void *)priv->dma_tx;
902
	}
903 904 905 906 907

	/* Display Rx ring */
	priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
	/* Display Tx ring */
	priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
908 909
}

910 911 912 913 914 915 916 917
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
918
	else if (mtu > DEFAULT_BUFSIZE)
919 920
		ret = BUF_SIZE_2KiB;
	else
921
		ret = DEFAULT_BUFSIZE;
922 923 924 925

	return ret;
}

926
/**
927
 * stmmac_clear_descriptors - clear descriptors
928 929 930 931
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
932 933 934 935 936
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
937
	for (i = 0; i < DMA_RX_SIZE; i++)
938 939 940
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
941
						     (i == DMA_RX_SIZE - 1));
942 943 944
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
945 946
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
947 948 949
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
950
						     (i == DMA_TX_SIZE - 1));
951 952 953
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
954
						     (i == DMA_TX_SIZE - 1));
955 956
}

957 958 959 960 961 962 963 964 965
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
966
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
967
				  int i, gfp_t flags)
968 969 970
{
	struct sk_buff *skb;

971
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
972
	if (!skb) {
973 974
		netdev_err(priv->dev,
			   "%s: Rx init fails; skb is NULL\n", __func__);
975
		return -ENOMEM;
976 977 978 979 980
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
981
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
982
		netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
983 984 985
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
986

A
Alexandre TORGUE 已提交
987
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
988
		p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
A
Alexandre TORGUE 已提交
989
	else
990
		p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
991

G
Giuseppe CAVALLARO 已提交
992
	if ((priv->hw->mode->init_desc3) &&
993
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
994
		priv->hw->mode->init_desc3(p);
995 996 997 998

	return 0;
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

1009 1010 1011
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
1012 1013
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
1014
 * and allocates the socket buffers. It supports the chained and ring
1015
 * modes.
1016
 */
1017
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1018 1019 1020
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1021
	unsigned int bfsize = 0;
1022
	int ret = -ENOMEM;
1023

G
Giuseppe CAVALLARO 已提交
1024 1025
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1026

1027
	if (bfsize < BUF_SIZE_16KiB)
1028
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1029

1030 1031
	priv->dma_buf_sz = bfsize;

1032 1033 1034 1035 1036 1037 1038
	netif_dbg(priv, probe, priv->dev,
		  "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
		  __func__, (u32)priv->dma_rx_phy, (u32)priv->dma_tx_phy);

	/* RX INITIALIZATION */
	netif_dbg(priv, probe, priv->dev,
		  "SKB addresses:\nskb\t\tskb data\tdma data\n");
1039

1040
	for (i = 0; i < DMA_RX_SIZE; i++) {
1041 1042 1043 1044 1045
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1046

1047
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1048 1049
		if (ret)
			goto err_init_rx_buffers;
1050

1051 1052 1053
		netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
			  priv->rx_skbuff[i], priv->rx_skbuff[i]->data,
			  (unsigned int)priv->rx_skbuff_dma[i]);
1054 1055
	}
	priv->cur_rx = 0;
1056
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1057 1058
	buf_sz = bfsize;

1059 1060 1061
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1062
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1063
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1064
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1065
					     DMA_TX_SIZE, 1);
1066
		} else {
G
Giuseppe CAVALLARO 已提交
1067
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1068
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1069
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1070
					     DMA_TX_SIZE, 0);
1071 1072 1073
		}
	}

1074
	/* TX INITIALIZATION */
1075
	for (i = 0; i < DMA_TX_SIZE; i++) {
1076 1077 1078 1079 1080
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
A
Alexandre TORGUE 已提交
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090

		if (priv->synopsys_id >= DWMAC_CORE_4_00) {
			p->des0 = 0;
			p->des1 = 0;
			p->des2 = 0;
			p->des3 = 0;
		} else {
			p->des2 = 0;
		}

G
Giuseppe CAVALLARO 已提交
1091 1092
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1093
		priv->tx_skbuff_dma[i].len = 0;
1094
		priv->tx_skbuff_dma[i].last_segment = false;
1095 1096
		priv->tx_skbuff[i] = NULL;
	}
1097

1098 1099
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1100
	netdev_reset_queue(priv->dev);
1101

1102
	stmmac_clear_descriptors(priv);
1103

1104 1105
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1106 1107 1108 1109 1110 1111

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1112 1113 1114 1115 1116 1117
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1118
	for (i = 0; i < DMA_RX_SIZE; i++)
1119
		stmmac_free_rx_buffers(priv, i);
1120 1121 1122 1123 1124 1125
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1126
	for (i = 0; i < DMA_TX_SIZE; i++) {
G
Giuseppe CAVALLARO 已提交
1127 1128 1129 1130
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1131
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1132 1133 1134 1135
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1136
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1137
						 DMA_TO_DEVICE);
1138
		}
1139

1140
		if (priv->tx_skbuff[i]) {
1141 1142
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1143 1144
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1145 1146 1147 1148
		}
	}
}

1149 1150 1151 1152 1153 1154 1155 1156
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1157 1158 1159 1160
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1161
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1162 1163 1164 1165
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1166
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1167 1168 1169 1170
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1171
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1172
					    sizeof(*priv->tx_skbuff_dma),
1173 1174 1175 1176
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1177
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1178 1179 1180 1181 1182
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1183
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1184 1185 1186 1187
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1188 1189 1190
		if (!priv->dma_erx)
			goto err_dma;

1191
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1192 1193 1194 1195
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1196
		if (!priv->dma_etx) {
1197
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1198 1199
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1200 1201 1202
			goto err_dma;
		}
	} else {
1203
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1204 1205 1206
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1207 1208 1209
		if (!priv->dma_rx)
			goto err_dma;

1210
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1211 1212 1213
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1214
		if (!priv->dma_tx) {
1215
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1216 1217
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1235 1236 1237 1238 1239 1240
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1241
	/* Free DMA regions of consistent memory previously allocated */
1242 1243
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1244
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1245 1246
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1247
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1248 1249
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1250
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1251 1252
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1253
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1254 1255 1256
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1257 1258
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1259
	kfree(priv->tx_skbuff_dma);
1260 1261 1262
	kfree(priv->tx_skbuff);
}

J
jpinto 已提交
1263 1264 1265 1266 1267 1268 1269
/**
 *  stmmac_mac_enable_rx_queues - Enable MAC rx queues
 *  @priv: driver private structure
 *  Description: It is used for enabling the rx queues in the MAC
 */
static void stmmac_mac_enable_rx_queues(struct stmmac_priv *priv)
{
1270 1271 1272
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	int queue;
	u8 mode;
J
jpinto 已提交
1273

1274 1275 1276 1277
	for (queue = 0; queue < rx_queues_count; queue++) {
		mode = priv->plat->rx_queues_cfg[queue].mode_to_use;
		priv->hw->mac->rx_queue_enable(priv->hw, mode, queue);
	}
J
jpinto 已提交
1278 1279
}

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
/**
 * stmmac_start_rx_dma - start RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This starts a RX DMA channel
 */
static void stmmac_start_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes started in channel %d\n", chan);
	priv->hw->dma->start_rx(priv->ioaddr, chan);
}

/**
 * stmmac_start_tx_dma - start TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This starts a TX DMA channel
 */
static void stmmac_start_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes started in channel %d\n", chan);
	priv->hw->dma->start_tx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_rx_dma - stop RX DMA channel
 * @priv: driver private structure
 * @chan: RX channel index
 * Description:
 * This stops a RX DMA channel
 */
static void stmmac_stop_rx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA RX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_rx(priv->ioaddr, chan);
}

/**
 * stmmac_stop_tx_dma - stop TX DMA channel
 * @priv: driver private structure
 * @chan: TX channel index
 * Description:
 * This stops a TX DMA channel
 */
static void stmmac_stop_tx_dma(struct stmmac_priv *priv, u32 chan)
{
	netdev_dbg(priv->dev, "DMA TX processes stopped in channel %d\n", chan);
	priv->hw->dma->stop_tx(priv->ioaddr, chan);
}

/**
 * stmmac_start_all_dma - start all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This starts all the RX and TX DMA channels
 */
static void stmmac_start_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_start_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_start_tx_dma(priv, chan);
}

/**
 * stmmac_stop_all_dma - stop all RX and TX DMA channels
 * @priv: driver private structure
 * Description:
 * This stops the RX and TX DMA channels
 */
static void stmmac_stop_all_dma(struct stmmac_priv *priv)
{
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
	u32 chan = 0;

	for (chan = 0; chan < rx_channels_count; chan++)
		stmmac_stop_rx_dma(priv, chan);

	for (chan = 0; chan < tx_channels_count; chan++)
		stmmac_stop_tx_dma(priv, chan);
}

1370 1371
/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1372
 *  @priv: driver private structure
1373 1374
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1375 1376 1377
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1378 1379
	u32 rx_channels_count = priv->plat->rx_queues_to_use;
	u32 tx_channels_count = priv->plat->tx_queues_to_use;
1380
	int rxfifosz = priv->plat->rx_fifo_size;
1381 1382 1383
	u32 txmode = 0;
	u32 rxmode = 0;
	u32 chan = 0;
1384

1385 1386 1387
	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;

1388 1389 1390 1391
	if (priv->plat->force_thresh_dma_mode) {
		txmode = tc;
		rxmode = tc;
	} else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1392 1393 1394
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1395 1396 1397 1398
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1399 1400
		txmode = SF_DMA_MODE;
		rxmode = SF_DMA_MODE;
1401
		priv->xstats.threshold = SF_DMA_MODE;
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	} else {
		txmode = tc;
		rxmode = SF_DMA_MODE;
	}

	/* configure all channels */
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		for (chan = 0; chan < rx_channels_count; chan++)
			priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
						   rxfifosz);

		for (chan = 0; chan < tx_channels_count; chan++)
			priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
1417
					rxfifosz);
1418
	}
1419 1420 1421
}

/**
1422
 * stmmac_tx_clean - to manage the transmission completion
1423
 * @priv: driver private structure
1424
 * Description: it reclaims the transmit resources after transmission completes.
1425
 */
1426
static void stmmac_tx_clean(struct stmmac_priv *priv)
1427
{
B
Beniamino Galvani 已提交
1428
	unsigned int bytes_compl = 0, pkts_compl = 0;
1429
	unsigned int entry = priv->dirty_tx;
1430

1431
	netif_tx_lock(priv->dev);
1432

1433 1434
	priv->xstats.tx_clean++;

1435
	while (entry != priv->cur_tx) {
1436
		struct sk_buff *skb = priv->tx_skbuff[entry];
1437
		struct dma_desc *p;
1438
		int status;
1439 1440

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1441
			p = (struct dma_desc *)(priv->dma_etx + entry);
1442 1443
		else
			p = priv->dma_tx + entry;
1444

1445
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1446 1447
						      &priv->xstats, p,
						      priv->ioaddr);
1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1458 1459
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1460
			}
1461
			stmmac_get_tx_hwtstamp(priv, p, skb);
1462 1463
		}

G
Giuseppe CAVALLARO 已提交
1464 1465 1466 1467
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1468
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1469 1470 1471 1472
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1473
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1474 1475
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
A
Alexandre TORGUE 已提交
1476
			priv->tx_skbuff_dma[entry].len = 0;
G
Giuseppe CAVALLARO 已提交
1477
			priv->tx_skbuff_dma[entry].map_as_page = false;
1478
		}
A
Alexandre TORGUE 已提交
1479 1480 1481 1482

		if (priv->hw->mode->clean_desc3)
			priv->hw->mode->clean_desc3(priv, p);

1483
		priv->tx_skbuff_dma[entry].last_segment = false;
1484
		priv->tx_skbuff_dma[entry].is_jumbo = false;
1485 1486

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1487 1488
			pkts_compl++;
			bytes_compl += skb->len;
1489
			dev_consume_skb_any(skb);
1490 1491 1492
			priv->tx_skbuff[entry] = NULL;
		}

1493
		priv->hw->desc->release_tx_desc(p, priv->mode);
1494

1495
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1496
	}
1497
	priv->dirty_tx = entry;
B
Beniamino Galvani 已提交
1498 1499 1500

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1501
	if (unlikely(netif_queue_stopped(priv->dev) &&
1502 1503 1504 1505
	    stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
		netif_dbg(priv, tx_done, priv->dev,
			  "%s: restart transmit\n", __func__);
		netif_wake_queue(priv->dev);
1506
	}
1507 1508 1509

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1510
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1511
	}
1512
	netif_tx_unlock(priv->dev);
1513 1514
}

1515
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv, u32 chan)
1516
{
1517
	priv->hw->dma->enable_dma_irq(priv->ioaddr, chan);
1518 1519
}

1520
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv, u32 chan)
1521
{
1522
	priv->hw->dma->disable_dma_irq(priv->ioaddr, chan);
1523 1524 1525
}

/**
1526
 * stmmac_tx_err - to manage the tx error
1527
 * @priv: driver private structure
1528
 * @chan: channel index
1529
 * Description: it cleans the descriptors and restarts the transmission
1530
 * in case of transmission errors.
1531
 */
1532
static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
1533
{
1534
	int i;
1535 1536
	netif_stop_queue(priv->dev);

1537
	stmmac_stop_tx_dma(priv, chan);
1538
	dma_free_tx_skbufs(priv);
1539
	for (i = 0; i < DMA_TX_SIZE; i++)
1540 1541 1542
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1543
						     (i == DMA_TX_SIZE - 1));
1544 1545 1546
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1547
						     (i == DMA_TX_SIZE - 1));
1548 1549
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1550
	netdev_reset_queue(priv->dev);
1551
	stmmac_start_tx_dma(priv, chan);
1552 1553 1554 1555 1556

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
/**
 *  stmmac_set_dma_operation_mode - Set DMA operation mode by channel
 *  @priv: driver private structure
 *  @txmode: TX operating mode
 *  @rxmode: RX operating mode
 *  @chan: channel index
 *  Description: it is used for configuring of the DMA operation mode in
 *  runtime in order to program the tx/rx DMA thresholds or Store-And-Forward
 *  mode.
 */
static void stmmac_set_dma_operation_mode(struct stmmac_priv *priv, u32 txmode,
					  u32 rxmode, u32 chan)
{
	int rxfifosz = priv->plat->rx_fifo_size;

	if (rxfifosz == 0)
		rxfifosz = priv->dma_cap.rx_fifo_size;

	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->dma->dma_rx_mode(priv->ioaddr, rxmode, chan,
					   rxfifosz);
		priv->hw->dma->dma_tx_mode(priv->ioaddr, txmode, chan);
	} else {
		priv->hw->dma->dma_mode(priv->ioaddr, txmode, rxmode,
					rxfifosz);
	}
}

1585
/**
1586
 * stmmac_dma_interrupt - DMA ISR
1587 1588
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1589 1590
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1591
 */
1592 1593
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
1594
	u32 chan = STMMAC_CHAN0;
1595
	int status;
1596

1597
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1598 1599
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
1600
			stmmac_disable_dma_irq(priv, chan);
1601 1602 1603 1604
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1605
		/* Try to bump up the dma threshold on this failure */
1606 1607
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1608
			tc += 64;
1609
			if (priv->plat->force_thresh_dma_mode)
1610 1611
				stmmac_set_dma_operation_mode(priv->ioaddr,
							      tc, tc, chan);
1612
			else
1613 1614 1615
				stmmac_set_dma_operation_mode(priv->ioaddr, tc,
							     SF_DMA_MODE, chan);

1616
			priv->xstats.threshold = tc;
1617
		}
1618
	} else if (unlikely(status == tx_hard_error))
1619
		stmmac_tx_err(priv, chan);
1620 1621
}

1622 1623 1624 1625 1626
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1627 1628 1629
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
1630
			    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1631

1632 1633
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC4_OFFSET;
A
Alexandre TORGUE 已提交
1634
		priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1635 1636
	} else {
		priv->ptpaddr = priv->ioaddr + PTP_GMAC3_X_OFFSET;
A
Alexandre TORGUE 已提交
1637
		priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
1638
	}
1639 1640

	dwmac_mmc_intr_all_mask(priv->mmcaddr);
G
Giuseppe CAVALLARO 已提交
1641 1642

	if (priv->dma_cap.rmon) {
1643
		dwmac_mmc_ctrl(priv->mmcaddr, mode);
G
Giuseppe CAVALLARO 已提交
1644 1645
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1646
		netdev_info(priv->dev, "No MAC Management Counters available\n");
1647 1648
}

1649
/**
1650
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1651 1652
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1653 1654
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1655
 */
1656 1657 1658
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
1659
		dev_info(priv->device, "Enhanced/Alternate descriptors\n");
1660 1661 1662

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1663
			dev_info(priv->device, "Enabled extended descriptors\n");
1664 1665
			priv->extend_desc = 1;
		} else
1666
			dev_warn(priv->device, "Extended descriptors not supported\n");
1667

1668 1669
		priv->hw->desc = &enh_desc_ops;
	} else {
1670
		dev_info(priv->device, "Normal descriptors\n");
1671 1672 1673 1674 1675
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1676
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1677
 * @priv: driver private structure
1678 1679 1680 1681 1682
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1683 1684 1685
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1686
	u32 ret = 0;
1687

1688
	if (priv->hw->dma->get_hw_feature) {
1689 1690 1691
		priv->hw->dma->get_hw_feature(priv->ioaddr,
					      &priv->dma_cap);
		ret = 1;
1692
	}
1693

1694
	return ret;
1695 1696
}

1697
/**
1698
 * stmmac_check_ether_addr - check if the MAC addr is valid
1699 1700 1701 1702 1703
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1704 1705 1706
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1707
		priv->hw->mac->get_umac_addr(priv->hw,
1708
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1709
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1710
			eth_hw_addr_random(priv->dev);
1711 1712
		netdev_info(priv->dev, "device MAC address %pM\n",
			    priv->dev->dev_addr);
1713 1714 1715
	}
}

1716
/**
1717
 * stmmac_init_dma_engine - DMA init.
1718 1719 1720 1721 1722 1723
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1724 1725
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1726
	int atds = 0;
1727
	int ret = 0;
1728

1729 1730
	if (!priv->plat->dma_cfg || !priv->plat->dma_cfg->pbl) {
		dev_err(priv->device, "Invalid DMA configuration\n");
1731
		return -EINVAL;
1732 1733
	}

1734 1735 1736
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1737 1738 1739 1740 1741 1742
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

1743
	priv->hw->dma->init(priv->ioaddr, priv->plat->dma_cfg,
1744
			    priv->dma_tx_phy, priv->dma_rx_phy, atds);
1745

A
Alexandre TORGUE 已提交
1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->rx_tail_addr = priv->dma_rx_phy +
			    (DMA_RX_SIZE * sizeof(struct dma_desc));
		priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
					       STMMAC_CHAN0);

		priv->tx_tail_addr = priv->dma_tx_phy +
			    (DMA_TX_SIZE * sizeof(struct dma_desc));
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
					       STMMAC_CHAN0);
	}

	if (priv->plat->axi && priv->hw->dma->axi)
1759 1760
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1761
	return ret;
1762 1763
}

1764
/**
1765
 * stmmac_tx_timer - mitigation sw timer for tx.
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1778
 * stmmac_init_tx_coalesce - init tx mitigation options.
1779
 * @priv: driver private structure
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
/**
 *  stmmac_set_tx_queue_weight - Set TX queue weight
 *  @priv: driver private structure
 *  Description: It is used for setting TX queues weight
 */
static void stmmac_set_tx_queue_weight(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 weight;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		weight = priv->plat->tx_queues_cfg[queue].weight;
		priv->hw->mac->set_mtl_tx_queue_weight(priv->hw, weight, queue);
	}
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/**
 *  stmmac_configure_cbs - Configure CBS in TX queue
 *  @priv: driver private structure
 *  Description: It is used for configuring CBS in AVB TX queues
 */
static void stmmac_configure_cbs(struct stmmac_priv *priv)
{
	u32 tx_queues_count = priv->plat->tx_queues_to_use;
	u32 mode_to_use;
	u32 queue;

	for (queue = 0; queue < tx_queues_count; queue++) {
		mode_to_use = priv->plat->tx_queues_cfg[queue].mode_to_use;
		if (mode_to_use == MTL_QUEUE_DCB)
			continue;

		priv->hw->mac->config_cbs(priv->hw,
				priv->plat->tx_queues_cfg[queue].send_slope,
				priv->plat->tx_queues_cfg[queue].idle_slope,
				priv->plat->tx_queues_cfg[queue].high_credit,
				priv->plat->tx_queues_cfg[queue].low_credit,
				queue);
	}
}

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854
/**
 *  stmmac_rx_queue_dma_chan_map - Map RX queue to RX dma channel
 *  @priv: driver private structure
 *  Description: It is used for mapping RX queues to RX dma channels
 */
static void stmmac_rx_queue_dma_chan_map(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 queue;
	u32 chan;

	for (queue = 0; queue < rx_queues_count; queue++) {
		chan = priv->plat->rx_queues_cfg[queue].chan;
		priv->hw->mac->map_mtl_to_dma(priv->hw, queue, chan);
	}
}

1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
/**
 *  stmmac_mtl_configuration - Configure MTL
 *  @priv: driver private structure
 *  Description: It is used for configurring MTL
 */
static void stmmac_mtl_configuration(struct stmmac_priv *priv)
{
	u32 rx_queues_count = priv->plat->rx_queues_to_use;
	u32 tx_queues_count = priv->plat->tx_queues_to_use;

1865 1866 1867
	if (tx_queues_count > 1 && priv->hw->mac->set_mtl_tx_queue_weight)
		stmmac_set_tx_queue_weight(priv);

1868 1869 1870 1871 1872 1873 1874 1875 1876 1877
	/* Configure MTL RX algorithms */
	if (rx_queues_count > 1 && priv->hw->mac->prog_mtl_rx_algorithms)
		priv->hw->mac->prog_mtl_rx_algorithms(priv->hw,
						priv->plat->rx_sched_algorithm);

	/* Configure MTL TX algorithms */
	if (tx_queues_count > 1 && priv->hw->mac->prog_mtl_tx_algorithms)
		priv->hw->mac->prog_mtl_tx_algorithms(priv->hw,
						priv->plat->tx_sched_algorithm);

1878 1879 1880 1881
	/* Configure CBS in AVB TX queues */
	if (tx_queues_count > 1 && priv->hw->mac->config_cbs)
		stmmac_configure_cbs(priv);

1882 1883 1884 1885
	/* Map RX MTL to DMA channels */
	if (rx_queues_count > 1 && priv->hw->mac->map_mtl_to_dma)
		stmmac_rx_queue_dma_chan_map(priv);

1886 1887 1888
	/* Enable MAC RX Queues */
	if (rx_queues_count > 1 && priv->hw->mac->rx_queue_enable)
		stmmac_mac_enable_rx_queues(priv);
1889 1890 1891

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);
1892 1893
}

1894
/**
1895
 * stmmac_hw_setup - setup mac in a usable state.
1896 1897
 *  @dev : pointer to the device structure.
 *  Description:
1898 1899 1900 1901
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1902 1903 1904 1905
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1906
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1907 1908 1909 1910 1911 1912 1913
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
1914 1915
		netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
			   __func__);
1916 1917 1918 1919
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1920
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1921

1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
	/* PS and related bits will be programmed according to the speed */
	if (priv->hw->pcs) {
		int speed = priv->plat->mac_port_sel_speed;

		if ((speed == SPEED_10) || (speed == SPEED_100) ||
		    (speed == SPEED_1000)) {
			priv->hw->ps = speed;
		} else {
			dev_warn(priv->device, "invalid port speed\n");
			priv->hw->ps = 0;
		}
	}

1935
	/* Initialize the MAC Core */
1936
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1937

1938 1939 1940
	/* Initialize MTL*/
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_mtl_configuration(priv);
J
jpinto 已提交
1941

1942 1943
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
1944
		netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
1945
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1946
		priv->hw->rx_csum = 0;
1947 1948
	}

1949
	/* Enable the MAC Rx/Tx */
A
Alexandre TORGUE 已提交
1950 1951 1952 1953
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		stmmac_dwmac4_set_mac(priv->ioaddr, true);
	else
		stmmac_set_mac(priv->ioaddr, true);
1954 1955 1956

	stmmac_mmc_setup(priv);

1957
	if (init_ptp) {
1958 1959 1960 1961
		ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
		if (ret < 0)
			netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);

1962
		ret = stmmac_init_ptp(priv);
1963 1964 1965 1966
		if (ret == -EOPNOTSUPP)
			netdev_warn(priv->dev, "PTP not supported by HW\n");
		else if (ret)
			netdev_warn(priv->dev, "PTP init failed\n");
1967
	}
1968

1969
#ifdef CONFIG_DEBUG_FS
1970 1971
	ret = stmmac_init_fs(dev);
	if (ret < 0)
1972 1973
		netdev_warn(priv->dev, "%s: failed debugFS registration\n",
			    __func__);
1974 1975
#endif
	/* Start the ball rolling... */
1976
	stmmac_start_all_dma(priv);
1977 1978 1979 1980 1981 1982 1983 1984

	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

1985
	if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
1986
		priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
1987

A
Alexandre TORGUE 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	/*  set TX ring length */
	if (priv->hw->dma->set_tx_ring_len)
		priv->hw->dma->set_tx_ring_len(priv->ioaddr,
					       (DMA_TX_SIZE - 1));
	/*  set RX ring length */
	if (priv->hw->dma->set_rx_ring_len)
		priv->hw->dma->set_rx_ring_len(priv->ioaddr,
					       (DMA_RX_SIZE - 1));
	/* Enable TSO */
	if (priv->tso)
		priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);

2000 2001 2002
	return 0;
}

2003 2004 2005 2006 2007 2008 2009
static void stmmac_hw_teardown(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	clk_disable_unprepare(priv->plat->clk_ptp_ref);
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

2024 2025
	stmmac_check_ether_addr(priv);

2026 2027 2028
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
2029 2030
		ret = stmmac_init_phy(dev);
		if (ret) {
2031 2032 2033
			netdev_err(priv->dev,
				   "%s: Cannot attach to PHY (error: %d)\n",
				   __func__, ret);
2034
			return ret;
2035
		}
2036
	}
2037

2038 2039 2040 2041
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

2042
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2043
	priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2044

2045
	ret = alloc_dma_desc_resources(priv);
2046
	if (ret < 0) {
2047 2048
		netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
			   __func__);
2049 2050 2051
		goto dma_desc_error;
	}

2052 2053
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
2054 2055
		netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
			   __func__);
2056 2057 2058
		goto init_error;
	}

2059
	ret = stmmac_hw_setup(dev, true);
2060
	if (ret < 0) {
2061
		netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
2062
		goto init_error;
2063 2064
	}

2065 2066
	stmmac_init_tx_coalesce(priv);

2067 2068
	if (dev->phydev)
		phy_start(dev->phydev);
2069

2070 2071
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
2072
			  IRQF_SHARED, dev->name, dev);
2073
	if (unlikely(ret < 0)) {
2074 2075 2076
		netdev_err(priv->dev,
			   "%s: ERROR: allocating the IRQ %d (error: %d)\n",
			   __func__, dev->irq, ret);
2077
		goto irq_error;
2078 2079
	}

2080 2081 2082 2083 2084
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
2085 2086 2087
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
				   __func__, priv->wol_irq, ret);
2088
			goto wolirq_error;
2089 2090 2091
		}
	}

2092
	/* Request the IRQ lines */
2093
	if (priv->lpi_irq > 0) {
2094 2095 2096
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
2097 2098 2099
			netdev_err(priv->dev,
				   "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
				   __func__, priv->lpi_irq, ret);
2100
			goto lpiirq_error;
2101 2102 2103
		}
	}

2104 2105
	napi_enable(&priv->napi);
	netif_start_queue(dev);
2106

2107
	return 0;
2108

2109
lpiirq_error:
2110 2111
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2112
wolirq_error:
2113
	free_irq(dev->irq, dev);
2114 2115 2116
irq_error:
	if (dev->phydev)
		phy_stop(dev->phydev);
2117

2118
	del_timer_sync(&priv->txtimer);
2119
	stmmac_hw_teardown(dev);
2120 2121
init_error:
	free_dma_desc_resources(priv);
2122
dma_desc_error:
2123 2124
	if (dev->phydev)
		phy_disconnect(dev->phydev);
2125

2126
	return ret;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

2139 2140 2141
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

2142
	/* Stop and disconnect the PHY */
2143 2144 2145
	if (dev->phydev) {
		phy_stop(dev->phydev);
		phy_disconnect(dev->phydev);
2146 2147 2148 2149 2150 2151
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

2152 2153
	del_timer_sync(&priv->txtimer);

2154 2155
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
2156 2157
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
2158
	if (priv->lpi_irq > 0)
2159
		free_irq(priv->lpi_irq, dev);
2160 2161

	/* Stop TX/RX DMA and clear the descriptors */
2162
	stmmac_stop_all_dma(priv);
2163 2164 2165 2166

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

2167
	/* Disable the MAC Rx/Tx */
2168
	stmmac_set_mac(priv->ioaddr, false);
2169 2170 2171

	netif_carrier_off(dev);

2172
#ifdef CONFIG_DEBUG_FS
2173
	stmmac_exit_fs(dev);
2174 2175
#endif

2176 2177
	stmmac_release_ptp(priv);

2178 2179 2180
	return 0;
}

A
Alexandre TORGUE 已提交
2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203
/**
 *  stmmac_tso_allocator - close entry point of the driver
 *  @priv: driver private structure
 *  @des: buffer start address
 *  @total_len: total length to fill in descriptors
 *  @last_segmant: condition for the last descriptor
 *  Description:
 *  This function fills descriptor and request new descriptors according to
 *  buffer length to fill
 */
static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
				 int total_len, bool last_segment)
{
	struct dma_desc *desc;
	int tmp_len;
	u32 buff_size;

	tmp_len = total_len;

	while (tmp_len > 0) {
		priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
		desc = priv->dma_tx + priv->cur_tx;

2204
		desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
A
Alexandre TORGUE 已提交
2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
		buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
			    TSO_MAX_BUFF_SIZE : tmp_len;

		priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
			0, 1,
			(last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
			0, 0);

		tmp_len -= TSO_MAX_BUFF_SIZE;
	}
}

/**
 *  stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
 *  @skb : the socket buffer
 *  @dev : device pointer
 *  Description: this is the transmit function that is called on TSO frames
 *  (support available on GMAC4 and newer chips).
 *  Diagram below show the ring programming in case of TSO frames:
 *
 *  First Descriptor
 *   --------
 *   | DES0 |---> buffer1 = L2/L3/L4 header
 *   | DES1 |---> TCP Payload (can continue on next descr...)
 *   | DES2 |---> buffer 1 and 2 len
 *   | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
 *   --------
 *	|
 *     ...
 *	|
 *   --------
 *   | DES0 | --| Split TCP Payload on Buffers 1 and 2
 *   | DES1 | --|
 *   | DES2 | --> buffer 1 and 2 len
 *   | DES3 |
 *   --------
 *
 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
 */
static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
{
	u32 pay_len, mss;
	int tmp_pay_len = 0;
	struct stmmac_priv *priv = netdev_priv(dev);
	int nfrags = skb_shinfo(skb)->nr_frags;
	unsigned int first_entry, des;
	struct dma_desc *desc, *first, *mss_desc = NULL;
	u8 proto_hdr_len;
	int i;

	/* Compute header lengths */
	proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);

	/* Desc availability based on threshold should be enough safe */
	if (unlikely(stmmac_tx_avail(priv) <
		(((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
2264 2265 2266
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
A
Alexandre TORGUE 已提交
2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
		}
		return NETDEV_TX_BUSY;
	}

	pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */

	mss = skb_shinfo(skb)->gso_size;

	/* set new MSS value if needed */
	if (mss != priv->mss) {
		mss_desc = priv->dma_tx + priv->cur_tx;
		priv->hw->desc->set_mss(mss_desc, mss);
		priv->mss = mss;
		priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
	}

	if (netif_msg_tx_queued(priv)) {
		pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
			__func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
		pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
			skb->data_len);
	}

	first_entry = priv->cur_tx;

	desc = priv->dma_tx + first_entry;
	first = desc;

	/* first descriptor: fill Headers on Buf1 */
	des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
			     DMA_TO_DEVICE);
	if (dma_mapping_error(priv->device, des))
		goto dma_map_err;

	priv->tx_skbuff_dma[first_entry].buf = des;
	priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
	priv->tx_skbuff[first_entry] = skb;

2305
	first->des0 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2306 2307 2308

	/* Fill start of payload in buff2 of first descriptor */
	if (pay_len)
2309
		first->des1 = cpu_to_le32(des + proto_hdr_len);
A
Alexandre TORGUE 已提交
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322

	/* If needed take extra descriptors to fill the remaining payload */
	tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;

	stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));

	/* Prepare fragments */
	for (i = 0; i < nfrags; i++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		des = skb_frag_dma_map(priv->device, frag, 0,
				       skb_frag_size(frag),
				       DMA_TO_DEVICE);
2323 2324
		if (dma_mapping_error(priv->device, des))
			goto dma_map_err;
A
Alexandre TORGUE 已提交
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

		stmmac_tso_allocator(priv, des, skb_frag_size(frag),
				     (i == nfrags - 1));

		priv->tx_skbuff_dma[priv->cur_tx].buf = des;
		priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
		priv->tx_skbuff[priv->cur_tx] = NULL;
		priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
	}

	priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;

	priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);

	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2340 2341
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
A
Alexandre TORGUE 已提交
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;
	priv->xstats.tx_tso_frames++;
	priv->xstats.tx_tso_nfrags += nfrags;

	/* Manage tx mitigation */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);

	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	/* Complete the first descriptor before granting the DMA */
	priv->hw->desc->prepare_tso_tx_desc(first, 1,
			proto_hdr_len,
			pay_len,
			1, priv->tx_skbuff_dma[first_entry].last_segment,
			tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));

	/* If context desc is used to change MSS */
	if (mss_desc)
		priv->hw->desc->set_tx_owner(mss_desc);

	/* The own bit must be the latest setting done when prepare the
	 * descriptor and then barrier is needed to make sure that
	 * all is coherent before granting the DMA engine.
	 */
P
Pavel Machek 已提交
2385
	dma_wmb();
A
Alexandre TORGUE 已提交
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412

	if (netif_msg_pktdata(priv)) {
		pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
			__func__, priv->cur_tx, priv->dirty_tx, first_entry,
			priv->cur_tx, first, nfrags);

		priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
					     0);

		pr_info(">>> frame to be transmitted: ");
		print_pkt(skb->data, skb_headlen(skb));
	}

	netdev_sent_queue(dev, skb->len);

	priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
				       STMMAC_CHAN0);

	return NETDEV_TX_OK;

dma_map_err:
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
	return NETDEV_TX_OK;
}

2413
/**
2414
 *  stmmac_xmit - Tx entry point of the driver
2415 2416
 *  @skb : the socket buffer
 *  @dev : device pointer
2417 2418 2419
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
2420 2421 2422 2423
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2424
	unsigned int nopaged_len = skb_headlen(skb);
2425
	int i, csum_insertion = 0, is_jumbo = 0;
2426
	int nfrags = skb_shinfo(skb)->nr_frags;
2427
	unsigned int entry, first_entry;
2428
	struct dma_desc *desc, *first;
2429
	unsigned int enh_desc;
A
Alexandre TORGUE 已提交
2430 2431 2432 2433 2434 2435 2436
	unsigned int des;

	/* Manage oversized TCP frames for GMAC4 device */
	if (skb_is_gso(skb) && priv->tso) {
		if (ip_hdr(skb)->protocol == IPPROTO_TCP)
			return stmmac_tso_xmit(skb, dev);
	}
2437 2438 2439 2440 2441

	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
2442 2443 2444
			netdev_err(priv->dev,
				   "%s: Tx Ring full when queue awake\n",
				   __func__);
2445 2446 2447 2448
		}
		return NETDEV_TX_BUSY;
	}

2449 2450 2451
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

2452
	entry = priv->cur_tx;
2453
	first_entry = entry;
2454

2455
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
2456

2457
	if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2458
		desc = (struct dma_desc *)(priv->dma_etx + entry);
2459 2460 2461
	else
		desc = priv->dma_tx + entry;

2462 2463
	first = desc;

2464 2465 2466
	priv->tx_skbuff[first_entry] = skb;

	enh_desc = priv->plat->enh_desc;
2467
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
2468 2469 2470
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

A
Alexandre TORGUE 已提交
2471 2472
	if (unlikely(is_jumbo) && likely(priv->synopsys_id <
					 DWMAC_CORE_4_00)) {
G
Giuseppe CAVALLARO 已提交
2473
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
2474 2475
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
2476
	}
2477 2478

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
2479 2480
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
2481
		bool last_segment = (i == (nfrags - 1));
2482

2483 2484
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2485
		if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2486
			desc = (struct dma_desc *)(priv->dma_etx + entry);
2487 2488
		else
			desc = priv->dma_tx + entry;
2489

A
Alexandre TORGUE 已提交
2490 2491 2492
		des = skb_frag_dma_map(priv->device, frag, 0, len,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
G
Giuseppe CAVALLARO 已提交
2493 2494
			goto dma_map_err; /* should reuse desc w/o issues */

2495
		priv->tx_skbuff[entry] = NULL;
A
Alexandre TORGUE 已提交
2496

2497 2498 2499 2500 2501
		priv->tx_skbuff_dma[entry].buf = des;
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			desc->des0 = cpu_to_le32(des);
		else
			desc->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2502

G
Giuseppe CAVALLARO 已提交
2503
		priv->tx_skbuff_dma[entry].map_as_page = true;
2504
		priv->tx_skbuff_dma[entry].len = len;
2505 2506 2507
		priv->tx_skbuff_dma[entry].last_segment = last_segment;

		/* Prepare the descriptor and set the own bit too */
2508
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2509
						priv->mode, 1, last_segment);
2510 2511
	}

2512 2513 2514
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
2515 2516

	if (netif_msg_pktdata(priv)) {
2517 2518
		void *tx_head;

2519 2520 2521 2522
		netdev_dbg(priv->dev,
			   "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
			   __func__, priv->cur_tx, priv->dirty_tx, first_entry,
			   entry, first, nfrags);
2523

2524
		if (priv->extend_desc)
2525
			tx_head = (void *)priv->dma_etx;
2526
		else
2527 2528 2529
			tx_head = (void *)priv->dma_tx;

		priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
2530

2531
		netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
2532 2533
		print_pkt(skb->data, skb->len);
	}
2534

2535
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2536 2537
		netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
			  __func__);
2538 2539 2540 2541 2542
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
2556 2557 2558 2559
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
2560

2561 2562 2563 2564 2565 2566 2567
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

A
Alexandre TORGUE 已提交
2568 2569 2570
		des = dma_map_single(priv->device, skb->data,
				     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, des))
2571 2572
			goto dma_map_err;

2573 2574 2575 2576 2577
		priv->tx_skbuff_dma[first_entry].buf = des;
		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			first->des0 = cpu_to_le32(des);
		else
			first->des2 = cpu_to_le32(des);
A
Alexandre TORGUE 已提交
2578

2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597
		priv->tx_skbuff_dma[first_entry].len = nopaged_len;
		priv->tx_skbuff_dma[first_entry].last_segment = last_segment;

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
P
Pavel Machek 已提交
2598
		dma_wmb();
2599 2600
	}

B
Beniamino Galvani 已提交
2601
	netdev_sent_queue(dev, skb->len);
A
Alexandre TORGUE 已提交
2602 2603 2604 2605 2606 2607

	if (priv->synopsys_id < DWMAC_CORE_4_00)
		priv->hw->dma->enable_dma_transmission(priv->ioaddr);
	else
		priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
					       STMMAC_CHAN0);
2608

G
Giuseppe CAVALLARO 已提交
2609
	return NETDEV_TX_OK;
2610

G
Giuseppe CAVALLARO 已提交
2611
dma_map_err:
2612
	netdev_err(priv->dev, "Tx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
2613 2614
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2615 2616 2617
	return NETDEV_TX_OK;
}

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2635 2636 2637 2638 2639 2640 2641 2642
static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
{
	if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
		return 0;

	return 1;
}

2643
/**
2644
 * stmmac_rx_refill - refill used skb preallocated buffers
2645 2646 2647 2648
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2649 2650 2651
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2652 2653
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2654

2655
	while (dirty-- > 0) {
2656 2657 2658
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2659
			p = (struct dma_desc *)(priv->dma_erx + entry);
2660 2661 2662
		else
			p = priv->dma_rx + entry;

2663 2664 2665
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2666
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2667 2668 2669 2670 2671 2672 2673
			if (unlikely(!skb)) {
				/* so for a while no zero-copy! */
				priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
				if (unlikely(net_ratelimit()))
					dev_err(priv->device,
						"fail to alloc skb entry %d\n",
						entry);
2674
				break;
2675
			}
2676 2677 2678 2679 2680

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2681 2682
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
2683
				netdev_err(priv->dev, "Rx DMA map failed\n");
G
Giuseppe CAVALLARO 已提交
2684 2685 2686
				dev_kfree_skb(skb);
				break;
			}
2687

A
Alexandre TORGUE 已提交
2688
			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2689
				p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
2690 2691
				p->des1 = 0;
			} else {
2692
				p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
A
Alexandre TORGUE 已提交
2693 2694 2695
			}
			if (priv->hw->mode->refill_desc3)
				priv->hw->mode->refill_desc3(priv, p);
2696

2697 2698 2699
			if (priv->rx_zeroc_thresh > 0)
				priv->rx_zeroc_thresh--;

2700 2701
			netif_dbg(priv, rx_status, priv->dev,
				  "refill entry #%d\n", entry);
2702
		}
P
Pavel Machek 已提交
2703
		dma_wmb();
A
Alexandre TORGUE 已提交
2704 2705 2706 2707 2708 2709

		if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
			priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
		else
			priv->hw->desc->set_rx_owner(p);

P
Pavel Machek 已提交
2710
		dma_wmb();
2711 2712

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2713
	}
2714
	priv->dirty_rx = entry;
2715 2716
}

2717
/**
2718
 * stmmac_rx - manage the receive process
2719 2720 2721 2722 2723
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2724 2725
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2726
	unsigned int entry = priv->cur_rx;
2727 2728
	unsigned int next_entry;
	unsigned int count = 0;
2729
	int coe = priv->hw->rx_csum;
2730

2731
	if (netif_msg_rx_status(priv)) {
2732 2733
		void *rx_head;

2734
		netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
2735
		if (priv->extend_desc)
2736
			rx_head = (void *)priv->dma_erx;
2737
		else
2738 2739 2740
			rx_head = (void *)priv->dma_rx;

		priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
2741
	}
2742
	while (count < limit) {
2743
		int status;
2744
		struct dma_desc *p;
2745
		struct dma_desc *np;
2746

2747
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2748
			p = (struct dma_desc *)(priv->dma_erx + entry);
2749
		else
G
Giuseppe CAVALLARO 已提交
2750
			p = priv->dma_rx + entry;
2751

2752 2753 2754 2755 2756
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
2757 2758 2759 2760
			break;

		count++;

2761 2762 2763
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2764
		if (priv->extend_desc)
2765
			np = (struct dma_desc *)(priv->dma_erx + next_entry);
2766
		else
2767 2768 2769
			np = priv->dma_rx + next_entry;

		prefetch(np);
2770

2771 2772 2773 2774 2775
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2776
		if (unlikely(status == discard_frame)) {
2777
			priv->dev->stats.rx_errors++;
2778
			if (priv->hwts_rx_en && !priv->extend_desc) {
2779
				/* DESC2 & DESC3 will be overwritten by device
2780 2781 2782 2783 2784 2785
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2786 2787 2788
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2789 2790
			}
		} else {
2791
			struct sk_buff *skb;
2792
			int frame_len;
A
Alexandre TORGUE 已提交
2793 2794 2795
			unsigned int des;

			if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2796
				des = le32_to_cpu(p->des0);
A
Alexandre TORGUE 已提交
2797
			else
2798
				des = le32_to_cpu(p->des2);
2799

G
Giuseppe CAVALLARO 已提交
2800 2801
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2802
			/*  If frame length is greater than skb buffer size
A
Alexandre TORGUE 已提交
2803 2804 2805
			 *  (preallocated during init) then the packet is
			 *  ignored
			 */
2806
			if (frame_len > priv->dma_buf_sz) {
2807 2808 2809
				netdev_err(priv->dev,
					   "len %d larger than size (%d)\n",
					   frame_len, priv->dma_buf_sz);
2810 2811 2812 2813
				priv->dev->stats.rx_length_errors++;
				break;
			}

2814
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2815 2816
			 * Type frames (LLC/LLC-SNAP)
			 */
2817 2818
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2819

2820
			if (netif_msg_rx_status(priv)) {
2821 2822
				netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
					   p, entry, des);
2823
				if (frame_len > ETH_FRAME_LEN)
2824 2825
					netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
						   frame_len, status);
2826
			}
2827

A
Alexandre TORGUE 已提交
2828 2829 2830 2831 2832 2833 2834
			/* The zero-copy is always used for all the sizes
			 * in case of GMAC4 because it needs
			 * to refill the used descriptors, always.
			 */
			if (unlikely(!priv->plat->has_gmac4 &&
				     ((frame_len < priv->rx_copybreak) ||
				     stmmac_rx_threshold_count(priv)))) {
2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
				skb = netdev_alloc_skb_ip_align(priv->dev,
								frame_len);
				if (unlikely(!skb)) {
					if (net_ratelimit())
						dev_warn(priv->device,
							 "packet dropped\n");
					priv->dev->stats.rx_dropped++;
					break;
				}

				dma_sync_single_for_cpu(priv->device,
							priv->rx_skbuff_dma
							[entry], frame_len,
							DMA_FROM_DEVICE);
				skb_copy_to_linear_data(skb,
							priv->
							rx_skbuff[entry]->data,
							frame_len);

				skb_put(skb, frame_len);
				dma_sync_single_for_device(priv->device,
							   priv->rx_skbuff_dma
							   [entry], frame_len,
							   DMA_FROM_DEVICE);
			} else {
				skb = priv->rx_skbuff[entry];
				if (unlikely(!skb)) {
2862 2863 2864
					netdev_err(priv->dev,
						   "%s: Inconsistent Rx chain\n",
						   priv->dev->name);
2865 2866 2867 2868 2869
					priv->dev->stats.rx_dropped++;
					break;
				}
				prefetch(skb->data - NET_IP_ALIGN);
				priv->rx_skbuff[entry] = NULL;
2870
				priv->rx_zeroc_thresh++;
2871 2872 2873 2874 2875 2876

				skb_put(skb, frame_len);
				dma_unmap_single(priv->device,
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2877 2878 2879
			}

			if (netif_msg_pktdata(priv)) {
2880 2881
				netdev_dbg(priv->dev, "frame received (%dbytes)",
					   frame_len);
2882 2883
				print_pkt(skb->data, frame_len);
			}
2884

2885 2886
			stmmac_get_rx_hwtstamp(priv, p, np, skb);

2887 2888
			stmmac_rx_vlan(priv->dev, skb);

2889 2890
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2891
			if (unlikely(!coe))
2892
				skb_checksum_none_assert(skb);
2893
			else
2894
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2895 2896

			napi_gro_receive(&priv->napi, skb);
2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2917
 *  To look at the incoming frames and clear the tx resources.
2918 2919 2920 2921 2922
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;
2923
	u32 chan = STMMAC_CHAN0;
2924

2925 2926
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2927

2928
	work_done = stmmac_rx(priv, budget);
2929
	if (work_done < budget) {
2930
		napi_complete_done(napi, work_done);
2931
		stmmac_enable_dma_irq(priv, chan);
2932 2933 2934 2935 2936 2937 2938 2939
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2940
 *   complete within a reasonable time. The driver will mark the error in the
2941 2942 2943 2944 2945 2946
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2947
	u32 chan = STMMAC_CHAN0;
2948 2949

	/* Clear Tx resources and restart transmitting again */
2950
	stmmac_tx_err(priv, chan);
2951 2952 2953
}

/**
2954
 *  stmmac_set_rx_mode - entry point for multicast addressing
2955 2956 2957 2958 2959 2960 2961
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2962
static void stmmac_set_rx_mode(struct net_device *dev)
2963 2964 2965
{
	struct stmmac_priv *priv = netdev_priv(dev);

2966
	priv->hw->mac->set_filter(priv->hw, dev);
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
2982 2983
	struct stmmac_priv *priv = netdev_priv(dev);

2984
	if (netif_running(dev)) {
2985
		netdev_err(priv->dev, "must be stopped to change its MTU\n");
2986 2987 2988
		return -EBUSY;
	}

2989
	dev->mtu = new_mtu;
A
Alexandre TORGUE 已提交
2990

2991 2992 2993 2994 2995
	netdev_update_features(dev);

	return 0;
}

2996
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2997
					     netdev_features_t features)
2998 2999 3000
{
	struct stmmac_priv *priv = netdev_priv(dev);

3001
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
3002
		features &= ~NETIF_F_RXCSUM;
3003

3004
	if (!priv->plat->tx_coe)
3005
		features &= ~NETIF_F_CSUM_MASK;
3006

3007 3008 3009
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
3010
	 * the TX csum insertion in the TDES and not use SF.
G
Giuseppe CAVALLARO 已提交
3011
	 */
3012
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
3013
		features &= ~NETIF_F_CSUM_MASK;
3014

A
Alexandre TORGUE 已提交
3015 3016 3017 3018 3019 3020 3021 3022
	/* Disable tso if asked by ethtool */
	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		if (features & NETIF_F_TSO)
			priv->tso = true;
		else
			priv->tso = false;
	}

3023
	return features;
3024 3025
}

3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

3044 3045 3046 3047 3048
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
3049 3050 3051 3052 3053
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
3054
 */
3055 3056 3057 3058 3059
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

3060 3061 3062
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

3063
	if (unlikely(!dev)) {
3064
		netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
3065 3066 3067
		return IRQ_NONE;
	}

3068
	/* To handle GMAC own interrupts */
A
Alexandre TORGUE 已提交
3069
	if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
3070
		int status = priv->hw->mac->host_irq_status(priv->hw,
3071
							    &priv->xstats);
3072 3073 3074 3075 3076

		if (priv->synopsys_id >= DWMAC_CORE_4_00)
			status |= priv->hw->mac->host_mtl_irq_status(priv->hw,
								STMMAC_CHAN0);

3077 3078
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
3079
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
3080
				priv->tx_path_in_lpi_mode = true;
3081
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
3082
				priv->tx_path_in_lpi_mode = false;
3083
			if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
A
Alexandre TORGUE 已提交
3084 3085 3086
				priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
							priv->rx_tail_addr,
							STMMAC_CHAN0);
3087
		}
3088 3089

		/* PCS link status */
3090
		if (priv->hw->pcs) {
3091 3092 3093 3094 3095
			if (priv->xstats.pcs_link)
				netif_carrier_on(dev);
			else
				netif_carrier_off(dev);
		}
3096
	}
3097

3098
	/* To handle DMA interrupts */
3099
	stmmac_dma_interrupt(priv);
3100 3101 3102 3103 3104 3105

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
3106 3107
 * to allow network I/O with interrupts disabled.
 */
3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
3123
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
3124 3125 3126
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
3127
	int ret = -EOPNOTSUPP;
3128 3129 3130 3131

	if (!netif_running(dev))
		return -EINVAL;

3132 3133 3134 3135
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
3136
		if (!dev->phydev)
3137
			return -EINVAL;
3138
		ret = phy_mii_ioctl(dev->phydev, rq, cmd);
3139 3140 3141 3142 3143 3144 3145
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
3146

3147 3148 3149
	return ret;
}

3150
#ifdef CONFIG_DEBUG_FS
3151 3152
static struct dentry *stmmac_fs_dir;

3153
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
3154
			       struct seq_file *seq)
3155 3156
{
	int i;
G
Giuseppe CAVALLARO 已提交
3157 3158
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
3159

3160 3161 3162
	for (i = 0; i < size; i++) {
		if (extend_desc) {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3163
				   i, (unsigned int)virt_to_phys(ep),
3164 3165 3166 3167
				   le32_to_cpu(ep->basic.des0),
				   le32_to_cpu(ep->basic.des1),
				   le32_to_cpu(ep->basic.des2),
				   le32_to_cpu(ep->basic.des3));
3168 3169 3170
			ep++;
		} else {
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
3171
				   i, (unsigned int)virt_to_phys(ep),
3172 3173
				   le32_to_cpu(p->des0), le32_to_cpu(p->des1),
				   le32_to_cpu(p->des2), le32_to_cpu(p->des3));
3174 3175
			p++;
		}
3176 3177
		seq_printf(seq, "\n");
	}
3178
}
3179

3180 3181 3182 3183
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
3184

3185 3186
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
3187
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
3188
		seq_printf(seq, "Extended TX descriptor ring:\n");
3189
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
3190 3191
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
3192
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
3193
		seq_printf(seq, "TX descriptor ring:\n");
3194
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
3195 3196 3197 3198 3199 3200 3201 3202 3203 3204
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

3205 3206
/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */

3207 3208 3209 3210 3211
static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
3212
	.release = single_release,
3213 3214
};

3215 3216 3217 3218 3219
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

3220
	if (!priv->hw_cap_support) {
3221 3222 3223 3224 3225 3226 3227 3228
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

3229
	seq_printf(seq, "\t10/100 Mbps: %s\n",
3230
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
3231
	seq_printf(seq, "\t1000 Mbps: %s\n",
3232
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
3233
	seq_printf(seq, "\tHalf duplex: %s\n",
3234 3235 3236 3237 3238
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
3239
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfaces): %s\n",
3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
3251
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp: %s\n",
3252
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
3253
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE): %s\n",
3254 3255 3256 3257
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
A
Alexandre TORGUE 已提交
3258 3259 3260 3261 3262 3263 3264 3265 3266
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
			   (priv->dma_cap.rx_coe) ? "Y" : "N");
	} else {
		seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
		seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
			   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	}
3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
3289
	.release = single_release,
3290 3291
};

3292 3293
static int stmmac_init_fs(struct net_device *dev)
{
3294 3295 3296 3297
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3298

3299
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3300
		netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
3301 3302 3303 3304 3305

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
3306 3307 3308 3309
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
3310

3311
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
3312
		netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
3313
		debugfs_remove_recursive(priv->dbgfs_dir);
3314 3315 3316 3317

		return -ENOMEM;
	}

3318
	/* Entry to report the DMA HW features */
3319 3320 3321
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
3322

3323
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
3324
		netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
3325
		debugfs_remove_recursive(priv->dbgfs_dir);
3326 3327 3328 3329

		return -ENOMEM;
	}

3330 3331 3332
	return 0;
}

3333
static void stmmac_exit_fs(struct net_device *dev)
3334
{
3335 3336 3337
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
3338
}
3339
#endif /* CONFIG_DEBUG_FS */
3340

3341 3342 3343 3344 3345
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
3346
	.ndo_fix_features = stmmac_fix_features,
3347
	.ndo_set_features = stmmac_set_features,
3348
	.ndo_set_rx_mode = stmmac_set_rx_mode,
3349 3350 3351 3352 3353 3354 3355 3356
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

3357 3358
/**
 *  stmmac_hw_init - Init the MAC device
3359
 *  @priv: driver private structure
3360 3361 3362 3363
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
3364 3365 3366 3367 3368 3369
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
3370 3371
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
3372 3373
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
3374 3375
				      priv->plat->unicast_filter_entries,
				      &priv->synopsys_id);
A
Alexandre TORGUE 已提交
3376 3377 3378 3379 3380 3381
	} else if (priv->plat->has_gmac4) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
		mac = dwmac4_setup(priv->ioaddr,
				   priv->plat->multicast_filter_bins,
				   priv->plat->unicast_filter_entries,
				   &priv->synopsys_id);
3382
	} else {
3383
		mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
3384
	}
3385 3386 3387 3388 3389
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

3390
	/* To use the chained or ring mode */
A
Alexandre TORGUE 已提交
3391 3392
	if (priv->synopsys_id >= DWMAC_CORE_4_00) {
		priv->hw->mode = &dwmac4_ring_mode_ops;
3393
	} else {
A
Alexandre TORGUE 已提交
3394 3395
		if (chain_mode) {
			priv->hw->mode = &chain_mode_ops;
3396
			dev_info(priv->device, "Chain mode enabled\n");
A
Alexandre TORGUE 已提交
3397 3398 3399
			priv->mode = STMMAC_CHAIN_MODE;
		} else {
			priv->hw->mode = &ring_mode_ops;
3400
			dev_info(priv->device, "Ring mode enabled\n");
A
Alexandre TORGUE 已提交
3401 3402
			priv->mode = STMMAC_RING_MODE;
		}
3403 3404
	}

3405 3406 3407
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
3408
		dev_info(priv->device, "DMA HW capability register supported\n");
3409 3410 3411 3412 3413 3414 3415 3416

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
3417
		priv->hw->pmt = priv->plat->pmt;
3418

3419 3420 3421 3422 3423 3424
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;

A
Alexandre TORGUE 已提交
3425 3426
		/* In case of GMAC4 rx_coe is from HW cap register. */
		priv->plat->rx_coe = priv->dma_cap.rx_coe;
3427 3428 3429 3430 3431 3432

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

3433 3434 3435
	} else {
		dev_info(priv->device, "No HW DMA feature register supported\n");
	}
3436

A
Alexandre TORGUE 已提交
3437 3438 3439 3440 3441
	/* To use alternate (extended), normal or GMAC4 descriptor structures */
	if (priv->synopsys_id >= DWMAC_CORE_4_00)
		priv->hw->desc = &dwmac4_desc_ops;
	else
		stmmac_selec_desc_mode(priv);
3442

3443 3444
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
3445
		dev_info(priv->device, "RX Checksum Offload Engine supported\n");
A
Alexandre TORGUE 已提交
3446
		if (priv->synopsys_id < DWMAC_CORE_4_00)
3447
			dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
3448
	}
3449
	if (priv->plat->tx_coe)
3450
		dev_info(priv->device, "TX Checksum insertion supported\n");
3451 3452

	if (priv->plat->pmt) {
3453
		dev_info(priv->device, "Wake-Up On Lan supported\n");
3454 3455 3456
		device_set_wakeup_capable(priv->device, 1);
	}

A
Alexandre TORGUE 已提交
3457
	if (priv->dma_cap.tsoen)
3458
		dev_info(priv->device, "TSO supported\n");
A
Alexandre TORGUE 已提交
3459

3460
	return 0;
3461 3462
}

3463
/**
3464 3465
 * stmmac_dvr_probe
 * @device: device pointer
3466
 * @plat_dat: platform data pointer
3467
 * @res: stmmac resource pointer
3468 3469
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
3470
 * Return:
3471
 * returns 0 on success, otherwise errno.
3472
 */
3473 3474 3475
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
3476 3477
{
	int ret = 0;
3478 3479
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
3480

3481
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
3482
	if (!ndev)
3483
		return -ENOMEM;
3484 3485 3486 3487 3488 3489

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
3490

3491
	stmmac_set_ethtool_ops(ndev);
3492 3493
	priv->pause = pause;
	priv->plat = plat_dat;
3494 3495 3496 3497 3498 3499 3500 3501 3502
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
3503

3504
	dev_set_drvdata(device, priv->dev);
3505

3506 3507
	/* Verify driver arguments */
	stmmac_verify_args();
3508

3509
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
3510 3511
	 * this needs to have multiple instances
	 */
3512 3513 3514
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

3515 3516
	if (priv->plat->stmmac_rst)
		reset_control_deassert(priv->plat->stmmac_rst);
3517

3518
	/* Init MAC and get the capabilities */
3519 3520
	ret = stmmac_hw_init(priv);
	if (ret)
3521
		goto error_hw_init;
3522 3523

	ndev->netdev_ops = &stmmac_netdev_ops;
3524

3525 3526
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
A
Alexandre TORGUE 已提交
3527 3528 3529 3530

	if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
		ndev->hw_features |= NETIF_F_TSO;
		priv->tso = true;
3531
		dev_info(priv->device, "TSO feature enabled\n");
A
Alexandre TORGUE 已提交
3532
	}
3533 3534
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
3535 3536
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
3537
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
3538 3539 3540
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

3541 3542 3543 3544 3545 3546
	/* MTU range: 46 - hw-specific max */
	ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
	if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
		ndev->max_mtu = JUMBO_LEN;
	else
		ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3547 3548 3549 3550 3551
	/* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
	 * as well as plat->maxmtu < ndev->min_mtu which is a invalid range.
	 */
	if ((priv->plat->maxmtu < ndev->max_mtu) &&
	    (priv->plat->maxmtu >= ndev->min_mtu))
3552
		ndev->max_mtu = priv->plat->maxmtu;
3553
	else if (priv->plat->maxmtu < ndev->min_mtu)
3554 3555 3556
		dev_warn(priv->device,
			 "%s: warning: maxmtu having invalid value (%d)\n",
			 __func__, priv->plat->maxmtu);
3557

3558 3559 3560
	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

3561 3562 3563 3564 3565 3566 3567
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
3568 3569
		dev_info(priv->device,
			 "Enable RX Mitigation via HW Watchdog Timer\n");
3570 3571
	}

3572
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
3573

3574 3575
	spin_lock_init(&priv->lock);

3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

3587 3588
	stmmac_check_pcs_mode(priv);

3589 3590 3591
	if (priv->hw->pcs != STMMAC_PCS_RGMII  &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI) {
3592 3593 3594
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
3595 3596 3597
			dev_err(priv->device,
				"%s: MDIO bus (id: %d) registration failed",
				__func__, priv->plat->bus_id);
3598 3599
			goto error_mdio_register;
		}
3600 3601
	}

3602
	ret = register_netdev(ndev);
3603
	if (ret) {
3604 3605
		dev_err(priv->device, "%s: ERROR %i registering the device\n",
			__func__, ret);
3606 3607
		goto error_netdev_register;
	}
3608 3609

	return ret;
3610

3611
error_netdev_register:
3612 3613 3614 3615
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3616 3617
error_mdio_register:
	netif_napi_del(&priv->napi);
3618
error_hw_init:
3619
	free_netdev(ndev);
3620

3621
	return ret;
3622
}
3623
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
3624 3625 3626

/**
 * stmmac_dvr_remove
3627
 * @dev: device pointer
3628
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
3629
 * changes the link status, releases the DMA descriptor rings.
3630
 */
3631
int stmmac_dvr_remove(struct device *dev)
3632
{
3633
	struct net_device *ndev = dev_get_drvdata(dev);
3634
	struct stmmac_priv *priv = netdev_priv(ndev);
3635

3636
	netdev_info(priv->dev, "%s: removing driver", __func__);
3637

3638
	stmmac_stop_all_dma(priv);
3639

3640
	stmmac_set_mac(priv->ioaddr, false);
3641 3642
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
3643 3644 3645 3646
	if (priv->plat->stmmac_rst)
		reset_control_assert(priv->plat->stmmac_rst);
	clk_disable_unprepare(priv->plat->pclk);
	clk_disable_unprepare(priv->plat->stmmac_clk);
3647 3648 3649
	if (priv->hw->pcs != STMMAC_PCS_RGMII &&
	    priv->hw->pcs != STMMAC_PCS_TBI &&
	    priv->hw->pcs != STMMAC_PCS_RTBI)
3650
		stmmac_mdio_unregister(ndev);
3651 3652 3653 3654
	free_netdev(ndev);

	return 0;
}
3655
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3656

3657 3658
/**
 * stmmac_suspend - suspend callback
3659
 * @dev: device pointer
3660 3661 3662 3663
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3664
int stmmac_suspend(struct device *dev)
3665
{
3666
	struct net_device *ndev = dev_get_drvdata(dev);
3667
	struct stmmac_priv *priv = netdev_priv(ndev);
3668
	unsigned long flags;
3669

3670
	if (!ndev || !netif_running(ndev))
3671 3672
		return 0;

3673 3674
	if (ndev->phydev)
		phy_stop(ndev->phydev);
3675

3676
	spin_lock_irqsave(&priv->lock, flags);
3677

3678 3679
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3680

3681 3682 3683
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
3684
	stmmac_stop_all_dma(priv);
3685

3686
	/* Enable Power down mode by programming the PMT regs */
3687
	if (device_may_wakeup(priv->device)) {
3688
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3689 3690
		priv->irq_wake = 1;
	} else {
3691
		stmmac_set_mac(priv->ioaddr, false);
3692
		pinctrl_pm_select_sleep_state(priv->device);
3693
		/* Disable clock in case of PWM is off */
3694 3695
		clk_disable(priv->plat->pclk);
		clk_disable(priv->plat->stmmac_clk);
3696
	}
3697
	spin_unlock_irqrestore(&priv->lock, flags);
3698 3699

	priv->oldlink = 0;
3700 3701
	priv->speed = SPEED_UNKNOWN;
	priv->oldduplex = DUPLEX_UNKNOWN;
3702 3703
	return 0;
}
3704
EXPORT_SYMBOL_GPL(stmmac_suspend);
3705

3706 3707
/**
 * stmmac_resume - resume callback
3708
 * @dev: device pointer
3709 3710 3711
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3712
int stmmac_resume(struct device *dev)
3713
{
3714
	struct net_device *ndev = dev_get_drvdata(dev);
3715
	struct stmmac_priv *priv = netdev_priv(ndev);
3716
	unsigned long flags;
3717

3718
	if (!netif_running(ndev))
3719 3720 3721 3722 3723 3724
		return 0;

	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3725 3726
	 * from another devices (e.g. serial console).
	 */
3727
	if (device_may_wakeup(priv->device)) {
3728
		spin_lock_irqsave(&priv->lock, flags);
3729
		priv->hw->mac->pmt(priv->hw, 0);
3730
		spin_unlock_irqrestore(&priv->lock, flags);
3731
		priv->irq_wake = 0;
3732
	} else {
3733
		pinctrl_pm_select_default_state(priv->device);
3734
		/* enable the clk previously disabled */
3735 3736
		clk_enable(priv->plat->stmmac_clk);
		clk_enable(priv->plat->pclk);
3737 3738 3739 3740
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3741

3742
	netif_device_attach(ndev);
3743

3744 3745
	spin_lock_irqsave(&priv->lock, flags);

3746 3747 3748 3749
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
A
Alexandre TORGUE 已提交
3750 3751 3752 3753 3754
	/* reset private mss value to force mss context settings at
	 * next tso xmit (only used for gmac4).
	 */
	priv->mss = 0;

3755 3756
	stmmac_clear_descriptors(priv);

3757
	stmmac_hw_setup(ndev, false);
3758
	stmmac_init_tx_coalesce(priv);
3759
	stmmac_set_rx_mode(ndev);
3760 3761 3762

	napi_enable(&priv->napi);

3763
	netif_start_queue(ndev);
3764

3765
	spin_unlock_irqrestore(&priv->lock, flags);
3766

3767 3768
	if (ndev->phydev)
		phy_start(ndev->phydev);
3769

3770 3771
	return 0;
}
3772
EXPORT_SYMBOL_GPL(stmmac_resume);
3773

3774 3775 3776 3777 3778 3779 3780 3781
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3782
		if (!strncmp(opt, "debug:", 6)) {
3783
			if (kstrtoint(opt + 6, 0, &debug))
3784 3785
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3786
			if (kstrtoint(opt + 8, 0, &phyaddr))
3787 3788
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3789
			if (kstrtoint(opt + 7, 0, &buf_sz))
3790 3791
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3792
			if (kstrtoint(opt + 3, 0, &tc))
3793 3794
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3795
			if (kstrtoint(opt + 9, 0, &watchdog))
3796 3797
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3798
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3799 3800
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3801
			if (kstrtoint(opt + 6, 0, &pause))
3802
				goto err;
3803
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3804 3805
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3806 3807 3808
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3809
		}
3810 3811
	}
	return 0;
3812 3813 3814 3815

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3816 3817 3818
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3819
#endif /* MODULE */
3820

3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3850 3851 3852
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");