stmmac_main.c 89.3 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46
#include <linux/pinctrl/consumer.h>
47
#ifdef CONFIG_DEBUG_FS
48 49
#include <linux/debugfs.h>
#include <linux/seq_file.h>
50
#endif /* CONFIG_DEBUG_FS */
51 52
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
53
#include "stmmac.h"
54
#include <linux/reset.h>
55
#include <linux/of_mdio.h>
56
#include "dwmac1000.h"
57 58 59 60

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)

/* Module parameters */
61
#define TX_TIMEO	5000
62 63
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, S_IRUGO | S_IWUSR);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71 72 73
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75 76 77 78 79 80 81 82 83 84 85 86 87 88

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

89 90
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
91 92 93 94 95 96 97
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105 106 107 108 109 110
/* By default the driver will use the ring mode to manage tx and rx descriptors
 * but passing this value so user can force to use the chain instead of the ring
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
153 154 155 156 157 158 159
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
160 161 162 163 164 165
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
166 167 168 169 170 171 172 173 174 175 176
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
177
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
178
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
179
	}
180 181
}

182 183
static void print_pkt(unsigned char *buf, int len)
{
184 185
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
186 187 188 189
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
	unsigned avail;

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
	unsigned dirty;

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
210 211
}

212
/**
213
 * stmmac_hw_fix_mac_speed - callback for speed selection
214 215 216
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
217 218 219 220 221 222
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
	struct phy_device *phydev = priv->phydev;

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
223
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
224 225
}

226
/**
227
 * stmmac_enable_eee_mode - check and enter in LPI mode
228
 * @priv: driver private structure
229 230
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
231
 */
232 233 234 235 236
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
237
		priv->hw->mac->set_eee_mode(priv->hw);
238 239
}

240
/**
241
 * stmmac_disable_eee_mode - disable and exit from LPI mode
242 243 244 245
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
246 247
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
248
	priv->hw->mac->reset_eee_mode(priv->hw);
249 250 251 252 253
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
254
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
255 256
 * @arg : data hook
 * Description:
257
 *  if there is no data transfer and if we are not in LPI state,
258 259 260 261 262 263 264
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
265
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
266 267 268
}

/**
269
 * stmmac_eee_init - init EEE
270
 * @priv: driver private structure
271
 * Description:
272 273 274
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
275 276 277
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
278
	char *phy_bus_name = priv->plat->phy_bus_name;
279
	unsigned long flags;
280 281
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
282 283 284 285 286 287 288
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
	if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
	    (priv->pcs == STMMAC_PCS_RTBI))
		goto out;

289 290 291 292
	/* Never init EEE in case of a switch is attached */
	if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
		goto out;

293 294
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
295 296
		int tx_lpi_timer = priv->tx_lpi_timer;

297
		/* Check if the PHY supports EEE */
298 299 300 301 302 303
		if (phy_init_eee(priv->phydev, 1)) {
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
304
			spin_lock_irqsave(&priv->lock, flags);
305 306 307
			if (priv->eee_active) {
				pr_debug("stmmac: disable EEE\n");
				del_timer_sync(&priv->eee_ctrl_timer);
308
				priv->hw->mac->set_eee_timer(priv->hw, 0,
309 310 311
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
312
			spin_unlock_irqrestore(&priv->lock, flags);
313
			goto out;
314 315
		}
		/* Activate the EEE and start timers */
316
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
317 318
		if (!priv->eee_active) {
			priv->eee_active = 1;
319 320 321 322 323
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
324

325
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
326
						     STMMAC_DEFAULT_LIT_LS,
327
						     tx_lpi_timer);
328 329 330
		}
		/* Set HW EEE according to the speed */
		priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
331 332

		ret = true;
333 334 335
		spin_unlock_irqrestore(&priv->lock, flags);

		pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
336 337 338 339 340
	}
out:
	return ret;
}

341
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
342
 * @priv: driver private structure
343 344 345 346 347 348 349
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
350
				   unsigned int entry, struct sk_buff *skb)
351 352 353 354 355 356 357 358
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
359
	/* exit if skb doesn't support hw tstamp */
360
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		return;

	if (priv->adv_ts)
		desc = (priv->dma_etx + entry);
	else
		desc = (priv->dma_tx + entry);

	/* check tx tstamp status */
	if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
		return;

	/* get the valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);

	memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp.hwtstamp = ns_to_ktime(ns);
	/* pass tstamp to stack */
	skb_tstamp_tx(skb, &shhwtstamp);

	return;
}

383
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
384
 * @priv: driver private structure
385 386 387 388 389 390 391
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
392
				   unsigned int entry, struct sk_buff *skb)
393 394 395 396 397 398 399 400 401 402 403 404 405
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_rx_en)
		return;

	if (priv->adv_ts)
		desc = (priv->dma_erx + entry);
	else
		desc = (priv->dma_rx + entry);

G
Giuseppe CAVALLARO 已提交
406
	/* exit if rx tstamp is not valid */
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
		return;

	/* get valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
	shhwtstamp = skb_hwtstamps(skb);
	memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp->hwtstamp = ns_to_ktime(ns);
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
432
	struct timespec64 now;
433 434 435 436 437 438 439 440 441 442
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
443
	u32 sec_inc;
444 445 446 447 448 449 450 451 452 453

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
454
			   sizeof(struct hwtstamp_config)))
455 456 457 458 459 460 461 462 463
		return -EFAULT;

	pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		 __func__, config.flags, config.tx_type, config.rx_filter);

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

464 465
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
466 467 468 469 470
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
471
			/* time stamp no incoming packet at all */
472 473 474 475
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
476
			/* PTP v1, UDP, any kind of event packet */
477 478 479 480 481 482 483 484 485
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
486
			/* PTP v1, UDP, Sync packet */
487 488 489 490 491 492 493 494 495
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
496
			/* PTP v1, UDP, Delay_req packet */
497 498 499 500 501 502 503 504 505 506
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
507
			/* PTP v2, UDP, any kind of event packet */
508 509 510 511 512 513 514 515 516 517
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
518
			/* PTP v2, UDP, Sync packet */
519 520 521 522 523 524 525 526 527 528
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
529
			/* PTP v2, UDP, Delay_req packet */
530 531 532 533 534 535 536 537 538 539 540
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
541
			/* PTP v2/802.AS1 any layer, any kind of event packet */
542 543 544 545 546 547 548 549 550 551 552
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
553
			/* PTP v2/802.AS1, any layer, Sync packet */
554 555 556 557 558 559 560 561 562 563 564
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
565
			/* PTP v2/802.AS1, any layer, Delay_req packet */
566 567 568 569 570 571 572 573 574 575 576 577
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
578
			/* time stamp any incoming packet */
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
598
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
599 600 601 602 603

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
604 605 606
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
607 608 609
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);

		/* program Sub Second Increment reg */
610 611 612
		sec_inc = priv->hw->ptp->config_sub_second_increment(
			priv->ioaddr, priv->clk_ptp_rate);
		temp = div_u64(1000000000ULL, sec_inc);
613 614 615 616

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
617
		 * where, freq_div_ratio = 1e9ns/sec_inc
618
		 */
619
		temp = (u64)(temp << 32);
620
		priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
621 622 623 624
		priv->hw->ptp->config_addend(priv->ioaddr,
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
625 626 627 628
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
		priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
629 630 631 632 633 634 635
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

636
/**
637
 * stmmac_init_ptp - init PTP
638
 * @priv: driver private structure
639
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
640
 * This is done by looking at the HW cap. register.
641
 * This function also registers the ptp driver.
642
 */
643
static int stmmac_init_ptp(struct stmmac_priv *priv)
644
{
645 646 647
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

648 649 650 651 652 653 654 655 656 657
	/* Fall-back to main clock in case of no PTP ref is passed */
	priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
	if (IS_ERR(priv->clk_ptp_ref)) {
		priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
		priv->clk_ptp_ref = NULL;
	} else {
		clk_prepare_enable(priv->clk_ptp_ref);
		priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
	}

658 659 660 661 662 663 664 665 666
	priv->adv_ts = 0;
	if (priv->dma_cap.atime_stamp && priv->extend_desc)
		priv->adv_ts = 1;

	if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
		pr_debug("IEEE 1588-2002 Time Stamp supported\n");

	if (netif_msg_hw(priv) && priv->adv_ts)
		pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
667 668 669 670

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
671 672 673 674 675 676

	return stmmac_ptp_register(priv);
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
677 678
	if (priv->clk_ptp_ref)
		clk_disable_unprepare(priv->clk_ptp_ref);
679
	stmmac_ptp_unregister(priv);
680 681
}

682
/**
683
 * stmmac_adjust_link - adjusts the link parameters
684
 * @dev: net device structure
685 686 687 688 689
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
690 691 692 693 694 695 696 697 698 699 700 701 702
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev = priv->phydev;
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
703

704
	if (phydev->link) {
705
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
706 707 708 709 710 711

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
712
				ctrl &= ~priv->hw->link.duplex;
713
			else
714
				ctrl |= priv->hw->link.duplex;
715 716 717 718
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
719
			priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
720
						 fc, pause_time);
721 722 723 724 725

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
726
				if (likely(priv->plat->has_gmac))
727
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
728
				stmmac_hw_fix_mac_speed(priv);
729 730 731
				break;
			case 100:
			case 10:
732
				if (priv->plat->has_gmac) {
733
					ctrl |= priv->hw->link.port;
734
					if (phydev->speed == SPEED_100) {
735
						ctrl |= priv->hw->link.speed;
736
					} else {
737
						ctrl &= ~(priv->hw->link.speed);
738 739
					}
				} else {
740
					ctrl &= ~priv->hw->link.port;
741
				}
742
				stmmac_hw_fix_mac_speed(priv);
743 744 745
				break;
			default:
				if (netif_msg_link(priv))
G
Giuseppe CAVALLARO 已提交
746 747
					pr_warn("%s: Speed (%d) not 10/100\n",
						dev->name, phydev->speed);
748 749 750 751 752 753
				break;
			}

			priv->speed = phydev->speed;
		}

754
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

770 771
	spin_unlock_irqrestore(&priv->lock, flags);

G
Giuseppe CAVALLARO 已提交
772 773 774 775
	/* At this stage, it could be needed to setup the EEE or adjust some
	 * MAC related HW registers.
	 */
	priv->eee_enabled = stmmac_eee_init(priv);
776 777
}

778
/**
779
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
780 781 782 783 784
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
785 786 787 788 789
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
790 791 792 793
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
794 795
			pr_debug("STMMAC: PCS RGMII support enable\n");
			priv->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
796
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
797 798 799 800 801 802
			pr_debug("STMMAC: PCS SGMII support enable\n");
			priv->pcs = STMMAC_PCS_SGMII;
		}
	}
}

803 804 805 806 807 808 809 810 811 812 813 814
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
815
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
816
	char bus_id[MII_BUS_ID_SIZE];
817
	int interface = priv->plat->interface;
818
	int max_speed = priv->plat->max_speed;
819 820 821 822
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
		if (priv->plat->phy_bus_name)
			snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
				 priv->plat->phy_bus_name, priv->plat->bus_id);
		else
			snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
				 priv->plat->bus_id);

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
		pr_debug("stmmac_init_phy:  trying to attach to %s\n",
			 phy_id_fmt);

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
842

843
	if (IS_ERR_OR_NULL(phydev)) {
844
		pr_err("%s: Could not attach to PHY\n", dev->name);
845 846 847
		if (!phydev)
			return -ENODEV;

848 849 850
		return PTR_ERR(phydev);
	}

851
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
852
	if ((interface == PHY_INTERFACE_MODE_MII) ||
853
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
854
		(max_speed < 1000 && max_speed > 0))
855 856
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
857

858 859 860 861 862 863 864
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
865
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
866 867 868
		phy_disconnect(phydev);
		return -ENODEV;
	}
869 870

	/* If attached to a switch, there is no reason to poll phy handler */
871 872 873
	if (priv->plat->phy_bus_name)
		if (!strcmp(priv->plat->phy_bus_name, "fixed"))
			phydev->irq = PHY_IGNORE_INTERRUPT;
874

875
	pr_debug("stmmac_init_phy:  %s: attached to PHY (UID 0x%x)"
876
		 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
877 878 879 880 881 882 883

	priv->phydev = phydev;

	return 0;
}

/**
884
 * stmmac_display_ring - display ring
885
 * @head: pointer to the head of the ring passed.
886
 * @size: size of the ring.
887
 * @extend_desc: to verify if extended descriptors are used.
888
 * Description: display the control/status and buffer descriptors.
889
 */
890
static void stmmac_display_ring(void *head, int size, int extend_desc)
891 892
{
	int i;
G
Giuseppe CAVALLARO 已提交
893 894
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
895

896
	for (i = 0; i < size; i++) {
897 898 899 900
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
901 902
				i, (unsigned int)virt_to_phys(ep),
				(unsigned int)x, (unsigned int)(x >> 32),
903 904 905 906 907
				ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
G
Giuseppe CAVALLARO 已提交
908 909
				i, (unsigned int)virt_to_phys(p),
				(unsigned int)x, (unsigned int)(x >> 32),
910 911 912
				p->des2, p->des3);
			p++;
		}
913 914 915 916
		pr_info("\n");
	}
}

917 918 919 920
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	if (priv->extend_desc) {
		pr_info("Extended RX descriptor ring:\n");
921
		stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
922
		pr_info("Extended TX descriptor ring:\n");
923
		stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
924 925
	} else {
		pr_info("RX descriptor ring:\n");
926
		stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
927
		pr_info("TX descriptor ring:\n");
928
		stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
929 930 931
	}
}

932 933 934 935 936 937 938 939
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
940
	else if (mtu > DEFAULT_BUFSIZE)
941 942
		ret = BUF_SIZE_2KiB;
	else
943
		ret = DEFAULT_BUFSIZE;
944 945 946 947

	return ret;
}

948
/**
949
 * stmmac_clear_descriptors - clear descriptors
950 951 952 953
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
954 955 956 957 958
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
959
	for (i = 0; i < DMA_RX_SIZE; i++)
960 961 962
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
963
						     (i == DMA_RX_SIZE - 1));
964 965 966
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
967 968
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
969 970 971
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
972
						     (i == DMA_TX_SIZE - 1));
973 974 975
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
976
						     (i == DMA_TX_SIZE - 1));
977 978
}

979 980 981 982 983 984 985 986 987
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
988
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
989
				  int i, gfp_t flags)
990 991 992
{
	struct sk_buff *skb;

993
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
994
	if (!skb) {
995
		pr_err("%s: Rx init fails; skb is NULL\n", __func__);
996
		return -ENOMEM;
997 998 999 1000 1001
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
1002 1003 1004 1005 1006
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
		pr_err("%s: DMA mapping error\n", __func__);
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1007 1008 1009

	p->des2 = priv->rx_skbuff_dma[i];

G
Giuseppe CAVALLARO 已提交
1010
	if ((priv->hw->mode->init_desc3) &&
1011
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1012
		priv->hw->mode->init_desc3(p);
1013 1014 1015 1016

	return 0;
}

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

1027 1028 1029
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
1030 1031
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
1032 1033
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
1034
 */
1035
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1036 1037 1038
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1039
	unsigned int bfsize = 0;
1040
	int ret = -ENOMEM;
1041

G
Giuseppe CAVALLARO 已提交
1042 1043
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1044

1045
	if (bfsize < BUF_SIZE_16KiB)
1046
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1047

1048 1049
	priv->dma_buf_sz = bfsize;

1050
	if (netif_msg_probe(priv)) {
1051 1052
		pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
			 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
1053

1054 1055 1056
		/* RX INITIALIZATION */
		pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
	}
1057
	for (i = 0; i < DMA_RX_SIZE; i++) {
1058 1059 1060 1061 1062
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1063

1064
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1065 1066
		if (ret)
			goto err_init_rx_buffers;
1067

1068 1069 1070 1071
		if (netif_msg_probe(priv))
			pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
				 priv->rx_skbuff[i]->data,
				 (unsigned int)priv->rx_skbuff_dma[i]);
1072 1073
	}
	priv->cur_rx = 0;
1074
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1075 1076
	buf_sz = bfsize;

1077 1078 1079
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1080
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1081
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1082
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1083
					     DMA_TX_SIZE, 1);
1084
		} else {
G
Giuseppe CAVALLARO 已提交
1085
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1086
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1087
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1088
					     DMA_TX_SIZE, 0);
1089 1090 1091
		}
	}

1092
	/* TX INITIALIZATION */
1093
	for (i = 0; i < DMA_TX_SIZE; i++) {
1094 1095 1096 1097 1098 1099
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
		p->des2 = 0;
G
Giuseppe CAVALLARO 已提交
1100 1101
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1102
		priv->tx_skbuff_dma[i].len = 0;
1103
		priv->tx_skbuff_dma[i].last_segment = false;
1104 1105
		priv->tx_skbuff[i] = NULL;
	}
1106

1107 1108
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1109
	netdev_reset_queue(priv->dev);
1110

1111
	stmmac_clear_descriptors(priv);
1112

1113 1114
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1115 1116 1117 1118 1119 1120

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1121 1122 1123 1124 1125 1126
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1127
	for (i = 0; i < DMA_RX_SIZE; i++)
1128
		stmmac_free_rx_buffers(priv, i);
1129 1130 1131 1132 1133 1134
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1135
	for (i = 0; i < DMA_TX_SIZE; i++) {
1136 1137 1138 1139 1140 1141 1142
		struct dma_desc *p;

		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;

G
Giuseppe CAVALLARO 已提交
1143 1144 1145 1146
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1147
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1148 1149 1150 1151
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1152
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1153
						 DMA_TO_DEVICE);
1154
		}
1155

1156
		if (priv->tx_skbuff[i] != NULL) {
1157 1158
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1159 1160
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1161 1162 1163 1164
		}
	}
}

1165 1166 1167 1168 1169 1170 1171 1172
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1173 1174 1175 1176
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1177
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1178 1179 1180 1181
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1182
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1183 1184 1185 1186
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1187
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1188
					    sizeof(*priv->tx_skbuff_dma),
1189 1190 1191 1192
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1193
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1194 1195 1196 1197 1198
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1199
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1200 1201 1202 1203
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1204 1205 1206
		if (!priv->dma_erx)
			goto err_dma;

1207
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1208 1209 1210 1211
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1212
		if (!priv->dma_etx) {
1213
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1214 1215
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1216 1217 1218
			goto err_dma;
		}
	} else {
1219
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1220 1221 1222
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1223 1224 1225
		if (!priv->dma_rx)
			goto err_dma;

1226
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1227 1228 1229
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1230
		if (!priv->dma_tx) {
1231
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1232 1233
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1251 1252 1253 1254 1255 1256
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1257
	/* Free DMA regions of consistent memory previously allocated */
1258 1259
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1260
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1261 1262
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1263
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1264 1265
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1266
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1267 1268
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1269
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1270 1271 1272
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1273 1274
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1275
	kfree(priv->tx_skbuff_dma);
1276 1277 1278 1279 1280
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1281
 *  @priv: driver private structure
1282 1283
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1284 1285 1286
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1287 1288
	int rxfifosz = priv->plat->rx_fifo_size;

1289
	if (priv->plat->force_thresh_dma_mode)
1290
		priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
1291
	else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1292 1293 1294
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1295 1296 1297 1298
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1299 1300
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
					rxfifosz);
1301
		priv->xstats.threshold = SF_DMA_MODE;
1302
	} else
1303 1304
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
					rxfifosz);
1305 1306 1307
}

/**
1308
 * stmmac_tx_clean - to manage the transmission completion
1309
 * @priv: driver private structure
1310
 * Description: it reclaims the transmit resources after transmission completes.
1311
 */
1312
static void stmmac_tx_clean(struct stmmac_priv *priv)
1313
{
B
Beniamino Galvani 已提交
1314
	unsigned int bytes_compl = 0, pkts_compl = 0;
1315
	unsigned int entry = priv->dirty_tx;
1316

1317 1318
	spin_lock(&priv->tx_lock);

1319 1320
	priv->xstats.tx_clean++;

1321
	while (entry != priv->cur_tx) {
1322
		struct sk_buff *skb = priv->tx_skbuff[entry];
1323
		struct dma_desc *p;
1324
		int status;
1325 1326

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1327
			p = (struct dma_desc *)(priv->dma_etx + entry);
1328 1329
		else
			p = priv->dma_tx + entry;
1330

1331
		status = priv->hw->desc->tx_status(&priv->dev->stats,
G
Giuseppe CAVALLARO 已提交
1332 1333
						      &priv->xstats, p,
						      priv->ioaddr);
1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		/* Check if the descriptor is owned by the DMA */
		if (unlikely(status & tx_dma_own))
			break;

		/* Just consider the last segment and ...*/
		if (likely(!(status & tx_not_ls))) {
			/* ... verify the status error condition */
			if (unlikely(status & tx_err)) {
				priv->dev->stats.tx_errors++;
			} else {
1344 1345
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
1346
			}
1347
			stmmac_get_tx_hwtstamp(priv, entry, skb);
1348 1349
		}

G
Giuseppe CAVALLARO 已提交
1350 1351 1352 1353
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1354
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1355 1356 1357 1358
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1359
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1360 1361 1362
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
			priv->tx_skbuff_dma[entry].map_as_page = false;
1363
		}
G
Giuseppe CAVALLARO 已提交
1364
		priv->hw->mode->clean_desc3(priv, p);
1365
		priv->tx_skbuff_dma[entry].last_segment = false;
1366
		priv->tx_skbuff_dma[entry].is_jumbo = false;
1367 1368

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1369 1370
			pkts_compl++;
			bytes_compl += skb->len;
1371
			dev_consume_skb_any(skb);
1372 1373 1374
			priv->tx_skbuff[entry] = NULL;
		}

1375
		priv->hw->desc->release_tx_desc(p, priv->mode);
1376

1377
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
1378
	}
1379
	priv->dirty_tx = entry;
B
Beniamino Galvani 已提交
1380 1381 1382

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1383
	if (unlikely(netif_queue_stopped(priv->dev) &&
1384
		     stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1385 1386
		netif_tx_lock(priv->dev);
		if (netif_queue_stopped(priv->dev) &&
1387
		    stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
1388 1389
			if (netif_msg_tx_done(priv))
				pr_debug("%s: restart transmit\n", __func__);
1390 1391 1392 1393
			netif_wake_queue(priv->dev);
		}
		netif_tx_unlock(priv->dev);
	}
1394 1395 1396

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1397
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1398
	}
1399
	spin_unlock(&priv->tx_lock);
1400 1401
}

1402
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1403
{
1404
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1405 1406
}

1407
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1408
{
1409
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1410 1411 1412
}

/**
1413
 * stmmac_tx_err - to manage the tx error
1414
 * @priv: driver private structure
1415
 * Description: it cleans the descriptors and restarts the transmission
1416
 * in case of transmission errors.
1417 1418 1419
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1420
	int i;
1421 1422
	netif_stop_queue(priv->dev);

1423
	priv->hw->dma->stop_tx(priv->ioaddr);
1424
	dma_free_tx_skbufs(priv);
1425
	for (i = 0; i < DMA_TX_SIZE; i++)
1426 1427 1428
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1429
						     (i == DMA_TX_SIZE - 1));
1430 1431 1432
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1433
						     (i == DMA_TX_SIZE - 1));
1434 1435
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1436
	netdev_reset_queue(priv->dev);
1437
	priv->hw->dma->start_tx(priv->ioaddr);
1438 1439 1440 1441 1442

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1443
/**
1444
 * stmmac_dma_interrupt - DMA ISR
1445 1446
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1447 1448
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1449
 */
1450 1451 1452
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;
1453
	int rxfifosz = priv->plat->rx_fifo_size;
1454

1455
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1456 1457 1458 1459 1460 1461 1462
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1463
		/* Try to bump up the dma threshold on this failure */
1464 1465
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1466
			tc += 64;
1467
			if (priv->plat->force_thresh_dma_mode)
1468 1469
				priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
							rxfifosz);
1470 1471
			else
				priv->hw->dma->dma_mode(priv->ioaddr, tc,
1472
							SF_DMA_MODE, rxfifosz);
1473
			priv->xstats.threshold = tc;
1474
		}
1475 1476
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1477 1478
}

1479 1480 1481 1482 1483
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1484 1485 1486
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
G
Giuseppe CAVALLARO 已提交
1487
	    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1488 1489

	dwmac_mmc_intr_all_mask(priv->ioaddr);
G
Giuseppe CAVALLARO 已提交
1490 1491 1492 1493 1494

	if (priv->dma_cap.rmon) {
		dwmac_mmc_ctrl(priv->ioaddr, mode);
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1495
		pr_info(" No MAC Management Counters available\n");
1496 1497
}

1498 1499 1500 1501 1502 1503
/**
 * stmmac_get_synopsys_id - return the SYINID.
 * @priv: driver private structure
 * Description: this simple function is to decode and return the SYINID
 * starting from the HW core register.
 */
1504 1505 1506 1507
static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
{
	u32 hwid = priv->hw->synopsys_uid;

G
Giuseppe CAVALLARO 已提交
1508
	/* Check Synopsys Id (not available on old chips) */
1509 1510 1511 1512
	if (likely(hwid)) {
		u32 uid = ((hwid & 0x0000ff00) >> 8);
		u32 synid = (hwid & 0x000000ff);

1513
		pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
1514 1515 1516 1517 1518 1519
			uid, synid);

		return synid;
	}
	return 0;
}
1520

1521
/**
1522
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1523 1524
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1525 1526
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1527
 */
1528 1529 1530 1531
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
		pr_info(" Enhanced/Alternate descriptors\n");
1532 1533 1534 1535 1536 1537 1538 1539

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
			pr_info("\tEnabled extended descriptors\n");
			priv->extend_desc = 1;
		} else
			pr_warn("Extended descriptors not supported\n");

1540 1541 1542 1543 1544 1545 1546 1547
		priv->hw->desc = &enh_desc_ops;
	} else {
		pr_info(" Normal descriptors\n");
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1548
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1549
 * @priv: driver private structure
1550 1551 1552 1553 1554
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1555 1556 1557
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1558
	u32 hw_cap = 0;
1559

1560 1561
	if (priv->hw->dma->get_hw_feature) {
		hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
1562

1563 1564 1565 1566
		priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
		priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
		priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
		priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
G
Giuseppe CAVALLARO 已提交
1567
		priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
1568 1569 1570
		priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
		priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
		priv->dma_cap.pmt_remote_wake_up =
G
Giuseppe CAVALLARO 已提交
1571
		    (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
1572
		priv->dma_cap.pmt_magic_frame =
G
Giuseppe CAVALLARO 已提交
1573
		    (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
1574
		/* MMC */
1575
		priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
G
Giuseppe CAVALLARO 已提交
1576
		/* IEEE 1588-2002 */
1577
		priv->dma_cap.time_stamp =
G
Giuseppe CAVALLARO 已提交
1578 1579
		    (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
		/* IEEE 1588-2008 */
1580
		priv->dma_cap.atime_stamp =
G
Giuseppe CAVALLARO 已提交
1581
		    (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
1582
		/* 802.3az - Energy-Efficient Ethernet (EEE) */
1583 1584
		priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
		priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
1585
		/* TX and RX csum */
1586 1587
		priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
		priv->dma_cap.rx_coe_type1 =
G
Giuseppe CAVALLARO 已提交
1588
		    (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
1589
		priv->dma_cap.rx_coe_type2 =
G
Giuseppe CAVALLARO 已提交
1590
		    (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
1591
		priv->dma_cap.rxfifo_over_2048 =
G
Giuseppe CAVALLARO 已提交
1592
		    (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
1593
		/* TX and RX number of channels */
1594
		priv->dma_cap.number_rx_channel =
G
Giuseppe CAVALLARO 已提交
1595
		    (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
1596
		priv->dma_cap.number_tx_channel =
G
Giuseppe CAVALLARO 已提交
1597 1598 1599
		    (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
		/* Alternate (enhanced) DESC mode */
		priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
1600
	}
1601 1602 1603 1604

	return hw_cap;
}

1605
/**
1606
 * stmmac_check_ether_addr - check if the MAC addr is valid
1607 1608 1609 1610 1611
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1612 1613 1614
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1615
		priv->hw->mac->get_umac_addr(priv->hw,
1616
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1617
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1618
			eth_hw_addr_random(priv->dev);
1619 1620
		pr_info("%s: device MAC address %pM\n", priv->dev->name,
			priv->dev->dev_addr);
1621 1622 1623
	}
}

1624
/**
1625
 * stmmac_init_dma_engine - DMA init.
1626 1627 1628 1629 1630 1631
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1632 1633
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1634
	int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
1635
	int mixed_burst = 0;
1636
	int atds = 0;
1637
	int ret = 0;
1638 1639 1640 1641

	if (priv->plat->dma_cfg) {
		pbl = priv->plat->dma_cfg->pbl;
		fixed_burst = priv->plat->dma_cfg->fixed_burst;
1642
		mixed_burst = priv->plat->dma_cfg->mixed_burst;
1643
		aal = priv->plat->dma_cfg->aal;
1644 1645
	}

1646 1647 1648
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1649 1650 1651 1652 1653 1654 1655
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

	priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
1656 1657 1658 1659 1660 1661
			    aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);

	if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
	    (priv->plat->axi && priv->hw->dma->axi))
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1662
	return ret;
1663 1664
}

1665
/**
1666
 * stmmac_tx_timer - mitigation sw timer for tx.
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1679
 * stmmac_init_tx_coalesce - init tx mitigation options.
1680
 * @priv: driver private structure
1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1697
/**
1698
 * stmmac_hw_setup - setup mac in a usable state.
1699 1700
 *  @dev : pointer to the device structure.
 *  Description:
1701 1702 1703 1704
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1705 1706 1707 1708
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1709
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
		pr_err("%s: DMA engine initialization failed\n", __func__);
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1722
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1723 1724 1725 1726 1727 1728

	/* If required, perform hw setup of the bus. */
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);

	/* Initialize the MAC Core */
1729
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1730

1731 1732 1733 1734
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
		pr_warn(" RX IPC Checksum Offload disabled\n");
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1735
		priv->hw->rx_csum = 0;
1736 1737
	}

1738 1739 1740 1741 1742 1743 1744 1745
	/* Enable the MAC Rx/Tx */
	stmmac_set_mac(priv->ioaddr, true);

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	stmmac_mmc_setup(priv);

1746 1747 1748 1749 1750
	if (init_ptp) {
		ret = stmmac_init_ptp(priv);
		if (ret && ret != -EOPNOTSUPP)
			pr_warn("%s: failed PTP initialisation\n", __func__);
	}
1751

1752
#ifdef CONFIG_DEBUG_FS
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
	ret = stmmac_init_fs(dev);
	if (ret < 0)
		pr_warn("%s: failed debugFS registration\n", __func__);
#endif
	/* Start the ball rolling... */
	pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1764
		priv->hw->mac->dump_regs(priv->hw);
1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		priv->hw->dma->dump_regs(priv->ioaddr);
	}
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

	if (priv->pcs && priv->hw->mac->ctrl_ane)
1775
		priv->hw->mac->ctrl_ane(priv->hw, 0);
1776 1777 1778 1779

	return 0;
}

1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1794 1795
	stmmac_check_ether_addr(priv);

1796 1797
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
1798 1799 1800 1801
		ret = stmmac_init_phy(dev);
		if (ret) {
			pr_err("%s: Cannot attach to PHY (error: %d)\n",
			       __func__, ret);
1802
			return ret;
1803
		}
1804
	}
1805

1806 1807 1808 1809
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

1810
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1811

1812
	ret = alloc_dma_desc_resources(priv);
1813 1814 1815 1816 1817
	if (ret < 0) {
		pr_err("%s: DMA descriptors allocation failed\n", __func__);
		goto dma_desc_error;
	}

1818 1819 1820 1821 1822 1823
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		pr_err("%s: DMA descriptors initialization failed\n", __func__);
		goto init_error;
	}

1824
	ret = stmmac_hw_setup(dev, true);
1825
	if (ret < 0) {
1826
		pr_err("%s: Hw setup failed\n", __func__);
1827
		goto init_error;
1828 1829
	}

1830 1831
	stmmac_init_tx_coalesce(priv);

1832 1833
	if (priv->phydev)
		phy_start(priv->phydev);
1834

1835 1836
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1837
			  IRQF_SHARED, dev->name, dev);
1838 1839 1840
	if (unlikely(ret < 0)) {
		pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
		       __func__, dev->irq, ret);
1841
		goto init_error;
1842 1843
	}

1844 1845 1846 1847 1848
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
G
Giuseppe CAVALLARO 已提交
1849 1850
			pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
			       __func__, priv->wol_irq, ret);
1851
			goto wolirq_error;
1852 1853 1854
		}
	}

1855
	/* Request the IRQ lines */
1856
	if (priv->lpi_irq > 0) {
1857 1858 1859 1860 1861
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
			pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
			       __func__, priv->lpi_irq, ret);
1862
			goto lpiirq_error;
1863 1864 1865
		}
	}

1866 1867
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1868

1869
	return 0;
1870

1871
lpiirq_error:
1872 1873
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1874
wolirq_error:
1875 1876
	free_irq(dev->irq, dev);

1877 1878
init_error:
	free_dma_desc_resources(priv);
1879
dma_desc_error:
1880 1881
	if (priv->phydev)
		phy_disconnect(priv->phydev);
1882

1883
	return ret;
1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1896 1897 1898
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909
	/* Stop and disconnect the PHY */
	if (priv->phydev) {
		phy_stop(priv->phydev);
		phy_disconnect(priv->phydev);
		priv->phydev = NULL;
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1910 1911
	del_timer_sync(&priv->txtimer);

1912 1913
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1914 1915
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1916
	if (priv->lpi_irq > 0)
1917
		free_irq(priv->lpi_irq, dev);
1918 1919

	/* Stop TX/RX DMA and clear the descriptors */
1920 1921
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1922 1923 1924 1925

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1926
	/* Disable the MAC Rx/Tx */
1927
	stmmac_set_mac(priv->ioaddr, false);
1928 1929 1930

	netif_carrier_off(dev);

1931
#ifdef CONFIG_DEBUG_FS
1932
	stmmac_exit_fs(dev);
1933 1934
#endif

1935 1936
	stmmac_release_ptp(priv);

1937 1938 1939 1940
	return 0;
}

/**
1941
 *  stmmac_xmit - Tx entry point of the driver
1942 1943
 *  @skb : the socket buffer
 *  @dev : device pointer
1944 1945 1946
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
1947 1948 1949 1950
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1951
	unsigned int nopaged_len = skb_headlen(skb);
1952
	int i, csum_insertion = 0, is_jumbo = 0;
1953
	int nfrags = skb_shinfo(skb)->nr_frags;
1954
	unsigned int entry, first_entry;
1955
	struct dma_desc *desc, *first;
1956
	unsigned int enh_desc;
1957

1958 1959
	spin_lock(&priv->tx_lock);

1960
	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1961
		spin_unlock(&priv->tx_lock);
1962 1963 1964
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
G
Giuseppe CAVALLARO 已提交
1965
			pr_err("%s: Tx Ring full when queue awake\n", __func__);
1966 1967 1968 1969
		}
		return NETDEV_TX_BUSY;
	}

1970 1971 1972
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

1973
	entry = priv->cur_tx;
1974
	first_entry = entry;
1975

1976
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
1977

1978
	if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
1979
		desc = (struct dma_desc *)(priv->dma_etx + entry);
1980 1981 1982
	else
		desc = priv->dma_tx + entry;

1983 1984
	first = desc;

1985 1986 1987
	priv->tx_skbuff[first_entry] = skb;

	enh_desc = priv->plat->enh_desc;
1988
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
1989 1990 1991
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

1992
	if (unlikely(is_jumbo)) {
G
Giuseppe CAVALLARO 已提交
1993
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
1994 1995
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
1996
	}
1997 1998

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
1999 2000
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
2001
		bool last_segment = (i == (nfrags - 1));
2002

2003 2004
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2005
		if (likely(priv->extend_desc))
G
Giuseppe CAVALLARO 已提交
2006
			desc = (struct dma_desc *)(priv->dma_etx + entry);
2007 2008
		else
			desc = priv->dma_tx + entry;
2009

2010 2011
		desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
					      DMA_TO_DEVICE);
G
Giuseppe CAVALLARO 已提交
2012 2013 2014
		if (dma_mapping_error(priv->device, desc->des2))
			goto dma_map_err; /* should reuse desc w/o issues */

2015
		priv->tx_skbuff[entry] = NULL;
G
Giuseppe CAVALLARO 已提交
2016 2017
		priv->tx_skbuff_dma[entry].buf = desc->des2;
		priv->tx_skbuff_dma[entry].map_as_page = true;
2018
		priv->tx_skbuff_dma[entry].len = len;
2019 2020 2021
		priv->tx_skbuff_dma[entry].last_segment = last_segment;

		/* Prepare the descriptor and set the own bit too */
2022
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
2023
						priv->mode, 1, last_segment);
2024 2025
	}

2026 2027 2028
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
2029 2030

	if (netif_msg_pktdata(priv)) {
2031 2032 2033
		pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
			 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
			 entry, first, nfrags);
2034

2035
		if (priv->extend_desc)
2036 2037
			stmmac_display_ring((void *)priv->dma_etx,
					    DMA_TX_SIZE, 1);
2038
		else
2039 2040
			stmmac_display_ring((void *)priv->dma_tx,
					    DMA_TX_SIZE, 0);
2041

2042
		pr_debug(">>> frame to be transmitted: ");
2043 2044
		print_pkt(skb->data, skb->len);
	}
2045

2046
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2047 2048
		if (netif_msg_hw(priv))
			pr_debug("%s: stop transmitted packets\n", __func__);
2049 2050 2051 2052 2053
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
	/* According to the coalesce parameter the IC bit for the latest
	 * segment is reset and the timer re-started to clean the tx status.
	 * This approach takes care about the fragments: desc is the first
	 * element in case of no SG.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else {
		priv->tx_count_frames = 0;
		priv->hw->desc->set_tx_ic(desc);
		priv->xstats.tx_set_ic_bit++;
2067 2068 2069 2070
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
2071

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
	/* Ready to fill the first descriptor and set the OWN bit w/o any
	 * problems because all the descriptors are actually ready to be
	 * passed to the DMA engine.
	 */
	if (likely(!is_jumbo)) {
		bool last_segment = (nfrags == 0);

		first->des2 = dma_map_single(priv->device, skb->data,
					     nopaged_len, DMA_TO_DEVICE);
		if (dma_mapping_error(priv->device, first->des2))
			goto dma_map_err;

		priv->tx_skbuff_dma[first_entry].buf = first->des2;
		priv->tx_skbuff_dma[first_entry].len = nopaged_len;
		priv->tx_skbuff_dma[first_entry].last_segment = last_segment;

		if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
			     priv->hwts_tx_en)) {
			/* declare that device is doing timestamping */
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			priv->hw->desc->enable_tx_timestamp(first);
		}

		/* Prepare the first descriptor setting the OWN bit too */
		priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
						csum_insertion, priv->mode, 1,
						last_segment);

		/* The own bit must be the latest setting done when prepare the
		 * descriptor and then barrier is needed to make sure that
		 * all is coherent before granting the DMA engine.
		 */
		smp_wmb();
	}

B
Beniamino Galvani 已提交
2107
	netdev_sent_queue(dev, skb->len);
2108 2109
	priv->hw->dma->enable_dma_transmission(priv->ioaddr);

2110
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2111
	return NETDEV_TX_OK;
2112

G
Giuseppe CAVALLARO 已提交
2113
dma_map_err:
2114
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2115 2116 2117
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2118 2119 2120
	return NETDEV_TX_OK;
}

2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2138
/**
2139
 * stmmac_rx_refill - refill used skb preallocated buffers
2140 2141 2142 2143
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2144 2145 2146
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2147 2148
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2149

2150
	while (dirty-- > 0) {
2151 2152 2153
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2154
			p = (struct dma_desc *)(priv->dma_erx + entry);
2155 2156 2157
		else
			p = priv->dma_rx + entry;

2158 2159 2160
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2161
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2162 2163 2164 2165 2166 2167 2168 2169

			if (unlikely(skb == NULL))
				break;

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2170 2171 2172 2173 2174 2175
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
				dev_err(priv->device, "Rx dma map failed\n");
				dev_kfree_skb(skb);
				break;
			}
2176
			p->des2 = priv->rx_skbuff_dma[entry];
2177

G
Giuseppe CAVALLARO 已提交
2178
			priv->hw->mode->refill_desc3(priv, p);
2179

2180 2181
			if (netif_msg_rx_status(priv))
				pr_debug("\trefill entry #%d\n", entry);
2182
		}
2183
		wmb();
2184
		priv->hw->desc->set_rx_owner(p);
2185
		wmb();
2186 2187

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2188
	}
2189
	priv->dirty_rx = entry;
2190 2191
}

2192
/**
2193
 * stmmac_rx - manage the receive process
2194 2195 2196 2197 2198
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2199 2200
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2201
	unsigned int entry = priv->cur_rx;
2202 2203
	unsigned int next_entry;
	unsigned int count = 0;
2204
	int coe = priv->hw->rx_csum;
2205

2206 2207
	if (netif_msg_rx_status(priv)) {
		pr_debug("%s: descriptor ring:\n", __func__);
2208
		if (priv->extend_desc)
2209 2210
			stmmac_display_ring((void *)priv->dma_erx,
					    DMA_RX_SIZE, 1);
2211
		else
2212 2213
			stmmac_display_ring((void *)priv->dma_rx,
					    DMA_RX_SIZE, 0);
2214
	}
2215
	while (count < limit) {
2216
		int status;
2217
		struct dma_desc *p;
2218

2219
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2220
			p = (struct dma_desc *)(priv->dma_erx + entry);
2221
		else
G
Giuseppe CAVALLARO 已提交
2222
			p = priv->dma_rx + entry;
2223

2224 2225 2226 2227 2228
		/* read the status of the incoming frame */
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		/* check if managed by the DMA otherwise go ahead */
		if (unlikely(status & dma_own))
2229 2230 2231 2232
			break;

		count++;

2233 2234 2235
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2236
		if (priv->extend_desc)
2237
			prefetch(priv->dma_erx + next_entry);
2238
		else
2239
			prefetch(priv->dma_rx + next_entry);
2240

2241 2242 2243 2244 2245
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2246
		if (unlikely(status == discard_frame)) {
2247
			priv->dev->stats.rx_errors++;
2248 2249 2250 2251 2252 2253 2254 2255
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2256 2257 2258
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2259 2260
			}
		} else {
2261
			struct sk_buff *skb;
2262
			int frame_len;
2263

G
Giuseppe CAVALLARO 已提交
2264 2265
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2266 2267 2268 2269 2270 2271
			/*  check if frame_len fits the preallocated memory */
			if (frame_len > priv->dma_buf_sz) {
				priv->dev->stats.rx_length_errors++;
				break;
			}

2272
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2273 2274
			 * Type frames (LLC/LLC-SNAP)
			 */
2275 2276
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2277

2278
			if (netif_msg_rx_status(priv)) {
2279
				pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
G
Giuseppe CAVALLARO 已提交
2280
					 p, entry, p->des2);
2281 2282 2283 2284
				if (frame_len > ETH_FRAME_LEN)
					pr_debug("\tframe size %d, COE: %d\n",
						 frame_len, status);
			}
2285 2286 2287
			skb = priv->rx_skbuff[entry];
			if (unlikely(!skb)) {
				pr_err("%s: Inconsistent Rx descriptor chain\n",
G
Giuseppe CAVALLARO 已提交
2288
				       priv->dev->name);
2289 2290 2291 2292 2293 2294
				priv->dev->stats.rx_dropped++;
				break;
			}
			prefetch(skb->data - NET_IP_ALIGN);
			priv->rx_skbuff[entry] = NULL;

2295 2296
			stmmac_get_rx_hwtstamp(priv, entry, skb);

2297 2298 2299 2300
			skb_put(skb, frame_len);
			dma_unmap_single(priv->device,
					 priv->rx_skbuff_dma[entry],
					 priv->dma_buf_sz, DMA_FROM_DEVICE);
2301

2302
			if (netif_msg_pktdata(priv)) {
2303
				pr_debug("frame received (%dbytes)", frame_len);
2304 2305
				print_pkt(skb->data, frame_len);
			}
2306

2307 2308
			stmmac_rx_vlan(priv->dev, skb);

2309 2310
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2311
			if (unlikely(!coe))
2312
				skb_checksum_none_assert(skb);
2313
			else
2314
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2315 2316

			napi_gro_receive(&priv->napi, skb);
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2337
 *  To look at the incoming frames and clear the tx resources.
2338 2339 2340 2341 2342 2343
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2344 2345
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2346

2347
	work_done = stmmac_rx(priv, budget);
2348 2349
	if (work_done < budget) {
		napi_complete(napi);
2350
		stmmac_enable_dma_irq(priv);
2351 2352 2353 2354 2355 2356 2357 2358
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2359
 *   complete within a reasonable time. The driver will mark the error in the
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/**
2372
 *  stmmac_set_rx_mode - entry point for multicast addressing
2373 2374 2375 2376 2377 2378 2379
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2380
static void stmmac_set_rx_mode(struct net_device *dev)
2381 2382 2383
{
	struct stmmac_priv *priv = netdev_priv(dev);

2384
	priv->hw->mac->set_filter(priv->hw, dev);
2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int max_mtu;

	if (netif_running(dev)) {
		pr_err("%s: must be stopped to change its MTU\n", dev->name);
		return -EBUSY;
	}

2408
	if (priv->plat->enh_desc)
2409 2410
		max_mtu = JUMBO_LEN;
	else
2411
		max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
2412

2413 2414 2415
	if (priv->plat->maxmtu < max_mtu)
		max_mtu = priv->plat->maxmtu;

2416 2417 2418 2419 2420
	if ((new_mtu < 46) || (new_mtu > max_mtu)) {
		pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
		return -EINVAL;
	}

2421 2422 2423 2424 2425 2426
	dev->mtu = new_mtu;
	netdev_update_features(dev);

	return 0;
}

2427
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2428
					     netdev_features_t features)
2429 2430 2431
{
	struct stmmac_priv *priv = netdev_priv(dev);

2432
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2433
		features &= ~NETIF_F_RXCSUM;
2434

2435
	if (!priv->plat->tx_coe)
2436
		features &= ~NETIF_F_CSUM_MASK;
2437

2438 2439 2440
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2441 2442
	 * the TX csum insertionin the TDES and not use SF.
	 */
2443
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2444
		features &= ~NETIF_F_CSUM_MASK;
2445

2446
	return features;
2447 2448
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

2467 2468 2469 2470 2471
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
2472 2473 2474 2475 2476
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
2477
 */
2478 2479 2480 2481 2482
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

2483 2484 2485
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

2486 2487 2488 2489 2490
	if (unlikely(!dev)) {
		pr_err("%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

2491 2492
	/* To handle GMAC own interrupts */
	if (priv->plat->has_gmac) {
2493
		int status = priv->hw->mac->host_irq_status(priv->hw,
2494
							    &priv->xstats);
2495 2496
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2497
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2498
				priv->tx_path_in_lpi_mode = true;
2499
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2500 2501 2502
				priv->tx_path_in_lpi_mode = false;
		}
	}
2503

2504
	/* To handle DMA interrupts */
2505
	stmmac_dma_interrupt(priv);
2506 2507 2508 2509 2510 2511

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2512 2513
 * to allow network I/O with interrupts disabled.
 */
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2529
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2530 2531 2532 2533
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2534
	int ret = -EOPNOTSUPP;
2535 2536 2537 2538

	if (!netif_running(dev))
		return -EINVAL;

2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (!priv->phydev)
			return -EINVAL;
		ret = phy_mii_ioctl(priv->phydev, rq, cmd);
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2553

2554 2555 2556
	return ret;
}

2557
#ifdef CONFIG_DEBUG_FS
2558 2559
static struct dentry *stmmac_fs_dir;

2560
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2561
			       struct seq_file *seq)
2562 2563
{
	int i;
G
Giuseppe CAVALLARO 已提交
2564 2565
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2566

2567 2568 2569 2570 2571
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2572 2573
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2574 2575 2576 2577 2578
				   ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2579 2580
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2581 2582 2583
				   p->des2, p->des3);
			p++;
		}
2584 2585
		seq_printf(seq, "\n");
	}
2586
}
2587

2588 2589 2590 2591
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
2592

2593 2594
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
2595
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
2596
		seq_printf(seq, "Extended TX descriptor ring:\n");
2597
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
2598 2599
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
2600
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
2601
		seq_printf(seq, "TX descriptor ring:\n");
2602
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2618
	.release = single_release,
2619 2620
};

2621 2622 2623 2624 2625
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2626
	if (!priv->hw_cap_support) {
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

	seq_printf(seq, "\t10/100 Mbps %s\n",
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
	seq_printf(seq, "\t1000 Mbps %s\n",
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
	seq_printf(seq, "\tHalf duple %s\n",
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
2690
	.release = single_release,
2691 2692
};

2693 2694
static int stmmac_init_fs(struct net_device *dev)
{
2695 2696 2697 2698
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2699

2700 2701 2702
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
		pr_err("ERROR %s/%s, debugfs create directory failed\n",
		       STMMAC_RESOURCE_NAME, dev->name);
2703 2704 2705 2706 2707

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
2708 2709 2710 2711
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
2712

2713
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
2714
		pr_info("ERROR creating stmmac ring debugfs file\n");
2715
		debugfs_remove_recursive(priv->dbgfs_dir);
2716 2717 2718 2719

		return -ENOMEM;
	}

2720
	/* Entry to report the DMA HW features */
2721 2722 2723
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
2724

2725
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
2726
		pr_info("ERROR creating stmmac MMC debugfs file\n");
2727
		debugfs_remove_recursive(priv->dbgfs_dir);
2728 2729 2730 2731

		return -ENOMEM;
	}

2732 2733 2734
	return 0;
}

2735
static void stmmac_exit_fs(struct net_device *dev)
2736
{
2737 2738 2739
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
2740
}
2741
#endif /* CONFIG_DEBUG_FS */
2742

2743 2744 2745 2746 2747
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
2748
	.ndo_fix_features = stmmac_fix_features,
2749
	.ndo_set_features = stmmac_set_features,
2750
	.ndo_set_rx_mode = stmmac_set_rx_mode,
2751 2752 2753 2754 2755 2756 2757 2758
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

2759 2760
/**
 *  stmmac_hw_init - Init the MAC device
2761
 *  @priv: driver private structure
2762 2763 2764 2765
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
2766 2767 2768 2769 2770 2771
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
2772 2773
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
2774 2775 2776
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
				      priv->plat->unicast_filter_entries);
2777
	} else {
2778
		mac = dwmac100_setup(priv->ioaddr);
2779
	}
2780 2781 2782 2783 2784 2785
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

	/* Get and dump the chip ID */
2786
	priv->synopsys_id = stmmac_get_synopsys_id(priv);
2787

2788
	/* To use the chained or ring mode */
G
Giuseppe CAVALLARO 已提交
2789
	if (chain_mode) {
G
Giuseppe CAVALLARO 已提交
2790
		priv->hw->mode = &chain_mode_ops;
2791 2792 2793
		pr_info(" Chain mode enabled\n");
		priv->mode = STMMAC_CHAIN_MODE;
	} else {
G
Giuseppe CAVALLARO 已提交
2794
		priv->hw->mode = &ring_mode_ops;
2795 2796 2797 2798
		pr_info(" Ring mode enabled\n");
		priv->mode = STMMAC_RING_MODE;
	}

2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
		pr_info(" DMA HW capability register supported");

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
2811

2812 2813 2814 2815 2816
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;
2817 2818 2819 2820 2821 2822

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

2823 2824 2825
	} else
		pr_info(" No HW DMA feature register supported");

2826 2827 2828
	/* To use alternate (extended) or normal descriptor structures */
	stmmac_selec_desc_mode(priv);

2829 2830
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
2831 2832
		pr_info(" RX Checksum Offload Engine supported (type %d)\n",
			priv->plat->rx_coe);
2833
	}
2834 2835 2836 2837 2838 2839 2840 2841
	if (priv->plat->tx_coe)
		pr_info(" TX Checksum insertion supported\n");

	if (priv->plat->pmt) {
		pr_info(" Wake-Up On Lan supported\n");
		device_set_wakeup_capable(priv->device, 1);
	}

2842
	return 0;
2843 2844
}

2845
/**
2846 2847
 * stmmac_dvr_probe
 * @device: device pointer
2848
 * @plat_dat: platform data pointer
2849
 * @res: stmmac resource pointer
2850 2851
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
2852
 * Return:
2853
 * returns 0 on success, otherwise errno.
2854
 */
2855 2856 2857
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
2858 2859
{
	int ret = 0;
2860 2861
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
2862

2863
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
2864
	if (!ndev)
2865
		return -ENOMEM;
2866 2867 2868 2869 2870 2871

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
2872

2873
	stmmac_set_ethtool_ops(ndev);
2874 2875
	priv->pause = pause;
	priv->plat = plat_dat;
2876 2877 2878 2879 2880 2881 2882 2883 2884
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
2885

2886
	dev_set_drvdata(device, priv->dev);
2887

2888 2889
	/* Verify driver arguments */
	stmmac_verify_args();
2890

2891
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
2892 2893
	 * this needs to have multiple instances
	 */
2894 2895 2896
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

2897 2898 2899 2900
	priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_clk)) {
		dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
			 __func__);
2901 2902 2903 2904 2905 2906 2907 2908 2909
		/* If failed to obtain stmmac_clk and specific clk_csr value
		 * is NOT passed from the platform, probe fail.
		 */
		if (!priv->plat->clk_csr) {
			ret = PTR_ERR(priv->stmmac_clk);
			goto error_clk_get;
		} else {
			priv->stmmac_clk = NULL;
		}
2910 2911 2912
	}
	clk_prepare_enable(priv->stmmac_clk);

2913 2914 2915 2916 2917 2918 2919 2920 2921 2922
	priv->pclk = devm_clk_get(priv->device, "pclk");
	if (IS_ERR(priv->pclk)) {
		if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_pclk_get;
		}
		priv->pclk = NULL;
	}
	clk_prepare_enable(priv->pclk);

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935
	priv->stmmac_rst = devm_reset_control_get(priv->device,
						  STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_rst)) {
		if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_hw_init;
		}
		dev_info(priv->device, "no reset control found\n");
		priv->stmmac_rst = NULL;
	}
	if (priv->stmmac_rst)
		reset_control_deassert(priv->stmmac_rst);

2936
	/* Init MAC and get the capabilities */
2937 2938
	ret = stmmac_hw_init(priv);
	if (ret)
2939
		goto error_hw_init;
2940 2941

	ndev->netdev_ops = &stmmac_netdev_ops;
2942

2943 2944
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
2945 2946
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
2947 2948
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
2949
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
2950 2951 2952 2953 2954 2955
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
	}

2966
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
2967

2968
	spin_lock_init(&priv->lock);
2969
	spin_lock_init(&priv->tx_lock);
2970

2971
	ret = register_netdev(ndev);
2972
	if (ret) {
2973
		pr_err("%s: ERROR %i registering the device\n", __func__, ret);
2974
		goto error_netdev_register;
2975 2976
	}

2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

2988 2989
	stmmac_check_pcs_mode(priv);

2990 2991
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
2992 2993 2994 2995 2996 2997 2998
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
			pr_debug("%s: MDIO bus (id: %d) registration failed",
				 __func__, priv->plat->bus_id);
			goto error_mdio_register;
		}
2999 3000
	}

3001
	return 0;
3002

3003
error_mdio_register:
3004
	unregister_netdev(ndev);
3005 3006
error_netdev_register:
	netif_napi_del(&priv->napi);
3007
error_hw_init:
3008 3009
	clk_disable_unprepare(priv->pclk);
error_pclk_get:
3010 3011
	clk_disable_unprepare(priv->stmmac_clk);
error_clk_get:
3012
	free_netdev(ndev);
3013

3014
	return ret;
3015
}
3016
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
3017 3018 3019

/**
 * stmmac_dvr_remove
3020
 * @ndev: net device pointer
3021
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
3022
 * changes the link status, releases the DMA descriptor rings.
3023
 */
3024
int stmmac_dvr_remove(struct net_device *ndev)
3025
{
3026
	struct stmmac_priv *priv = netdev_priv(ndev);
3027 3028 3029

	pr_info("%s:\n\tremoving driver", __func__);

3030 3031
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
3032

3033
	stmmac_set_mac(priv->ioaddr, false);
3034 3035
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
3036 3037
	if (priv->stmmac_rst)
		reset_control_assert(priv->stmmac_rst);
3038
	clk_disable_unprepare(priv->pclk);
3039
	clk_disable_unprepare(priv->stmmac_clk);
3040 3041 3042
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3043 3044 3045 3046
	free_netdev(ndev);

	return 0;
}
3047
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3048

3049 3050 3051 3052 3053 3054 3055
/**
 * stmmac_suspend - suspend callback
 * @ndev: net device pointer
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3056
int stmmac_suspend(struct net_device *ndev)
3057
{
3058
	struct stmmac_priv *priv = netdev_priv(ndev);
3059
	unsigned long flags;
3060

3061
	if (!ndev || !netif_running(ndev))
3062 3063
		return 0;

3064 3065 3066
	if (priv->phydev)
		phy_stop(priv->phydev);

3067
	spin_lock_irqsave(&priv->lock, flags);
3068

3069 3070
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3071

3072 3073 3074 3075 3076
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
3077

3078
	/* Enable Power down mode by programming the PMT regs */
3079
	if (device_may_wakeup(priv->device)) {
3080
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3081 3082
		priv->irq_wake = 1;
	} else {
3083
		stmmac_set_mac(priv->ioaddr, false);
3084
		pinctrl_pm_select_sleep_state(priv->device);
3085
		/* Disable clock in case of PWM is off */
3086
		clk_disable(priv->pclk);
3087
		clk_disable(priv->stmmac_clk);
3088
	}
3089
	spin_unlock_irqrestore(&priv->lock, flags);
3090 3091 3092 3093

	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;
3094 3095
	return 0;
}
3096
EXPORT_SYMBOL_GPL(stmmac_suspend);
3097

3098 3099 3100 3101 3102 3103
/**
 * stmmac_resume - resume callback
 * @ndev: net device pointer
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3104
int stmmac_resume(struct net_device *ndev)
3105
{
3106
	struct stmmac_priv *priv = netdev_priv(ndev);
3107
	unsigned long flags;
3108

3109
	if (!netif_running(ndev))
3110 3111
		return 0;

3112
	spin_lock_irqsave(&priv->lock, flags);
3113

3114 3115 3116 3117
	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3118 3119
	 * from another devices (e.g. serial console).
	 */
3120
	if (device_may_wakeup(priv->device)) {
3121
		priv->hw->mac->pmt(priv->hw, 0);
3122
		priv->irq_wake = 0;
3123
	} else {
3124
		pinctrl_pm_select_default_state(priv->device);
3125
		/* enable the clk prevously disabled */
3126
		clk_enable(priv->stmmac_clk);
3127
		clk_enable(priv->pclk);
3128 3129 3130 3131
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3132

3133
	netif_device_attach(ndev);
3134

3135 3136 3137 3138 3139 3140
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
	stmmac_clear_descriptors(priv);

3141
	stmmac_hw_setup(ndev, false);
3142
	stmmac_init_tx_coalesce(priv);
3143
	stmmac_set_rx_mode(ndev);
3144 3145 3146

	napi_enable(&priv->napi);

3147
	netif_start_queue(ndev);
3148

3149
	spin_unlock_irqrestore(&priv->lock, flags);
3150 3151 3152 3153

	if (priv->phydev)
		phy_start(priv->phydev);

3154 3155
	return 0;
}
3156
EXPORT_SYMBOL_GPL(stmmac_resume);
3157

3158 3159 3160 3161 3162 3163 3164 3165
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3166
		if (!strncmp(opt, "debug:", 6)) {
3167
			if (kstrtoint(opt + 6, 0, &debug))
3168 3169
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3170
			if (kstrtoint(opt + 8, 0, &phyaddr))
3171 3172
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3173
			if (kstrtoint(opt + 7, 0, &buf_sz))
3174 3175
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3176
			if (kstrtoint(opt + 3, 0, &tc))
3177 3178
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3179
			if (kstrtoint(opt + 9, 0, &watchdog))
3180 3181
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3182
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3183 3184
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3185
			if (kstrtoint(opt + 6, 0, &pause))
3186
				goto err;
3187
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3188 3189
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3190 3191 3192
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3193
		}
3194 3195
	}
	return 0;
3196 3197 3198 3199

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3200 3201 3202
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3203
#endif /* MODULE */
3204

3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3234 3235 3236
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");