stmmac_main.c 88.6 KB
Newer Older
1 2 3 4
/*******************************************************************************
  This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
  ST Ethernet IPs are built around a Synopsys IP Core.

5
	Copyright(C) 2007-2011 STMicroelectronics Ltd
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>

  Documentation available at:
	http://www.stlinux.com
  Support available at:
	https://bugzilla.stlinux.com/
*******************************************************************************/

31
#include <linux/clk.h>
32 33 34 35 36 37 38 39 40
#include <linux/kernel.h>
#include <linux/interrupt.h>
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/skbuff.h>
#include <linux/ethtool.h>
#include <linux/if_ether.h>
#include <linux/crc32.h>
#include <linux/mii.h>
41
#include <linux/if.h>
42 43
#include <linux/if_vlan.h>
#include <linux/dma-mapping.h>
44
#include <linux/slab.h>
45
#include <linux/prefetch.h>
46
#include <linux/pinctrl/consumer.h>
47
#ifdef CONFIG_DEBUG_FS
48 49
#include <linux/debugfs.h>
#include <linux/seq_file.h>
50
#endif /* CONFIG_DEBUG_FS */
51 52
#include <linux/net_tstamp.h>
#include "stmmac_ptp.h"
53
#include "stmmac.h"
54
#include <linux/reset.h>
55
#include <linux/of_mdio.h>
56
#include "dwmac1000.h"
57 58 59 60

#define STMMAC_ALIGN(x)	L1_CACHE_ALIGN(x)

/* Module parameters */
61
#define TX_TIMEO	5000
62 63
static int watchdog = TX_TIMEO;
module_param(watchdog, int, S_IRUGO | S_IWUSR);
64
MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
65

66
static int debug = -1;
67
module_param(debug, int, S_IRUGO | S_IWUSR);
68
MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
69

70
static int phyaddr = -1;
71 72 73
module_param(phyaddr, int, S_IRUGO);
MODULE_PARM_DESC(phyaddr, "Physical device address");

74
#define STMMAC_TX_THRESH	(DMA_TX_SIZE / 4)
75 76 77 78 79 80 81 82 83 84 85 86 87 88

static int flow_ctrl = FLOW_OFF;
module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");

static int pause = PAUSE_TIME;
module_param(pause, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(pause, "Flow Control Pause Time");

#define TC_DEFAULT 64
static int tc = TC_DEFAULT;
module_param(tc, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(tc, "DMA threshold control value");

89 90
#define	DEFAULT_BUFSIZE	1536
static int buf_sz = DEFAULT_BUFSIZE;
91 92 93 94 95 96 97
module_param(buf_sz, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(buf_sz, "DMA buffer size");

static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
				      NETIF_MSG_LINK | NETIF_MSG_IFUP |
				      NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);

98 99 100 101
#define STMMAC_DEFAULT_LPI_TIMER	1000
static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
module_param(eee_timer, int, S_IRUGO | S_IWUSR);
MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
G
Giuseppe CAVALLARO 已提交
102
#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
103

104 105 106 107 108 109 110
/* By default the driver will use the ring mode to manage tx and rx descriptors
 * but passing this value so user can force to use the chain instead of the ring
 */
static unsigned int chain_mode;
module_param(chain_mode, int, S_IRUGO);
MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");

111 112
static irqreturn_t stmmac_interrupt(int irq, void *dev_id);

113
#ifdef CONFIG_DEBUG_FS
114
static int stmmac_init_fs(struct net_device *dev);
115
static void stmmac_exit_fs(struct net_device *dev);
116 117
#endif

118 119
#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))

120 121
/**
 * stmmac_verify_args - verify the driver parameters.
122 123
 * Description: it checks the driver parameters and set a default in case of
 * errors.
124 125 126 127 128
 */
static void stmmac_verify_args(void)
{
	if (unlikely(watchdog < 0))
		watchdog = TX_TIMEO;
129 130
	if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
		buf_sz = DEFAULT_BUFSIZE;
131 132 133 134 135 136
	if (unlikely(flow_ctrl > 1))
		flow_ctrl = FLOW_AUTO;
	else if (likely(flow_ctrl < 0))
		flow_ctrl = FLOW_OFF;
	if (unlikely((pause < 0) || (pause > 0xffff)))
		pause = PAUSE_TIME;
137 138
	if (eee_timer < 0)
		eee_timer = STMMAC_DEFAULT_LPI_TIMER;
139 140
}

141 142 143 144 145 146 147 148 149 150 151 152
/**
 * stmmac_clk_csr_set - dynamically set the MDC clock
 * @priv: driver private structure
 * Description: this is to dynamically set the MDC clock according to the csr
 * clock input.
 * Note:
 *	If a specific clk_csr value is passed from the platform
 *	this means that the CSR Clock Range selection cannot be
 *	changed at run-time and it is fixed (as reported in the driver
 *	documentation). Viceversa the driver will try to set the MDC
 *	clock dynamically according to the actual clock input.
 */
153 154 155 156 157 158 159
static void stmmac_clk_csr_set(struct stmmac_priv *priv)
{
	u32 clk_rate;

	clk_rate = clk_get_rate(priv->stmmac_clk);

	/* Platform provided default clk_csr would be assumed valid
G
Giuseppe CAVALLARO 已提交
160 161 162 163 164 165
	 * for all other cases except for the below mentioned ones.
	 * For values higher than the IEEE 802.3 specified frequency
	 * we can not estimate the proper divider as it is not known
	 * the frequency of clk_csr_i. So we do not change the default
	 * divider.
	 */
166 167 168 169 170 171 172 173 174 175 176
	if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
		if (clk_rate < CSR_F_35M)
			priv->clk_csr = STMMAC_CSR_20_35M;
		else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
			priv->clk_csr = STMMAC_CSR_35_60M;
		else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
			priv->clk_csr = STMMAC_CSR_60_100M;
		else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
			priv->clk_csr = STMMAC_CSR_100_150M;
		else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
			priv->clk_csr = STMMAC_CSR_150_250M;
177
		else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
178
			priv->clk_csr = STMMAC_CSR_250_300M;
G
Giuseppe CAVALLARO 已提交
179
	}
180 181
}

182 183
static void print_pkt(unsigned char *buf, int len)
{
184 185
	pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
	print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
186 187 188 189
}

static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
{
190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209
	unsigned avail;

	if (priv->dirty_tx > priv->cur_tx)
		avail = priv->dirty_tx - priv->cur_tx - 1;
	else
		avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;

	return avail;
}

static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
{
	unsigned dirty;

	if (priv->dirty_rx <= priv->cur_rx)
		dirty = priv->cur_rx - priv->dirty_rx;
	else
		dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;

	return dirty;
210 211
}

212
/**
213
 * stmmac_hw_fix_mac_speed - callback for speed selection
214 215 216
 * @priv: driver private structure
 * Description: on some platforms (e.g. ST), some HW system configuraton
 * registers have to be set according to the link speed negotiated.
217 218 219 220 221 222
 */
static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
{
	struct phy_device *phydev = priv->phydev;

	if (likely(priv->plat->fix_mac_speed))
G
Giuseppe CAVALLARO 已提交
223
		priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
224 225
}

226
/**
227
 * stmmac_enable_eee_mode - check and enter in LPI mode
228
 * @priv: driver private structure
229 230
 * Description: this function is to verify and enter in LPI mode in case of
 * EEE.
231
 */
232 233 234 235 236
static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
{
	/* Check and enter in LPI mode */
	if ((priv->dirty_tx == priv->cur_tx) &&
	    (priv->tx_path_in_lpi_mode == false))
237
		priv->hw->mac->set_eee_mode(priv->hw);
238 239
}

240
/**
241
 * stmmac_disable_eee_mode - disable and exit from LPI mode
242 243 244 245
 * @priv: driver private structure
 * Description: this function is to exit and disable EEE in case of
 * LPI state is true. This is called by the xmit.
 */
246 247
void stmmac_disable_eee_mode(struct stmmac_priv *priv)
{
248
	priv->hw->mac->reset_eee_mode(priv->hw);
249 250 251 252 253
	del_timer_sync(&priv->eee_ctrl_timer);
	priv->tx_path_in_lpi_mode = false;
}

/**
254
 * stmmac_eee_ctrl_timer - EEE TX SW timer.
255 256
 * @arg : data hook
 * Description:
257
 *  if there is no data transfer and if we are not in LPI state,
258 259 260 261 262 263 264
 *  then MAC Transmitter can be moved to LPI state.
 */
static void stmmac_eee_ctrl_timer(unsigned long arg)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)arg;

	stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
265
	mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
266 267 268
}

/**
269
 * stmmac_eee_init - init EEE
270
 * @priv: driver private structure
271
 * Description:
272 273 274
 *  if the GMAC supports the EEE (from the HW cap reg) and the phy device
 *  can also manage EEE, this function enable the LPI state and start related
 *  timer.
275 276 277
 */
bool stmmac_eee_init(struct stmmac_priv *priv)
{
278
	char *phy_bus_name = priv->plat->phy_bus_name;
279
	unsigned long flags;
280 281
	bool ret = false;

G
Giuseppe CAVALLARO 已提交
282 283 284 285 286 287 288
	/* Using PCS we cannot dial with the phy registers at this stage
	 * so we do not support extra feature like EEE.
	 */
	if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
	    (priv->pcs == STMMAC_PCS_RTBI))
		goto out;

289 290 291 292
	/* Never init EEE in case of a switch is attached */
	if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
		goto out;

293 294
	/* MAC core supports the EEE feature. */
	if (priv->dma_cap.eee) {
295 296
		int tx_lpi_timer = priv->tx_lpi_timer;

297
		/* Check if the PHY supports EEE */
298 299 300 301 302 303
		if (phy_init_eee(priv->phydev, 1)) {
			/* To manage at run-time if the EEE cannot be supported
			 * anymore (for example because the lp caps have been
			 * changed).
			 * In that case the driver disable own timers.
			 */
304
			spin_lock_irqsave(&priv->lock, flags);
305 306 307
			if (priv->eee_active) {
				pr_debug("stmmac: disable EEE\n");
				del_timer_sync(&priv->eee_ctrl_timer);
308
				priv->hw->mac->set_eee_timer(priv->hw, 0,
309 310 311
							     tx_lpi_timer);
			}
			priv->eee_active = 0;
312
			spin_unlock_irqrestore(&priv->lock, flags);
313
			goto out;
314 315
		}
		/* Activate the EEE and start timers */
316
		spin_lock_irqsave(&priv->lock, flags);
G
Giuseppe CAVALLARO 已提交
317 318
		if (!priv->eee_active) {
			priv->eee_active = 1;
319 320 321 322 323
			setup_timer(&priv->eee_ctrl_timer,
				    stmmac_eee_ctrl_timer,
				    (unsigned long)priv);
			mod_timer(&priv->eee_ctrl_timer,
				  STMMAC_LPI_T(eee_timer));
G
Giuseppe CAVALLARO 已提交
324

325
			priv->hw->mac->set_eee_timer(priv->hw,
G
Giuseppe CAVALLARO 已提交
326
						     STMMAC_DEFAULT_LIT_LS,
327
						     tx_lpi_timer);
328 329 330
		}
		/* Set HW EEE according to the speed */
		priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
331 332

		ret = true;
333 334 335
		spin_unlock_irqrestore(&priv->lock, flags);

		pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
336 337 338 339 340
	}
out:
	return ret;
}

341
/* stmmac_get_tx_hwtstamp - get HW TX timestamps
342
 * @priv: driver private structure
343 344 345 346 347 348 349
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read timestamp from the descriptor & pass it to stack.
 * and also perform some sanity checks.
 */
static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
350
				   unsigned int entry, struct sk_buff *skb)
351 352 353 354 355 356 357 358
{
	struct skb_shared_hwtstamps shhwtstamp;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_tx_en)
		return;

G
Giuseppe CAVALLARO 已提交
359
	/* exit if skb doesn't support hw tstamp */
360
	if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382
		return;

	if (priv->adv_ts)
		desc = (priv->dma_etx + entry);
	else
		desc = (priv->dma_tx + entry);

	/* check tx tstamp status */
	if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
		return;

	/* get the valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);

	memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp.hwtstamp = ns_to_ktime(ns);
	/* pass tstamp to stack */
	skb_tstamp_tx(skb, &shhwtstamp);

	return;
}

383
/* stmmac_get_rx_hwtstamp - get HW RX timestamps
384
 * @priv: driver private structure
385 386 387 388 389 390 391
 * @entry : descriptor index to be used.
 * @skb : the socket buffer
 * Description :
 * This function will read received packet's timestamp from the descriptor
 * and pass it to stack. It also perform some sanity checks.
 */
static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
G
Giuseppe CAVALLARO 已提交
392
				   unsigned int entry, struct sk_buff *skb)
393 394 395 396 397 398 399 400 401 402 403 404 405
{
	struct skb_shared_hwtstamps *shhwtstamp = NULL;
	u64 ns;
	void *desc = NULL;

	if (!priv->hwts_rx_en)
		return;

	if (priv->adv_ts)
		desc = (priv->dma_erx + entry);
	else
		desc = (priv->dma_rx + entry);

G
Giuseppe CAVALLARO 已提交
406
	/* exit if rx tstamp is not valid */
407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
	if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
		return;

	/* get valid tstamp */
	ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
	shhwtstamp = skb_hwtstamps(skb);
	memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamp->hwtstamp = ns_to_ktime(ns);
}

/**
 *  stmmac_hwtstamp_ioctl - control hardware timestamping.
 *  @dev: device pointer.
 *  @ifr: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  Description:
 *  This function configures the MAC to enable/disable both outgoing(TX)
 *  and incoming(RX) packets time stamping based on user input.
 *  Return Value:
 *  0 on success and an appropriate -ve integer on failure.
 */
static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct hwtstamp_config config;
A
Arnd Bergmann 已提交
432
	struct timespec64 now;
433 434 435 436 437 438 439 440 441 442
	u64 temp = 0;
	u32 ptp_v2 = 0;
	u32 tstamp_all = 0;
	u32 ptp_over_ipv4_udp = 0;
	u32 ptp_over_ipv6_udp = 0;
	u32 ptp_over_ethernet = 0;
	u32 snap_type_sel = 0;
	u32 ts_master_en = 0;
	u32 ts_event_en = 0;
	u32 value = 0;
443
	u32 sec_inc;
444 445 446 447 448 449 450 451 452 453

	if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
		netdev_alert(priv->dev, "No support for HW time stamping\n");
		priv->hwts_tx_en = 0;
		priv->hwts_rx_en = 0;

		return -EOPNOTSUPP;
	}

	if (copy_from_user(&config, ifr->ifr_data,
G
Giuseppe CAVALLARO 已提交
454
			   sizeof(struct hwtstamp_config)))
455 456 457 458 459 460 461 462 463
		return -EFAULT;

	pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
		 __func__, config.flags, config.tx_type, config.rx_filter);

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

464 465
	if (config.tx_type != HWTSTAMP_TX_OFF &&
	    config.tx_type != HWTSTAMP_TX_ON)
466 467 468 469 470
		return -ERANGE;

	if (priv->adv_ts) {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
G
Giuseppe CAVALLARO 已提交
471
			/* time stamp no incoming packet at all */
472 473 474 475
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
476
			/* PTP v1, UDP, any kind of event packet */
477 478 479 480 481 482 483 484 485
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
486
			/* PTP v1, UDP, Sync packet */
487 488 489 490 491 492 493 494 495
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
496
			/* PTP v1, UDP, Delay_req packet */
497 498 499 500 501 502 503 504 505 506
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
G
Giuseppe CAVALLARO 已提交
507
			/* PTP v2, UDP, any kind of event packet */
508 509 510 511 512 513 514 515 516 517
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
G
Giuseppe CAVALLARO 已提交
518
			/* PTP v2, UDP, Sync packet */
519 520 521 522 523 524 525 526 527 528
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
529
			/* PTP v2, UDP, Delay_req packet */
530 531 532 533 534 535 536 537 538 539 540
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_EVENT:
G
Giuseppe CAVALLARO 已提交
541
			/* PTP v2/802.AS1 any layer, any kind of event packet */
542 543 544 545 546 547 548 549 550 551 552
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for all event messages */
			snap_type_sel = PTP_TCR_SNAPTYPSEL_1;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_SYNC:
G
Giuseppe CAVALLARO 已提交
553
			/* PTP v2/802.AS1, any layer, Sync packet */
554 555 556 557 558 559 560 561 562 563 564
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for SYNC messages only */
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
G
Giuseppe CAVALLARO 已提交
565
			/* PTP v2/802.AS1, any layer, Delay_req packet */
566 567 568 569 570 571 572 573 574 575 576 577
			config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
			ptp_v2 = PTP_TCR_TSVER2ENA;
			/* take time stamp for Delay_Req messages only */
			ts_master_en = PTP_TCR_TSMSTRENA;
			ts_event_en = PTP_TCR_TSEVNTENA;

			ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
			ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
			ptp_over_ethernet = PTP_TCR_TSIPENA;
			break;

		case HWTSTAMP_FILTER_ALL:
G
Giuseppe CAVALLARO 已提交
578
			/* time stamp any incoming packet */
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597
			config.rx_filter = HWTSTAMP_FILTER_ALL;
			tstamp_all = PTP_TCR_TSENALL;
			break;

		default:
			return -ERANGE;
		}
	} else {
		switch (config.rx_filter) {
		case HWTSTAMP_FILTER_NONE:
			config.rx_filter = HWTSTAMP_FILTER_NONE;
			break;
		default:
			/* PTP v1, UDP, any kind of event packet */
			config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
			break;
		}
	}
	priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
598
	priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
599 600 601 602 603

	if (!priv->hwts_tx_en && !priv->hwts_rx_en)
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
	else {
		value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
G
Giuseppe CAVALLARO 已提交
604 605 606
			 tstamp_all | ptp_v2 | ptp_over_ethernet |
			 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
			 ts_master_en | snap_type_sel);
607 608 609
		priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);

		/* program Sub Second Increment reg */
610 611 612
		sec_inc = priv->hw->ptp->config_sub_second_increment(
			priv->ioaddr, priv->clk_ptp_rate);
		temp = div_u64(1000000000ULL, sec_inc);
613 614 615 616

		/* calculate default added value:
		 * formula is :
		 * addend = (2^32)/freq_div_ratio;
617
		 * where, freq_div_ratio = 1e9ns/sec_inc
618
		 */
619
		temp = (u64)(temp << 32);
620
		priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
621 622 623 624
		priv->hw->ptp->config_addend(priv->ioaddr,
					     priv->default_addend);

		/* initialize system time */
A
Arnd Bergmann 已提交
625 626 627 628
		ktime_get_real_ts64(&now);

		/* lower 32 bits of tv_sec are safe until y2106 */
		priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
629 630 631 632 633 634 635
					    now.tv_nsec);
	}

	return copy_to_user(ifr->ifr_data, &config,
			    sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
}

636
/**
637
 * stmmac_init_ptp - init PTP
638
 * @priv: driver private structure
639
 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
640
 * This is done by looking at the HW cap. register.
641
 * This function also registers the ptp driver.
642
 */
643
static int stmmac_init_ptp(struct stmmac_priv *priv)
644
{
645 646 647
	if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
		return -EOPNOTSUPP;

648 649 650 651 652 653 654 655 656 657
	/* Fall-back to main clock in case of no PTP ref is passed */
	priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
	if (IS_ERR(priv->clk_ptp_ref)) {
		priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
		priv->clk_ptp_ref = NULL;
	} else {
		clk_prepare_enable(priv->clk_ptp_ref);
		priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
	}

658 659 660 661 662 663 664 665 666
	priv->adv_ts = 0;
	if (priv->dma_cap.atime_stamp && priv->extend_desc)
		priv->adv_ts = 1;

	if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
		pr_debug("IEEE 1588-2002 Time Stamp supported\n");

	if (netif_msg_hw(priv) && priv->adv_ts)
		pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
667 668 669 670

	priv->hw->ptp = &stmmac_ptp;
	priv->hwts_tx_en = 0;
	priv->hwts_rx_en = 0;
671 672 673 674 675 676

	return stmmac_ptp_register(priv);
}

static void stmmac_release_ptp(struct stmmac_priv *priv)
{
677 678
	if (priv->clk_ptp_ref)
		clk_disable_unprepare(priv->clk_ptp_ref);
679
	stmmac_ptp_unregister(priv);
680 681
}

682
/**
683
 * stmmac_adjust_link - adjusts the link parameters
684
 * @dev: net device structure
685 686 687 688 689
 * Description: this is the helper called by the physical abstraction layer
 * drivers to communicate the phy link status. According the speed and duplex
 * this driver can invoke registered glue-logic as well.
 * It also invoke the eee initialization because it could happen when switch
 * on different networks (that are eee capable).
690 691 692 693 694 695 696 697 698 699 700 701 702
 */
static void stmmac_adjust_link(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev = priv->phydev;
	unsigned long flags;
	int new_state = 0;
	unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;

	if (phydev == NULL)
		return;

	spin_lock_irqsave(&priv->lock, flags);
703

704
	if (phydev->link) {
705
		u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
706 707 708 709 710 711

		/* Now we make sure that we can be in full duplex mode.
		 * If not, we operate in half-duplex mode. */
		if (phydev->duplex != priv->oldduplex) {
			new_state = 1;
			if (!(phydev->duplex))
712
				ctrl &= ~priv->hw->link.duplex;
713
			else
714
				ctrl |= priv->hw->link.duplex;
715 716 717 718
			priv->oldduplex = phydev->duplex;
		}
		/* Flow Control operation */
		if (phydev->pause)
719
			priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
720
						 fc, pause_time);
721 722 723 724 725

		if (phydev->speed != priv->speed) {
			new_state = 1;
			switch (phydev->speed) {
			case 1000:
726
				if (likely(priv->plat->has_gmac))
727
					ctrl &= ~priv->hw->link.port;
G
Giuseppe CAVALLARO 已提交
728
				stmmac_hw_fix_mac_speed(priv);
729 730 731
				break;
			case 100:
			case 10:
732
				if (priv->plat->has_gmac) {
733
					ctrl |= priv->hw->link.port;
734
					if (phydev->speed == SPEED_100) {
735
						ctrl |= priv->hw->link.speed;
736
					} else {
737
						ctrl &= ~(priv->hw->link.speed);
738 739
					}
				} else {
740
					ctrl &= ~priv->hw->link.port;
741
				}
742
				stmmac_hw_fix_mac_speed(priv);
743 744 745
				break;
			default:
				if (netif_msg_link(priv))
G
Giuseppe CAVALLARO 已提交
746 747
					pr_warn("%s: Speed (%d) not 10/100\n",
						dev->name, phydev->speed);
748 749 750 751 752 753
				break;
			}

			priv->speed = phydev->speed;
		}

754
		writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769

		if (!priv->oldlink) {
			new_state = 1;
			priv->oldlink = 1;
		}
	} else if (priv->oldlink) {
		new_state = 1;
		priv->oldlink = 0;
		priv->speed = 0;
		priv->oldduplex = -1;
	}

	if (new_state && netif_msg_link(priv))
		phy_print_status(phydev);

770 771
	spin_unlock_irqrestore(&priv->lock, flags);

G
Giuseppe CAVALLARO 已提交
772 773 774 775
	/* At this stage, it could be needed to setup the EEE or adjust some
	 * MAC related HW registers.
	 */
	priv->eee_enabled = stmmac_eee_init(priv);
776 777
}

778
/**
779
 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
780 781 782 783 784
 * @priv: driver private structure
 * Description: this is to verify if the HW supports the PCS.
 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
 * configured for the TBI, RTBI, or SGMII PHY interface.
 */
785 786 787 788 789
static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
{
	int interface = priv->plat->interface;

	if (priv->dma_cap.pcs) {
B
Byungho An 已提交
790 791 792 793
		if ((interface == PHY_INTERFACE_MODE_RGMII) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
		    (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
794 795
			pr_debug("STMMAC: PCS RGMII support enable\n");
			priv->pcs = STMMAC_PCS_RGMII;
B
Byungho An 已提交
796
		} else if (interface == PHY_INTERFACE_MODE_SGMII) {
797 798 799 800 801 802
			pr_debug("STMMAC: PCS SGMII support enable\n");
			priv->pcs = STMMAC_PCS_SGMII;
		}
	}
}

803 804 805 806 807 808 809 810 811 812 813 814
/**
 * stmmac_init_phy - PHY initialization
 * @dev: net device structure
 * Description: it initializes the driver's PHY state, and attaches the PHY
 * to the mac driver.
 *  Return value:
 *  0 on success
 */
static int stmmac_init_phy(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	struct phy_device *phydev;
815
	char phy_id_fmt[MII_BUS_ID_SIZE + 3];
816
	char bus_id[MII_BUS_ID_SIZE];
817
	int interface = priv->plat->interface;
818
	int max_speed = priv->plat->max_speed;
819 820 821 822
	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841
	if (priv->plat->phy_node) {
		phydev = of_phy_connect(dev, priv->plat->phy_node,
					&stmmac_adjust_link, 0, interface);
	} else {
		if (priv->plat->phy_bus_name)
			snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
				 priv->plat->phy_bus_name, priv->plat->bus_id);
		else
			snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
				 priv->plat->bus_id);

		snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
			 priv->plat->phy_addr);
		pr_debug("stmmac_init_phy:  trying to attach to %s\n",
			 phy_id_fmt);

		phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
				     interface);
	}
842

843
	if (IS_ERR_OR_NULL(phydev)) {
844
		pr_err("%s: Could not attach to PHY\n", dev->name);
845 846 847
		if (!phydev)
			return -ENODEV;

848 849 850
		return PTR_ERR(phydev);
	}

851
	/* Stop Advertising 1000BASE Capability if interface is not GMII */
852
	if ((interface == PHY_INTERFACE_MODE_MII) ||
853
	    (interface == PHY_INTERFACE_MODE_RMII) ||
P
Pavel Machek 已提交
854
		(max_speed < 1000 && max_speed > 0))
855 856
		phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
					 SUPPORTED_1000baseT_Full);
857

858 859 860 861 862 863 864
	/*
	 * Broken HW is sometimes missing the pull-up resistor on the
	 * MDIO line, which results in reads to non-existent devices returning
	 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
	 * device as well.
	 * Note: phydev->phy_id is the result of reading the UID PHY registers.
	 */
865
	if (!priv->plat->phy_node && phydev->phy_id == 0) {
866 867 868 869
		phy_disconnect(phydev);
		return -ENODEV;
	}
	pr_debug("stmmac_init_phy:  %s: attached to PHY (UID 0x%x)"
870
		 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
871 872 873 874 875 876 877

	priv->phydev = phydev;

	return 0;
}

/**
878
 * stmmac_display_ring - display ring
879
 * @head: pointer to the head of the ring passed.
880
 * @size: size of the ring.
881
 * @extend_desc: to verify if extended descriptors are used.
882
 * Description: display the control/status and buffer descriptors.
883
 */
884
static void stmmac_display_ring(void *head, int size, int extend_desc)
885 886
{
	int i;
G
Giuseppe CAVALLARO 已提交
887 888
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
889

890
	for (i = 0; i < size; i++) {
891 892 893 894
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
895 896
				i, (unsigned int)virt_to_phys(ep),
				(unsigned int)x, (unsigned int)(x >> 32),
897 898 899 900 901
				ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
G
Giuseppe CAVALLARO 已提交
902 903
				i, (unsigned int)virt_to_phys(p),
				(unsigned int)x, (unsigned int)(x >> 32),
904 905 906
				p->des2, p->des3);
			p++;
		}
907 908 909 910
		pr_info("\n");
	}
}

911 912 913 914
static void stmmac_display_rings(struct stmmac_priv *priv)
{
	if (priv->extend_desc) {
		pr_info("Extended RX descriptor ring:\n");
915
		stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
916
		pr_info("Extended TX descriptor ring:\n");
917
		stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
918 919
	} else {
		pr_info("RX descriptor ring:\n");
920
		stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
921
		pr_info("TX descriptor ring:\n");
922
		stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
923 924 925
	}
}

926 927 928 929 930 931 932 933
static int stmmac_set_bfsize(int mtu, int bufsize)
{
	int ret = bufsize;

	if (mtu >= BUF_SIZE_4KiB)
		ret = BUF_SIZE_8KiB;
	else if (mtu >= BUF_SIZE_2KiB)
		ret = BUF_SIZE_4KiB;
934
	else if (mtu > DEFAULT_BUFSIZE)
935 936
		ret = BUF_SIZE_2KiB;
	else
937
		ret = DEFAULT_BUFSIZE;
938 939 940 941

	return ret;
}

942
/**
943
 * stmmac_clear_descriptors - clear descriptors
944 945 946 947
 * @priv: driver private structure
 * Description: this function is called to clear the tx and rx descriptors
 * in case of both basic and extended descriptors are used.
 */
948 949 950 951 952
static void stmmac_clear_descriptors(struct stmmac_priv *priv)
{
	int i;

	/* Clear the Rx/Tx descriptors */
953
	for (i = 0; i < DMA_RX_SIZE; i++)
954 955 956
		if (priv->extend_desc)
			priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
						     priv->use_riwt, priv->mode,
957
						     (i == DMA_RX_SIZE - 1));
958 959 960
		else
			priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
						     priv->use_riwt, priv->mode,
961 962
						     (i == DMA_RX_SIZE - 1));
	for (i = 0; i < DMA_TX_SIZE; i++)
963 964 965
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
966
						     (i == DMA_TX_SIZE - 1));
967 968 969
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
970
						     (i == DMA_TX_SIZE - 1));
971 972
}

973 974 975 976 977 978 979 980 981
/**
 * stmmac_init_rx_buffers - init the RX descriptor buffer.
 * @priv: driver private structure
 * @p: descriptor pointer
 * @i: descriptor index
 * @flags: gfp flag.
 * Description: this function is called to allocate a receive buffer, perform
 * the DMA mapping and init the descriptor.
 */
982
static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
983
				  int i, gfp_t flags)
984 985 986
{
	struct sk_buff *skb;

987
	skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
988
	if (!skb) {
989
		pr_err("%s: Rx init fails; skb is NULL\n", __func__);
990
		return -ENOMEM;
991 992 993 994 995
	}
	priv->rx_skbuff[i] = skb;
	priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
						priv->dma_buf_sz,
						DMA_FROM_DEVICE);
996 997 998 999 1000
	if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
		pr_err("%s: DMA mapping error\n", __func__);
		dev_kfree_skb_any(skb);
		return -EINVAL;
	}
1001 1002 1003

	p->des2 = priv->rx_skbuff_dma[i];

G
Giuseppe CAVALLARO 已提交
1004
	if ((priv->hw->mode->init_desc3) &&
1005
	    (priv->dma_buf_sz == BUF_SIZE_16KiB))
G
Giuseppe CAVALLARO 已提交
1006
		priv->hw->mode->init_desc3(p);
1007 1008 1009 1010

	return 0;
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
{
	if (priv->rx_skbuff[i]) {
		dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
				 priv->dma_buf_sz, DMA_FROM_DEVICE);
		dev_kfree_skb_any(priv->rx_skbuff[i]);
	}
	priv->rx_skbuff[i] = NULL;
}

1021 1022 1023
/**
 * init_dma_desc_rings - init the RX/TX descriptor rings
 * @dev: net device structure
1024 1025
 * @flags: gfp flag.
 * Description: this function initializes the DMA RX/TX descriptors
1026 1027
 * and allocates the socket buffers. It suppors the chained and ring
 * modes.
1028
 */
1029
static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
1030 1031 1032
{
	int i;
	struct stmmac_priv *priv = netdev_priv(dev);
1033
	unsigned int bfsize = 0;
1034
	int ret = -ENOMEM;
1035

G
Giuseppe CAVALLARO 已提交
1036 1037
	if (priv->hw->mode->set_16kib_bfsize)
		bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
1038

1039
	if (bfsize < BUF_SIZE_16KiB)
1040
		bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1041

1042 1043
	priv->dma_buf_sz = bfsize;

1044
	if (netif_msg_probe(priv)) {
1045 1046
		pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
			 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
1047

1048 1049 1050
		/* RX INITIALIZATION */
		pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
	}
1051
	for (i = 0; i < DMA_RX_SIZE; i++) {
1052 1053 1054 1055 1056
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_erx + i)->basic);
		else
			p = priv->dma_rx + i;
1057

1058
		ret = stmmac_init_rx_buffers(priv, p, i, flags);
1059 1060
		if (ret)
			goto err_init_rx_buffers;
1061

1062 1063 1064 1065
		if (netif_msg_probe(priv))
			pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
				 priv->rx_skbuff[i]->data,
				 (unsigned int)priv->rx_skbuff_dma[i]);
1066 1067
	}
	priv->cur_rx = 0;
1068
	priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1069 1070
	buf_sz = bfsize;

1071 1072 1073
	/* Setup the chained descriptor addresses */
	if (priv->mode == STMMAC_CHAIN_MODE) {
		if (priv->extend_desc) {
G
Giuseppe CAVALLARO 已提交
1074
			priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
1075
					     DMA_RX_SIZE, 1);
G
Giuseppe CAVALLARO 已提交
1076
			priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
1077
					     DMA_TX_SIZE, 1);
1078
		} else {
G
Giuseppe CAVALLARO 已提交
1079
			priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
1080
					     DMA_RX_SIZE, 0);
G
Giuseppe CAVALLARO 已提交
1081
			priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
1082
					     DMA_TX_SIZE, 0);
1083 1084 1085
		}
	}

1086
	/* TX INITIALIZATION */
1087
	for (i = 0; i < DMA_TX_SIZE; i++) {
1088 1089 1090 1091 1092 1093
		struct dma_desc *p;
		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;
		p->des2 = 0;
G
Giuseppe CAVALLARO 已提交
1094 1095
		priv->tx_skbuff_dma[i].buf = 0;
		priv->tx_skbuff_dma[i].map_as_page = false;
1096
		priv->tx_skbuff_dma[i].len = 0;
1097
		priv->tx_skbuff_dma[i].last_segment = false;
1098 1099
		priv->tx_skbuff[i] = NULL;
	}
1100

1101 1102
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1103
	netdev_reset_queue(priv->dev);
1104

1105
	stmmac_clear_descriptors(priv);
1106

1107 1108
	if (netif_msg_hw(priv))
		stmmac_display_rings(priv);
1109 1110 1111 1112 1113 1114

	return 0;
err_init_rx_buffers:
	while (--i >= 0)
		stmmac_free_rx_buffers(priv, i);
	return ret;
1115 1116 1117 1118 1119 1120
}

static void dma_free_rx_skbufs(struct stmmac_priv *priv)
{
	int i;

1121
	for (i = 0; i < DMA_RX_SIZE; i++)
1122
		stmmac_free_rx_buffers(priv, i);
1123 1124 1125 1126 1127 1128
}

static void dma_free_tx_skbufs(struct stmmac_priv *priv)
{
	int i;

1129
	for (i = 0; i < DMA_TX_SIZE; i++) {
1130 1131 1132 1133 1134 1135 1136
		struct dma_desc *p;

		if (priv->extend_desc)
			p = &((priv->dma_etx + i)->basic);
		else
			p = priv->dma_tx + i;

G
Giuseppe CAVALLARO 已提交
1137 1138 1139 1140
		if (priv->tx_skbuff_dma[i].buf) {
			if (priv->tx_skbuff_dma[i].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[i].buf,
1141
					       priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1142 1143 1144 1145
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[i].buf,
1146
						 priv->tx_skbuff_dma[i].len,
G
Giuseppe CAVALLARO 已提交
1147
						 DMA_TO_DEVICE);
1148
		}
1149

1150
		if (priv->tx_skbuff[i] != NULL) {
1151 1152
			dev_kfree_skb_any(priv->tx_skbuff[i]);
			priv->tx_skbuff[i] = NULL;
G
Giuseppe CAVALLARO 已提交
1153 1154
			priv->tx_skbuff_dma[i].buf = 0;
			priv->tx_skbuff_dma[i].map_as_page = false;
1155 1156 1157 1158
		}
	}
}

1159 1160 1161 1162 1163 1164 1165 1166
/**
 * alloc_dma_desc_resources - alloc TX/RX resources.
 * @priv: private structure
 * Description: according to which descriptor can be used (extend or basic)
 * this function allocates the resources for TX and RX paths. In case of
 * reception, for example, it pre-allocated the RX socket buffer in order to
 * allow zero-copy mechanism.
 */
1167 1168 1169 1170
static int alloc_dma_desc_resources(struct stmmac_priv *priv)
{
	int ret = -ENOMEM;

1171
	priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
1172 1173 1174 1175
					    GFP_KERNEL);
	if (!priv->rx_skbuff_dma)
		return -ENOMEM;

1176
	priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
1177 1178 1179 1180
					GFP_KERNEL);
	if (!priv->rx_skbuff)
		goto err_rx_skbuff;

1181
	priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
G
Giuseppe CAVALLARO 已提交
1182
					    sizeof(*priv->tx_skbuff_dma),
1183 1184 1185 1186
					    GFP_KERNEL);
	if (!priv->tx_skbuff_dma)
		goto err_tx_skbuff_dma;

1187
	priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
1188 1189 1190 1191 1192
					GFP_KERNEL);
	if (!priv->tx_skbuff)
		goto err_tx_skbuff;

	if (priv->extend_desc) {
1193
		priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1194 1195 1196 1197
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_rx_phy,
						    GFP_KERNEL);
1198 1199 1200
		if (!priv->dma_erx)
			goto err_dma;

1201
		priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1202 1203 1204 1205
						    sizeof(struct
							   dma_extended_desc),
						    &priv->dma_tx_phy,
						    GFP_KERNEL);
1206
		if (!priv->dma_etx) {
1207
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1208 1209
					  sizeof(struct dma_extended_desc),
					  priv->dma_erx, priv->dma_rx_phy);
1210 1211 1212
			goto err_dma;
		}
	} else {
1213
		priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
1214 1215 1216
						   sizeof(struct dma_desc),
						   &priv->dma_rx_phy,
						   GFP_KERNEL);
1217 1218 1219
		if (!priv->dma_rx)
			goto err_dma;

1220
		priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
1221 1222 1223
						   sizeof(struct dma_desc),
						   &priv->dma_tx_phy,
						   GFP_KERNEL);
1224
		if (!priv->dma_tx) {
1225
			dma_free_coherent(priv->device, DMA_RX_SIZE *
1226 1227
					  sizeof(struct dma_desc),
					  priv->dma_rx, priv->dma_rx_phy);
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
			goto err_dma;
		}
	}

	return 0;

err_dma:
	kfree(priv->tx_skbuff);
err_tx_skbuff:
	kfree(priv->tx_skbuff_dma);
err_tx_skbuff_dma:
	kfree(priv->rx_skbuff);
err_rx_skbuff:
	kfree(priv->rx_skbuff_dma);
	return ret;
}

1245 1246 1247 1248 1249 1250
static void free_dma_desc_resources(struct stmmac_priv *priv)
{
	/* Release the DMA TX/RX socket buffers */
	dma_free_rx_skbufs(priv);
	dma_free_tx_skbufs(priv);

G
Giuseppe CAVALLARO 已提交
1251
	/* Free DMA regions of consistent memory previously allocated */
1252 1253
	if (!priv->extend_desc) {
		dma_free_coherent(priv->device,
1254
				  DMA_TX_SIZE * sizeof(struct dma_desc),
1255 1256
				  priv->dma_tx, priv->dma_tx_phy);
		dma_free_coherent(priv->device,
1257
				  DMA_RX_SIZE * sizeof(struct dma_desc),
1258 1259
				  priv->dma_rx, priv->dma_rx_phy);
	} else {
1260
		dma_free_coherent(priv->device, DMA_TX_SIZE *
1261 1262
				  sizeof(struct dma_extended_desc),
				  priv->dma_etx, priv->dma_tx_phy);
1263
		dma_free_coherent(priv->device, DMA_RX_SIZE *
1264 1265 1266
				  sizeof(struct dma_extended_desc),
				  priv->dma_erx, priv->dma_rx_phy);
	}
1267 1268
	kfree(priv->rx_skbuff_dma);
	kfree(priv->rx_skbuff);
1269
	kfree(priv->tx_skbuff_dma);
1270 1271 1272 1273 1274
	kfree(priv->tx_skbuff);
}

/**
 *  stmmac_dma_operation_mode - HW DMA operation mode
1275
 *  @priv: driver private structure
1276 1277
 *  Description: it is used for configuring the DMA operation mode register in
 *  order to program the tx/rx DMA thresholds or Store-And-Forward mode.
1278 1279 1280
 */
static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
{
1281 1282
	int rxfifosz = priv->plat->rx_fifo_size;

1283
	if (priv->plat->force_thresh_dma_mode)
1284
		priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
1285
	else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
1286 1287 1288
		/*
		 * In case of GMAC, SF mode can be enabled
		 * to perform the TX COE in HW. This depends on:
1289 1290 1291 1292
		 * 1) TX COE if actually supported
		 * 2) There is no bugged Jumbo frame support
		 *    that needs to not insert csum in the TDES.
		 */
1293 1294
		priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
					rxfifosz);
1295
		priv->xstats.threshold = SF_DMA_MODE;
1296
	} else
1297 1298
		priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
					rxfifosz);
1299 1300 1301
}

/**
1302
 * stmmac_tx_clean - to manage the transmission completion
1303
 * @priv: driver private structure
1304
 * Description: it reclaims the transmit resources after transmission completes.
1305
 */
1306
static void stmmac_tx_clean(struct stmmac_priv *priv)
1307
{
B
Beniamino Galvani 已提交
1308
	unsigned int bytes_compl = 0, pkts_compl = 0;
1309
	unsigned int entry = priv->dirty_tx;
1310

1311 1312
	spin_lock(&priv->tx_lock);

1313 1314
	priv->xstats.tx_clean++;

1315
	while (entry != priv->cur_tx) {
1316 1317
		int last;
		struct sk_buff *skb = priv->tx_skbuff[entry];
1318 1319 1320
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1321
			p = (struct dma_desc *)(priv->dma_etx + entry);
1322 1323
		else
			p = priv->dma_tx + entry;
1324 1325

		/* Check if the descriptor is owned by the DMA. */
1326
		if (priv->hw->desc->get_tx_owner(p))
1327 1328
			break;

1329
		/* Verify tx error by looking at the last segment. */
1330
		last = priv->tx_skbuff_dma[entry].last_segment;
1331 1332
		if (likely(last)) {
			int tx_error =
G
Giuseppe CAVALLARO 已提交
1333 1334 1335
			    priv->hw->desc->tx_status(&priv->dev->stats,
						      &priv->xstats, p,
						      priv->ioaddr);
1336 1337 1338 1339 1340
			if (likely(tx_error == 0)) {
				priv->dev->stats.tx_packets++;
				priv->xstats.tx_pkt_n++;
			} else
				priv->dev->stats.tx_errors++;
1341 1342

			stmmac_get_tx_hwtstamp(priv, entry, skb);
1343
		}
1344 1345 1346
		if (netif_msg_tx_done(priv))
			pr_debug("%s: curr %d, dirty %d\n", __func__,
				 priv->cur_tx, priv->dirty_tx);
1347

G
Giuseppe CAVALLARO 已提交
1348 1349 1350 1351
		if (likely(priv->tx_skbuff_dma[entry].buf)) {
			if (priv->tx_skbuff_dma[entry].map_as_page)
				dma_unmap_page(priv->device,
					       priv->tx_skbuff_dma[entry].buf,
1352
					       priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1353 1354 1355 1356
					       DMA_TO_DEVICE);
			else
				dma_unmap_single(priv->device,
						 priv->tx_skbuff_dma[entry].buf,
1357
						 priv->tx_skbuff_dma[entry].len,
G
Giuseppe CAVALLARO 已提交
1358 1359 1360
						 DMA_TO_DEVICE);
			priv->tx_skbuff_dma[entry].buf = 0;
			priv->tx_skbuff_dma[entry].map_as_page = false;
1361
		}
G
Giuseppe CAVALLARO 已提交
1362
		priv->hw->mode->clean_desc3(priv, p);
1363
		priv->tx_skbuff_dma[entry].last_segment = false;
1364 1365

		if (likely(skb != NULL)) {
B
Beniamino Galvani 已提交
1366 1367
			pkts_compl++;
			bytes_compl += skb->len;
1368
			dev_consume_skb_any(skb);
1369 1370 1371
			priv->tx_skbuff[entry] = NULL;
		}

1372
		priv->hw->desc->release_tx_desc(p, priv->mode);
1373

1374 1375
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
		priv->dirty_tx = entry;
1376
	}
B
Beniamino Galvani 已提交
1377 1378 1379

	netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);

1380
	if (unlikely(netif_queue_stopped(priv->dev) &&
1381
		     stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
1382 1383
		netif_tx_lock(priv->dev);
		if (netif_queue_stopped(priv->dev) &&
1384
		    stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
1385 1386
			if (netif_msg_tx_done(priv))
				pr_debug("%s: restart transmit\n", __func__);
1387 1388 1389 1390
			netif_wake_queue(priv->dev);
		}
		netif_tx_unlock(priv->dev);
	}
1391 1392 1393

	if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
		stmmac_enable_eee_mode(priv);
G
Giuseppe CAVALLARO 已提交
1394
		mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
1395
	}
1396
	spin_unlock(&priv->tx_lock);
1397 1398
}

1399
static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
1400
{
1401
	priv->hw->dma->enable_dma_irq(priv->ioaddr);
1402 1403
}

1404
static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
1405
{
1406
	priv->hw->dma->disable_dma_irq(priv->ioaddr);
1407 1408 1409
}

/**
1410
 * stmmac_tx_err - to manage the tx error
1411
 * @priv: driver private structure
1412
 * Description: it cleans the descriptors and restarts the transmission
1413
 * in case of transmission errors.
1414 1415 1416
 */
static void stmmac_tx_err(struct stmmac_priv *priv)
{
1417
	int i;
1418 1419
	netif_stop_queue(priv->dev);

1420
	priv->hw->dma->stop_tx(priv->ioaddr);
1421
	dma_free_tx_skbufs(priv);
1422
	for (i = 0; i < DMA_TX_SIZE; i++)
1423 1424 1425
		if (priv->extend_desc)
			priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
						     priv->mode,
1426
						     (i == DMA_TX_SIZE - 1));
1427 1428 1429
		else
			priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
						     priv->mode,
1430
						     (i == DMA_TX_SIZE - 1));
1431 1432
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
B
Beniamino Galvani 已提交
1433
	netdev_reset_queue(priv->dev);
1434
	priv->hw->dma->start_tx(priv->ioaddr);
1435 1436 1437 1438 1439

	priv->dev->stats.tx_errors++;
	netif_wake_queue(priv->dev);
}

1440
/**
1441
 * stmmac_dma_interrupt - DMA ISR
1442 1443
 * @priv: driver private structure
 * Description: this is the DMA ISR. It is called by the main ISR.
1444 1445
 * It calls the dwmac dma routine and schedule poll method in case of some
 * work can be done.
1446
 */
1447 1448 1449
static void stmmac_dma_interrupt(struct stmmac_priv *priv)
{
	int status;
1450
	int rxfifosz = priv->plat->rx_fifo_size;
1451

1452
	status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
1453 1454 1455 1456 1457 1458 1459
	if (likely((status & handle_rx)) || (status & handle_tx)) {
		if (likely(napi_schedule_prep(&priv->napi))) {
			stmmac_disable_dma_irq(priv);
			__napi_schedule(&priv->napi);
		}
	}
	if (unlikely(status & tx_hard_error_bump_tc)) {
1460
		/* Try to bump up the dma threshold on this failure */
1461 1462
		if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
		    (tc <= 256)) {
1463
			tc += 64;
1464
			if (priv->plat->force_thresh_dma_mode)
1465 1466
				priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
							rxfifosz);
1467 1468
			else
				priv->hw->dma->dma_mode(priv->ioaddr, tc,
1469
							SF_DMA_MODE, rxfifosz);
1470
			priv->xstats.threshold = tc;
1471
		}
1472 1473
	} else if (unlikely(status == tx_hard_error))
		stmmac_tx_err(priv);
1474 1475
}

1476 1477 1478 1479 1480
/**
 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
 * @priv: driver private structure
 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
 */
1481 1482 1483
static void stmmac_mmc_setup(struct stmmac_priv *priv)
{
	unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
G
Giuseppe CAVALLARO 已提交
1484
	    MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
1485 1486

	dwmac_mmc_intr_all_mask(priv->ioaddr);
G
Giuseppe CAVALLARO 已提交
1487 1488 1489 1490 1491

	if (priv->dma_cap.rmon) {
		dwmac_mmc_ctrl(priv->ioaddr, mode);
		memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
	} else
1492
		pr_info(" No MAC Management Counters available\n");
1493 1494
}

1495 1496 1497 1498 1499 1500
/**
 * stmmac_get_synopsys_id - return the SYINID.
 * @priv: driver private structure
 * Description: this simple function is to decode and return the SYINID
 * starting from the HW core register.
 */
1501 1502 1503 1504
static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
{
	u32 hwid = priv->hw->synopsys_uid;

G
Giuseppe CAVALLARO 已提交
1505
	/* Check Synopsys Id (not available on old chips) */
1506 1507 1508 1509
	if (likely(hwid)) {
		u32 uid = ((hwid & 0x0000ff00) >> 8);
		u32 synid = (hwid & 0x000000ff);

1510
		pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
1511 1512 1513 1514 1515 1516
			uid, synid);

		return synid;
	}
	return 0;
}
1517

1518
/**
1519
 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
1520 1521
 * @priv: driver private structure
 * Description: select the Enhanced/Alternate or Normal descriptors.
1522 1523
 * In case of Enhanced/Alternate, it checks if the extended descriptors are
 * supported by the HW capability register.
1524
 */
1525 1526 1527 1528
static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
{
	if (priv->plat->enh_desc) {
		pr_info(" Enhanced/Alternate descriptors\n");
1529 1530 1531 1532 1533 1534 1535 1536

		/* GMAC older than 3.50 has no extended descriptors */
		if (priv->synopsys_id >= DWMAC_CORE_3_50) {
			pr_info("\tEnabled extended descriptors\n");
			priv->extend_desc = 1;
		} else
			pr_warn("Extended descriptors not supported\n");

1537 1538 1539 1540 1541 1542 1543 1544
		priv->hw->desc = &enh_desc_ops;
	} else {
		pr_info(" Normal descriptors\n");
		priv->hw->desc = &ndesc_ops;
	}
}

/**
1545
 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
1546
 * @priv: driver private structure
1547 1548 1549 1550 1551
 * Description:
 *  new GMAC chip generations have a new register to indicate the
 *  presence of the optional feature/functions.
 *  This can be also used to override the value passed through the
 *  platform and necessary for old MAC10/100 and GMAC chips.
1552 1553 1554
 */
static int stmmac_get_hw_features(struct stmmac_priv *priv)
{
1555
	u32 hw_cap = 0;
1556

1557 1558
	if (priv->hw->dma->get_hw_feature) {
		hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
1559

1560 1561 1562 1563
		priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
		priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
		priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
		priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
G
Giuseppe CAVALLARO 已提交
1564
		priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
1565 1566 1567
		priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
		priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
		priv->dma_cap.pmt_remote_wake_up =
G
Giuseppe CAVALLARO 已提交
1568
		    (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
1569
		priv->dma_cap.pmt_magic_frame =
G
Giuseppe CAVALLARO 已提交
1570
		    (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
1571
		/* MMC */
1572
		priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
G
Giuseppe CAVALLARO 已提交
1573
		/* IEEE 1588-2002 */
1574
		priv->dma_cap.time_stamp =
G
Giuseppe CAVALLARO 已提交
1575 1576
		    (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
		/* IEEE 1588-2008 */
1577
		priv->dma_cap.atime_stamp =
G
Giuseppe CAVALLARO 已提交
1578
		    (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
1579
		/* 802.3az - Energy-Efficient Ethernet (EEE) */
1580 1581
		priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
		priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
1582
		/* TX and RX csum */
1583 1584
		priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
		priv->dma_cap.rx_coe_type1 =
G
Giuseppe CAVALLARO 已提交
1585
		    (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
1586
		priv->dma_cap.rx_coe_type2 =
G
Giuseppe CAVALLARO 已提交
1587
		    (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
1588
		priv->dma_cap.rxfifo_over_2048 =
G
Giuseppe CAVALLARO 已提交
1589
		    (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
1590
		/* TX and RX number of channels */
1591
		priv->dma_cap.number_rx_channel =
G
Giuseppe CAVALLARO 已提交
1592
		    (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
1593
		priv->dma_cap.number_tx_channel =
G
Giuseppe CAVALLARO 已提交
1594 1595 1596
		    (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
		/* Alternate (enhanced) DESC mode */
		priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
1597
	}
1598 1599 1600 1601

	return hw_cap;
}

1602
/**
1603
 * stmmac_check_ether_addr - check if the MAC addr is valid
1604 1605 1606 1607 1608
 * @priv: driver private structure
 * Description:
 * it is to verify if the MAC address is valid, in case of failures it
 * generates a random MAC address
 */
1609 1610 1611
static void stmmac_check_ether_addr(struct stmmac_priv *priv)
{
	if (!is_valid_ether_addr(priv->dev->dev_addr)) {
1612
		priv->hw->mac->get_umac_addr(priv->hw,
1613
					     priv->dev->dev_addr, 0);
G
Giuseppe CAVALLARO 已提交
1614
		if (!is_valid_ether_addr(priv->dev->dev_addr))
1615
			eth_hw_addr_random(priv->dev);
1616 1617
		pr_info("%s: device MAC address %pM\n", priv->dev->name,
			priv->dev->dev_addr);
1618 1619 1620
	}
}

1621
/**
1622
 * stmmac_init_dma_engine - DMA init.
1623 1624 1625 1626 1627 1628
 * @priv: driver private structure
 * Description:
 * It inits the DMA invoking the specific MAC/GMAC callback.
 * Some DMA parameters can be passed from the platform;
 * in case of these are not passed a default is kept for the MAC or GMAC.
 */
1629 1630
static int stmmac_init_dma_engine(struct stmmac_priv *priv)
{
1631
	int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
1632
	int mixed_burst = 0;
1633
	int atds = 0;
1634
	int ret = 0;
1635 1636 1637 1638

	if (priv->plat->dma_cfg) {
		pbl = priv->plat->dma_cfg->pbl;
		fixed_burst = priv->plat->dma_cfg->fixed_burst;
1639
		mixed_burst = priv->plat->dma_cfg->mixed_burst;
1640
		aal = priv->plat->dma_cfg->aal;
1641 1642
	}

1643 1644 1645
	if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
		atds = 1;

1646 1647 1648 1649 1650 1651 1652
	ret = priv->hw->dma->reset(priv->ioaddr);
	if (ret) {
		dev_err(priv->device, "Failed to reset the dma\n");
		return ret;
	}

	priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
1653 1654 1655 1656 1657 1658
			    aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);

	if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
	    (priv->plat->axi && priv->hw->dma->axi))
		priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);

1659
	return ret;
1660 1661
}

1662
/**
1663
 * stmmac_tx_timer - mitigation sw timer for tx.
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
 * @data: data pointer
 * Description:
 * This is the timer handler to directly invoke the stmmac_tx_clean.
 */
static void stmmac_tx_timer(unsigned long data)
{
	struct stmmac_priv *priv = (struct stmmac_priv *)data;

	stmmac_tx_clean(priv);
}

/**
1676
 * stmmac_init_tx_coalesce - init tx mitigation options.
1677
 * @priv: driver private structure
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
 * Description:
 * This inits the transmit coalesce parameters: i.e. timer rate,
 * timer handler and default threshold used for enabling the
 * interrupt on completion bit.
 */
static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
{
	priv->tx_coal_frames = STMMAC_TX_FRAMES;
	priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
	init_timer(&priv->txtimer);
	priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
	priv->txtimer.data = (unsigned long)priv;
	priv->txtimer.function = stmmac_tx_timer;
	add_timer(&priv->txtimer);
}

1694
/**
1695
 * stmmac_hw_setup - setup mac in a usable state.
1696 1697
 *  @dev : pointer to the device structure.
 *  Description:
1698 1699 1700 1701
 *  this is the main function to setup the HW in a usable state because the
 *  dma engine is reset, the core registers are configured (e.g. AXI,
 *  Checksum features, timers). The DMA is ready to start receiving and
 *  transmitting.
1702 1703 1704 1705
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
1706
static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

	/* DMA initialization and SW reset */
	ret = stmmac_init_dma_engine(priv);
	if (ret < 0) {
		pr_err("%s: DMA engine initialization failed\n", __func__);
		return ret;
	}

	/* Copy the MAC addr into the HW  */
1719
	priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
1720 1721 1722 1723 1724 1725

	/* If required, perform hw setup of the bus. */
	if (priv->plat->bus_setup)
		priv->plat->bus_setup(priv->ioaddr);

	/* Initialize the MAC Core */
1726
	priv->hw->mac->core_init(priv->hw, dev->mtu);
1727

1728 1729 1730 1731
	ret = priv->hw->mac->rx_ipc(priv->hw);
	if (!ret) {
		pr_warn(" RX IPC Checksum Offload disabled\n");
		priv->plat->rx_coe = STMMAC_RX_COE_NONE;
1732
		priv->hw->rx_csum = 0;
1733 1734
	}

1735 1736 1737 1738 1739 1740 1741 1742
	/* Enable the MAC Rx/Tx */
	stmmac_set_mac(priv->ioaddr, true);

	/* Set the HW DMA mode and the COE */
	stmmac_dma_operation_mode(priv);

	stmmac_mmc_setup(priv);

1743 1744 1745 1746 1747
	if (init_ptp) {
		ret = stmmac_init_ptp(priv);
		if (ret && ret != -EOPNOTSUPP)
			pr_warn("%s: failed PTP initialisation\n", __func__);
	}
1748

1749
#ifdef CONFIG_DEBUG_FS
1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	ret = stmmac_init_fs(dev);
	if (ret < 0)
		pr_warn("%s: failed debugFS registration\n", __func__);
#endif
	/* Start the ball rolling... */
	pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
	priv->hw->dma->start_tx(priv->ioaddr);
	priv->hw->dma->start_rx(priv->ioaddr);

	/* Dump DMA/MAC registers */
	if (netif_msg_hw(priv)) {
1761
		priv->hw->mac->dump_regs(priv->hw);
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
		priv->hw->dma->dump_regs(priv->ioaddr);
	}
	priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;

	if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
		priv->rx_riwt = MAX_DMA_RIWT;
		priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
	}

	if (priv->pcs && priv->hw->mac->ctrl_ane)
1772
		priv->hw->mac->ctrl_ane(priv->hw, 0);
1773 1774 1775 1776

	return 0;
}

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790
/**
 *  stmmac_open - open entry point of the driver
 *  @dev : pointer to the device structure.
 *  Description:
 *  This function is the open entry point of the driver.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_open(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int ret;

1791 1792
	stmmac_check_ether_addr(priv);

1793 1794
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
1795 1796 1797 1798
		ret = stmmac_init_phy(dev);
		if (ret) {
			pr_err("%s: Cannot attach to PHY (error: %d)\n",
			       __func__, ret);
1799
			return ret;
1800
		}
1801
	}
1802

1803 1804 1805 1806
	/* Extra statistics */
	memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
	priv->xstats.threshold = tc;

1807
	priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
1808

1809
	ret = alloc_dma_desc_resources(priv);
1810 1811 1812 1813 1814
	if (ret < 0) {
		pr_err("%s: DMA descriptors allocation failed\n", __func__);
		goto dma_desc_error;
	}

1815 1816 1817 1818 1819 1820
	ret = init_dma_desc_rings(dev, GFP_KERNEL);
	if (ret < 0) {
		pr_err("%s: DMA descriptors initialization failed\n", __func__);
		goto init_error;
	}

1821
	ret = stmmac_hw_setup(dev, true);
1822
	if (ret < 0) {
1823
		pr_err("%s: Hw setup failed\n", __func__);
1824
		goto init_error;
1825 1826
	}

1827 1828
	stmmac_init_tx_coalesce(priv);

1829 1830
	if (priv->phydev)
		phy_start(priv->phydev);
1831

1832 1833
	/* Request the IRQ lines */
	ret = request_irq(dev->irq, stmmac_interrupt,
G
Giuseppe CAVALLARO 已提交
1834
			  IRQF_SHARED, dev->name, dev);
1835 1836 1837
	if (unlikely(ret < 0)) {
		pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
		       __func__, dev->irq, ret);
1838
		goto init_error;
1839 1840
	}

1841 1842 1843 1844 1845
	/* Request the Wake IRQ in case of another line is used for WoL */
	if (priv->wol_irq != dev->irq) {
		ret = request_irq(priv->wol_irq, stmmac_interrupt,
				  IRQF_SHARED, dev->name, dev);
		if (unlikely(ret < 0)) {
G
Giuseppe CAVALLARO 已提交
1846 1847
			pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
			       __func__, priv->wol_irq, ret);
1848
			goto wolirq_error;
1849 1850 1851
		}
	}

1852
	/* Request the IRQ lines */
1853
	if (priv->lpi_irq > 0) {
1854 1855 1856 1857 1858
		ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
				  dev->name, dev);
		if (unlikely(ret < 0)) {
			pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
			       __func__, priv->lpi_irq, ret);
1859
			goto lpiirq_error;
1860 1861 1862
		}
	}

1863 1864
	napi_enable(&priv->napi);
	netif_start_queue(dev);
1865

1866
	return 0;
1867

1868
lpiirq_error:
1869 1870
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1871
wolirq_error:
1872 1873
	free_irq(dev->irq, dev);

1874 1875
init_error:
	free_dma_desc_resources(priv);
1876
dma_desc_error:
1877 1878
	if (priv->phydev)
		phy_disconnect(priv->phydev);
1879

1880
	return ret;
1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
}

/**
 *  stmmac_release - close entry point of the driver
 *  @dev : device pointer.
 *  Description:
 *  This is the stop entry point of the driver.
 */
static int stmmac_release(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

1893 1894 1895
	if (priv->eee_enabled)
		del_timer_sync(&priv->eee_ctrl_timer);

1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
	/* Stop and disconnect the PHY */
	if (priv->phydev) {
		phy_stop(priv->phydev);
		phy_disconnect(priv->phydev);
		priv->phydev = NULL;
	}

	netif_stop_queue(dev);

	napi_disable(&priv->napi);

1907 1908
	del_timer_sync(&priv->txtimer);

1909 1910
	/* Free the IRQ lines */
	free_irq(dev->irq, dev);
1911 1912
	if (priv->wol_irq != dev->irq)
		free_irq(priv->wol_irq, dev);
1913
	if (priv->lpi_irq > 0)
1914
		free_irq(priv->lpi_irq, dev);
1915 1916

	/* Stop TX/RX DMA and clear the descriptors */
1917 1918
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
1919 1920 1921 1922

	/* Release and free the Rx/Tx resources */
	free_dma_desc_resources(priv);

1923
	/* Disable the MAC Rx/Tx */
1924
	stmmac_set_mac(priv->ioaddr, false);
1925 1926 1927

	netif_carrier_off(dev);

1928
#ifdef CONFIG_DEBUG_FS
1929
	stmmac_exit_fs(dev);
1930 1931
#endif

1932 1933
	stmmac_release_ptp(priv);

1934 1935 1936 1937
	return 0;
}

/**
1938
 *  stmmac_xmit - Tx entry point of the driver
1939 1940
 *  @skb : the socket buffer
 *  @dev : device pointer
1941 1942 1943
 *  Description : this is the tx entry point of the driver.
 *  It programs the chain or the ring and supports oversized frames
 *  and SG feature.
1944 1945 1946 1947
 */
static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);
1948
	int entry;
1949
	int i, csum_insertion = 0, is_jumbo = 0;
1950 1951
	int nfrags = skb_shinfo(skb)->nr_frags;
	struct dma_desc *desc, *first;
1952
	unsigned int nopaged_len = skb_headlen(skb);
G
Giuseppe CAVALLARO 已提交
1953
	unsigned int enh_desc = priv->plat->enh_desc;
1954

1955 1956
	spin_lock(&priv->tx_lock);

1957
	if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
1958
		spin_unlock(&priv->tx_lock);
1959 1960 1961
		if (!netif_queue_stopped(dev)) {
			netif_stop_queue(dev);
			/* This is a hard error, log it. */
G
Giuseppe CAVALLARO 已提交
1962
			pr_err("%s: Tx Ring full when queue awake\n", __func__);
1963 1964 1965 1966
		}
		return NETDEV_TX_BUSY;
	}

1967 1968 1969
	if (priv->tx_path_in_lpi_mode)
		stmmac_disable_eee_mode(priv);

1970 1971
	entry = priv->cur_tx;

1972

1973
	csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
1974

1975
	if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
1976
		desc = (struct dma_desc *)(priv->dma_etx + entry);
1977 1978 1979
	else
		desc = priv->dma_tx + entry;

1980 1981
	first = desc;

1982
	/* To program the descriptors according to the size of the frame */
G
Giuseppe CAVALLARO 已提交
1983 1984 1985
	if (enh_desc)
		is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);

1986
	if (likely(!is_jumbo)) {
1987
		desc->des2 = dma_map_single(priv->device, skb->data,
G
Giuseppe CAVALLARO 已提交
1988
					    nopaged_len, DMA_TO_DEVICE);
G
Giuseppe CAVALLARO 已提交
1989 1990 1991
		if (dma_mapping_error(priv->device, desc->des2))
			goto dma_map_err;
		priv->tx_skbuff_dma[entry].buf = desc->des2;
1992
		priv->tx_skbuff_dma[entry].len = nopaged_len;
1993
		priv->hw->desc->prepare_tx_desc(desc, 1, nopaged_len,
1994
						csum_insertion, priv->mode);
G
Giuseppe CAVALLARO 已提交
1995
	} else {
1996
		desc = first;
G
Giuseppe CAVALLARO 已提交
1997
		entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
G
Giuseppe CAVALLARO 已提交
1998 1999
		if (unlikely(entry < 0))
			goto dma_map_err;
G
Giuseppe CAVALLARO 已提交
2000
	}
2001 2002

	for (i = 0; i < nfrags; i++) {
E
Eric Dumazet 已提交
2003 2004
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		int len = skb_frag_size(frag);
2005

2006
		priv->tx_skbuff[entry] = NULL;
2007 2008
		entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

2009
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2010
			desc = (struct dma_desc *)(priv->dma_etx + entry);
2011 2012
		else
			desc = priv->dma_tx + entry;
2013

2014 2015
		desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
					      DMA_TO_DEVICE);
G
Giuseppe CAVALLARO 已提交
2016 2017 2018 2019 2020
		if (dma_mapping_error(priv->device, desc->des2))
			goto dma_map_err; /* should reuse desc w/o issues */

		priv->tx_skbuff_dma[entry].buf = desc->des2;
		priv->tx_skbuff_dma[entry].map_as_page = true;
2021
		priv->tx_skbuff_dma[entry].len = len;
2022 2023
		priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
						priv->mode);
2024
		wmb();
2025
		priv->hw->desc->set_tx_owner(desc);
2026
		wmb();
2027 2028
	}

2029 2030
	priv->tx_skbuff[entry] = skb;

2031
	/* Finalize the latest segment. */
2032
	priv->hw->desc->close_tx_desc(desc);
2033
	priv->tx_skbuff_dma[entry].last_segment = true;
2034

2035
	wmb();
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
	/* According to the coalesce parameter the IC bit for the latest
	 * segment could be reset and the timer re-started to invoke the
	 * stmmac_tx function. This approach takes care about the fragments.
	 */
	priv->tx_count_frames += nfrags + 1;
	if (priv->tx_coal_frames > priv->tx_count_frames) {
		priv->hw->desc->clear_tx_ic(desc);
		priv->xstats.tx_reset_ic_bit++;
		mod_timer(&priv->txtimer,
			  STMMAC_COAL_TIMER(priv->tx_coal_timer));
	} else
		priv->tx_count_frames = 0;
2048

2049
	/* To avoid raise condition */
2050
	priv->hw->desc->set_tx_owner(first);
2051
	wmb();
2052

2053 2054 2055
	entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);

	priv->cur_tx = entry;
2056 2057

	if (netif_msg_pktdata(priv)) {
2058
		pr_debug("%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d",
2059 2060
			__func__, (priv->cur_tx % DMA_TX_SIZE),
			(priv->dirty_tx % DMA_TX_SIZE), entry, first, nfrags);
2061

2062
		if (priv->extend_desc)
2063 2064
			stmmac_display_ring((void *)priv->dma_etx,
					    DMA_TX_SIZE, 1);
2065
		else
2066 2067
			stmmac_display_ring((void *)priv->dma_tx,
					    DMA_TX_SIZE, 0);
2068

2069
		pr_debug(">>> frame to be transmitted: ");
2070 2071 2072
		print_pkt(skb->data, skb->len);
	}
	if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2073 2074
		if (netif_msg_hw(priv))
			pr_debug("%s: stop transmitted packets\n", __func__);
2075 2076 2077 2078 2079
		netif_stop_queue(dev);
	}

	dev->stats.tx_bytes += skb->len;

2080 2081 2082 2083 2084 2085 2086 2087 2088
	if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
		     priv->hwts_tx_en)) {
		/* declare that device is doing timestamping */
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		priv->hw->desc->enable_tx_timestamp(first);
	}

	if (!priv->hwts_tx_en)
		skb_tx_timestamp(skb);
2089

B
Beniamino Galvani 已提交
2090
	netdev_sent_queue(dev, skb->len);
2091 2092
	priv->hw->dma->enable_dma_transmission(priv->ioaddr);

2093
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2094
	return NETDEV_TX_OK;
2095

G
Giuseppe CAVALLARO 已提交
2096
dma_map_err:
2097
	spin_unlock(&priv->tx_lock);
G
Giuseppe CAVALLARO 已提交
2098 2099 2100
	dev_err(priv->device, "Tx dma map failed\n");
	dev_kfree_skb(skb);
	priv->dev->stats.tx_dropped++;
2101 2102 2103
	return NETDEV_TX_OK;
}

2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120
static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
{
	struct ethhdr *ehdr;
	u16 vlanid;

	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
	    NETIF_F_HW_VLAN_CTAG_RX &&
	    !__vlan_get_tag(skb, &vlanid)) {
		/* pop the vlan tag */
		ehdr = (struct ethhdr *)skb->data;
		memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
		skb_pull(skb, VLAN_HLEN);
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
	}
}


2121
/**
2122
 * stmmac_rx_refill - refill used skb preallocated buffers
2123 2124 2125 2126
 * @priv: driver private structure
 * Description : this is to reallocate the skb for the reception process
 * that is based on zero-copy.
 */
2127 2128 2129
static inline void stmmac_rx_refill(struct stmmac_priv *priv)
{
	int bfsize = priv->dma_buf_sz;
2130 2131
	unsigned int entry = priv->dirty_rx;
	int dirty = stmmac_rx_dirty(priv);
2132

2133
	while (dirty-- > 0) {
2134 2135 2136
		struct dma_desc *p;

		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2137
			p = (struct dma_desc *)(priv->dma_erx + entry);
2138 2139 2140
		else
			p = priv->dma_rx + entry;

2141 2142 2143
		if (likely(priv->rx_skbuff[entry] == NULL)) {
			struct sk_buff *skb;

E
Eric Dumazet 已提交
2144
			skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
2145 2146 2147 2148 2149 2150 2151 2152

			if (unlikely(skb == NULL))
				break;

			priv->rx_skbuff[entry] = skb;
			priv->rx_skbuff_dma[entry] =
			    dma_map_single(priv->device, skb->data, bfsize,
					   DMA_FROM_DEVICE);
G
Giuseppe CAVALLARO 已提交
2153 2154 2155 2156 2157 2158
			if (dma_mapping_error(priv->device,
					      priv->rx_skbuff_dma[entry])) {
				dev_err(priv->device, "Rx dma map failed\n");
				dev_kfree_skb(skb);
				break;
			}
2159
			p->des2 = priv->rx_skbuff_dma[entry];
2160

G
Giuseppe CAVALLARO 已提交
2161
			priv->hw->mode->refill_desc3(priv, p);
2162

2163 2164
			if (netif_msg_rx_status(priv))
				pr_debug("\trefill entry #%d\n", entry);
2165
		}
2166
		wmb();
2167
		priv->hw->desc->set_rx_owner(p);
2168
		wmb();
2169 2170

		entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
2171
	}
2172
	priv->dirty_rx = entry;
2173 2174
}

2175
/**
2176
 * stmmac_rx - manage the receive process
2177 2178 2179 2180 2181
 * @priv: driver private structure
 * @limit: napi bugget.
 * Description :  this the function called by the napi poll method.
 * It gets all the frames inside the ring.
 */
2182 2183
static int stmmac_rx(struct stmmac_priv *priv, int limit)
{
2184
	unsigned int entry = priv->cur_rx;
2185 2186
	unsigned int next_entry;
	unsigned int count = 0;
2187
	int coe = priv->hw->rx_csum;
2188

2189 2190
	if (netif_msg_rx_status(priv)) {
		pr_debug("%s: descriptor ring:\n", __func__);
2191
		if (priv->extend_desc)
2192 2193
			stmmac_display_ring((void *)priv->dma_erx,
					    DMA_RX_SIZE, 1);
2194
		else
2195 2196
			stmmac_display_ring((void *)priv->dma_rx,
					    DMA_RX_SIZE, 0);
2197
	}
2198
	while (count < limit) {
2199
		int status;
2200
		struct dma_desc *p;
2201

2202
		if (priv->extend_desc)
G
Giuseppe CAVALLARO 已提交
2203
			p = (struct dma_desc *)(priv->dma_erx + entry);
2204
		else
G
Giuseppe CAVALLARO 已提交
2205
			p = priv->dma_rx + entry;
2206 2207

		if (priv->hw->desc->get_rx_owner(p))
2208 2209 2210 2211
			break;

		count++;

2212 2213 2214
		priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
		next_entry = priv->cur_rx;

2215
		if (priv->extend_desc)
2216
			prefetch(priv->dma_erx + next_entry);
2217
		else
2218
			prefetch(priv->dma_rx + next_entry);
2219 2220

		/* read the status of the incoming frame */
2221 2222 2223 2224 2225 2226 2227
		status = priv->hw->desc->rx_status(&priv->dev->stats,
						   &priv->xstats, p);
		if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
			priv->hw->desc->rx_extended_status(&priv->dev->stats,
							   &priv->xstats,
							   priv->dma_erx +
							   entry);
2228
		if (unlikely(status == discard_frame)) {
2229
			priv->dev->stats.rx_errors++;
2230 2231 2232 2233 2234 2235 2236 2237
			if (priv->hwts_rx_en && !priv->extend_desc) {
				/* DESC2 & DESC3 will be overwitten by device
				 * with timestamp value, hence reinitialize
				 * them in stmmac_rx_refill() function so that
				 * device can reuse it.
				 */
				priv->rx_skbuff[entry] = NULL;
				dma_unmap_single(priv->device,
G
Giuseppe CAVALLARO 已提交
2238 2239 2240
						 priv->rx_skbuff_dma[entry],
						 priv->dma_buf_sz,
						 DMA_FROM_DEVICE);
2241 2242
			}
		} else {
2243
			struct sk_buff *skb;
2244
			int frame_len;
2245

G
Giuseppe CAVALLARO 已提交
2246 2247
			frame_len = priv->hw->desc->get_rx_frame_len(p, coe);

2248 2249 2250 2251 2252 2253
			/*  check if frame_len fits the preallocated memory */
			if (frame_len > priv->dma_buf_sz) {
				priv->dev->stats.rx_length_errors++;
				break;
			}

2254
			/* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
G
Giuseppe CAVALLARO 已提交
2255 2256
			 * Type frames (LLC/LLC-SNAP)
			 */
2257 2258
			if (unlikely(status != llc_snap))
				frame_len -= ETH_FCS_LEN;
2259

2260
			if (netif_msg_rx_status(priv)) {
2261
				pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
G
Giuseppe CAVALLARO 已提交
2262
					 p, entry, p->des2);
2263 2264 2265 2266
				if (frame_len > ETH_FRAME_LEN)
					pr_debug("\tframe size %d, COE: %d\n",
						 frame_len, status);
			}
2267 2268 2269
			skb = priv->rx_skbuff[entry];
			if (unlikely(!skb)) {
				pr_err("%s: Inconsistent Rx descriptor chain\n",
G
Giuseppe CAVALLARO 已提交
2270
				       priv->dev->name);
2271 2272 2273 2274 2275 2276
				priv->dev->stats.rx_dropped++;
				break;
			}
			prefetch(skb->data - NET_IP_ALIGN);
			priv->rx_skbuff[entry] = NULL;

2277 2278
			stmmac_get_rx_hwtstamp(priv, entry, skb);

2279 2280 2281 2282
			skb_put(skb, frame_len);
			dma_unmap_single(priv->device,
					 priv->rx_skbuff_dma[entry],
					 priv->dma_buf_sz, DMA_FROM_DEVICE);
2283

2284
			if (netif_msg_pktdata(priv)) {
2285
				pr_debug("frame received (%dbytes)", frame_len);
2286 2287
				print_pkt(skb->data, frame_len);
			}
2288

2289 2290
			stmmac_rx_vlan(priv->dev, skb);

2291 2292
			skb->protocol = eth_type_trans(skb, priv->dev);

G
Giuseppe CAVALLARO 已提交
2293
			if (unlikely(!coe))
2294
				skb_checksum_none_assert(skb);
2295
			else
2296
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2297 2298

			napi_gro_receive(&priv->napi, skb);
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318

			priv->dev->stats.rx_packets++;
			priv->dev->stats.rx_bytes += frame_len;
		}
		entry = next_entry;
	}

	stmmac_rx_refill(priv);

	priv->xstats.rx_pkt_n += count;

	return count;
}

/**
 *  stmmac_poll - stmmac poll method (NAPI)
 *  @napi : pointer to the napi structure.
 *  @budget : maximum number of packets that the current CPU can receive from
 *	      all interfaces.
 *  Description :
2319
 *  To look at the incoming frames and clear the tx resources.
2320 2321 2322 2323 2324 2325
 */
static int stmmac_poll(struct napi_struct *napi, int budget)
{
	struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
	int work_done = 0;

2326 2327
	priv->xstats.napi_poll++;
	stmmac_tx_clean(priv);
2328

2329
	work_done = stmmac_rx(priv, budget);
2330 2331
	if (work_done < budget) {
		napi_complete(napi);
2332
		stmmac_enable_dma_irq(priv);
2333 2334 2335 2336 2337 2338 2339 2340
	}
	return work_done;
}

/**
 *  stmmac_tx_timeout
 *  @dev : Pointer to net device structure
 *  Description: this function is called when a packet transmission fails to
2341
 *   complete within a reasonable time. The driver will mark the error in the
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
 *   netdev structure and arrange for the device to be reset to a sane state
 *   in order to transmit a new packet.
 */
static void stmmac_tx_timeout(struct net_device *dev)
{
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Clear Tx resources and restart transmitting again */
	stmmac_tx_err(priv);
}

/**
2354
 *  stmmac_set_rx_mode - entry point for multicast addressing
2355 2356 2357 2358 2359 2360 2361
 *  @dev : pointer to the device structure
 *  Description:
 *  This function is a driver entry point which gets called by the kernel
 *  whenever multicast addresses must be enabled/disabled.
 *  Return value:
 *  void.
 */
2362
static void stmmac_set_rx_mode(struct net_device *dev)
2363 2364 2365
{
	struct stmmac_priv *priv = netdev_priv(dev);

2366
	priv->hw->mac->set_filter(priv->hw, dev);
2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
}

/**
 *  stmmac_change_mtu - entry point to change MTU size for the device.
 *  @dev : device pointer.
 *  @new_mtu : the new MTU size for the device.
 *  Description: the Maximum Transfer Unit (MTU) is used by the network layer
 *  to drive packet transmission. Ethernet has an MTU of 1500 octets
 *  (ETH_DATA_LEN). This value can be changed with ifconfig.
 *  Return value:
 *  0 on success and an appropriate (-)ve integer as defined in errno.h
 *  file on failure.
 */
static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
{
	struct stmmac_priv *priv = netdev_priv(dev);
	int max_mtu;

	if (netif_running(dev)) {
		pr_err("%s: must be stopped to change its MTU\n", dev->name);
		return -EBUSY;
	}

2390
	if (priv->plat->enh_desc)
2391 2392
		max_mtu = JUMBO_LEN;
	else
2393
		max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
2394

2395 2396 2397
	if (priv->plat->maxmtu < max_mtu)
		max_mtu = priv->plat->maxmtu;

2398 2399 2400 2401 2402
	if ((new_mtu < 46) || (new_mtu > max_mtu)) {
		pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
		return -EINVAL;
	}

2403 2404 2405 2406 2407 2408
	dev->mtu = new_mtu;
	netdev_update_features(dev);

	return 0;
}

2409
static netdev_features_t stmmac_fix_features(struct net_device *dev,
G
Giuseppe CAVALLARO 已提交
2410
					     netdev_features_t features)
2411 2412 2413
{
	struct stmmac_priv *priv = netdev_priv(dev);

2414
	if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
2415
		features &= ~NETIF_F_RXCSUM;
2416

2417
	if (!priv->plat->tx_coe)
2418
		features &= ~NETIF_F_CSUM_MASK;
2419

2420 2421 2422
	/* Some GMAC devices have a bugged Jumbo frame support that
	 * needs to have the Tx COE disabled for oversized frames
	 * (due to limited buffer sizes). In this case we disable
G
Giuseppe CAVALLARO 已提交
2423 2424
	 * the TX csum insertionin the TDES and not use SF.
	 */
2425
	if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
2426
		features &= ~NETIF_F_CSUM_MASK;
2427

2428
	return features;
2429 2430
}

2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
static int stmmac_set_features(struct net_device *netdev,
			       netdev_features_t features)
{
	struct stmmac_priv *priv = netdev_priv(netdev);

	/* Keep the COE Type in case of csum is supporting */
	if (features & NETIF_F_RXCSUM)
		priv->hw->rx_csum = priv->plat->rx_coe;
	else
		priv->hw->rx_csum = 0;
	/* No check needed because rx_coe has been set before and it will be
	 * fixed in case of issue.
	 */
	priv->hw->mac->rx_ipc(priv->hw);

	return 0;
}

2449 2450 2451 2452 2453
/**
 *  stmmac_interrupt - main ISR
 *  @irq: interrupt number.
 *  @dev_id: to pass the net device pointer.
 *  Description: this is the main driver interrupt service routine.
2454 2455 2456 2457 2458
 *  It can call:
 *  o DMA service routine (to manage incoming frame reception and transmission
 *    status)
 *  o Core interrupts to manage: remote wake-up, management counter, LPI
 *    interrupts.
2459
 */
2460 2461 2462 2463 2464
static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = (struct net_device *)dev_id;
	struct stmmac_priv *priv = netdev_priv(dev);

2465 2466 2467
	if (priv->irq_wake)
		pm_wakeup_event(priv->device, 0);

2468 2469 2470 2471 2472
	if (unlikely(!dev)) {
		pr_err("%s: invalid dev pointer\n", __func__);
		return IRQ_NONE;
	}

2473 2474
	/* To handle GMAC own interrupts */
	if (priv->plat->has_gmac) {
2475
		int status = priv->hw->mac->host_irq_status(priv->hw,
2476
							    &priv->xstats);
2477 2478
		if (unlikely(status)) {
			/* For LPI we need to save the tx status */
2479
			if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
2480
				priv->tx_path_in_lpi_mode = true;
2481
			if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
2482 2483 2484
				priv->tx_path_in_lpi_mode = false;
		}
	}
2485

2486
	/* To handle DMA interrupts */
2487
	stmmac_dma_interrupt(priv);
2488 2489 2490 2491 2492 2493

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/* Polling receive - used by NETCONSOLE and other diagnostic tools
G
Giuseppe CAVALLARO 已提交
2494 2495
 * to allow network I/O with interrupts disabled.
 */
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
static void stmmac_poll_controller(struct net_device *dev)
{
	disable_irq(dev->irq);
	stmmac_interrupt(dev->irq, dev);
	enable_irq(dev->irq);
}
#endif

/**
 *  stmmac_ioctl - Entry point for the Ioctl
 *  @dev: Device pointer.
 *  @rq: An IOCTL specefic structure, that can contain a pointer to
 *  a proprietary structure used to pass information to the driver.
 *  @cmd: IOCTL command
 *  Description:
2511
 *  Currently it supports the phy_mii_ioctl(...) and HW time stamping.
2512 2513 2514 2515
 */
static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
{
	struct stmmac_priv *priv = netdev_priv(dev);
2516
	int ret = -EOPNOTSUPP;
2517 2518 2519 2520

	if (!netif_running(dev))
		return -EINVAL;

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		if (!priv->phydev)
			return -EINVAL;
		ret = phy_mii_ioctl(priv->phydev, rq, cmd);
		break;
	case SIOCSHWTSTAMP:
		ret = stmmac_hwtstamp_ioctl(dev, rq);
		break;
	default:
		break;
	}
2535

2536 2537 2538
	return ret;
}

2539
#ifdef CONFIG_DEBUG_FS
2540 2541
static struct dentry *stmmac_fs_dir;

2542
static void sysfs_display_ring(void *head, int size, int extend_desc,
G
Giuseppe CAVALLARO 已提交
2543
			       struct seq_file *seq)
2544 2545
{
	int i;
G
Giuseppe CAVALLARO 已提交
2546 2547
	struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
	struct dma_desc *p = (struct dma_desc *)head;
2548

2549 2550 2551 2552 2553
	for (i = 0; i < size; i++) {
		u64 x;
		if (extend_desc) {
			x = *(u64 *) ep;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2554 2555
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2556 2557 2558 2559 2560
				   ep->basic.des2, ep->basic.des3);
			ep++;
		} else {
			x = *(u64 *) p;
			seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
G
Giuseppe CAVALLARO 已提交
2561 2562
				   i, (unsigned int)virt_to_phys(ep),
				   (unsigned int)x, (unsigned int)(x >> 32),
2563 2564 2565
				   p->des2, p->des3);
			p++;
		}
2566 2567
		seq_printf(seq, "\n");
	}
2568
}
2569

2570 2571 2572 2573
static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);
2574

2575 2576
	if (priv->extend_desc) {
		seq_printf(seq, "Extended RX descriptor ring:\n");
2577
		sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
2578
		seq_printf(seq, "Extended TX descriptor ring:\n");
2579
		sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
2580 2581
	} else {
		seq_printf(seq, "RX descriptor ring:\n");
2582
		sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
2583
		seq_printf(seq, "TX descriptor ring:\n");
2584
		sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	}

	return 0;
}

static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
}

static const struct file_operations stmmac_rings_status_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_ring_open,
	.read = seq_read,
	.llseek = seq_lseek,
2600
	.release = single_release,
2601 2602
};

2603 2604 2605 2606 2607
static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	struct stmmac_priv *priv = netdev_priv(dev);

2608
	if (!priv->hw_cap_support) {
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
		seq_printf(seq, "DMA HW features not supported\n");
		return 0;
	}

	seq_printf(seq, "==============================\n");
	seq_printf(seq, "\tDMA HW features\n");
	seq_printf(seq, "==============================\n");

	seq_printf(seq, "\t10/100 Mbps %s\n",
		   (priv->dma_cap.mbps_10_100) ? "Y" : "N");
	seq_printf(seq, "\t1000 Mbps %s\n",
		   (priv->dma_cap.mbps_1000) ? "Y" : "N");
	seq_printf(seq, "\tHalf duple %s\n",
		   (priv->dma_cap.half_duplex) ? "Y" : "N");
	seq_printf(seq, "\tHash Filter: %s\n",
		   (priv->dma_cap.hash_filter) ? "Y" : "N");
	seq_printf(seq, "\tMultiple MAC address registers: %s\n",
		   (priv->dma_cap.multi_addr) ? "Y" : "N");
	seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
		   (priv->dma_cap.pcs) ? "Y" : "N");
	seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
		   (priv->dma_cap.sma_mdio) ? "Y" : "N");
	seq_printf(seq, "\tPMT Remote wake up: %s\n",
		   (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
	seq_printf(seq, "\tPMT Magic Frame: %s\n",
		   (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
	seq_printf(seq, "\tRMON module: %s\n",
		   (priv->dma_cap.rmon) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
		   (priv->dma_cap.time_stamp) ? "Y" : "N");
	seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
		   (priv->dma_cap.atime_stamp) ? "Y" : "N");
	seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
		   (priv->dma_cap.eee) ? "Y" : "N");
	seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
	seq_printf(seq, "\tChecksum Offload in TX: %s\n",
		   (priv->dma_cap.tx_coe) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
	seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
		   (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
	seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
		   (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
	seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
		   priv->dma_cap.number_rx_channel);
	seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
		   priv->dma_cap.number_tx_channel);
	seq_printf(seq, "\tEnhanced descriptors: %s\n",
		   (priv->dma_cap.enh_desc) ? "Y" : "N");

	return 0;
}

static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
{
	return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
}

static const struct file_operations stmmac_dma_cap_fops = {
	.owner = THIS_MODULE,
	.open = stmmac_sysfs_dma_cap_open,
	.read = seq_read,
	.llseek = seq_lseek,
2672
	.release = single_release,
2673 2674
};

2675 2676
static int stmmac_init_fs(struct net_device *dev)
{
2677 2678 2679 2680
	struct stmmac_priv *priv = netdev_priv(dev);

	/* Create per netdev entries */
	priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2681

2682 2683 2684
	if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
		pr_err("ERROR %s/%s, debugfs create directory failed\n",
		       STMMAC_RESOURCE_NAME, dev->name);
2685 2686 2687 2688 2689

		return -ENOMEM;
	}

	/* Entry to report DMA RX/TX rings */
2690 2691 2692 2693
	priv->dbgfs_rings_status =
		debugfs_create_file("descriptors_status", S_IRUGO,
				    priv->dbgfs_dir, dev,
				    &stmmac_rings_status_fops);
2694

2695
	if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
2696
		pr_info("ERROR creating stmmac ring debugfs file\n");
2697
		debugfs_remove_recursive(priv->dbgfs_dir);
2698 2699 2700 2701

		return -ENOMEM;
	}

2702
	/* Entry to report the DMA HW features */
2703 2704 2705
	priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
					    priv->dbgfs_dir,
					    dev, &stmmac_dma_cap_fops);
2706

2707
	if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
2708
		pr_info("ERROR creating stmmac MMC debugfs file\n");
2709
		debugfs_remove_recursive(priv->dbgfs_dir);
2710 2711 2712 2713

		return -ENOMEM;
	}

2714 2715 2716
	return 0;
}

2717
static void stmmac_exit_fs(struct net_device *dev)
2718
{
2719 2720 2721
	struct stmmac_priv *priv = netdev_priv(dev);

	debugfs_remove_recursive(priv->dbgfs_dir);
2722
}
2723
#endif /* CONFIG_DEBUG_FS */
2724

2725 2726 2727 2728 2729
static const struct net_device_ops stmmac_netdev_ops = {
	.ndo_open = stmmac_open,
	.ndo_start_xmit = stmmac_xmit,
	.ndo_stop = stmmac_release,
	.ndo_change_mtu = stmmac_change_mtu,
2730
	.ndo_fix_features = stmmac_fix_features,
2731
	.ndo_set_features = stmmac_set_features,
2732
	.ndo_set_rx_mode = stmmac_set_rx_mode,
2733 2734 2735 2736 2737 2738 2739 2740
	.ndo_tx_timeout = stmmac_tx_timeout,
	.ndo_do_ioctl = stmmac_ioctl,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller = stmmac_poll_controller,
#endif
	.ndo_set_mac_address = eth_mac_addr,
};

2741 2742
/**
 *  stmmac_hw_init - Init the MAC device
2743
 *  @priv: driver private structure
2744 2745 2746 2747
 *  Description: this function is to configure the MAC device according to
 *  some platform parameters or the HW capability register. It prepares the
 *  driver to use either ring or chain modes and to setup either enhanced or
 *  normal descriptors.
2748 2749 2750 2751 2752 2753
 */
static int stmmac_hw_init(struct stmmac_priv *priv)
{
	struct mac_device_info *mac;

	/* Identify the MAC HW device */
2754 2755
	if (priv->plat->has_gmac) {
		priv->dev->priv_flags |= IFF_UNICAST_FLT;
2756 2757 2758
		mac = dwmac1000_setup(priv->ioaddr,
				      priv->plat->multicast_filter_bins,
				      priv->plat->unicast_filter_entries);
2759
	} else {
2760
		mac = dwmac100_setup(priv->ioaddr);
2761
	}
2762 2763 2764 2765 2766 2767
	if (!mac)
		return -ENOMEM;

	priv->hw = mac;

	/* Get and dump the chip ID */
2768
	priv->synopsys_id = stmmac_get_synopsys_id(priv);
2769

2770
	/* To use the chained or ring mode */
G
Giuseppe CAVALLARO 已提交
2771
	if (chain_mode) {
G
Giuseppe CAVALLARO 已提交
2772
		priv->hw->mode = &chain_mode_ops;
2773 2774 2775
		pr_info(" Chain mode enabled\n");
		priv->mode = STMMAC_CHAIN_MODE;
	} else {
G
Giuseppe CAVALLARO 已提交
2776
		priv->hw->mode = &ring_mode_ops;
2777 2778 2779 2780
		pr_info(" Ring mode enabled\n");
		priv->mode = STMMAC_RING_MODE;
	}

2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792
	/* Get the HW capability (new GMAC newer than 3.50a) */
	priv->hw_cap_support = stmmac_get_hw_features(priv);
	if (priv->hw_cap_support) {
		pr_info(" DMA HW capability register supported");

		/* We can override some gmac/dma configuration fields: e.g.
		 * enh_desc, tx_coe (e.g. that are passed through the
		 * platform) with the values from the HW capability
		 * register (if supported).
		 */
		priv->plat->enh_desc = priv->dma_cap.enh_desc;
		priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
2793

2794 2795 2796 2797 2798
		/* TXCOE doesn't work in thresh DMA mode */
		if (priv->plat->force_thresh_dma_mode)
			priv->plat->tx_coe = 0;
		else
			priv->plat->tx_coe = priv->dma_cap.tx_coe;
2799 2800 2801 2802 2803 2804

		if (priv->dma_cap.rx_coe_type2)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
		else if (priv->dma_cap.rx_coe_type1)
			priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;

2805 2806 2807
	} else
		pr_info(" No HW DMA feature register supported");

2808 2809 2810
	/* To use alternate (extended) or normal descriptor structures */
	stmmac_selec_desc_mode(priv);

2811 2812
	if (priv->plat->rx_coe) {
		priv->hw->rx_csum = priv->plat->rx_coe;
2813 2814
		pr_info(" RX Checksum Offload Engine supported (type %d)\n",
			priv->plat->rx_coe);
2815
	}
2816 2817 2818 2819 2820 2821 2822 2823
	if (priv->plat->tx_coe)
		pr_info(" TX Checksum insertion supported\n");

	if (priv->plat->pmt) {
		pr_info(" Wake-Up On Lan supported\n");
		device_set_wakeup_capable(priv->device, 1);
	}

2824
	return 0;
2825 2826
}

2827
/**
2828 2829
 * stmmac_dvr_probe
 * @device: device pointer
2830
 * @plat_dat: platform data pointer
2831
 * @res: stmmac resource pointer
2832 2833
 * Description: this is the main probe function used to
 * call the alloc_etherdev, allocate the priv structure.
2834
 * Return:
2835
 * returns 0 on success, otherwise errno.
2836
 */
2837 2838 2839
int stmmac_dvr_probe(struct device *device,
		     struct plat_stmmacenet_data *plat_dat,
		     struct stmmac_resources *res)
2840 2841
{
	int ret = 0;
2842 2843
	struct net_device *ndev = NULL;
	struct stmmac_priv *priv;
2844

2845
	ndev = alloc_etherdev(sizeof(struct stmmac_priv));
2846
	if (!ndev)
2847
		return -ENOMEM;
2848 2849 2850 2851 2852 2853

	SET_NETDEV_DEV(ndev, device);

	priv = netdev_priv(ndev);
	priv->device = device;
	priv->dev = ndev;
2854

2855
	stmmac_set_ethtool_ops(ndev);
2856 2857
	priv->pause = pause;
	priv->plat = plat_dat;
2858 2859 2860 2861 2862 2863 2864 2865 2866
	priv->ioaddr = res->addr;
	priv->dev->base_addr = (unsigned long)res->addr;

	priv->dev->irq = res->irq;
	priv->wol_irq = res->wol_irq;
	priv->lpi_irq = res->lpi_irq;

	if (res->mac)
		memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
2867

2868
	dev_set_drvdata(device, priv->dev);
2869

2870 2871
	/* Verify driver arguments */
	stmmac_verify_args();
2872

2873
	/* Override with kernel parameters if supplied XXX CRS XXX
G
Giuseppe CAVALLARO 已提交
2874 2875
	 * this needs to have multiple instances
	 */
2876 2877 2878
	if ((phyaddr >= 0) && (phyaddr <= 31))
		priv->plat->phy_addr = phyaddr;

2879 2880 2881 2882
	priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_clk)) {
		dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
			 __func__);
2883 2884 2885 2886 2887 2888 2889 2890 2891
		/* If failed to obtain stmmac_clk and specific clk_csr value
		 * is NOT passed from the platform, probe fail.
		 */
		if (!priv->plat->clk_csr) {
			ret = PTR_ERR(priv->stmmac_clk);
			goto error_clk_get;
		} else {
			priv->stmmac_clk = NULL;
		}
2892 2893 2894
	}
	clk_prepare_enable(priv->stmmac_clk);

2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	priv->pclk = devm_clk_get(priv->device, "pclk");
	if (IS_ERR(priv->pclk)) {
		if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_pclk_get;
		}
		priv->pclk = NULL;
	}
	clk_prepare_enable(priv->pclk);

2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917
	priv->stmmac_rst = devm_reset_control_get(priv->device,
						  STMMAC_RESOURCE_NAME);
	if (IS_ERR(priv->stmmac_rst)) {
		if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
			ret = -EPROBE_DEFER;
			goto error_hw_init;
		}
		dev_info(priv->device, "no reset control found\n");
		priv->stmmac_rst = NULL;
	}
	if (priv->stmmac_rst)
		reset_control_deassert(priv->stmmac_rst);

2918
	/* Init MAC and get the capabilities */
2919 2920
	ret = stmmac_hw_init(priv);
	if (ret)
2921
		goto error_hw_init;
2922 2923

	ndev->netdev_ops = &stmmac_netdev_ops;
2924

2925 2926
	ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
			    NETIF_F_RXCSUM;
2927 2928
	ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
	ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
2929 2930
#ifdef STMMAC_VLAN_TAG_USED
	/* Both mac100 and gmac support receive VLAN tag detection */
2931
	ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
2932 2933 2934 2935 2936 2937
#endif
	priv->msg_enable = netif_msg_init(debug, default_msg_level);

	if (flow_ctrl)
		priv->flow_ctrl = FLOW_AUTO;	/* RX/TX pause on */

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
	/* Rx Watchdog is available in the COREs newer than the 3.40.
	 * In some case, for example on bugged HW this feature
	 * has to be disable and this can be done by passing the
	 * riwt_off field from the platform.
	 */
	if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
		priv->use_riwt = 1;
		pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
	}

2948
	netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
2949

2950
	spin_lock_init(&priv->lock);
2951
	spin_lock_init(&priv->tx_lock);
2952

2953
	ret = register_netdev(ndev);
2954
	if (ret) {
2955
		pr_err("%s: ERROR %i registering the device\n", __func__, ret);
2956
		goto error_netdev_register;
2957 2958
	}

2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
	/* If a specific clk_csr value is passed from the platform
	 * this means that the CSR Clock Range selection cannot be
	 * changed at run-time and it is fixed. Viceversa the driver'll try to
	 * set the MDC clock dynamically according to the csr actual
	 * clock input.
	 */
	if (!priv->plat->clk_csr)
		stmmac_clk_csr_set(priv);
	else
		priv->clk_csr = priv->plat->clk_csr;

2970 2971
	stmmac_check_pcs_mode(priv);

2972 2973
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI) {
2974 2975 2976 2977 2978 2979 2980
		/* MDIO bus Registration */
		ret = stmmac_mdio_register(ndev);
		if (ret < 0) {
			pr_debug("%s: MDIO bus (id: %d) registration failed",
				 __func__, priv->plat->bus_id);
			goto error_mdio_register;
		}
2981 2982
	}

2983
	return 0;
2984

2985
error_mdio_register:
2986
	unregister_netdev(ndev);
2987 2988
error_netdev_register:
	netif_napi_del(&priv->napi);
2989
error_hw_init:
2990 2991
	clk_disable_unprepare(priv->pclk);
error_pclk_get:
2992 2993
	clk_disable_unprepare(priv->stmmac_clk);
error_clk_get:
2994
	free_netdev(ndev);
2995

2996
	return ret;
2997
}
2998
EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
2999 3000 3001

/**
 * stmmac_dvr_remove
3002
 * @ndev: net device pointer
3003
 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
3004
 * changes the link status, releases the DMA descriptor rings.
3005
 */
3006
int stmmac_dvr_remove(struct net_device *ndev)
3007
{
3008
	struct stmmac_priv *priv = netdev_priv(ndev);
3009 3010 3011

	pr_info("%s:\n\tremoving driver", __func__);

3012 3013
	priv->hw->dma->stop_rx(priv->ioaddr);
	priv->hw->dma->stop_tx(priv->ioaddr);
3014

3015
	stmmac_set_mac(priv->ioaddr, false);
3016 3017
	netif_carrier_off(ndev);
	unregister_netdev(ndev);
3018 3019
	if (priv->stmmac_rst)
		reset_control_assert(priv->stmmac_rst);
3020
	clk_disable_unprepare(priv->pclk);
3021
	clk_disable_unprepare(priv->stmmac_clk);
3022 3023 3024
	if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
	    priv->pcs != STMMAC_PCS_RTBI)
		stmmac_mdio_unregister(ndev);
3025 3026 3027 3028
	free_netdev(ndev);

	return 0;
}
3029
EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
3030

3031 3032 3033 3034 3035 3036 3037
/**
 * stmmac_suspend - suspend callback
 * @ndev: net device pointer
 * Description: this is the function to suspend the device and it is called
 * by the platform driver to stop the network queue, release the resources,
 * program the PMT register (for WoL), clean and release driver resources.
 */
3038
int stmmac_suspend(struct net_device *ndev)
3039
{
3040
	struct stmmac_priv *priv = netdev_priv(ndev);
3041
	unsigned long flags;
3042

3043
	if (!ndev || !netif_running(ndev))
3044 3045
		return 0;

3046 3047 3048
	if (priv->phydev)
		phy_stop(priv->phydev);

3049
	spin_lock_irqsave(&priv->lock, flags);
3050

3051 3052
	netif_device_detach(ndev);
	netif_stop_queue(ndev);
3053

3054 3055 3056 3057 3058
	napi_disable(&priv->napi);

	/* Stop TX/RX DMA */
	priv->hw->dma->stop_tx(priv->ioaddr);
	priv->hw->dma->stop_rx(priv->ioaddr);
3059

3060
	/* Enable Power down mode by programming the PMT regs */
3061
	if (device_may_wakeup(priv->device)) {
3062
		priv->hw->mac->pmt(priv->hw, priv->wolopts);
3063 3064
		priv->irq_wake = 1;
	} else {
3065
		stmmac_set_mac(priv->ioaddr, false);
3066
		pinctrl_pm_select_sleep_state(priv->device);
3067
		/* Disable clock in case of PWM is off */
3068
		clk_disable(priv->pclk);
3069
		clk_disable(priv->stmmac_clk);
3070
	}
3071
	spin_unlock_irqrestore(&priv->lock, flags);
3072 3073 3074 3075

	priv->oldlink = 0;
	priv->speed = 0;
	priv->oldduplex = -1;
3076 3077
	return 0;
}
3078
EXPORT_SYMBOL_GPL(stmmac_suspend);
3079

3080 3081 3082 3083 3084 3085
/**
 * stmmac_resume - resume callback
 * @ndev: net device pointer
 * Description: when resume this function is invoked to setup the DMA and CORE
 * in a usable state.
 */
3086
int stmmac_resume(struct net_device *ndev)
3087
{
3088
	struct stmmac_priv *priv = netdev_priv(ndev);
3089
	unsigned long flags;
3090

3091
	if (!netif_running(ndev))
3092 3093
		return 0;

3094
	spin_lock_irqsave(&priv->lock, flags);
3095

3096 3097 3098 3099
	/* Power Down bit, into the PM register, is cleared
	 * automatically as soon as a magic packet or a Wake-up frame
	 * is received. Anyway, it's better to manually clear
	 * this bit because it can generate problems while resuming
G
Giuseppe CAVALLARO 已提交
3100 3101
	 * from another devices (e.g. serial console).
	 */
3102
	if (device_may_wakeup(priv->device)) {
3103
		priv->hw->mac->pmt(priv->hw, 0);
3104
		priv->irq_wake = 0;
3105
	} else {
3106
		pinctrl_pm_select_default_state(priv->device);
3107
		/* enable the clk prevously disabled */
3108
		clk_enable(priv->stmmac_clk);
3109
		clk_enable(priv->pclk);
3110 3111 3112 3113
		/* reset the phy so that it's ready */
		if (priv->mii)
			stmmac_mdio_reset(priv->mii);
	}
3114

3115
	netif_device_attach(ndev);
3116

3117 3118 3119 3120 3121 3122
	priv->cur_rx = 0;
	priv->dirty_rx = 0;
	priv->dirty_tx = 0;
	priv->cur_tx = 0;
	stmmac_clear_descriptors(priv);

3123
	stmmac_hw_setup(ndev, false);
3124
	stmmac_init_tx_coalesce(priv);
3125
	stmmac_set_rx_mode(ndev);
3126 3127 3128

	napi_enable(&priv->napi);

3129
	netif_start_queue(ndev);
3130

3131
	spin_unlock_irqrestore(&priv->lock, flags);
3132 3133 3134 3135

	if (priv->phydev)
		phy_start(priv->phydev);

3136 3137
	return 0;
}
3138
EXPORT_SYMBOL_GPL(stmmac_resume);
3139

3140 3141 3142 3143 3144 3145 3146 3147
#ifndef MODULE
static int __init stmmac_cmdline_opt(char *str)
{
	char *opt;

	if (!str || !*str)
		return -EINVAL;
	while ((opt = strsep(&str, ",")) != NULL) {
3148
		if (!strncmp(opt, "debug:", 6)) {
3149
			if (kstrtoint(opt + 6, 0, &debug))
3150 3151
				goto err;
		} else if (!strncmp(opt, "phyaddr:", 8)) {
3152
			if (kstrtoint(opt + 8, 0, &phyaddr))
3153 3154
				goto err;
		} else if (!strncmp(opt, "buf_sz:", 7)) {
3155
			if (kstrtoint(opt + 7, 0, &buf_sz))
3156 3157
				goto err;
		} else if (!strncmp(opt, "tc:", 3)) {
3158
			if (kstrtoint(opt + 3, 0, &tc))
3159 3160
				goto err;
		} else if (!strncmp(opt, "watchdog:", 9)) {
3161
			if (kstrtoint(opt + 9, 0, &watchdog))
3162 3163
				goto err;
		} else if (!strncmp(opt, "flow_ctrl:", 10)) {
3164
			if (kstrtoint(opt + 10, 0, &flow_ctrl))
3165 3166
				goto err;
		} else if (!strncmp(opt, "pause:", 6)) {
3167
			if (kstrtoint(opt + 6, 0, &pause))
3168
				goto err;
3169
		} else if (!strncmp(opt, "eee_timer:", 10)) {
3170 3171
			if (kstrtoint(opt + 10, 0, &eee_timer))
				goto err;
3172 3173 3174
		} else if (!strncmp(opt, "chain_mode:", 11)) {
			if (kstrtoint(opt + 11, 0, &chain_mode))
				goto err;
3175
		}
3176 3177
	}
	return 0;
3178 3179 3180 3181

err:
	pr_err("%s: ERROR broken module parameter conversion", __func__);
	return -EINVAL;
3182 3183 3184
}

__setup("stmmaceth=", stmmac_cmdline_opt);
G
Giuseppe CAVALLARO 已提交
3185
#endif /* MODULE */
3186

3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215
static int __init stmmac_init(void)
{
#ifdef CONFIG_DEBUG_FS
	/* Create debugfs main directory if it doesn't exist yet */
	if (!stmmac_fs_dir) {
		stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);

		if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
			pr_err("ERROR %s, debugfs create directory failed\n",
			       STMMAC_RESOURCE_NAME);

			return -ENOMEM;
		}
	}
#endif

	return 0;
}

static void __exit stmmac_exit(void)
{
#ifdef CONFIG_DEBUG_FS
	debugfs_remove_recursive(stmmac_fs_dir);
#endif
}

module_init(stmmac_init)
module_exit(stmmac_exit)

3216 3217 3218
MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
MODULE_LICENSE("GPL");