i915_gem.c 130.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/slab.h>
35
#include <linux/swap.h>
J
Jesse Barnes 已提交
36
#include <linux/pci.h>
37
#include <linux/intel-gtt.h>
38

39
static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
40 41 42

static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
						  bool pipelined);
43 44 45 46 47 48 49 50
static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
					     int write);
static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
						     uint64_t offset,
						     uint64_t size);
static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
51 52
static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
					  bool interruptible);
53
static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
54
				       unsigned alignment, bool mappable);
55
static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
56 57 58
static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
				struct drm_i915_gem_pwrite *args,
				struct drm_file *file_priv);
59
static void i915_gem_free_object_tail(struct drm_gem_object *obj);
60

61 62 63 64 65 66 67
static int
i915_gem_object_get_pages(struct drm_gem_object *obj,
			  gfp_t gfpmask);

static void
i915_gem_object_put_pages(struct drm_gem_object *obj);

68 69 70
static LIST_HEAD(shrink_list);
static DEFINE_SPINLOCK(shrink_list_lock);

71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.gtt_count++;
	dev_priv->mm.gtt_memory += size;
}

static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.gtt_count--;
	dev_priv->mm.gtt_memory -= size;
}

static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.pin_count++;
	dev_priv->mm.pin_memory += size;
}

static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.pin_count--;
	dev_priv->mm.pin_memory -= size;
}

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143
int
i915_gem_check_is_wedged(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	ret = wait_for_completion_interruptible(x);
	if (ret)
		return ret;

	/* Success, we reset the GPU! */
	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	/* GPU is hung, bump the completion count to account for
	 * the token we just consumed so that we never hit zero and
	 * end up waiting upon a subsequent completion event that
	 * will never happen.
	 */
	spin_lock_irqsave(&x->wait.lock, flags);
	x->done++;
	spin_unlock_irqrestore(&x->wait.lock, flags);
	return -EIO;
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
static int i915_mutex_lock_interruptible(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = i915_gem_check_is_wedged(dev);
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (atomic_read(&dev_priv->mm.wedged)) {
		mutex_unlock(&dev->struct_mutex);
		return -EAGAIN;
	}

162
	WARN_ON(i915_verify_lists(dev));
163 164
	return 0;
}
165

166 167 168 169 170 171 172 173
static inline bool
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
{
	return obj_priv->gtt_space &&
		!obj_priv->active &&
		obj_priv->pin_count == 0;
}

174 175
int i915_gem_do_init(struct drm_device *dev,
		     unsigned long start,
J
Jesse Barnes 已提交
176
		     unsigned long end)
177 178 179
{
	drm_i915_private_t *dev_priv = dev->dev_private;

J
Jesse Barnes 已提交
180 181 182
	if (start >= end ||
	    (start & (PAGE_SIZE - 1)) != 0 ||
	    (end & (PAGE_SIZE - 1)) != 0) {
183 184 185
		return -EINVAL;
	}

J
Jesse Barnes 已提交
186 187
	drm_mm_init(&dev_priv->mm.gtt_space, start,
		    end - start);
188

189
	dev_priv->mm.gtt_total = end - start;
190
	dev_priv->mm.gtt_mappable_end = end;
J
Jesse Barnes 已提交
191 192 193

	return 0;
}
194

J
Jesse Barnes 已提交
195 196 197 198 199 200 201 202 203
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_init *args = data;
	int ret;

	mutex_lock(&dev->struct_mutex);
	ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
204 205
	mutex_unlock(&dev->struct_mutex);

J
Jesse Barnes 已提交
206
	return ret;
207 208
}

209 210 211 212
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv)
{
213
	struct drm_i915_private *dev_priv = dev->dev_private;
214 215 216 217 218
	struct drm_i915_gem_get_aperture *args = data;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

219 220 221 222
	mutex_lock(&dev->struct_mutex);
	args->aper_size = dev_priv->mm.gtt_total;
	args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
	mutex_unlock(&dev->struct_mutex);
223 224 225 226

	return 0;
}

227 228 229 230 231 232 233 234 235 236

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file_priv)
{
	struct drm_i915_gem_create *args = data;
	struct drm_gem_object *obj;
237 238
	int ret;
	u32 handle;
239 240 241 242

	args->size = roundup(args->size, PAGE_SIZE);

	/* Allocate the new object */
243
	obj = i915_gem_alloc_object(dev, args->size);
244 245 246 247
	if (obj == NULL)
		return -ENOMEM;

	ret = drm_gem_handle_create(file_priv, obj, &handle);
248
	if (ret) {
249 250 251
		drm_gem_object_release(obj);
		i915_gem_info_remove_obj(dev->dev_private, obj->size);
		kfree(obj);
252
		return ret;
253
	}
254

255 256 257 258
	/* drop reference from allocate - handle holds it now */
	drm_gem_object_unreference(obj);
	trace_i915_gem_object_create(obj);

259
	args->handle = handle;
260 261 262
	return 0;
}

263 264 265 266 267 268
static inline int
fast_shmem_read(struct page **pages,
		loff_t page_base, int page_offset,
		char __user *data,
		int length)
{
269
	char *vaddr;
270
	int ret;
271

P
Peter Zijlstra 已提交
272
	vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
273
	ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
P
Peter Zijlstra 已提交
274
	kunmap_atomic(vaddr);
275

276
	return ret;
277 278
}

279 280 281
static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->dev->dev_private;
282
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
283 284 285 286 287

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj_priv->tiling_mode != I915_TILING_NONE;
}

288
static inline void
289 290 291 292 293 294 295 296
slow_shmem_copy(struct page *dst_page,
		int dst_offset,
		struct page *src_page,
		int src_offset,
		int length)
{
	char *dst_vaddr, *src_vaddr;

297 298
	dst_vaddr = kmap(dst_page);
	src_vaddr = kmap(src_page);
299 300 301

	memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);

302 303
	kunmap(src_page);
	kunmap(dst_page);
304 305
}

306
static inline void
307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
slow_shmem_bit17_copy(struct page *gpu_page,
		      int gpu_offset,
		      struct page *cpu_page,
		      int cpu_offset,
		      int length,
		      int is_read)
{
	char *gpu_vaddr, *cpu_vaddr;

	/* Use the unswizzled path if this page isn't affected. */
	if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
		if (is_read)
			return slow_shmem_copy(cpu_page, cpu_offset,
					       gpu_page, gpu_offset, length);
		else
			return slow_shmem_copy(gpu_page, gpu_offset,
					       cpu_page, cpu_offset, length);
	}

326 327
	gpu_vaddr = kmap(gpu_page);
	cpu_vaddr = kmap(cpu_page);
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350

	/* Copy the data, XORing A6 with A17 (1). The user already knows he's
	 * XORing with the other bits (A9 for Y, A9 and A10 for X)
	 */
	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		if (is_read) {
			memcpy(cpu_vaddr + cpu_offset,
			       gpu_vaddr + swizzled_gpu_offset,
			       this_length);
		} else {
			memcpy(gpu_vaddr + swizzled_gpu_offset,
			       cpu_vaddr + cpu_offset,
			       this_length);
		}
		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

351 352
	kunmap(cpu_page);
	kunmap(gpu_page);
353 354
}

355 356 357 358 359 360 361 362 363 364
/**
 * This is the fast shmem pread path, which attempts to copy_from_user directly
 * from the backing pages of the object to the user's address space.  On a
 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
 */
static int
i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
			  struct drm_i915_gem_pread *args,
			  struct drm_file *file_priv)
{
365
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
366 367 368 369 370 371 372 373
	ssize_t remain;
	loff_t offset, page_base;
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

374
	obj_priv = to_intel_bo(obj);
375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	offset = args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

390 391 392 393
		if (fast_shmem_read(obj_priv->pages,
				    page_base, page_offset,
				    user_data, page_length))
			return -EFAULT;
394 395 396 397 398 399

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

400
	return 0;
401 402
}

403 404 405 406 407
static int
i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
{
	int ret;

408
	ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
409 410 411 412 413 414 415

	/* If we've insufficient memory to map in the pages, attempt
	 * to make some space by throwing out some old buffers.
	 */
	if (ret == -ENOMEM) {
		struct drm_device *dev = obj->dev;

416
		ret = i915_gem_evict_something(dev, obj->size,
417 418
					       i915_gem_get_gtt_alignment(obj),
					       false);
419 420 421
		if (ret)
			return ret;

422
		ret = i915_gem_object_get_pages(obj, 0);
423 424 425 426 427
	}

	return ret;
}

428 429 430 431 432 433 434 435 436 437 438
/**
 * This is the fallback shmem pread path, which allocates temporary storage
 * in kernel space to copy_to_user into outside of the struct_mutex, so we
 * can copy out of the object's backing pages while holding the struct mutex
 * and not take page faults.
 */
static int
i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
			  struct drm_i915_gem_pread *args,
			  struct drm_file *file_priv)
{
439
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
440 441 442 443 444 445 446 447 448 449
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
	int shmem_page_index, shmem_page_offset;
	int data_page_index,  data_page_offset;
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
450
	int do_bit17_swizzling;
451 452 453 454 455 456 457 458 459 460 461

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, yet we want to hold it while
	 * dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

462
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
463 464 465
	if (user_pages == NULL)
		return -ENOMEM;

466
	mutex_unlock(&dev->struct_mutex);
467 468
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
469
				      num_pages, 1, 0, user_pages, NULL);
470
	up_read(&mm->mmap_sem);
471
	mutex_lock(&dev->struct_mutex);
472 473
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
474
		goto out;
475 476
	}

477 478 479
	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
480
	if (ret)
481
		goto out;
482

483
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
484

485
	obj_priv = to_intel_bo(obj);
486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507
	offset = args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * shmem_page_index = page number within shmem file
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_index = offset / PAGE_SIZE;
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

508
		if (do_bit17_swizzling) {
509
			slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
510
					      shmem_page_offset,
511 512 513 514 515 516 517 518 519 520
					      user_pages[data_page_index],
					      data_page_offset,
					      page_length,
					      1);
		} else {
			slow_shmem_copy(user_pages[data_page_index],
					data_page_offset,
					obj_priv->pages[shmem_page_index],
					shmem_page_offset,
					page_length);
521
		}
522 523 524 525 526 527

		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
	}

528
out:
529 530 531 532
	for (i = 0; i < pinned_pages; i++) {
		SetPageDirty(user_pages[i]);
		page_cache_release(user_pages[i]);
	}
533
	drm_free_large(user_pages);
534 535 536 537

	return ret;
}

538 539 540 541 542 543 544 545 546 547 548 549
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_pread *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
550
	int ret = 0;
551

552
	ret = i915_mutex_lock_interruptible(dev);
553
	if (ret)
554
		return ret;
555 556

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
557 558 559
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
560
	}
561
	obj_priv = to_intel_bo(obj);
562

563 564
	/* Bounds check source.  */
	if (args->offset > obj->size || args->size > obj->size - args->offset) {
C
Chris Wilson 已提交
565
		ret = -EINVAL;
566
		goto out;
C
Chris Wilson 已提交
567 568
	}

569 570 571
	if (args->size == 0)
		goto out;

C
Chris Wilson 已提交
572 573 574 575
	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size)) {
		ret = -EFAULT;
576
		goto out;
577 578
	}

579 580 581 582 583
	ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
				       args->size);
	if (ret) {
		ret = -EFAULT;
		goto out;
584
	}
585

586 587 588 589 590 591 592 593 594 595 596 597
	ret = i915_gem_object_get_pages_or_evict(obj);
	if (ret)
		goto out;

	ret = i915_gem_object_set_cpu_read_domain_range(obj,
							args->offset,
							args->size);
	if (ret)
		goto out_put;

	ret = -EFAULT;
	if (!i915_gem_object_needs_bit17_swizzle(obj))
598
		ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
599 600
	if (ret == -EFAULT)
		ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
601

602 603
out_put:
	i915_gem_object_put_pages(obj);
604
out:
605
	drm_gem_object_unreference(obj);
606
unlock:
607
	mutex_unlock(&dev->struct_mutex);
608
	return ret;
609 610
}

611 612
/* This is the fast write path which cannot handle
 * page faults in the source data
613
 */
614 615 616 617 618 619

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
620 621
{
	char *vaddr_atomic;
622
	unsigned long unwritten;
623

P
Peter Zijlstra 已提交
624
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
625 626
	unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
						      user_data, length);
P
Peter Zijlstra 已提交
627
	io_mapping_unmap_atomic(vaddr_atomic);
628
	return unwritten;
629 630 631 632 633 634
}

/* Here's the write path which can sleep for
 * page faults
 */

635
static inline void
636 637 638 639
slow_kernel_write(struct io_mapping *mapping,
		  loff_t gtt_base, int gtt_offset,
		  struct page *user_page, int user_offset,
		  int length)
640
{
641 642
	char __iomem *dst_vaddr;
	char *src_vaddr;
643

644 645 646 647 648 649 650 651 652
	dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
	src_vaddr = kmap(user_page);

	memcpy_toio(dst_vaddr + gtt_offset,
		    src_vaddr + user_offset,
		    length);

	kunmap(user_page);
	io_mapping_unmap(dst_vaddr);
653 654
}

655 656 657 658 659 660
static inline int
fast_shmem_write(struct page **pages,
		 loff_t page_base, int page_offset,
		 char __user *data,
		 int length)
{
661
	char *vaddr;
662
	int ret;
663

P
Peter Zijlstra 已提交
664
	vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT]);
665
	ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
P
Peter Zijlstra 已提交
666
	kunmap_atomic(vaddr);
667

668
	return ret;
669 670
}

671 672 673 674
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
675
static int
676 677 678
i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
			 struct drm_i915_gem_pwrite *args,
			 struct drm_file *file_priv)
679
{
680
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
681
	drm_i915_private_t *dev_priv = dev->dev_private;
682
	ssize_t remain;
683
	loff_t offset, page_base;
684
	char __user *user_data;
685
	int page_offset, page_length;
686 687 688 689

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

690
	obj_priv = to_intel_bo(obj);
691 692 693 694 695
	offset = obj_priv->gtt_offset + args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
696 697 698
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
699
		 */
700 701 702 703 704 705 706
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
707 708
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
709
		 */
710 711 712 713
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
				    page_offset, user_data, page_length))

			return -EFAULT;
714

715 716 717
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
718 719
	}

720
	return 0;
721 722
}

723 724 725 726 727 728 729
/**
 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
 */
730
static int
731 732 733
i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
			 struct drm_i915_gem_pwrite *args,
			 struct drm_file *file_priv)
734
{
735
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
736 737 738 739 740 741 742 743
	drm_i915_private_t *dev_priv = dev->dev_private;
	ssize_t remain;
	loff_t gtt_page_base, offset;
	loff_t first_data_page, last_data_page, num_pages;
	loff_t pinned_pages, i;
	struct page **user_pages;
	struct mm_struct *mm = current->mm;
	int gtt_page_offset, data_page_offset, data_page_index, page_length;
744
	int ret;
745 746 747 748 749 750 751 752 753 754 755 756
	uint64_t data_ptr = args->data_ptr;

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

757
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
758 759 760
	if (user_pages == NULL)
		return -ENOMEM;

761
	mutex_unlock(&dev->struct_mutex);
762 763 764 765
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
766
	mutex_lock(&dev->struct_mutex);
767 768 769 770
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
		goto out_unpin_pages;
	}
771

772 773
	ret = i915_gem_object_set_to_gtt_domain(obj, 1);
	if (ret)
774
		goto out_unpin_pages;
775

776
	obj_priv = to_intel_bo(obj);
777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798
	offset = obj_priv->gtt_offset + args->offset;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * gtt_page_base = page offset within aperture
		 * gtt_page_offset = offset within page in aperture
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		gtt_page_base = offset & PAGE_MASK;
		gtt_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((gtt_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - gtt_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

799 800 801 802 803
		slow_kernel_write(dev_priv->mm.gtt_mapping,
				  gtt_page_base, gtt_page_offset,
				  user_pages[data_page_index],
				  data_page_offset,
				  page_length);
804 805 806 807 808 809 810 811 812

		remain -= page_length;
		offset += page_length;
		data_ptr += page_length;
	}

out_unpin_pages:
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
813
	drm_free_large(user_pages);
814 815 816 817

	return ret;
}

818 819 820 821
/**
 * This is the fast shmem pwrite path, which attempts to directly
 * copy_from_user into the kmapped pages backing the object.
 */
822
static int
823 824 825
i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
			   struct drm_i915_gem_pwrite *args,
			   struct drm_file *file_priv)
826
{
827
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
828 829 830 831 832 833 834
	ssize_t remain;
	loff_t offset, page_base;
	char __user *user_data;
	int page_offset, page_length;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;
835

836
	obj_priv = to_intel_bo(obj);
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852
	offset = args->offset;
	obj_priv->dirty = 1;

	while (remain > 0) {
		/* Operation in this page
		 *
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
		 */
		page_base = (offset & ~(PAGE_SIZE-1));
		page_offset = offset & (PAGE_SIZE-1);
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

853
		if (fast_shmem_write(obj_priv->pages,
854
				       page_base, page_offset,
855 856
				       user_data, page_length))
			return -EFAULT;
857 858 859 860 861 862

		remain -= page_length;
		user_data += page_length;
		offset += page_length;
	}

863
	return 0;
864 865 866 867 868 869 870 871 872 873 874 875 876 877
}

/**
 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This avoids taking mmap_sem for faulting on the user's address while the
 * struct_mutex is held.
 */
static int
i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
			   struct drm_i915_gem_pwrite *args,
			   struct drm_file *file_priv)
{
878
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
879 880 881 882 883 884 885 886 887 888
	struct mm_struct *mm = current->mm;
	struct page **user_pages;
	ssize_t remain;
	loff_t offset, pinned_pages, i;
	loff_t first_data_page, last_data_page, num_pages;
	int shmem_page_index, shmem_page_offset;
	int data_page_index,  data_page_offset;
	int page_length;
	int ret;
	uint64_t data_ptr = args->data_ptr;
889
	int do_bit17_swizzling;
890 891 892 893 894 895 896 897 898 899 900

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

901
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
902 903 904
	if (user_pages == NULL)
		return -ENOMEM;

905
	mutex_unlock(&dev->struct_mutex);
906 907 908 909
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
910
	mutex_lock(&dev->struct_mutex);
911 912
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
913
		goto out;
914 915
	}

916
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
917
	if (ret)
918
		goto out;
919

920
	do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
921

922
	obj_priv = to_intel_bo(obj);
923
	offset = args->offset;
924
	obj_priv->dirty = 1;
925

926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
	while (remain > 0) {
		/* Operation in this page
		 *
		 * shmem_page_index = page number within shmem file
		 * shmem_page_offset = offset within page in shmem file
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		shmem_page_index = offset / PAGE_SIZE;
		shmem_page_offset = offset & ~PAGE_MASK;
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
		data_page_offset = data_ptr & ~PAGE_MASK;

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

946
		if (do_bit17_swizzling) {
947
			slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
948 949 950
					      shmem_page_offset,
					      user_pages[data_page_index],
					      data_page_offset,
951 952 953 954 955 956 957 958
					      page_length,
					      0);
		} else {
			slow_shmem_copy(obj_priv->pages[shmem_page_index],
					shmem_page_offset,
					user_pages[data_page_index],
					data_page_offset,
					page_length);
959
		}
960 961 962 963

		remain -= page_length;
		data_ptr += page_length;
		offset += page_length;
964 965
	}

966
out:
967 968
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
969
	drm_free_large(user_pages);
970

971
	return ret;
972 973 974 975 976 977 978 979 980
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
981
		      struct drm_file *file)
982 983 984 985 986 987
{
	struct drm_i915_gem_pwrite *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret = 0;

988
	ret = i915_mutex_lock_interruptible(dev);
989
	if (ret)
990
		return ret;
991 992 993 994 995

	obj = drm_gem_object_lookup(dev, file, args->handle);
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
996
	}
997
	obj_priv = to_intel_bo(obj);
998

999

1000 1001
	/* Bounds check destination. */
	if (args->offset > obj->size || args->size > obj->size - args->offset) {
C
Chris Wilson 已提交
1002
		ret = -EINVAL;
1003
		goto out;
C
Chris Wilson 已提交
1004 1005
	}

1006 1007 1008
	if (args->size == 0)
		goto out;

C
Chris Wilson 已提交
1009 1010 1011 1012
	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size)) {
		ret = -EFAULT;
1013
		goto out;
1014 1015
	}

1016 1017 1018 1019 1020
	ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
				      args->size);
	if (ret) {
		ret = -EFAULT;
		goto out;
1021 1022 1023 1024 1025 1026 1027 1028
	}

	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
1029
	if (obj_priv->phys_obj)
1030
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
1031
	else if (obj_priv->tiling_mode == I915_TILING_NONE &&
1032
		 obj_priv->gtt_space &&
1033
		 obj->write_domain != I915_GEM_DOMAIN_CPU) {
1034
		ret = i915_gem_object_pin(obj, 0, true);
1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
		if (ret)
			goto out;

		ret = i915_gem_object_set_to_gtt_domain(obj, 1);
		if (ret)
			goto out_unpin;

		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);

out_unpin:
		i915_gem_object_unpin(obj);
1048
	} else {
1049 1050 1051
		ret = i915_gem_object_get_pages_or_evict(obj);
		if (ret)
			goto out;
1052

1053 1054 1055
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
		if (ret)
			goto out_put;
1056

1057 1058 1059 1060 1061 1062 1063 1064 1065
		ret = -EFAULT;
		if (!i915_gem_object_needs_bit17_swizzle(obj))
			ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);

out_put:
		i915_gem_object_put_pages(obj);
	}
1066

1067
out:
1068
	drm_gem_object_unreference(obj);
1069
unlock:
1070
	mutex_unlock(&dev->struct_mutex);
1071 1072 1073 1074
	return ret;
}

/**
1075 1076
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
1077 1078 1079 1080 1081
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv)
{
1082
	struct drm_i915_private *dev_priv = dev->dev_private;
1083 1084
	struct drm_i915_gem_set_domain *args = data;
	struct drm_gem_object *obj;
1085
	struct drm_i915_gem_object *obj_priv;
1086 1087
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
1088 1089 1090 1091 1092
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1093
	/* Only handle setting domains to types used by the CPU. */
1094
	if (write_domain & I915_GEM_GPU_DOMAINS)
1095 1096
		return -EINVAL;

1097
	if (read_domains & I915_GEM_GPU_DOMAINS)
1098 1099 1100 1101 1102 1103 1104 1105
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

1106
	ret = i915_mutex_lock_interruptible(dev);
1107
	if (ret)
1108
		return ret;
1109

1110
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1111 1112 1113
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
1114
	}
1115
	obj_priv = to_intel_bo(obj);
1116

1117 1118
	intel_mark_busy(dev, obj);

1119 1120
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
1121

1122 1123 1124 1125
		/* Update the LRU on the fence for the CPU access that's
		 * about to occur.
		 */
		if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1126 1127 1128
			struct drm_i915_fence_reg *reg =
				&dev_priv->fence_regs[obj_priv->fence_reg];
			list_move_tail(&reg->lru_list,
1129 1130 1131
				       &dev_priv->mm.fence_list);
		}

1132 1133 1134 1135 1136 1137
		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
1138
	} else {
1139
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1140 1141
	}

1142 1143
	/* Maintain LRU order of "inactive" objects */
	if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
1144
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1145

1146
	drm_gem_object_unreference(obj);
1147
unlock:
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file_priv)
{
	struct drm_i915_gem_sw_finish *args = data;
	struct drm_gem_object *obj;
	int ret = 0;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1166
	ret = i915_mutex_lock_interruptible(dev);
1167
	if (ret)
1168
		return ret;
1169

1170 1171
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
1172 1173
		ret = -ENOENT;
		goto unlock;
1174 1175 1176
	}

	/* Pinned buffers may be scanout, so flush the cache */
1177
	if (to_intel_bo(obj)->pin_count)
1178 1179
		i915_gem_object_flush_cpu_write_domain(obj);

1180
	drm_gem_object_unreference(obj);
1181
unlock:
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
		   struct drm_file *file_priv)
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	loff_t offset;
	unsigned long addr;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL)
1207
		return -ENOENT;
1208 1209 1210 1211 1212 1213 1214 1215

	offset = args->offset;

	down_write(&current->mm->mmap_sem);
	addr = do_mmap(obj->filp, 0, args->size,
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
	up_write(&current->mm->mmap_sem);
1216
	drm_gem_object_unreference_unlocked(obj);
1217 1218 1219 1220 1221 1222 1223 1224
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
	struct drm_gem_object *obj = vma->vm_private_data;
	struct drm_device *dev = obj->dev;
1245
	drm_i915_private_t *dev_priv = dev->dev_private;
1246
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1247 1248 1249
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1250
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1251 1252 1253 1254 1255 1256 1257 1258

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

	/* Now bind it into the GTT if needed */
	mutex_lock(&dev->struct_mutex);
	if (!obj_priv->gtt_space) {
1259
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1260 1261
		if (ret)
			goto unlock;
1262 1263

		ret = i915_gem_object_set_to_gtt_domain(obj, write);
1264 1265
		if (ret)
			goto unlock;
1266 1267 1268
	}

	/* Need a new fence register? */
1269
	if (obj_priv->tiling_mode != I915_TILING_NONE) {
1270
		ret = i915_gem_object_get_fence_reg(obj, true);
1271 1272
		if (ret)
			goto unlock;
1273
	}
1274

1275
	if (i915_gem_object_is_inactive(obj_priv))
1276
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
1277

1278 1279 1280 1281 1282
	pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1283
unlock:
1284 1285 1286
	mutex_unlock(&dev->struct_mutex);

	switch (ret) {
1287 1288 1289
	case 0:
	case -ERESTARTSYS:
		return VM_FAULT_NOPAGE;
1290 1291 1292 1293
	case -ENOMEM:
	case -EAGAIN:
		return VM_FAULT_OOM;
	default:
1294
		return VM_FAULT_SIGBUS;
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
	}
}

/**
 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
 * @obj: obj in question
 *
 * GEM memory mapping works by handing back to userspace a fake mmap offset
 * it can use in a subsequent mmap(2) call.  The DRM core code then looks
 * up the object based on the offset and sets up the various memory mapping
 * structures.
 *
 * This routine allocates and attaches a fake offset for @obj.
 */
static int
i915_gem_create_mmap_offset(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	struct drm_gem_mm *mm = dev->mm_private;
1314
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1315
	struct drm_map_list *list;
1316
	struct drm_local_map *map;
1317 1318 1319 1320
	int ret = 0;

	/* Set the object up for mmap'ing */
	list = &obj->map_list;
1321
	list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	if (!list->map)
		return -ENOMEM;

	map = list->map;
	map->type = _DRM_GEM;
	map->size = obj->size;
	map->handle = obj;

	/* Get a DRM GEM mmap offset allocated... */
	list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
						    obj->size / PAGE_SIZE, 0, 0);
	if (!list->file_offset_node) {
		DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1335
		ret = -ENOSPC;
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
		goto out_free_list;
	}

	list->file_offset_node = drm_mm_get_block(list->file_offset_node,
						  obj->size / PAGE_SIZE, 0);
	if (!list->file_offset_node) {
		ret = -ENOMEM;
		goto out_free_list;
	}

	list->hash.key = list->file_offset_node->start;
1347 1348
	ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
	if (ret) {
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
		DRM_ERROR("failed to add to map hash\n");
		goto out_free_mm;
	}

	/* By now we should be all set, any drm_mmap request on the offset
	 * below will get to our mmap & fault handler */
	obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;

	return 0;

out_free_mm:
	drm_mm_put_block(list->file_offset_node);
out_free_list:
1362
	kfree(list->map);
1363 1364 1365 1366

	return ret;
}

1367 1368 1369 1370
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1371
 * Preserve the reservation of the mmapping with the DRM core code, but
1372 1373 1374 1375 1376 1377 1378 1379 1380
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1381
void
1382 1383 1384
i915_gem_release_mmap(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1385
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1386 1387 1388 1389 1390 1391

	if (dev->dev_mapping)
		unmap_mapping_range(dev->dev_mapping,
				    obj_priv->mmap_offset, obj->size, 1);
}

1392 1393 1394 1395
static void
i915_gem_free_mmap_offset(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1396
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	struct drm_gem_mm *mm = dev->mm_private;
	struct drm_map_list *list;

	list = &obj->map_list;
	drm_ht_remove_item(&mm->offset_hash, &list->hash);

	if (list->file_offset_node) {
		drm_mm_put_block(list->file_offset_node);
		list->file_offset_node = NULL;
	}

	if (list->map) {
1409
		kfree(list->map);
1410 1411 1412 1413 1414 1415
		list->map = NULL;
	}

	obj_priv->mmap_offset = 0;
}

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
 * potential fence register mapping if needed.
 */
static uint32_t
i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
1427
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1428 1429 1430 1431 1432 1433
	int start, i;

	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1434
	if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
1435 1436 1437 1438 1439 1440
		return 4096;

	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1441
	if (INTEL_INFO(dev)->gen == 3)
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
		start = 1024*1024;
	else
		start = 512*1024;

	for (i = start; i < obj->size; i <<= 1)
		;

	return i;
}

/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file_priv: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
	struct drm_i915_gem_mmap_gtt *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1479
	ret = i915_mutex_lock_interruptible(dev);
1480
	if (ret)
1481
		return ret;
1482

1483 1484 1485 1486 1487
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
		ret = -ENOENT;
		goto unlock;
	}
1488
	obj_priv = to_intel_bo(obj);
1489

1490 1491
	if (obj_priv->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1492 1493
		ret = -EINVAL;
		goto out;
1494 1495
	}

1496 1497
	if (!obj_priv->mmap_offset) {
		ret = i915_gem_create_mmap_offset(obj);
1498 1499
		if (ret)
			goto out;
1500 1501 1502 1503 1504 1505 1506 1507 1508
	}

	args->offset = obj_priv->mmap_offset;

	/*
	 * Pull it into the GTT so that we have a page list (makes the
	 * initial fault faster and any subsequent flushing possible).
	 */
	if (!obj_priv->agp_mem) {
1509
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1510 1511
		if (ret)
			goto out;
1512 1513
	}

1514
out:
1515
	drm_gem_object_unreference(obj);
1516
unlock:
1517
	mutex_unlock(&dev->struct_mutex);
1518
	return ret;
1519 1520
}

1521
static void
1522
i915_gem_object_put_pages(struct drm_gem_object *obj)
1523
{
1524
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1525 1526 1527
	int page_count = obj->size / PAGE_SIZE;
	int i;

1528
	BUG_ON(obj_priv->pages_refcount == 0);
C
Chris Wilson 已提交
1529
	BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
1530

1531 1532
	if (--obj_priv->pages_refcount != 0)
		return;
1533

1534 1535 1536
	if (obj_priv->tiling_mode != I915_TILING_NONE)
		i915_gem_object_save_bit_17_swizzle(obj);

1537
	if (obj_priv->madv == I915_MADV_DONTNEED)
1538
		obj_priv->dirty = 0;
1539 1540 1541 1542 1543 1544

	for (i = 0; i < page_count; i++) {
		if (obj_priv->dirty)
			set_page_dirty(obj_priv->pages[i]);

		if (obj_priv->madv == I915_MADV_WILLNEED)
1545
			mark_page_accessed(obj_priv->pages[i]);
1546 1547 1548

		page_cache_release(obj_priv->pages[i]);
	}
1549 1550
	obj_priv->dirty = 0;

1551
	drm_free_large(obj_priv->pages);
1552
	obj_priv->pages = NULL;
1553 1554
}

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
static uint32_t
i915_gem_next_request_seqno(struct drm_device *dev,
			    struct intel_ring_buffer *ring)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	ring->outstanding_lazy_request = true;
	return dev_priv->next_seqno;
}

1565
static void
1566
i915_gem_object_move_to_active(struct drm_gem_object *obj,
1567
			       struct intel_ring_buffer *ring)
1568 1569
{
	struct drm_device *dev = obj->dev;
1570
	struct drm_i915_private *dev_priv = dev->dev_private;
1571
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1572
	uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
1573

1574 1575
	BUG_ON(ring == NULL);
	obj_priv->ring = ring;
1576 1577 1578 1579 1580 1581

	/* Add a reference if we're newly entering the active list. */
	if (!obj_priv->active) {
		drm_gem_object_reference(obj);
		obj_priv->active = 1;
	}
1582

1583
	/* Move from whatever list we were on to the tail of execution. */
1584 1585
	list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj_priv->ring_list, &ring->active_list);
1586
	obj_priv->last_rendering_seqno = seqno;
1587 1588
}

1589 1590 1591 1592 1593
static void
i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1594
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1595 1596

	BUG_ON(!obj_priv->active);
1597 1598
	list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
	list_del_init(&obj_priv->ring_list);
1599 1600
	obj_priv->last_rendering_seqno = 0;
}
1601

1602 1603 1604 1605
/* Immediately discard the backing storage */
static void
i915_gem_object_truncate(struct drm_gem_object *obj)
{
1606
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
1607
	struct inode *inode;
1608

1609 1610 1611 1612 1613 1614
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
	 * backing pages, *now*. Here we mirror the actions taken
	 * when by shmem_delete_inode() to release the backing store.
	 */
C
Chris Wilson 已提交
1615
	inode = obj->filp->f_path.dentry->d_inode;
1616 1617 1618
	truncate_inode_pages(inode->i_mapping, 0);
	if (inode->i_op->truncate_range)
		inode->i_op->truncate_range(inode, 0, (loff_t)-1);
C
Chris Wilson 已提交
1619 1620

	obj_priv->madv = __I915_MADV_PURGED;
1621 1622 1623 1624 1625 1626 1627 1628
}

static inline int
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
{
	return obj_priv->madv == I915_MADV_DONTNEED;
}

1629 1630 1631 1632 1633
static void
i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
1634
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
1635 1636

	if (obj_priv->pin_count != 0)
1637
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
1638
	else
1639 1640
		list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
	list_del_init(&obj_priv->ring_list);
1641

1642 1643
	BUG_ON(!list_empty(&obj_priv->gpu_write_list));

1644
	obj_priv->last_rendering_seqno = 0;
1645
	obj_priv->ring = NULL;
1646 1647 1648 1649
	if (obj_priv->active) {
		obj_priv->active = 0;
		drm_gem_object_unreference(obj);
	}
1650
	WARN_ON(i915_verify_lists(dev));
1651 1652
}

1653 1654
static void
i915_gem_process_flushing_list(struct drm_device *dev,
1655
			       uint32_t flush_domains,
1656
			       struct intel_ring_buffer *ring)
1657 1658 1659 1660 1661
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv, *next;

	list_for_each_entry_safe(obj_priv, next,
1662
				 &ring->gpu_write_list,
1663
				 gpu_write_list) {
1664
		struct drm_gem_object *obj = &obj_priv->base;
1665

1666
		if (obj->write_domain & flush_domains) {
1667 1668 1669 1670
			uint32_t old_write_domain = obj->write_domain;

			obj->write_domain = 0;
			list_del_init(&obj_priv->gpu_write_list);
1671
			i915_gem_object_move_to_active(obj, ring);
1672 1673

			/* update the fence lru list */
1674 1675 1676 1677
			if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
				struct drm_i915_fence_reg *reg =
					&dev_priv->fence_regs[obj_priv->fence_reg];
				list_move_tail(&reg->lru_list,
1678
						&dev_priv->mm.fence_list);
1679
			}
1680 1681 1682 1683 1684 1685 1686

			trace_i915_gem_object_change_domain(obj,
							    obj->read_domains,
							    old_write_domain);
		}
	}
}
1687

1688
int
1689
i915_add_request(struct drm_device *dev,
1690
		 struct drm_file *file,
C
Chris Wilson 已提交
1691
		 struct drm_i915_gem_request *request,
1692
		 struct intel_ring_buffer *ring)
1693 1694
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1695
	struct drm_i915_file_private *file_priv = NULL;
1696 1697
	uint32_t seqno;
	int was_empty;
1698 1699 1700
	int ret;

	BUG_ON(request == NULL);
1701

1702 1703
	if (file != NULL)
		file_priv = file->driver_priv;
1704

1705 1706 1707
	ret = ring->add_request(ring, &seqno);
	if (ret)
	    return ret;
1708

1709
	ring->outstanding_lazy_request = false;
1710 1711

	request->seqno = seqno;
1712
	request->ring = ring;
1713
	request->emitted_jiffies = jiffies;
1714 1715 1716
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);

1717
	if (file_priv) {
1718
		spin_lock(&file_priv->mm.lock);
1719
		request->file_priv = file_priv;
1720
		list_add_tail(&request->client_list,
1721
			      &file_priv->mm.request_list);
1722
		spin_unlock(&file_priv->mm.lock);
1723
	}
1724

B
Ben Gamari 已提交
1725
	if (!dev_priv->mm.suspended) {
1726 1727
		mod_timer(&dev_priv->hangcheck_timer,
			  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1728
		if (was_empty)
1729 1730
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
B
Ben Gamari 已提交
1731
	}
1732
	return 0;
1733 1734 1735 1736 1737 1738 1739 1740
}

/**
 * Command execution barrier
 *
 * Ensures that all commands in the ring are finished
 * before signalling the CPU
 */
1741
static void
1742
i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
1743 1744 1745 1746
{
	uint32_t flush_domains = 0;

	/* The sampler always gets flushed on i965 (sigh) */
1747
	if (INTEL_INFO(dev)->gen >= 4)
1748
		flush_domains |= I915_GEM_DOMAIN_SAMPLER;
1749

1750
	ring->flush(ring, I915_GEM_DOMAIN_COMMAND, flush_domains);
1751 1752
}

1753 1754
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1755
{
1756
	struct drm_i915_file_private *file_priv = request->file_priv;
1757

1758 1759
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1760

1761 1762 1763 1764
	spin_lock(&file_priv->mm.lock);
	list_del(&request->client_list);
	request->file_priv = NULL;
	spin_unlock(&file_priv->mm.lock);
1765 1766
}

1767 1768
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1769
{
1770 1771
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1772

1773 1774 1775
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1776

1777
		list_del(&request->list);
1778
		i915_gem_request_remove_from_client(request);
1779 1780
		kfree(request);
	}
1781

1782
	while (!list_empty(&ring->active_list)) {
1783 1784
		struct drm_i915_gem_object *obj_priv;

1785
		obj_priv = list_first_entry(&ring->active_list,
1786
					    struct drm_i915_gem_object,
1787
					    ring_list);
1788 1789

		obj_priv->base.write_domain = 0;
1790
		list_del_init(&obj_priv->gpu_write_list);
1791
		i915_gem_object_move_to_inactive(&obj_priv->base);
1792 1793 1794
	}
}

1795
void i915_gem_reset(struct drm_device *dev)
1796
{
1797 1798
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv;
1799
	int i;
1800

1801
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
1802
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
1803
	i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
1804 1805 1806 1807 1808 1809 1810 1811

	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	while (!list_empty(&dev_priv->mm.flushing_list)) {
		obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
					    struct drm_i915_gem_object,
1812
					    mm_list);
1813 1814 1815 1816 1817 1818 1819 1820 1821

		obj_priv->base.write_domain = 0;
		list_del_init(&obj_priv->gpu_write_list);
		i915_gem_object_move_to_inactive(&obj_priv->base);
	}

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1822 1823
	list_for_each_entry(obj_priv,
			    &dev_priv->mm.inactive_list,
1824
			    mm_list)
1825 1826 1827
	{
		obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
	}
1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838

	/* The fence registers are invalidated so clear them out */
	for (i = 0; i < 16; i++) {
		struct drm_i915_fence_reg *reg;

		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
			continue;

		i915_gem_clear_fence_reg(reg->obj);
	}
1839 1840 1841 1842 1843
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1844 1845 1846
static void
i915_gem_retire_requests_ring(struct drm_device *dev,
			      struct intel_ring_buffer *ring)
1847 1848 1849 1850
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t seqno;

1851 1852
	if (!ring->status_page.page_addr ||
	    list_empty(&ring->request_list))
1853 1854
		return;

1855
	WARN_ON(i915_verify_lists(dev));
1856

1857
	seqno = ring->get_seqno(ring);
1858
	while (!list_empty(&ring->request_list)) {
1859 1860
		struct drm_i915_gem_request *request;

1861
		request = list_first_entry(&ring->request_list,
1862 1863 1864
					   struct drm_i915_gem_request,
					   list);

1865
		if (!i915_seqno_passed(seqno, request->seqno))
1866 1867 1868 1869 1870
			break;

		trace_i915_gem_request_retire(dev, request->seqno);

		list_del(&request->list);
1871
		i915_gem_request_remove_from_client(request);
1872 1873
		kfree(request);
	}
1874

1875 1876 1877 1878 1879 1880 1881 1882 1883
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
		struct drm_gem_object *obj;
		struct drm_i915_gem_object *obj_priv;

		obj_priv = list_first_entry(&ring->active_list,
					    struct drm_i915_gem_object,
1884
					    ring_list);
1885

1886
		if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
1887
			break;
1888 1889 1890 1891 1892 1893

		obj = &obj_priv->base;
		if (obj->write_domain != 0)
			i915_gem_object_move_to_flushing(obj);
		else
			i915_gem_object_move_to_inactive(obj);
1894
	}
1895 1896 1897

	if (unlikely (dev_priv->trace_irq_seqno &&
		      i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
1898
		ring->user_irq_put(ring);
1899 1900
		dev_priv->trace_irq_seqno = 0;
	}
1901 1902

	WARN_ON(i915_verify_lists(dev));
1903 1904
}

1905 1906 1907 1908 1909
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
	if (!list_empty(&dev_priv->mm.deferred_free_list)) {
	    struct drm_i915_gem_object *obj_priv, *tmp;

	    /* We must be careful that during unbind() we do not
	     * accidentally infinitely recurse into retire requests.
	     * Currently:
	     *   retire -> free -> unbind -> wait -> retire_ring
	     */
	    list_for_each_entry_safe(obj_priv, tmp,
				     &dev_priv->mm.deferred_free_list,
1920
				     mm_list)
1921 1922 1923
		    i915_gem_free_object_tail(&obj_priv->base);
	}

1924
	i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
1925
	i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
1926
	i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
1927 1928
}

1929
static void
1930 1931 1932 1933 1934 1935 1936 1937 1938
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1939 1940 1941 1942 1943 1944
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1945
	i915_gem_retire_requests(dev);
1946

1947
	if (!dev_priv->mm.suspended &&
1948
		(!list_empty(&dev_priv->render_ring.request_list) ||
1949 1950
		 !list_empty(&dev_priv->bsd_ring.request_list) ||
		 !list_empty(&dev_priv->blt_ring.request_list)))
1951
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1952 1953 1954
	mutex_unlock(&dev->struct_mutex);
}

1955
int
1956
i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
1957
		     bool interruptible, struct intel_ring_buffer *ring)
1958 1959
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1960
	u32 ier;
1961 1962 1963 1964
	int ret = 0;

	BUG_ON(seqno == 0);

1965
	if (atomic_read(&dev_priv->mm.wedged))
1966 1967
		return -EAGAIN;

1968
	if (ring->outstanding_lazy_request) {
1969 1970 1971 1972
		struct drm_i915_gem_request *request;

		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
1973
			return -ENOMEM;
1974 1975 1976 1977 1978 1979 1980 1981

		ret = i915_add_request(dev, NULL, request, ring);
		if (ret) {
			kfree(request);
			return ret;
		}

		seqno = request->seqno;
1982
	}
1983
	BUG_ON(seqno == dev_priv->next_seqno);
1984

1985
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
1986
		if (HAS_PCH_SPLIT(dev))
1987 1988 1989
			ier = I915_READ(DEIER) | I915_READ(GTIER);
		else
			ier = I915_READ(IER);
1990 1991 1992 1993 1994 1995 1996
		if (!ier) {
			DRM_ERROR("something (likely vbetool) disabled "
				  "interrupts, re-enabling\n");
			i915_driver_irq_preinstall(dev);
			i915_driver_irq_postinstall(dev);
		}

C
Chris Wilson 已提交
1997 1998
		trace_i915_gem_request_wait_begin(dev, seqno);

1999
		ring->waiting_seqno = seqno;
2000
		ring->user_irq_get(ring);
2001
		if (interruptible)
2002
			ret = wait_event_interruptible(ring->irq_queue,
2003
				i915_seqno_passed(ring->get_seqno(ring), seqno)
2004
				|| atomic_read(&dev_priv->mm.wedged));
2005
		else
2006
			wait_event(ring->irq_queue,
2007
				i915_seqno_passed(ring->get_seqno(ring), seqno)
2008
				|| atomic_read(&dev_priv->mm.wedged));
2009

2010
		ring->user_irq_put(ring);
2011
		ring->waiting_seqno = 0;
C
Chris Wilson 已提交
2012 2013

		trace_i915_gem_request_wait_end(dev, seqno);
2014
	}
2015
	if (atomic_read(&dev_priv->mm.wedged))
2016
		ret = -EAGAIN;
2017 2018

	if (ret && ret != -ERESTARTSYS)
2019
		DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
2020
			  __func__, ret, seqno, ring->get_seqno(ring),
2021
			  dev_priv->next_seqno);
2022 2023 2024 2025 2026 2027 2028

	/* Directly dispatch request retiring.  While we have the work queue
	 * to handle this, the waiter on a request often wants an associated
	 * buffer to have made it to the inactive list, and we would need
	 * a separate wait queue to handle that.
	 */
	if (ret == 0)
2029
		i915_gem_retire_requests_ring(dev, ring);
2030 2031 2032 2033

	return ret;
}

2034 2035 2036 2037 2038
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
static int
2039
i915_wait_request(struct drm_device *dev, uint32_t seqno,
2040
		  struct intel_ring_buffer *ring)
2041
{
2042
	return i915_do_wait_request(dev, seqno, 1, ring);
2043 2044
}

2045
static void
2046
i915_gem_flush_ring(struct drm_device *dev,
2047
		    struct drm_file *file_priv,
2048 2049 2050 2051
		    struct intel_ring_buffer *ring,
		    uint32_t invalidate_domains,
		    uint32_t flush_domains)
{
2052
	ring->flush(ring, invalidate_domains, flush_domains);
2053 2054 2055
	i915_gem_process_flushing_list(dev, flush_domains, ring);
}

2056 2057
static void
i915_gem_flush(struct drm_device *dev,
2058
	       struct drm_file *file_priv,
2059
	       uint32_t invalidate_domains,
2060 2061
	       uint32_t flush_domains,
	       uint32_t flush_rings)
2062 2063
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2064

2065 2066
	if (flush_domains & I915_GEM_DOMAIN_CPU)
		drm_agp_chipset_flush(dev);
2067

2068 2069
	if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
		if (flush_rings & RING_RENDER)
2070
			i915_gem_flush_ring(dev, file_priv,
2071 2072 2073
					    &dev_priv->render_ring,
					    invalidate_domains, flush_domains);
		if (flush_rings & RING_BSD)
2074
			i915_gem_flush_ring(dev, file_priv,
2075 2076
					    &dev_priv->bsd_ring,
					    invalidate_domains, flush_domains);
2077 2078 2079 2080
		if (flush_rings & RING_BLT)
			i915_gem_flush_ring(dev, file_priv,
					    &dev_priv->blt_ring,
					    invalidate_domains, flush_domains);
2081
	}
2082 2083
}

2084 2085 2086 2087 2088
/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
static int
2089 2090
i915_gem_object_wait_rendering(struct drm_gem_object *obj,
			       bool interruptible)
2091 2092
{
	struct drm_device *dev = obj->dev;
2093
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2094 2095
	int ret;

2096 2097
	/* This function only exists to support waiting for existing rendering,
	 * not for emitting required flushes.
2098
	 */
2099
	BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
2100 2101 2102 2103 2104

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
	if (obj_priv->active) {
2105 2106 2107 2108 2109
		ret = i915_do_wait_request(dev,
					   obj_priv->last_rendering_seqno,
					   interruptible,
					   obj_priv->ring);
		if (ret)
2110 2111 2112 2113 2114 2115 2116 2117 2118
			return ret;
	}

	return 0;
}

/**
 * Unbinds an object from the GTT aperture.
 */
2119
int
2120 2121 2122
i915_gem_object_unbind(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
2123
	struct drm_i915_private *dev_priv = dev->dev_private;
2124
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	int ret = 0;

	if (obj_priv->gtt_space == NULL)
		return 0;

	if (obj_priv->pin_count != 0) {
		DRM_ERROR("Attempting to unbind pinned buffer\n");
		return -EINVAL;
	}

2135 2136 2137
	/* blow away mappings if mapped through GTT */
	i915_gem_release_mmap(obj);

2138 2139 2140 2141 2142 2143
	/* Move the object to the CPU domain to ensure that
	 * any possible CPU writes while it's not in the GTT
	 * are flushed when we go to remap it. This will
	 * also ensure that all pending GPU writes are finished
	 * before we unbind.
	 */
2144
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2145
	if (ret == -ERESTARTSYS)
2146
		return ret;
2147 2148 2149 2150
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */
2151 2152 2153 2154
	if (ret) {
		i915_gem_clflush_object(obj);
		obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
	}
2155

2156 2157 2158 2159
	/* release the fence reg _after_ flushing */
	if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
		i915_gem_clear_fence_reg(obj);

2160 2161
	drm_unbind_agp(obj_priv->agp_mem);
	drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
2162

2163
	i915_gem_object_put_pages(obj);
2164
	BUG_ON(obj_priv->pages_refcount);
2165

2166
	i915_gem_info_remove_gtt(dev_priv, obj->size);
2167
	list_del_init(&obj_priv->mm_list);
2168

2169 2170
	drm_mm_put_block(obj_priv->gtt_space);
	obj_priv->gtt_space = NULL;
2171
	obj_priv->gtt_offset = 0;
2172

2173 2174 2175
	if (i915_gem_object_is_purgeable(obj_priv))
		i915_gem_object_truncate(obj);

C
Chris Wilson 已提交
2176 2177
	trace_i915_gem_object_unbind(obj);

2178
	return ret;
2179 2180
}

2181 2182 2183
static int i915_ring_idle(struct drm_device *dev,
			  struct intel_ring_buffer *ring)
{
2184 2185 2186
	if (list_empty(&ring->gpu_write_list))
		return 0;

2187 2188 2189 2190 2191 2192 2193
	i915_gem_flush_ring(dev, NULL, ring,
			    I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	return i915_wait_request(dev,
				 i915_gem_next_request_seqno(dev, ring),
				 ring);
}

2194
int
2195 2196 2197 2198
i915_gpu_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	bool lists_empty;
2199
	int ret;
2200

2201 2202
	lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
		       list_empty(&dev_priv->render_ring.active_list) &&
2203 2204
		       list_empty(&dev_priv->bsd_ring.active_list) &&
		       list_empty(&dev_priv->blt_ring.active_list));
2205 2206 2207 2208
	if (lists_empty)
		return 0;

	/* Flush everything onto the inactive list. */
2209
	ret = i915_ring_idle(dev, &dev_priv->render_ring);
2210 2211
	if (ret)
		return ret;
2212

2213 2214 2215
	ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
	if (ret)
		return ret;
2216

2217 2218 2219
	ret = i915_ring_idle(dev, &dev_priv->blt_ring);
	if (ret)
		return ret;
2220

2221
	return 0;
2222 2223
}

2224
static int
2225 2226
i915_gem_object_get_pages(struct drm_gem_object *obj,
			  gfp_t gfpmask)
2227
{
2228
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2229 2230 2231 2232 2233
	int page_count, i;
	struct address_space *mapping;
	struct inode *inode;
	struct page *page;

2234 2235 2236
	BUG_ON(obj_priv->pages_refcount
			== DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);

2237
	if (obj_priv->pages_refcount++ != 0)
2238 2239 2240 2241 2242 2243
		return 0;

	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
	page_count = obj->size / PAGE_SIZE;
2244
	BUG_ON(obj_priv->pages != NULL);
2245
	obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
2246 2247
	if (obj_priv->pages == NULL) {
		obj_priv->pages_refcount--;
2248 2249 2250 2251 2252 2253
		return -ENOMEM;
	}

	inode = obj->filp->f_path.dentry->d_inode;
	mapping = inode->i_mapping;
	for (i = 0; i < page_count; i++) {
2254
		page = read_cache_page_gfp(mapping, i,
2255
					   GFP_HIGHUSER |
2256
					   __GFP_COLD |
2257
					   __GFP_RECLAIMABLE |
2258
					   gfpmask);
2259 2260 2261
		if (IS_ERR(page))
			goto err_pages;

2262
		obj_priv->pages[i] = page;
2263
	}
2264 2265 2266 2267

	if (obj_priv->tiling_mode != I915_TILING_NONE)
		i915_gem_object_do_bit_17_swizzle(obj);

2268
	return 0;
2269 2270 2271 2272 2273 2274 2275 2276 2277

err_pages:
	while (i--)
		page_cache_release(obj_priv->pages[i]);

	drm_free_large(obj_priv->pages);
	obj_priv->pages = NULL;
	obj_priv->pages_refcount--;
	return PTR_ERR(page);
2278 2279
}

2280 2281 2282 2283 2284
static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2285
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301
	int regnum = obj_priv->fence_reg;
	uint64_t val;

	val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
		    0xfffff000) << 32;
	val |= obj_priv->gtt_offset & 0xfffff000;
	val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
		SANDYBRIDGE_FENCE_PITCH_SHIFT;

	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

	I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
}

2302 2303 2304 2305 2306
static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2307
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
	int regnum = obj_priv->fence_reg;
	uint64_t val;

	val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
		    0xfffff000) << 32;
	val |= obj_priv->gtt_offset & 0xfffff000;
	val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

	I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
}

static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2327
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2328
	int regnum = obj_priv->fence_reg;
2329
	int tile_width;
2330
	uint32_t fence_reg, val;
2331 2332 2333 2334
	uint32_t pitch_val;

	if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
	    (obj_priv->gtt_offset & (obj->size - 1))) {
2335
		WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
2336
		     __func__, obj_priv->gtt_offset, obj->size);
2337 2338 2339
		return;
	}

2340 2341 2342
	if (obj_priv->tiling_mode == I915_TILING_Y &&
	    HAS_128_BYTE_Y_TILING(dev))
		tile_width = 128;
2343
	else
2344 2345 2346 2347 2348
		tile_width = 512;

	/* Note: pitch better be a power of two tile widths */
	pitch_val = obj_priv->stride / tile_width;
	pitch_val = ffs(pitch_val) - 1;
2349

2350 2351 2352 2353 2354 2355
	if (obj_priv->tiling_mode == I915_TILING_Y &&
	    HAS_128_BYTE_Y_TILING(dev))
		WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
	else
		WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);

2356 2357 2358 2359 2360 2361 2362
	val = obj_priv->gtt_offset;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
	val |= I915_FENCE_SIZE_BITS(obj->size);
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2363 2364 2365 2366 2367
	if (regnum < 8)
		fence_reg = FENCE_REG_830_0 + (regnum * 4);
	else
		fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
	I915_WRITE(fence_reg, val);
2368 2369 2370 2371 2372 2373 2374
}

static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
{
	struct drm_gem_object *obj = reg->obj;
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2375
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2376 2377 2378
	int regnum = obj_priv->fence_reg;
	uint32_t val;
	uint32_t pitch_val;
2379
	uint32_t fence_size_bits;
2380

2381
	if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
2382
	    (obj_priv->gtt_offset & (obj->size - 1))) {
2383
		WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
2384
		     __func__, obj_priv->gtt_offset);
2385 2386 2387
		return;
	}

2388 2389 2390 2391
	pitch_val = obj_priv->stride / 128;
	pitch_val = ffs(pitch_val) - 1;
	WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);

2392 2393 2394
	val = obj_priv->gtt_offset;
	if (obj_priv->tiling_mode == I915_TILING_Y)
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2395 2396 2397
	fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
	WARN_ON(fence_size_bits & ~0x00000f00);
	val |= fence_size_bits;
2398 2399 2400 2401 2402 2403
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

	I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
}

2404 2405
static int i915_find_fence_reg(struct drm_device *dev,
			       bool interruptible)
2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
{
	struct drm_i915_fence_reg *reg = NULL;
	struct drm_i915_gem_object *obj_priv = NULL;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_gem_object *obj = NULL;
	int i, avail, ret;

	/* First try to find a free reg */
	avail = 0;
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
			return i;

2420
		obj_priv = to_intel_bo(reg->obj);
2421 2422 2423 2424 2425 2426 2427 2428 2429
		if (!obj_priv->pin_count)
		    avail++;
	}

	if (avail == 0)
		return -ENOSPC;

	/* None available, try to steal one or wait for a user to finish */
	i = I915_FENCE_REG_NONE;
2430 2431 2432 2433
	list_for_each_entry(reg, &dev_priv->mm.fence_list,
			    lru_list) {
		obj = reg->obj;
		obj_priv = to_intel_bo(obj);
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449

		if (obj_priv->pin_count)
			continue;

		/* found one! */
		i = obj_priv->fence_reg;
		break;
	}

	BUG_ON(i == I915_FENCE_REG_NONE);

	/* We only have a reference on obj from the active list. put_fence_reg
	 * might drop that one, causing a use-after-free in it. So hold a
	 * private reference to obj like the other callers of put_fence_reg
	 * (set_tiling ioctl) do. */
	drm_gem_object_reference(obj);
2450
	ret = i915_gem_object_put_fence_reg(obj, interruptible);
2451 2452 2453 2454 2455 2456 2457
	drm_gem_object_unreference(obj);
	if (ret != 0)
		return ret;

	return i;
}

2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
/**
 * i915_gem_object_get_fence_reg - set up a fence reg for an object
 * @obj: object to map through a fence reg
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 *
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
 */
2471
int
2472 2473
i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
			      bool interruptible)
2474 2475
{
	struct drm_device *dev = obj->dev;
J
Jesse Barnes 已提交
2476
	struct drm_i915_private *dev_priv = dev->dev_private;
2477
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2478
	struct drm_i915_fence_reg *reg = NULL;
2479
	int ret;
2480

2481 2482
	/* Just update our place in the LRU if our fence is getting used. */
	if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
2483 2484
		reg = &dev_priv->fence_regs[obj_priv->fence_reg];
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2485 2486 2487
		return 0;
	}

2488 2489 2490 2491 2492
	switch (obj_priv->tiling_mode) {
	case I915_TILING_NONE:
		WARN(1, "allocating a fence for non-tiled object?\n");
		break;
	case I915_TILING_X:
2493 2494 2495 2496 2497
		if (!obj_priv->stride)
			return -EINVAL;
		WARN((obj_priv->stride & (512 - 1)),
		     "object 0x%08x is X tiled but has non-512B pitch\n",
		     obj_priv->gtt_offset);
2498 2499
		break;
	case I915_TILING_Y:
2500 2501 2502 2503 2504
		if (!obj_priv->stride)
			return -EINVAL;
		WARN((obj_priv->stride & (128 - 1)),
		     "object 0x%08x is Y tiled but has non-128B pitch\n",
		     obj_priv->gtt_offset);
2505 2506 2507
		break;
	}

2508
	ret = i915_find_fence_reg(dev, interruptible);
2509 2510
	if (ret < 0)
		return ret;
2511

2512 2513
	obj_priv->fence_reg = ret;
	reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2514
	list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2515

2516 2517
	reg->obj = obj;

2518 2519
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2520
		sandybridge_write_fence_reg(reg);
2521 2522 2523
		break;
	case 5:
	case 4:
2524
		i965_write_fence_reg(reg);
2525 2526
		break;
	case 3:
2527
		i915_write_fence_reg(reg);
2528 2529
		break;
	case 2:
2530
		i830_write_fence_reg(reg);
2531 2532
		break;
	}
2533

2534 2535
	trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
			obj_priv->tiling_mode);
C
Chris Wilson 已提交
2536

2537
	return 0;
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550
}

/**
 * i915_gem_clear_fence_reg - clear out fence register info
 * @obj: object to clear
 *
 * Zeroes out the fence register itself and clears out the associated
 * data structures in dev_priv and obj_priv.
 */
static void
i915_gem_clear_fence_reg(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
J
Jesse Barnes 已提交
2551
	drm_i915_private_t *dev_priv = dev->dev_private;
2552
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2553 2554
	struct drm_i915_fence_reg *reg =
		&dev_priv->fence_regs[obj_priv->fence_reg];
2555
	uint32_t fence_reg;
2556

2557 2558
	switch (INTEL_INFO(dev)->gen) {
	case 6:
2559 2560
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
			     (obj_priv->fence_reg * 8), 0);
2561 2562 2563
		break;
	case 5:
	case 4:
2564
		I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
2565 2566
		break;
	case 3:
2567
		if (obj_priv->fence_reg >= 8)
2568
			fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
2569
		else
2570 2571
	case 2:
			fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2572 2573

		I915_WRITE(fence_reg, 0);
2574
		break;
2575
	}
2576

2577
	reg->obj = NULL;
2578
	obj_priv->fence_reg = I915_FENCE_REG_NONE;
2579
	list_del_init(&reg->lru_list);
2580 2581
}

2582 2583 2584 2585
/**
 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
 * to the buffer to finish, and then resets the fence register.
 * @obj: tiled object holding a fence register.
2586
 * @bool: whether the wait upon the fence is interruptible
2587 2588 2589 2590 2591
 *
 * Zeroes out the fence register itself and clears out the associated
 * data structures in dev_priv and obj_priv.
 */
int
2592 2593
i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
			      bool interruptible)
2594 2595
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2596
	struct drm_i915_private *dev_priv = dev->dev_private;
2597
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
2598
	struct drm_i915_fence_reg *reg;
2599 2600 2601 2602

	if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
		return 0;

2603 2604 2605 2606 2607 2608
	/* If we've changed tiling, GTT-mappings of the object
	 * need to re-fault to ensure that the correct fence register
	 * setup is in place.
	 */
	i915_gem_release_mmap(obj);

2609 2610 2611 2612
	/* On the i915, GPU access to tiled buffers is via a fence,
	 * therefore we must wait for any outstanding access to complete
	 * before clearing the fence.
	 */
C
Chris Wilson 已提交
2613 2614
	reg = &dev_priv->fence_regs[obj_priv->fence_reg];
	if (reg->gpu) {
2615 2616
		int ret;

2617
		ret = i915_gem_object_flush_gpu_write_domain(obj, true);
2618
		if (ret)
2619 2620
			return ret;

2621
		ret = i915_gem_object_wait_rendering(obj, interruptible);
2622
		if (ret)
2623
			return ret;
C
Chris Wilson 已提交
2624 2625

		reg->gpu = false;
2626 2627
	}

2628
	i915_gem_object_flush_gtt_write_domain(obj);
2629
	i915_gem_clear_fence_reg(obj);
2630 2631 2632 2633

	return 0;
}

2634 2635 2636 2637
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2638 2639 2640
i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
			    unsigned alignment,
			    bool mappable)
2641 2642 2643
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2644
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2645
	struct drm_mm_node *free_space;
2646
	gfp_t gfpmask =  __GFP_NORETRY | __GFP_NOWARN;
2647
	int ret;
2648

C
Chris Wilson 已提交
2649
	if (obj_priv->madv != I915_MADV_WILLNEED) {
2650 2651 2652 2653
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2654
	if (alignment == 0)
2655
		alignment = i915_gem_get_gtt_alignment(obj);
2656
	if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
2657 2658 2659 2660
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2661 2662 2663
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2664 2665
	if (obj->size >
	    (mappable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2666 2667 2668 2669
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2670
 search_free:
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	if (mappable)
		free_space =
			drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
						    obj->size, alignment, 0,
						    dev_priv->mm.gtt_mappable_end,
						    0);
	else
		free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
						obj->size, alignment, 0);

	if (free_space != NULL) {
		if (mappable)
			obj_priv->gtt_space =
				drm_mm_get_block_range_generic(free_space,
							       obj->size,
							       alignment, 0,
							       dev_priv->mm.gtt_mappable_end,
							       0);
		else
			obj_priv->gtt_space =
				drm_mm_get_block(free_space, obj->size,
						 alignment);
	}
2694 2695 2696 2697
	if (obj_priv->gtt_space == NULL) {
		/* If the gtt is empty and we're still having trouble
		 * fitting our object in, we're out of memory.
		 */
2698 2699
		ret = i915_gem_evict_something(dev, obj->size, alignment,
					       mappable);
2700
		if (ret)
2701
			return ret;
2702

2703 2704 2705
		goto search_free;
	}

2706
	ret = i915_gem_object_get_pages(obj, gfpmask);
2707 2708 2709
	if (ret) {
		drm_mm_put_block(obj_priv->gtt_space);
		obj_priv->gtt_space = NULL;
2710 2711 2712

		if (ret == -ENOMEM) {
			/* first try to clear up some space from the GTT */
2713
			ret = i915_gem_evict_something(dev, obj->size,
2714
						       alignment, mappable);
2715 2716
			if (ret) {
				/* now try to shrink everyone else */
2717 2718 2719
				if (gfpmask) {
					gfpmask = 0;
					goto search_free;
2720 2721 2722 2723 2724 2725 2726 2727
				}

				return ret;
			}

			goto search_free;
		}

2728 2729 2730 2731 2732 2733 2734
		return ret;
	}

	/* Create an AGP memory structure pointing at our pages, and bind it
	 * into the GTT.
	 */
	obj_priv->agp_mem = drm_agp_bind_pages(dev,
2735
					       obj_priv->pages,
2736
					       obj->size >> PAGE_SHIFT,
2737
					       obj_priv->gtt_space->start,
2738
					       obj_priv->agp_type);
2739
	if (obj_priv->agp_mem == NULL) {
2740
		i915_gem_object_put_pages(obj);
2741 2742
		drm_mm_put_block(obj_priv->gtt_space);
		obj_priv->gtt_space = NULL;
2743

2744 2745
		ret = i915_gem_evict_something(dev, obj->size, alignment,
					       mappable);
2746
		if (ret)
2747 2748 2749
			return ret;

		goto search_free;
2750 2751
	}

2752
	/* keep track of bounds object by adding it to the inactive list */
2753
	list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
2754
	i915_gem_info_add_gtt(dev_priv, obj->size);
2755

2756 2757 2758 2759
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
2760 2761
	BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
2762

2763
	obj_priv->gtt_offset = obj_priv->gtt_space->start;
C
Chris Wilson 已提交
2764 2765
	trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);

2766 2767 2768 2769 2770 2771
	return 0;
}

void
i915_gem_clflush_object(struct drm_gem_object *obj)
{
2772
	struct drm_i915_gem_object	*obj_priv = to_intel_bo(obj);
2773 2774 2775 2776 2777

	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2778
	if (obj_priv->pages == NULL)
2779 2780
		return;

C
Chris Wilson 已提交
2781
	trace_i915_gem_object_clflush(obj);
2782

2783
	drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
2784 2785
}

2786
/** Flushes any GPU write domain for the object if it's dirty. */
2787
static int
2788 2789
i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
				       bool pipelined)
2790 2791
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2792
	uint32_t old_write_domain;
2793 2794

	if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2795
		return 0;
2796 2797

	/* Queue the GPU write cache flushing we need. */
C
Chris Wilson 已提交
2798
	old_write_domain = obj->write_domain;
2799
	i915_gem_flush_ring(dev, NULL,
2800 2801
			    to_intel_bo(obj)->ring,
			    0, obj->write_domain);
2802
	BUG_ON(obj->write_domain);
C
Chris Wilson 已提交
2803 2804 2805 2806

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2807 2808 2809 2810

	if (pipelined)
		return 0;

2811
	return i915_gem_object_wait_rendering(obj, true);
2812 2813 2814 2815 2816 2817
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
{
C
Chris Wilson 已提交
2818 2819
	uint32_t old_write_domain;

2820 2821 2822 2823 2824 2825 2826
	if (obj->write_domain != I915_GEM_DOMAIN_GTT)
		return;

	/* No actual flushing is required for the GTT write domain.   Writes
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
	 */
C
Chris Wilson 已提交
2827
	old_write_domain = obj->write_domain;
2828
	obj->write_domain = 0;
C
Chris Wilson 已提交
2829 2830 2831 2832

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2833 2834 2835 2836 2837 2838 2839
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
2840
	uint32_t old_write_domain;
2841 2842 2843 2844 2845 2846

	if (obj->write_domain != I915_GEM_DOMAIN_CPU)
		return;

	i915_gem_clflush_object(obj);
	drm_agp_chipset_flush(dev);
C
Chris Wilson 已提交
2847
	old_write_domain = obj->write_domain;
2848
	obj->write_domain = 0;
C
Chris Wilson 已提交
2849 2850 2851 2852

	trace_i915_gem_object_change_domain(obj,
					    obj->read_domains,
					    old_write_domain);
2853 2854
}

2855 2856 2857 2858 2859 2860
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2861
int
2862 2863
i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
{
2864
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
2865
	uint32_t old_write_domain, old_read_domains;
2866
	int ret;
2867

2868 2869 2870 2871
	/* Not valid to be called on unbound objects. */
	if (obj_priv->gtt_space == NULL)
		return -EINVAL;

2872
	ret = i915_gem_object_flush_gpu_write_domain(obj, false);
2873 2874 2875
	if (ret != 0)
		return ret;

2876
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2877

2878
	if (write) {
2879
		ret = i915_gem_object_wait_rendering(obj, true);
2880 2881 2882
		if (ret)
			return ret;
	}
2883

C
Chris Wilson 已提交
2884 2885 2886
	old_write_domain = obj->write_domain;
	old_read_domains = obj->read_domains;

2887 2888 2889 2890 2891 2892
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->read_domains |= I915_GEM_DOMAIN_GTT;
	if (write) {
2893
		obj->read_domains = I915_GEM_DOMAIN_GTT;
2894 2895
		obj->write_domain = I915_GEM_DOMAIN_GTT;
		obj_priv->dirty = 1;
2896 2897
	}

C
Chris Wilson 已提交
2898 2899 2900 2901
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2902 2903 2904
	return 0;
}

2905 2906 2907 2908 2909
/*
 * Prepare buffer for display plane. Use uninterruptible for possible flush
 * wait, as in modesetting process we're not supposed to be interrupted.
 */
int
2910 2911
i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
				     bool pipelined)
2912
{
2913
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
2914
	uint32_t old_read_domains;
2915 2916 2917 2918 2919 2920
	int ret;

	/* Not valid to be called on unbound objects. */
	if (obj_priv->gtt_space == NULL)
		return -EINVAL;

2921
	ret = i915_gem_object_flush_gpu_write_domain(obj, true);
2922 2923
	if (ret)
		return ret;
2924

2925 2926 2927 2928
	/* Currently, we are always called from an non-interruptible context. */
	if (!pipelined) {
		ret = i915_gem_object_wait_rendering(obj, false);
		if (ret)
2929 2930 2931
			return ret;
	}

2932 2933
	i915_gem_object_flush_cpu_write_domain(obj);

2934
	old_read_domains = obj->read_domains;
2935
	obj->read_domains |= I915_GEM_DOMAIN_GTT;
2936 2937 2938

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
2939
					    obj->write_domain);
2940 2941 2942 2943

	return 0;
}

2944 2945 2946 2947 2948 2949 2950 2951 2952
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
{
C
Chris Wilson 已提交
2953
	uint32_t old_write_domain, old_read_domains;
2954 2955
	int ret;

2956
	ret = i915_gem_object_flush_gpu_write_domain(obj, false);
2957 2958
	if (ret != 0)
		return ret;
2959

2960
	i915_gem_object_flush_gtt_write_domain(obj);
2961

2962 2963
	/* If we have a partially-valid cache of the object in the CPU,
	 * finish invalidating it and free the per-page flags.
2964
	 */
2965
	i915_gem_object_set_to_full_cpu_read_domain(obj);
2966

2967
	if (write) {
2968
		ret = i915_gem_object_wait_rendering(obj, true);
2969 2970 2971 2972
		if (ret)
			return ret;
	}

C
Chris Wilson 已提交
2973 2974 2975
	old_write_domain = obj->write_domain;
	old_read_domains = obj->read_domains;

2976 2977
	/* Flush the CPU cache if it's still invalid. */
	if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2978 2979
		i915_gem_clflush_object(obj);

2980
		obj->read_domains |= I915_GEM_DOMAIN_CPU;
2981 2982 2983 2984 2985
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2986 2987 2988 2989 2990 2991
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
2992
		obj->read_domains = I915_GEM_DOMAIN_CPU;
2993 2994
		obj->write_domain = I915_GEM_DOMAIN_CPU;
	}
2995

C
Chris Wilson 已提交
2996 2997 2998 2999
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3000 3001 3002
	return 0;
}

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113
/*
 * Set the next domain for the specified object. This
 * may not actually perform the necessary flushing/invaliding though,
 * as that may want to be batched with other set_domain operations
 *
 * This is (we hope) the only really tricky part of gem. The goal
 * is fairly simple -- track which caches hold bits of the object
 * and make sure they remain coherent. A few concrete examples may
 * help to explain how it works. For shorthand, we use the notation
 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
 * a pair of read and write domain masks.
 *
 * Case 1: the batch buffer
 *
 *	1. Allocated
 *	2. Written by CPU
 *	3. Mapped to GTT
 *	4. Read by GPU
 *	5. Unmapped from GTT
 *	6. Freed
 *
 *	Let's take these a step at a time
 *
 *	1. Allocated
 *		Pages allocated from the kernel may still have
 *		cache contents, so we set them to (CPU, CPU) always.
 *	2. Written by CPU (using pwrite)
 *		The pwrite function calls set_domain (CPU, CPU) and
 *		this function does nothing (as nothing changes)
 *	3. Mapped by GTT
 *		This function asserts that the object is not
 *		currently in any GPU-based read or write domains
 *	4. Read by GPU
 *		i915_gem_execbuffer calls set_domain (COMMAND, 0).
 *		As write_domain is zero, this function adds in the
 *		current read domains (CPU+COMMAND, 0).
 *		flush_domains is set to CPU.
 *		invalidate_domains is set to COMMAND
 *		clflush is run to get data out of the CPU caches
 *		then i915_dev_set_domain calls i915_gem_flush to
 *		emit an MI_FLUSH and drm_agp_chipset_flush
 *	5. Unmapped from GTT
 *		i915_gem_object_unbind calls set_domain (CPU, CPU)
 *		flush_domains and invalidate_domains end up both zero
 *		so no flushing/invalidating happens
 *	6. Freed
 *		yay, done
 *
 * Case 2: The shared render buffer
 *
 *	1. Allocated
 *	2. Mapped to GTT
 *	3. Read/written by GPU
 *	4. set_domain to (CPU,CPU)
 *	5. Read/written by CPU
 *	6. Read/written by GPU
 *
 *	1. Allocated
 *		Same as last example, (CPU, CPU)
 *	2. Mapped to GTT
 *		Nothing changes (assertions find that it is not in the GPU)
 *	3. Read/written by GPU
 *		execbuffer calls set_domain (RENDER, RENDER)
 *		flush_domains gets CPU
 *		invalidate_domains gets GPU
 *		clflush (obj)
 *		MI_FLUSH and drm_agp_chipset_flush
 *	4. set_domain (CPU, CPU)
 *		flush_domains gets GPU
 *		invalidate_domains gets CPU
 *		wait_rendering (obj) to make sure all drawing is complete.
 *		This will include an MI_FLUSH to get the data from GPU
 *		to memory
 *		clflush (obj) to invalidate the CPU cache
 *		Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
 *	5. Read/written by CPU
 *		cache lines are loaded and dirtied
 *	6. Read written by GPU
 *		Same as last GPU access
 *
 * Case 3: The constant buffer
 *
 *	1. Allocated
 *	2. Written by CPU
 *	3. Read by GPU
 *	4. Updated (written) by CPU again
 *	5. Read by GPU
 *
 *	1. Allocated
 *		(CPU, CPU)
 *	2. Written by CPU
 *		(CPU, CPU)
 *	3. Read by GPU
 *		(CPU+RENDER, 0)
 *		flush_domains = CPU
 *		invalidate_domains = RENDER
 *		clflush (obj)
 *		MI_FLUSH
 *		drm_agp_chipset_flush
 *	4. Updated (written) by CPU again
 *		(CPU, CPU)
 *		flush_domains = 0 (no previous write domain)
 *		invalidate_domains = 0 (no new read domains)
 *	5. Read by GPU
 *		(CPU+RENDER, 0)
 *		flush_domains = CPU
 *		invalidate_domains = RENDER
 *		clflush (obj)
 *		MI_FLUSH
 *		drm_agp_chipset_flush
 */
3114
static void
3115 3116
i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
				  struct intel_ring_buffer *ring)
3117 3118
{
	struct drm_device		*dev = obj->dev;
3119
	struct drm_i915_private		*dev_priv = dev->dev_private;
3120
	struct drm_i915_gem_object	*obj_priv = to_intel_bo(obj);
3121 3122
	uint32_t			invalidate_domains = 0;
	uint32_t			flush_domains = 0;
3123

3124 3125 3126 3127
	/*
	 * If the object isn't moving to a new write domain,
	 * let the object stay in multiple read domains
	 */
3128 3129
	if (obj->pending_write_domain == 0)
		obj->pending_read_domains |= obj->read_domains;
3130 3131 3132 3133 3134 3135 3136

	/*
	 * Flush the current write domain if
	 * the new read domains don't match. Invalidate
	 * any read domains which differ from the old
	 * write domain
	 */
3137 3138
	if (obj->write_domain &&
	    obj->write_domain != obj->pending_read_domains) {
3139
		flush_domains |= obj->write_domain;
3140 3141
		invalidate_domains |=
			obj->pending_read_domains & ~obj->write_domain;
3142 3143 3144 3145 3146
	}
	/*
	 * Invalidate any read caches which may have
	 * stale data. That is, any new read domains.
	 */
3147
	invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
3148
	if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
3149 3150
		i915_gem_clflush_object(obj);

3151 3152 3153 3154 3155 3156 3157 3158
	/* The actual obj->write_domain will be updated with
	 * pending_write_domain after we emit the accumulated flush for all
	 * of our domain changes in execbuffers (which clears objects'
	 * write_domains).  So if we have a current write domain that we
	 * aren't changing, set pending_write_domain to that.
	 */
	if (flush_domains == 0 && obj->pending_write_domain == 0)
		obj->pending_write_domain = obj->write_domain;
3159 3160 3161

	dev->invalidate_domains |= invalidate_domains;
	dev->flush_domains |= flush_domains;
3162
	if (flush_domains & I915_GEM_GPU_DOMAINS)
3163
		dev_priv->mm.flush_rings |= obj_priv->ring->id;
3164 3165
	if (invalidate_domains & I915_GEM_GPU_DOMAINS)
		dev_priv->mm.flush_rings |= ring->id;
3166 3167 3168
}

/**
3169
 * Moves the object from a partially CPU read to a full one.
3170
 *
3171 3172
 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3173
 */
3174 3175
static void
i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3176
{
3177
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
3178

3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	if (!obj_priv->page_cpu_valid)
		return;

	/* If we're partially in the CPU read domain, finish moving it in.
	 */
	if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
		int i;

		for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
			if (obj_priv->page_cpu_valid[i])
				continue;
3190
			drm_clflush_pages(obj_priv->pages + i, 1);
3191 3192 3193 3194 3195 3196
		}
	}

	/* Free the page_cpu_valid mappings which are now stale, whether
	 * or not we've got I915_GEM_DOMAIN_CPU.
	 */
3197
	kfree(obj_priv->page_cpu_valid);
3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
	obj_priv->page_cpu_valid = NULL;
}

/**
 * Set the CPU read domain on a range of the object.
 *
 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
 * not entirely valid.  The page_cpu_valid member of the object flags which
 * pages have been flushed, and will be respected by
 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
 * of the whole object.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
static int
i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
					  uint64_t offset, uint64_t size)
{
3217
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
C
Chris Wilson 已提交
3218
	uint32_t old_read_domains;
3219
	int i, ret;
3220

3221 3222
	if (offset == 0 && size == obj->size)
		return i915_gem_object_set_to_cpu_domain(obj, 0);
3223

3224
	ret = i915_gem_object_flush_gpu_write_domain(obj, false);
3225
	if (ret != 0)
3226
		return ret;
3227 3228 3229 3230 3231 3232
	i915_gem_object_flush_gtt_write_domain(obj);

	/* If we're already fully in the CPU read domain, we're done. */
	if (obj_priv->page_cpu_valid == NULL &&
	    (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
		return 0;
3233

3234 3235 3236
	/* Otherwise, create/clear the per-page CPU read domain flag if we're
	 * newly adding I915_GEM_DOMAIN_CPU
	 */
3237
	if (obj_priv->page_cpu_valid == NULL) {
3238 3239
		obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
						   GFP_KERNEL);
3240 3241 3242 3243
		if (obj_priv->page_cpu_valid == NULL)
			return -ENOMEM;
	} else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
		memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
3244 3245 3246 3247

	/* Flush the cache on any pages that are still invalid from the CPU's
	 * perspective.
	 */
3248 3249
	for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
	     i++) {
3250 3251 3252
		if (obj_priv->page_cpu_valid[i])
			continue;

3253
		drm_clflush_pages(obj_priv->pages + i, 1);
3254 3255 3256 3257

		obj_priv->page_cpu_valid[i] = 1;
	}

3258 3259 3260 3261 3262
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);

C
Chris Wilson 已提交
3263
	old_read_domains = obj->read_domains;
3264 3265
	obj->read_domains |= I915_GEM_DOMAIN_CPU;

C
Chris Wilson 已提交
3266 3267 3268 3269
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    obj->write_domain);

3270 3271 3272 3273 3274 3275 3276
	return 0;
}

/**
 * Pin an object to the GTT and evaluate the relocations landing in it.
 */
static int
3277 3278 3279
i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
			     struct drm_file *file_priv,
			     struct drm_i915_gem_exec_object2 *entry)
3280
{
3281
	struct drm_device *dev = obj->base.dev;
3282
	drm_i915_private_t *dev_priv = dev->dev_private;
3283
	struct drm_i915_gem_relocation_entry __user *user_relocs;
3284 3285 3286
	struct drm_gem_object *target_obj = NULL;
	uint32_t target_handle = 0;
	int i, ret = 0;
3287

3288
	user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
3289
	for (i = 0; i < entry->relocation_count; i++) {
3290
		struct drm_i915_gem_relocation_entry reloc;
3291
		uint32_t target_offset;
3292

3293 3294 3295 3296 3297
		if (__copy_from_user_inatomic(&reloc,
					      user_relocs+i,
					      sizeof(reloc))) {
			ret = -EFAULT;
			break;
J
Jesse Barnes 已提交
3298 3299
		}

3300 3301
		if (reloc.target_handle != target_handle) {
			drm_gem_object_unreference(target_obj);
3302

3303 3304 3305 3306 3307 3308 3309 3310
			target_obj = drm_gem_object_lookup(dev, file_priv,
							   reloc.target_handle);
			if (target_obj == NULL) {
				ret = -ENOENT;
				break;
			}

			target_handle = reloc.target_handle;
3311
		}
3312
		target_offset = to_intel_bo(target_obj)->gtt_offset;
3313

3314 3315 3316 3317 3318 3319
#if WATCH_RELOC
		DRM_INFO("%s: obj %p offset %08x target %d "
			 "read %08x write %08x gtt %08x "
			 "presumed %08x delta %08x\n",
			 __func__,
			 obj,
3320 3321 3322 3323
			 (int) reloc.offset,
			 (int) reloc.target_handle,
			 (int) reloc.read_domains,
			 (int) reloc.write_domain,
3324
			 (int) target_offset,
3325 3326
			 (int) reloc.presumed_offset,
			 reloc.delta);
3327 3328
#endif

3329 3330 3331
		/* The target buffer should have appeared before us in the
		 * exec_object list, so it should have a GTT space bound by now.
		 */
3332
		if (target_offset == 0) {
3333
			DRM_ERROR("No GTT space found for object %d\n",
3334
				  reloc.target_handle);
3335 3336
			ret = -EINVAL;
			break;
3337 3338
		}

3339
		/* Validate that the target is in a valid r/w GPU domain */
3340
		if (reloc.write_domain & (reloc.write_domain - 1)) {
3341 3342 3343
			DRM_ERROR("reloc with multiple write domains: "
				  "obj %p target %d offset %d "
				  "read %08x write %08x",
3344 3345 3346 3347
				  obj, reloc.target_handle,
				  (int) reloc.offset,
				  reloc.read_domains,
				  reloc.write_domain);
3348 3349
			ret = -EINVAL;
			break;
3350
		}
3351 3352
		if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
		    reloc.read_domains & I915_GEM_DOMAIN_CPU) {
3353 3354 3355
			DRM_ERROR("reloc with read/write CPU domains: "
				  "obj %p target %d offset %d "
				  "read %08x write %08x",
3356 3357 3358 3359
				  obj, reloc.target_handle,
				  (int) reloc.offset,
				  reloc.read_domains,
				  reloc.write_domain);
3360 3361
			ret = -EINVAL;
			break;
3362
		}
3363 3364
		if (reloc.write_domain && target_obj->pending_write_domain &&
		    reloc.write_domain != target_obj->pending_write_domain) {
3365 3366 3367
			DRM_ERROR("Write domain conflict: "
				  "obj %p target %d offset %d "
				  "new %08x old %08x\n",
3368 3369 3370
				  obj, reloc.target_handle,
				  (int) reloc.offset,
				  reloc.write_domain,
3371
				  target_obj->pending_write_domain);
3372 3373
			ret = -EINVAL;
			break;
3374 3375
		}

3376
		target_obj->pending_read_domains |= reloc.read_domains;
3377
		target_obj->pending_write_domain |= reloc.write_domain;
3378 3379 3380 3381

		/* If the relocation already has the right value in it, no
		 * more work needs to be done.
		 */
3382
		if (target_offset == reloc.presumed_offset)
3383 3384
			continue;

3385
		/* Check that the relocation address is valid... */
3386
		if (reloc.offset > obj->base.size - 4) {
3387 3388
			DRM_ERROR("Relocation beyond object bounds: "
				  "obj %p target %d offset %d size %d.\n",
3389
				  obj, reloc.target_handle,
3390 3391 3392
				  (int) reloc.offset, (int) obj->base.size);
			ret = -EINVAL;
			break;
3393
		}
3394
		if (reloc.offset & 3) {
3395 3396
			DRM_ERROR("Relocation not 4-byte aligned: "
				  "obj %p target %d offset %d.\n",
3397 3398
				  obj, reloc.target_handle,
				  (int) reloc.offset);
3399 3400
			ret = -EINVAL;
			break;
3401 3402 3403
		}

		/* and points to somewhere within the target object. */
3404
		if (reloc.delta >= target_obj->size) {
3405 3406
			DRM_ERROR("Relocation beyond target object bounds: "
				  "obj %p target %d delta %d size %d.\n",
3407 3408
				  obj, reloc.target_handle,
				  (int) reloc.delta, (int) target_obj->size);
3409 3410
			ret = -EINVAL;
			break;
3411 3412
		}

3413 3414
		reloc.delta += target_offset;
		if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
3415 3416
			uint32_t page_offset = reloc.offset & ~PAGE_MASK;
			char *vaddr;
3417

3418
			vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT]);
3419
			*(uint32_t *)(vaddr + page_offset) = reloc.delta;
3420
			kunmap_atomic(vaddr);
3421 3422 3423
		} else {
			uint32_t __iomem *reloc_entry;
			void __iomem *reloc_page;
3424

3425 3426 3427
			ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
			if (ret)
				break;
3428

3429
			/* Map the page containing the relocation we're going to perform.  */
3430
			reloc.offset += obj->gtt_offset;
3431
			reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3432
							      reloc.offset & PAGE_MASK);
3433 3434 3435
			reloc_entry = (uint32_t __iomem *)
				(reloc_page + (reloc.offset & ~PAGE_MASK));
			iowrite32(reloc.delta, reloc_entry);
3436
			io_mapping_unmap_atomic(reloc_page);
3437
		}
3438

3439 3440 3441 3442 3443 3444 3445 3446
		/* and update the user's relocation entry */
		reloc.presumed_offset = target_offset;
		if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
					      &reloc.presumed_offset,
					      sizeof(reloc.presumed_offset))) {
		    ret = -EFAULT;
		    break;
		}
3447 3448
	}

3449
	drm_gem_object_unreference(target_obj);
3450 3451 3452
	return ret;
}

3453
static int
3454 3455 3456 3457 3458
i915_gem_execbuffer_pin(struct drm_device *dev,
			struct drm_file *file,
			struct drm_gem_object **object_list,
			struct drm_i915_gem_exec_object2 *exec_list,
			int count)
3459
{
3460 3461
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret, i, retry;
3462

3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480
	/* attempt to pin all of the buffers into the GTT */
	for (retry = 0; retry < 2; retry++) {
		ret = 0;
		for (i = 0; i < count; i++) {
			struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
			struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
			bool need_fence =
				entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
				obj->tiling_mode != I915_TILING_NONE;

			/* Check fence reg constraints and rebind if necessary */
			if (need_fence &&
			    !i915_gem_object_fence_offset_ok(&obj->base,
							     obj->tiling_mode)) {
				ret = i915_gem_object_unbind(&obj->base);
				if (ret)
					break;
			}
3481

3482 3483
			ret = i915_gem_object_pin(&obj->base,
						  entry->alignment, true);
3484 3485
			if (ret)
				break;
3486

3487 3488 3489 3490 3491 3492 3493 3494 3495 3496
			/*
			 * Pre-965 chips need a fence register set up in order
			 * to properly handle blits to/from tiled surfaces.
			 */
			if (need_fence) {
				ret = i915_gem_object_get_fence_reg(&obj->base, true);
				if (ret) {
					i915_gem_object_unpin(&obj->base);
					break;
				}
3497

3498 3499
				dev_priv->fence_regs[obj->fence_reg].gpu = true;
			}
3500

3501
			entry->offset = obj->gtt_offset;
3502 3503
		}

3504 3505 3506 3507 3508
		while (i--)
			i915_gem_object_unpin(object_list[i]);

		if (ret == 0)
			break;
3509

3510 3511 3512 3513 3514 3515
		if (ret != -ENOSPC || retry)
			return ret;

		ret = i915_gem_evict_everything(dev);
		if (ret)
			return ret;
3516 3517
	}

3518
	return 0;
3519 3520
}

3521 3522 3523
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3524 3525 3526 3527
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3528 3529 3530
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3531
static int
3532
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3533
{
3534 3535
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3536
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3537 3538 3539 3540
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3541

3542
	spin_lock(&file_priv->mm.lock);
3543
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3544 3545
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3546

3547 3548
		ring = request->ring;
		seqno = request->seqno;
3549
	}
3550
	spin_unlock(&file_priv->mm.lock);
3551

3552 3553
	if (seqno == 0)
		return 0;
3554

3555
	ret = 0;
3556
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
3557 3558 3559 3560 3561
		/* And wait for the seqno passing without holding any locks and
		 * causing extra latency for others. This is safe as the irq
		 * generation is designed to be run atomically and so is
		 * lockless.
		 */
3562
		ring->user_irq_get(ring);
3563
		ret = wait_event_interruptible(ring->irq_queue,
3564
					       i915_seqno_passed(ring->get_seqno(ring), seqno)
3565
					       || atomic_read(&dev_priv->mm.wedged));
3566
		ring->user_irq_put(ring);
3567

3568 3569
		if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
			ret = -EIO;
3570 3571
	}

3572 3573
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3574 3575 3576 3577

	return ret;
}

3578
static int
3579 3580
i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
			  uint64_t exec_offset)
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595
{
	uint32_t exec_start, exec_len;

	exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
	exec_len = (uint32_t) exec->batch_len;

	if ((exec_start | exec_len) & 0x7)
		return -EINVAL;

	if (!exec_start)
		return -EINVAL;

	return 0;
}

3596
static int
3597 3598
validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
		   int count)
3599
{
3600
	int i;
3601

3602 3603 3604
	for (i = 0; i < count; i++) {
		char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
		size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
3605

3606 3607
		if (!access_ok(VERIFY_READ, ptr, length))
			return -EFAULT;
3608

3609 3610 3611 3612
		/* we may also need to update the presumed offsets */
		if (!access_ok(VERIFY_WRITE, ptr, length))
			return -EFAULT;

3613 3614
		if (fault_in_pages_readable(ptr, length))
			return -EFAULT;
3615 3616
	}

3617
	return 0;
3618 3619
}

C
Chris Wilson 已提交
3620
static int
J
Jesse Barnes 已提交
3621
i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3622
		       struct drm_file *file,
J
Jesse Barnes 已提交
3623 3624
		       struct drm_i915_gem_execbuffer2 *args,
		       struct drm_i915_gem_exec_object2 *exec_list)
3625 3626 3627 3628
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object **object_list = NULL;
	struct drm_gem_object *batch_obj;
3629
	struct drm_clip_rect *cliprects = NULL;
C
Chris Wilson 已提交
3630
	struct drm_i915_gem_request *request = NULL;
3631
	int ret, i, flips;
3632 3633
	uint64_t exec_offset;

3634 3635
	struct intel_ring_buffer *ring = NULL;

3636 3637 3638 3639
	ret = i915_gem_check_is_wedged(dev);
	if (ret)
		return ret;

3640 3641 3642 3643
	ret = validate_exec_list(exec_list, args->buffer_count);
	if (ret)
		return ret;

3644 3645 3646 3647
#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif
3648 3649 3650 3651 3652 3653
	switch (args->flags & I915_EXEC_RING_MASK) {
	case I915_EXEC_DEFAULT:
	case I915_EXEC_RENDER:
		ring = &dev_priv->render_ring;
		break;
	case I915_EXEC_BSD:
3654
		if (!HAS_BSD(dev)) {
3655
			DRM_ERROR("execbuf with invalid ring (BSD)\n");
3656 3657 3658
			return -EINVAL;
		}
		ring = &dev_priv->bsd_ring;
3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670
		break;
	case I915_EXEC_BLT:
		if (!HAS_BLT(dev)) {
			DRM_ERROR("execbuf with invalid ring (BLT)\n");
			return -EINVAL;
		}
		ring = &dev_priv->blt_ring;
		break;
	default:
		DRM_ERROR("execbuf with unknown ring: %d\n",
			  (int)(args->flags & I915_EXEC_RING_MASK));
		return -EINVAL;
3671 3672
	}

3673 3674 3675 3676
	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}
3677
	object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
J
Jesse Barnes 已提交
3678 3679
	if (object_list == NULL) {
		DRM_ERROR("Failed to allocate object list for %d buffers\n",
3680 3681 3682 3683 3684
			  args->buffer_count);
		ret = -ENOMEM;
		goto pre_mutex_err;
	}

3685
	if (args->num_cliprects != 0) {
3686 3687
		cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
				    GFP_KERNEL);
3688 3689
		if (cliprects == NULL) {
			ret = -ENOMEM;
3690
			goto pre_mutex_err;
3691
		}
3692 3693 3694 3695 3696 3697 3698 3699

		ret = copy_from_user(cliprects,
				     (struct drm_clip_rect __user *)
				     (uintptr_t) args->cliprects_ptr,
				     sizeof(*cliprects) * args->num_cliprects);
		if (ret != 0) {
			DRM_ERROR("copy %d cliprects failed: %d\n",
				  args->num_cliprects, ret);
3700
			ret = -EFAULT;
3701 3702 3703 3704
			goto pre_mutex_err;
		}
	}

C
Chris Wilson 已提交
3705 3706 3707
	request = kzalloc(sizeof(*request), GFP_KERNEL);
	if (request == NULL) {
		ret = -ENOMEM;
3708
		goto pre_mutex_err;
C
Chris Wilson 已提交
3709
	}
3710

3711 3712
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
3713
		goto pre_mutex_err;
3714 3715 3716

	if (dev_priv->mm.suspended) {
		mutex_unlock(&dev->struct_mutex);
3717 3718
		ret = -EBUSY;
		goto pre_mutex_err;
3719 3720
	}

3721
	/* Look up object handles */
3722
	for (i = 0; i < args->buffer_count; i++) {
3723 3724
		struct drm_i915_gem_object *obj_priv;

3725
		object_list[i] = drm_gem_object_lookup(dev, file,
3726 3727 3728 3729
						       exec_list[i].handle);
		if (object_list[i] == NULL) {
			DRM_ERROR("Invalid object handle %d at index %d\n",
				   exec_list[i].handle, i);
3730 3731
			/* prevent error path from reading uninitialized data */
			args->buffer_count = i + 1;
3732
			ret = -ENOENT;
3733 3734
			goto err;
		}
3735

3736
		obj_priv = to_intel_bo(object_list[i]);
3737 3738 3739
		if (obj_priv->in_execbuffer) {
			DRM_ERROR("Object %p appears more than once in object list\n",
				   object_list[i]);
3740 3741
			/* prevent error path from reading uninitialized data */
			args->buffer_count = i + 1;
3742
			ret = -EINVAL;
3743 3744 3745
			goto err;
		}
		obj_priv->in_execbuffer = true;
3746
	}
3747

3748 3749 3750 3751 3752 3753
	/* Move the objects en-masse into the GTT, evicting if necessary. */
	ret = i915_gem_execbuffer_pin(dev, file,
				      object_list, exec_list,
				      args->buffer_count);
	if (ret)
		goto err;
3754

3755 3756 3757 3758 3759 3760 3761
	/* The objects are in their final locations, apply the relocations. */
	for (i = 0; i < args->buffer_count; i++) {
		struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
		obj->base.pending_read_domains = 0;
		obj->base.pending_write_domain = 0;
		ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
		if (ret)
3762
			goto err;
3763 3764 3765 3766
	}

	/* Set the pending read domains for the batch buffer to COMMAND */
	batch_obj = object_list[args->buffer_count-1];
3767 3768 3769 3770 3771 3772
	if (batch_obj->pending_write_domain) {
		DRM_ERROR("Attempting to use self-modifying batch buffer\n");
		ret = -EINVAL;
		goto err;
	}
	batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
3773

3774 3775 3776
	/* Sanity check the batch buffer */
	exec_offset = to_intel_bo(batch_obj)->gtt_offset;
	ret = i915_gem_check_execbuffer(args, exec_offset);
3777 3778 3779 3780 3781
	if (ret != 0) {
		DRM_ERROR("execbuf with invalid offset/length\n");
		goto err;
	}

3782 3783 3784 3785 3786 3787
	/* Zero the global flush/invalidate flags. These
	 * will be modified as new domains are computed
	 * for each object
	 */
	dev->invalidate_domains = 0;
	dev->flush_domains = 0;
3788
	dev_priv->mm.flush_rings = 0;
3789 3790
	for (i = 0; i < args->buffer_count; i++)
		i915_gem_object_set_to_gpu_domain(object_list[i], ring);
3791

3792 3793 3794 3795 3796 3797 3798
	if (dev->invalidate_domains | dev->flush_domains) {
#if WATCH_EXEC
		DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
			  __func__,
			 dev->invalidate_domains,
			 dev->flush_domains);
#endif
3799
		i915_gem_flush(dev, file,
3800
			       dev->invalidate_domains,
3801 3802
			       dev->flush_domains,
			       dev_priv->mm.flush_rings);
3803
	}
3804 3805 3806 3807 3808 3809 3810 3811 3812

#if WATCH_COHERENCY
	for (i = 0; i < args->buffer_count; i++) {
		i915_gem_object_check_coherency(object_list[i],
						exec_list[i].handle);
	}
#endif

#if WATCH_EXEC
3813
	i915_gem_dump_object(batch_obj,
3814 3815 3816 3817 3818
			      args->batch_len,
			      __func__,
			      ~0);
#endif

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839
	/* Check for any pending flips. As we only maintain a flip queue depth
	 * of 1, we can simply insert a WAIT for the next display flip prior
	 * to executing the batch and avoid stalling the CPU.
	 */
	flips = 0;
	for (i = 0; i < args->buffer_count; i++) {
		if (object_list[i]->write_domain)
			flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
	}
	if (flips) {
		int plane, flip_mask;

		for (plane = 0; flips >> plane; plane++) {
			if (((flips >> plane) & 1) == 0)
				continue;

			if (plane)
				flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
			else
				flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;

3840 3841 3842 3843
			ret = intel_ring_begin(ring, 2);
			if (ret)
				goto err;

3844 3845 3846
			intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
			intel_ring_emit(ring, MI_NOOP);
			intel_ring_advance(ring);
3847 3848 3849
		}
	}

3850
	/* Exec the batchbuffer */
3851
	ret = ring->dispatch_execbuffer(ring, args, cliprects, exec_offset);
3852 3853 3854 3855 3856 3857 3858 3859
	if (ret) {
		DRM_ERROR("dispatch failed %d\n", ret);
		goto err;
	}

	for (i = 0; i < args->buffer_count; i++) {
		struct drm_gem_object *obj = object_list[i];

3860 3861 3862
		obj->read_domains = obj->pending_read_domains;
		obj->write_domain = obj->pending_write_domain;

3863
		i915_gem_object_move_to_active(obj, ring);
3864 3865 3866 3867
		if (obj->write_domain) {
			struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
			obj_priv->dirty = 1;
			list_move_tail(&obj_priv->gpu_write_list,
3868
				       &ring->gpu_write_list);
3869 3870 3871 3872 3873 3874
			intel_mark_busy(dev, obj);
		}

		trace_i915_gem_object_change_domain(obj,
						    obj->read_domains,
						    obj->write_domain);
3875 3876
	}

3877 3878 3879 3880 3881 3882
	/*
	 * Ensure that the commands in the batch buffer are
	 * finished before the interrupt fires
	 */
	i915_retire_commands(dev, ring);

3883 3884 3885 3886
	if (i915_add_request(dev, file, request, ring))
		ring->outstanding_lazy_request = true;
	else
		request = NULL;
3887 3888

err:
3889
	for (i = 0; i < args->buffer_count; i++) {
3890 3891 3892 3893
		if (object_list[i] == NULL)
		    break;

		to_intel_bo(object_list[i])->in_execbuffer = false;
3894
		drm_gem_object_unreference(object_list[i]);
3895
	}
3896 3897 3898

	mutex_unlock(&dev->struct_mutex);

3899
pre_mutex_err:
3900
	drm_free_large(object_list);
3901
	kfree(cliprects);
C
Chris Wilson 已提交
3902
	kfree(request);
3903 3904 3905 3906

	return ret;
}

J
Jesse Barnes 已提交
3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958
/*
 * Legacy execbuffer just creates an exec2 list from the original exec object
 * list array and passes it to the real function.
 */
int
i915_gem_execbuffer(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_execbuffer *args = data;
	struct drm_i915_gem_execbuffer2 exec2;
	struct drm_i915_gem_exec_object *exec_list = NULL;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret, i;

#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif

	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}

	/* Copy in the exec list from userland */
	exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec_list == NULL || exec2_list == NULL) {
		DRM_ERROR("Failed to allocate exec list for %d buffers\n",
			  args->buffer_count);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -ENOMEM;
	}
	ret = copy_from_user(exec_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec_list) * args->buffer_count);
	if (ret != 0) {
		DRM_ERROR("copy %d exec entries failed %d\n",
			  args->buffer_count, ret);
		drm_free_large(exec_list);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	for (i = 0; i < args->buffer_count; i++) {
		exec2_list[i].handle = exec_list[i].handle;
		exec2_list[i].relocation_count = exec_list[i].relocation_count;
		exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
		exec2_list[i].alignment = exec_list[i].alignment;
		exec2_list[i].offset = exec_list[i].offset;
3959
		if (INTEL_INFO(dev)->gen < 4)
J
Jesse Barnes 已提交
3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972
			exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
		else
			exec2_list[i].flags = 0;
	}

	exec2.buffers_ptr = args->buffers_ptr;
	exec2.buffer_count = args->buffer_count;
	exec2.batch_start_offset = args->batch_start_offset;
	exec2.batch_len = args->batch_len;
	exec2.DR1 = args->DR1;
	exec2.DR4 = args->DR4;
	exec2.num_cliprects = args->num_cliprects;
	exec2.cliprects_ptr = args->cliprects_ptr;
3973
	exec2.flags = I915_EXEC_RENDER;
J
Jesse Barnes 已提交
3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051

	ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		for (i = 0; i < args->buffer_count; i++)
			exec_list[i].offset = exec2_list[i].offset;
		/* ... and back out to userspace */
		ret = copy_to_user((struct drm_i915_relocation_entry __user *)
				   (uintptr_t) args->buffers_ptr,
				   exec_list,
				   sizeof(*exec_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
			DRM_ERROR("failed to copy %d exec entries "
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec_list);
	drm_free_large(exec2_list);
	return ret;
}

int
i915_gem_execbuffer2(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_execbuffer2 *args = data;
	struct drm_i915_gem_exec_object2 *exec2_list = NULL;
	int ret;

#if WATCH_EXEC
	DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
		  (int) args->buffers_ptr, args->buffer_count, args->batch_len);
#endif

	if (args->buffer_count < 1) {
		DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
		return -EINVAL;
	}

	exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
	if (exec2_list == NULL) {
		DRM_ERROR("Failed to allocate exec list for %d buffers\n",
			  args->buffer_count);
		return -ENOMEM;
	}
	ret = copy_from_user(exec2_list,
			     (struct drm_i915_relocation_entry __user *)
			     (uintptr_t) args->buffers_ptr,
			     sizeof(*exec2_list) * args->buffer_count);
	if (ret != 0) {
		DRM_ERROR("copy %d exec entries failed %d\n",
			  args->buffer_count, ret);
		drm_free_large(exec2_list);
		return -EFAULT;
	}

	ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
	if (!ret) {
		/* Copy the new buffer offsets back to the user's exec list. */
		ret = copy_to_user((struct drm_i915_relocation_entry __user *)
				   (uintptr_t) args->buffers_ptr,
				   exec2_list,
				   sizeof(*exec2_list) * args->buffer_count);
		if (ret) {
			ret = -EFAULT;
			DRM_ERROR("failed to copy %d exec entries "
				  "back to user (%d)\n",
				  args->buffer_count, ret);
		}
	}

	drm_free_large(exec2_list);
	return ret;
}

4052
int
4053 4054
i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment,
		    bool mappable)
4055 4056
{
	struct drm_device *dev = obj->dev;
C
Chris Wilson 已提交
4057
	struct drm_i915_private *dev_priv = dev->dev_private;
4058
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4059 4060
	int ret;

4061
	BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4062
	WARN_ON(i915_verify_lists(dev));
4063 4064 4065 4066 4067

	if (obj_priv->gtt_space != NULL) {
		if (alignment == 0)
			alignment = i915_gem_get_gtt_alignment(obj);
		if (obj_priv->gtt_offset & (alignment - 1)) {
4068 4069 4070 4071
			WARN(obj_priv->pin_count,
			     "bo is already pinned with incorrect alignment:"
			     " offset=%x, req.alignment=%x\n",
			     obj_priv->gtt_offset, alignment);
4072 4073 4074 4075 4076 4077
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

4078
	if (obj_priv->gtt_space == NULL) {
4079
		ret = i915_gem_object_bind_to_gtt(obj, alignment, mappable);
4080
		if (ret)
4081
			return ret;
4082
	}
J
Jesse Barnes 已提交
4083

4084 4085 4086 4087 4088 4089
	obj_priv->pin_count++;

	/* If the object is not active and not pending a flush,
	 * remove it from the inactive list
	 */
	if (obj_priv->pin_count == 1) {
4090
		i915_gem_info_add_pin(dev_priv, obj->size);
C
Chris Wilson 已提交
4091
		if (!obj_priv->active)
4092
			list_move_tail(&obj_priv->mm_list,
C
Chris Wilson 已提交
4093
				       &dev_priv->mm.pinned_list);
4094 4095
	}

4096
	WARN_ON(i915_verify_lists(dev));
4097 4098 4099 4100 4101 4102 4103 4104
	return 0;
}

void
i915_gem_object_unpin(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
4105
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4106

4107
	WARN_ON(i915_verify_lists(dev));
4108 4109 4110 4111 4112 4113 4114 4115 4116
	obj_priv->pin_count--;
	BUG_ON(obj_priv->pin_count < 0);
	BUG_ON(obj_priv->gtt_space == NULL);

	/* If the object is no longer pinned, and is
	 * neither active nor being flushed, then stick it on
	 * the inactive list
	 */
	if (obj_priv->pin_count == 0) {
C
Chris Wilson 已提交
4117
		if (!obj_priv->active)
4118
			list_move_tail(&obj_priv->mm_list,
4119
				       &dev_priv->mm.inactive_list);
4120
		i915_gem_info_remove_pin(dev_priv, obj->size);
4121
	}
4122
	WARN_ON(i915_verify_lists(dev));
4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		   struct drm_file *file_priv)
{
	struct drm_i915_gem_pin *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

4134 4135 4136
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4137 4138 4139

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4140 4141
		ret = -ENOENT;
		goto unlock;
4142
	}
4143
	obj_priv = to_intel_bo(obj);
4144

C
Chris Wilson 已提交
4145 4146
	if (obj_priv->madv != I915_MADV_WILLNEED) {
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
4147 4148
		ret = -EINVAL;
		goto out;
4149 4150
	}

J
Jesse Barnes 已提交
4151 4152 4153
	if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4154 4155
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4156 4157 4158 4159 4160
	}

	obj_priv->user_pin_count++;
	obj_priv->pin_filp = file_priv;
	if (obj_priv->user_pin_count == 1) {
4161
		ret = i915_gem_object_pin(obj, args->alignment, true);
4162 4163
		if (ret)
			goto out;
4164 4165 4166 4167 4168
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
4169
	i915_gem_object_flush_cpu_write_domain(obj);
4170
	args->offset = obj_priv->gtt_offset;
4171
out:
4172
	drm_gem_object_unreference(obj);
4173
unlock:
4174
	mutex_unlock(&dev->struct_mutex);
4175
	return ret;
4176 4177 4178 4179 4180 4181 4182 4183
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
{
	struct drm_i915_gem_pin *args = data;
	struct drm_gem_object *obj;
J
Jesse Barnes 已提交
4184
	struct drm_i915_gem_object *obj_priv;
4185
	int ret;
4186

4187 4188 4189
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
4190 4191 4192

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4193 4194
		ret = -ENOENT;
		goto unlock;
4195
	}
4196
	obj_priv = to_intel_bo(obj);
4197

J
Jesse Barnes 已提交
4198 4199 4200
	if (obj_priv->pin_filp != file_priv) {
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
4201 4202
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
4203 4204 4205 4206 4207 4208
	}
	obj_priv->user_pin_count--;
	if (obj_priv->user_pin_count == 0) {
		obj_priv->pin_filp = NULL;
		i915_gem_object_unpin(obj);
	}
4209

4210
out:
4211
	drm_gem_object_unreference(obj);
4212
unlock:
4213
	mutex_unlock(&dev->struct_mutex);
4214
	return ret;
4215 4216 4217 4218 4219 4220 4221 4222 4223
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
		    struct drm_file *file_priv)
{
	struct drm_i915_gem_busy *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
4224 4225
	int ret;

4226
	ret = i915_mutex_lock_interruptible(dev);
4227
	if (ret)
4228
		return ret;
4229 4230 4231

	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4232 4233
		ret = -ENOENT;
		goto unlock;
4234
	}
4235
	obj_priv = to_intel_bo(obj);
4236

4237 4238 4239 4240
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
4241
	 */
4242 4243 4244 4245 4246 4247 4248
	args->busy = obj_priv->active;
	if (args->busy) {
		/* Unconditionally flush objects, even when the gpu still uses this
		 * object. Userspace calling this function indicates that it wants to
		 * use this buffer rather sooner than later, so issuing the required
		 * flush earlier is beneficial.
		 */
4249 4250
		if (obj->write_domain & I915_GEM_GPU_DOMAINS)
			i915_gem_flush_ring(dev, file_priv,
4251 4252
					    obj_priv->ring,
					    0, obj->write_domain);
4253 4254 4255 4256 4257 4258 4259 4260 4261 4262

		/* Update the active list for the hardware's current position.
		 * Otherwise this only updates on a delayed timer or when irqs
		 * are actually unmasked, and our working set ends up being
		 * larger than required.
		 */
		i915_gem_retire_requests_ring(dev, obj_priv->ring);

		args->busy = obj_priv->active;
	}
4263 4264

	drm_gem_object_unreference(obj);
4265
unlock:
4266
	mutex_unlock(&dev->struct_mutex);
4267
	return ret;
4268 4269 4270 4271 4272 4273 4274 4275 4276
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
    return i915_gem_ring_throttle(dev, file_priv);
}

4277 4278 4279 4280 4281 4282 4283
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
4284
	int ret;
4285 4286 4287 4288 4289 4290 4291 4292 4293

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

4294 4295 4296 4297
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

4298 4299
	obj = drm_gem_object_lookup(dev, file_priv, args->handle);
	if (obj == NULL) {
4300 4301
		ret = -ENOENT;
		goto unlock;
4302
	}
4303
	obj_priv = to_intel_bo(obj);
4304 4305

	if (obj_priv->pin_count) {
4306 4307
		ret = -EINVAL;
		goto out;
4308 4309
	}

C
Chris Wilson 已提交
4310 4311
	if (obj_priv->madv != __I915_MADV_PURGED)
		obj_priv->madv = args->madv;
4312

4313 4314 4315 4316 4317
	/* if the object is no longer bound, discard its backing storage */
	if (i915_gem_object_is_purgeable(obj_priv) &&
	    obj_priv->gtt_space == NULL)
		i915_gem_object_truncate(obj);

C
Chris Wilson 已提交
4318 4319
	args->retained = obj_priv->madv != __I915_MADV_PURGED;

4320
out:
4321
	drm_gem_object_unreference(obj);
4322
unlock:
4323
	mutex_unlock(&dev->struct_mutex);
4324
	return ret;
4325 4326
}

4327 4328 4329
struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
					      size_t size)
{
4330
	struct drm_i915_private *dev_priv = dev->dev_private;
4331
	struct drm_i915_gem_object *obj;
4332

4333 4334 4335
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
4336

4337 4338 4339 4340
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
4341

4342 4343
	i915_gem_info_add_obj(dev_priv, size);

4344 4345
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4346

4347
	obj->agp_type = AGP_USER_MEMORY;
4348
	obj->base.driver_private = NULL;
4349
	obj->fence_reg = I915_FENCE_REG_NONE;
4350 4351
	INIT_LIST_HEAD(&obj->mm_list);
	INIT_LIST_HEAD(&obj->ring_list);
4352 4353
	INIT_LIST_HEAD(&obj->gpu_write_list);
	obj->madv = I915_MADV_WILLNEED;
4354

4355 4356 4357 4358 4359 4360
	return &obj->base;
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
4361

4362 4363 4364
	return 0;
}

4365
static void i915_gem_free_object_tail(struct drm_gem_object *obj)
4366
{
4367
	struct drm_device *dev = obj->dev;
4368
	drm_i915_private_t *dev_priv = dev->dev_private;
4369
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4370
	int ret;
4371

4372 4373
	ret = i915_gem_object_unbind(obj);
	if (ret == -ERESTARTSYS) {
4374
		list_move(&obj_priv->mm_list,
4375 4376 4377
			  &dev_priv->mm.deferred_free_list);
		return;
	}
4378

4379 4380
	if (obj_priv->mmap_offset)
		i915_gem_free_mmap_offset(obj);
4381

4382
	drm_gem_object_release(obj);
4383
	i915_gem_info_remove_obj(dev_priv, obj->size);
4384

4385
	kfree(obj_priv->page_cpu_valid);
4386
	kfree(obj_priv->bit_17);
4387
	kfree(obj_priv);
4388 4389
}

4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405
void i915_gem_free_object(struct drm_gem_object *obj)
{
	struct drm_device *dev = obj->dev;
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);

	trace_i915_gem_object_destroy(obj);

	while (obj_priv->pin_count > 0)
		i915_gem_object_unpin(obj);

	if (obj_priv->phys_obj)
		i915_gem_detach_phys_object(dev, obj);

	i915_gem_free_object_tail(obj);
}

4406 4407 4408 4409 4410
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4411

4412
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
4413

4414
	if (dev_priv->mm.suspended) {
4415 4416
		mutex_unlock(&dev->struct_mutex);
		return 0;
4417 4418
	}

4419
	ret = i915_gpu_idle(dev);
4420 4421
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
4422
		return ret;
4423
	}
4424

4425 4426
	/* Under UMS, be paranoid and evict. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
4427
		ret = i915_gem_evict_inactive(dev);
4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	}

	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
4439
	del_timer_sync(&dev_priv->hangcheck_timer);
4440 4441

	i915_kernel_lost_context(dev);
4442
	i915_gem_cleanup_ringbuffer(dev);
4443

4444 4445
	mutex_unlock(&dev->struct_mutex);

4446 4447 4448
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

4449 4450 4451
	return 0;
}

4452 4453 4454 4455
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
4456
static int
4457 4458 4459 4460 4461 4462 4463
i915_gem_init_pipe_control(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;
	int ret;

4464
	obj = i915_gem_alloc_object(dev, 4096);
4465 4466 4467 4468 4469 4470 4471 4472
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
	obj_priv = to_intel_bo(obj);
	obj_priv->agp_type = AGP_USER_CACHED_MEMORY;

4473
	ret = i915_gem_object_pin(obj, 4096, true);
4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494
	if (ret)
		goto err_unref;

	dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
	dev_priv->seqno_page =  kmap(obj_priv->pages[0]);
	if (dev_priv->seqno_page == NULL)
		goto err_unpin;

	dev_priv->seqno_obj = obj;
	memset(dev_priv->seqno_page, 0, PAGE_SIZE);

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(obj);
err:
	return ret;
}

4495 4496

static void
4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510
i915_gem_cleanup_pipe_control(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_gem_object *obj;
	struct drm_i915_gem_object *obj_priv;

	obj = dev_priv->seqno_obj;
	obj_priv = to_intel_bo(obj);
	kunmap(obj_priv->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(obj);
	dev_priv->seqno_obj = NULL;

	dev_priv->seqno_page = NULL;
4511 4512
}

4513 4514 4515 4516 4517
int
i915_gem_init_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
4518

4519 4520 4521 4522 4523
	if (HAS_PIPE_CONTROL(dev)) {
		ret = i915_gem_init_pipe_control(dev);
		if (ret)
			return ret;
	}
4524

4525
	ret = intel_init_render_ring_buffer(dev);
4526 4527 4528 4529
	if (ret)
		goto cleanup_pipe_control;

	if (HAS_BSD(dev)) {
4530
		ret = intel_init_bsd_ring_buffer(dev);
4531 4532
		if (ret)
			goto cleanup_render_ring;
4533
	}
4534

4535 4536 4537 4538 4539 4540
	if (HAS_BLT(dev)) {
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

4541 4542
	dev_priv->next_seqno = 1;

4543 4544
	return 0;

4545
cleanup_bsd_ring:
4546
	intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
4547
cleanup_render_ring:
4548
	intel_cleanup_ring_buffer(&dev_priv->render_ring);
4549 4550 4551
cleanup_pipe_control:
	if (HAS_PIPE_CONTROL(dev))
		i915_gem_cleanup_pipe_control(dev);
4552 4553 4554 4555 4556 4557 4558 4559
	return ret;
}

void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

4560 4561 4562
	intel_cleanup_ring_buffer(&dev_priv->render_ring);
	intel_cleanup_ring_buffer(&dev_priv->bsd_ring);
	intel_cleanup_ring_buffer(&dev_priv->blt_ring);
4563 4564 4565 4566
	if (HAS_PIPE_CONTROL(dev))
		i915_gem_cleanup_pipe_control(dev);
}

4567 4568 4569 4570 4571 4572 4573
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;

J
Jesse Barnes 已提交
4574 4575 4576
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4577
	if (atomic_read(&dev_priv->mm.wedged)) {
4578
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
4579
		atomic_set(&dev_priv->mm.wedged, 0);
4580 4581 4582
	}

	mutex_lock(&dev->struct_mutex);
4583 4584 4585
	dev_priv->mm.suspended = 0;

	ret = i915_gem_init_ringbuffer(dev);
4586 4587
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
4588
		return ret;
4589
	}
4590

4591
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
4592
	BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
4593
	BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
4594
	BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
4595 4596
	BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
4597
	BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
4598
	BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
4599
	BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
4600
	mutex_unlock(&dev->struct_mutex);
4601

4602 4603 4604
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
4605

4606
	return 0;
4607 4608 4609 4610 4611 4612 4613 4614

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
4615 4616 4617 4618 4619 4620
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
4621 4622 4623
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

4624
	drm_irq_uninstall(dev);
4625
	return i915_gem_idle(dev);
4626 4627 4628 4629 4630 4631 4632
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

4633 4634 4635
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

4636 4637 4638
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
4639 4640
}

4641 4642 4643 4644 4645 4646 4647 4648
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);
}

4649 4650 4651
void
i915_gem_load(struct drm_device *dev)
{
4652
	int i;
4653 4654
	drm_i915_private_t *dev_priv = dev->dev_private;

4655
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
4656 4657
	INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
4658
	INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
4659
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4660
	INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
4661 4662 4663
	init_ring_lists(&dev_priv->render_ring);
	init_ring_lists(&dev_priv->bsd_ring);
	init_ring_lists(&dev_priv->blt_ring);
4664 4665
	for (i = 0; i < 16; i++)
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
4666 4667
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
4668
	init_completion(&dev_priv->error_completion);
4669 4670 4671 4672
	spin_lock(&shrink_list_lock);
	list_add(&dev_priv->mm.shrink_list, &shrink_list);
	spin_unlock(&shrink_list_lock);

4673 4674 4675 4676 4677 4678 4679 4680 4681 4682
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
		u32 tmp = I915_READ(MI_ARB_STATE);
		if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
			/* arb state is a masked write, so set bit + bit in mask */
			tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
			I915_WRITE(MI_ARB_STATE, tmp);
		}
	}

4683
	/* Old X drivers will take 0-2 for front, back, depth buffers */
4684 4685
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
4686

4687
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4688 4689 4690 4691
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

4692
	/* Initialize fence registers to zero */
4693 4694 4695 4696 4697 4698 4699
	switch (INTEL_INFO(dev)->gen) {
	case 6:
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
		break;
	case 5:
	case 4:
4700 4701
		for (i = 0; i < 16; i++)
			I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4702 4703
		break;
	case 3:
4704 4705 4706
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4707 4708 4709 4710
	case 2:
		for (i = 0; i < 8; i++)
			I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
		break;
4711
	}
4712
	i915_gem_detect_bit_6_swizzle(dev);
4713
	init_waitqueue_head(&dev_priv->pending_flip_queue);
4714
}
4715 4716 4717 4718 4719

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
4720 4721
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
4722 4723 4724 4725 4726 4727 4728 4729
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

4730
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
4731 4732 4733 4734 4735
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

4736
	phys_obj->handle = drm_pci_alloc(dev, size, align);
4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
4749
	kfree(phys_obj);
4750 4751 4752
	return ret;
}

4753
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

4778
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
				 struct drm_gem_object *obj)
{
	struct drm_i915_gem_object *obj_priv;
	int i;
	int ret;
	int page_count;

4790
	obj_priv = to_intel_bo(obj);
4791 4792 4793
	if (!obj_priv->phys_obj)
		return;

4794
	ret = i915_gem_object_get_pages(obj, 0);
4795 4796 4797 4798 4799 4800
	if (ret)
		goto out;

	page_count = obj->size / PAGE_SIZE;

	for (i = 0; i < page_count; i++) {
P
Peter Zijlstra 已提交
4801
		char *dst = kmap_atomic(obj_priv->pages[i]);
4802 4803 4804
		char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);

		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4805
		kunmap_atomic(dst);
4806
	}
4807
	drm_clflush_pages(obj_priv->pages, page_count);
4808
	drm_agp_chipset_flush(dev);
4809 4810

	i915_gem_object_put_pages(obj);
4811 4812 4813 4814 4815 4816 4817
out:
	obj_priv->phys_obj->cur_obj = NULL;
	obj_priv->phys_obj = NULL;
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
4818 4819 4820
			    struct drm_gem_object *obj,
			    int id,
			    int align)
4821 4822 4823 4824 4825 4826 4827 4828 4829 4830
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj_priv;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

4831
	obj_priv = to_intel_bo(obj);
4832 4833 4834 4835 4836 4837 4838 4839 4840 4841

	if (obj_priv->phys_obj) {
		if (obj_priv->phys_obj->id == id)
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
4842
						obj->size, align);
4843
		if (ret) {
4844
			DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
4845 4846 4847 4848 4849 4850 4851 4852
			goto out;
		}
	}

	/* bind to the object */
	obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj_priv->phys_obj->cur_obj = obj;

4853
	ret = i915_gem_object_get_pages(obj, 0);
4854 4855 4856 4857 4858 4859 4860 4861
	if (ret) {
		DRM_ERROR("failed to get page list\n");
		goto out;
	}

	page_count = obj->size / PAGE_SIZE;

	for (i = 0; i < page_count; i++) {
P
Peter Zijlstra 已提交
4862
		char *src = kmap_atomic(obj_priv->pages[i]);
4863 4864 4865
		char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);

		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
4866
		kunmap_atomic(src);
4867 4868
	}

4869 4870
	i915_gem_object_put_pages(obj);

4871 4872 4873 4874 4875 4876 4877 4878 4879 4880
	return 0;
out:
	return ret;
}

static int
i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
4881
	struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
4882 4883 4884 4885 4886 4887 4888
	void *obj_addr;
	int ret;
	char __user *user_data;

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;

4889
	DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
4890 4891 4892 4893 4894 4895 4896
	ret = copy_from_user(obj_addr, user_data, args->size);
	if (ret)
		return -EFAULT;

	drm_agp_chipset_flush(dev);
	return 0;
}
4897

4898
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4899
{
4900
	struct drm_i915_file_private *file_priv = file->driver_priv;
4901 4902 4903 4904 4905

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
4906
	spin_lock(&file_priv->mm.lock);
4907 4908 4909 4910 4911 4912 4913 4914 4915
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
4916
	spin_unlock(&file_priv->mm.lock);
4917
}
4918

4919 4920 4921 4922 4923 4924 4925
static int
i915_gpu_is_active(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int lists_empty;

	lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
4926
		      list_empty(&dev_priv->render_ring.active_list) &&
4927 4928
		      list_empty(&dev_priv->bsd_ring.active_list) &&
		      list_empty(&dev_priv->blt_ring.active_list);
4929 4930 4931 4932

	return !lists_empty;
}

4933
static int
4934
i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949
{
	drm_i915_private_t *dev_priv, *next_dev;
	struct drm_i915_gem_object *obj_priv, *next_obj;
	int cnt = 0;
	int would_deadlock = 1;

	/* "fast-path" to count number of available objects */
	if (nr_to_scan == 0) {
		spin_lock(&shrink_list_lock);
		list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
			struct drm_device *dev = dev_priv->dev;

			if (mutex_trylock(&dev->struct_mutex)) {
				list_for_each_entry(obj_priv,
						    &dev_priv->mm.inactive_list,
4950
						    mm_list)
4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961
					cnt++;
				mutex_unlock(&dev->struct_mutex);
			}
		}
		spin_unlock(&shrink_list_lock);

		return (cnt / 100) * sysctl_vfs_cache_pressure;
	}

	spin_lock(&shrink_list_lock);

4962
rescan:
4963 4964 4965 4966 4967 4968 4969 4970 4971
	/* first scan for clean buffers */
	list_for_each_entry_safe(dev_priv, next_dev,
				 &shrink_list, mm.shrink_list) {
		struct drm_device *dev = dev_priv->dev;

		if (! mutex_trylock(&dev->struct_mutex))
			continue;

		spin_unlock(&shrink_list_lock);
4972
		i915_gem_retire_requests(dev);
4973 4974 4975

		list_for_each_entry_safe(obj_priv, next_obj,
					 &dev_priv->mm.inactive_list,
4976
					 mm_list) {
4977
			if (i915_gem_object_is_purgeable(obj_priv)) {
4978
				i915_gem_object_unbind(&obj_priv->base);
4979 4980 4981 4982 4983 4984 4985 4986
				if (--nr_to_scan <= 0)
					break;
			}
		}

		spin_lock(&shrink_list_lock);
		mutex_unlock(&dev->struct_mutex);

4987 4988
		would_deadlock = 0;

4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004
		if (nr_to_scan <= 0)
			break;
	}

	/* second pass, evict/count anything still on the inactive list */
	list_for_each_entry_safe(dev_priv, next_dev,
				 &shrink_list, mm.shrink_list) {
		struct drm_device *dev = dev_priv->dev;

		if (! mutex_trylock(&dev->struct_mutex))
			continue;

		spin_unlock(&shrink_list_lock);

		list_for_each_entry_safe(obj_priv, next_obj,
					 &dev_priv->mm.inactive_list,
5005
					 mm_list) {
5006
			if (nr_to_scan > 0) {
5007
				i915_gem_object_unbind(&obj_priv->base);
5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
				nr_to_scan--;
			} else
				cnt++;
		}

		spin_lock(&shrink_list_lock);
		mutex_unlock(&dev->struct_mutex);

		would_deadlock = 0;
	}

5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048
	if (nr_to_scan) {
		int active = 0;

		/*
		 * We are desperate for pages, so as a last resort, wait
		 * for the GPU to finish and discard whatever we can.
		 * This has a dramatic impact to reduce the number of
		 * OOM-killer events whilst running the GPU aggressively.
		 */
		list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
			struct drm_device *dev = dev_priv->dev;

			if (!mutex_trylock(&dev->struct_mutex))
				continue;

			spin_unlock(&shrink_list_lock);

			if (i915_gpu_is_active(dev)) {
				i915_gpu_idle(dev);
				active++;
			}

			spin_lock(&shrink_list_lock);
			mutex_unlock(&dev->struct_mutex);
		}

		if (active)
			goto rescan;
	}

5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
	spin_unlock(&shrink_list_lock);

	if (would_deadlock)
		return -1;
	else if (cnt > 0)
		return (cnt / 100) * sysctl_vfs_cache_pressure;
	else
		return 0;
}

static struct shrinker shrinker = {
	.shrink = i915_gem_shrink,
	.seeks = DEFAULT_SEEKS,
};

__init void
i915_gem_shrinker_init(void)
{
    register_shrinker(&shrinker);
}

__exit void
i915_gem_shrinker_exit(void)
{
    unregister_shrinker(&shrinker);
}