perf_counter.c 52.6 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
I
Ingo Molnar 已提交
10 11 12 13 14 15 16 17 18
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
19
#include <linux/module.h>
I
Ingo Molnar 已提交
20 21
#include <linux/kdebug.h>
#include <linux/sched.h>
22
#include <linux/uaccess.h>
23
#include <linux/highmem.h>
24
#include <linux/cpu.h>
I
Ingo Molnar 已提交
25 26

#include <asm/apic.h>
27
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
28
#include <asm/nmi.h>
I
Ingo Molnar 已提交
29

30
static u64 perf_counter_mask __read_mostly;
31

32 33 34 35 36 37 38
/* The maximal number of PEBS counters: */
#define MAX_PEBS_COUNTERS	4

/* The size of a BTS record in bytes: */
#define BTS_RECORD_SIZE		24

/* The size of a per-cpu BTS buffer in bytes: */
39
#define BTS_BUFFER_SIZE		(BTS_RECORD_SIZE * 2048)
40 41

/* The BTS overflow threshold in bytes from the end of the buffer: */
42
#define BTS_OVFL_TH		(BTS_RECORD_SIZE * 128)
43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70


/*
 * Bits in the debugctlmsr controlling branch tracing.
 */
#define X86_DEBUGCTL_TR			(1 << 6)
#define X86_DEBUGCTL_BTS		(1 << 7)
#define X86_DEBUGCTL_BTINT		(1 << 8)
#define X86_DEBUGCTL_BTS_OFF_OS		(1 << 9)
#define X86_DEBUGCTL_BTS_OFF_USR	(1 << 10)

/*
 * A debug store configuration.
 *
 * We only support architectures that use 64bit fields.
 */
struct debug_store {
	u64	bts_buffer_base;
	u64	bts_index;
	u64	bts_absolute_maximum;
	u64	bts_interrupt_threshold;
	u64	pebs_buffer_base;
	u64	pebs_index;
	u64	pebs_absolute_maximum;
	u64	pebs_interrupt_threshold;
	u64	pebs_counter_reset[MAX_PEBS_COUNTERS];
};

I
Ingo Molnar 已提交
71
struct cpu_hw_counters {
72
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
73 74
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
75
	unsigned long		interrupts;
76
	int			enabled;
77
	struct debug_store	*ds;
I
Ingo Molnar 已提交
78 79 80
};

/*
81
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
82
 */
83
struct x86_pmu {
84 85
	const char	*name;
	int		version;
86
	int		(*handle_irq)(struct pt_regs *);
87 88
	void		(*disable_all)(void);
	void		(*enable_all)(void);
89
	void		(*enable)(struct hw_perf_counter *, int);
90
	void		(*disable)(struct hw_perf_counter *, int);
91 92
	unsigned	eventsel;
	unsigned	perfctr;
93 94
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
95
	int		max_events;
96 97 98 99
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
100
	int		apic;
101
	u64		max_period;
102
	u64		intel_ctrl;
103 104
	void		(*enable_bts)(u64 config);
	void		(*disable_bts)(void);
105 106
};

107
static struct x86_pmu x86_pmu __read_mostly;
108

109 110 111
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
112

V
Vince Weaver 已提交
113 114 115 116 117 118 119
/*
 * Not sure about some of these
 */
static const u64 p6_perfmon_event_map[] =
{
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0079,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
120 121
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x012e,
V
Vince Weaver 已提交
122 123 124 125 126 127 128 129 130 131
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x0062,
};

static u64 p6_pmu_event_map(int event)
{
	return p6_perfmon_event_map[event];
}

132 133 134 135 136 137 138 139
/*
 * Counter setting that is specified not to count anything.
 * We use this to effectively disable a counter.
 *
 * L2_RQSTS with 0 MESI unit mask.
 */
#define P6_NOP_COUNTER			0x0000002EULL

V
Vince Weaver 已提交
140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
static u64 p6_pmu_raw_event(u64 event)
{
#define P6_EVNTSEL_EVENT_MASK		0x000000FFULL
#define P6_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define P6_EVNTSEL_EDGE_MASK		0x00040000ULL
#define P6_EVNTSEL_INV_MASK		0x00800000ULL
#define P6_EVNTSEL_COUNTER_MASK		0xFF000000ULL

#define P6_EVNTSEL_MASK			\
	(P6_EVNTSEL_EVENT_MASK |	\
	 P6_EVNTSEL_UNIT_MASK  |	\
	 P6_EVNTSEL_EDGE_MASK  |	\
	 P6_EVNTSEL_INV_MASK   |	\
	 P6_EVNTSEL_COUNTER_MASK)

	return event & P6_EVNTSEL_MASK;
}


159 160 161
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
162
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
163
{
164 165 166 167 168 169 170
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
171 172
};

173
static u64 intel_pmu_event_map(int event)
174 175 176
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
177

178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213
/*
 * Generalized hw caching related event table, filled
 * in on a per model basis. A value of 0 means
 * 'not supported', -1 means 'event makes no sense on
 * this CPU', any other value means the raw event
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

static const u64 nehalem_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
214
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
215 216 217 218 219 220 221 222 223 224 225
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
226
 [ C(LL  ) ] = {
227 228 229 230 231 232 233 234 235
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
236 237
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
257
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

static const u64 core2_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
317
 [ C(LL  ) ] = {
318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
373 374 375 376 377 378 379
};

static const u64 atom_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
380 381 382 383 384 385
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
386
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
387 388 389 390 391 392 393 394 395
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
396 397
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
398 399 400 401 402 403 404 405 406 407
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
408
 [ C(LL  ) ] = {
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
424
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
425 426 427
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
428
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
464 465
};

466
static u64 intel_pmu_raw_event(u64 event)
467
{
468 469
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
470 471
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
472
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
473

474
#define CORE_EVNTSEL_MASK		\
475 476
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
477 478
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
479 480 481 482 483
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

484
static const u64 amd_hw_cache_event_ids
485 486 487 488 489 490
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
491 492
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
493 494
	},
	[ C(OP_WRITE) ] = {
495
		[ C(RESULT_ACCESS) ] = 0x0142, /* Data Cache Refills :system */
496 497 498
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
499 500
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
501 502 503 504 505 506 507 508 509 510 511 512
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
513
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
514 515 516
		[ C(RESULT_MISS)   ] = 0,
	},
 },
517
 [ C(LL  ) ] = {
518
	[ C(OP_READ) ] = {
519 520
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
521 522
	},
	[ C(OP_WRITE) ] = {
523
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
524 525 526 527 528 529 530 531 532
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
533 534
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

575 576 577
/*
 * AMD Performance Monitor K7 and later.
 */
578
static const u64 amd_perfmon_event_map[] =
579
{
580 581 582 583 584 585
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
586 587
};

588
static u64 amd_pmu_event_map(int event)
589 590 591 592
{
	return amd_perfmon_event_map[event];
}

593
static u64 amd_pmu_raw_event(u64 event)
594
{
595 596
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
597 598
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
599
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
600 601 602 603

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
604 605
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
606 607 608 609 610
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

611 612 613 614 615
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
616
static u64
617 618 619
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
620 621 622
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
623

624 625 626
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
648
	 * of the count.
649
	 */
650 651
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
652 653 654

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
655 656

	return new_raw_count;
657 658
}

659
static atomic_t active_counters;
P
Peter Zijlstra 已提交
660 661 662 663
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
664
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
665 666 667 668 669
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

670
	for (i = 0; i < x86_pmu.num_counters; i++) {
671
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
672 673 674
			goto perfctr_fail;
	}

675
	for (i = 0; i < x86_pmu.num_counters; i++) {
676
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
677 678
			goto eventsel_fail;
	}
679
#endif
P
Peter Zijlstra 已提交
680 681 682

	return true;

683
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
684 685
eventsel_fail:
	for (i--; i >= 0; i--)
686
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
687

688
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
689 690 691

perfctr_fail:
	for (i--; i >= 0; i--)
692
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
693 694 695 696 697

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
698
#endif
P
Peter Zijlstra 已提交
699 700 701 702
}

static void release_pmc_hardware(void)
{
703
#ifdef CONFIG_X86_LOCAL_APIC
P
Peter Zijlstra 已提交
704 705
	int i;

706
	for (i = 0; i < x86_pmu.num_counters; i++) {
707 708
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
709 710 711 712
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
713
#endif
P
Peter Zijlstra 已提交
714 715
}

716 717 718 719 720 721 722 723 724 725 726 727 728
static inline bool bts_available(void)
{
	return x86_pmu.enable_bts != NULL;
}

static inline void init_debug_store_on_cpu(int cpu)
{
	struct debug_store *ds = per_cpu(cpu_hw_counters, cpu).ds;

	if (!ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA,
729 730
		     (u32)((u64)(unsigned long)ds),
		     (u32)((u64)(unsigned long)ds >> 32));
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
}

static inline void fini_debug_store_on_cpu(int cpu)
{
	if (!per_cpu(cpu_hw_counters, cpu).ds)
		return;

	wrmsr_on_cpu(cpu, MSR_IA32_DS_AREA, 0, 0);
}

static void release_bts_hardware(void)
{
	int cpu;

	if (!bts_available())
		return;

	get_online_cpus();

	for_each_online_cpu(cpu)
		fini_debug_store_on_cpu(cpu);

	for_each_possible_cpu(cpu) {
		struct debug_store *ds = per_cpu(cpu_hw_counters, cpu).ds;

		if (!ds)
			continue;

		per_cpu(cpu_hw_counters, cpu).ds = NULL;

761
		kfree((void *)(unsigned long)ds->bts_buffer_base);
762 763 764 765 766 767 768 769 770 771 772
		kfree(ds);
	}

	put_online_cpus();
}

static int reserve_bts_hardware(void)
{
	int cpu, err = 0;

	if (!bts_available())
773
		return 0;
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791

	get_online_cpus();

	for_each_possible_cpu(cpu) {
		struct debug_store *ds;
		void *buffer;

		err = -ENOMEM;
		buffer = kzalloc(BTS_BUFFER_SIZE, GFP_KERNEL);
		if (unlikely(!buffer))
			break;

		ds = kzalloc(sizeof(*ds), GFP_KERNEL);
		if (unlikely(!ds)) {
			kfree(buffer);
			break;
		}

792
		ds->bts_buffer_base = (u64)(unsigned long)buffer;
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
		ds->bts_index = ds->bts_buffer_base;
		ds->bts_absolute_maximum =
			ds->bts_buffer_base + BTS_BUFFER_SIZE;
		ds->bts_interrupt_threshold =
			ds->bts_absolute_maximum - BTS_OVFL_TH;

		per_cpu(cpu_hw_counters, cpu).ds = ds;
		err = 0;
	}

	if (err)
		release_bts_hardware();
	else {
		for_each_online_cpu(cpu)
			init_debug_store_on_cpu(cpu);
	}

	put_online_cpus();

	return err;
}

P
Peter Zijlstra 已提交
815 816
static void hw_perf_counter_destroy(struct perf_counter *counter)
{
817
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
818
		release_pmc_hardware();
819
		release_bts_hardware();
P
Peter Zijlstra 已提交
820 821 822 823
		mutex_unlock(&pmc_reserve_mutex);
	}
}

824 825 826 827 828
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
static inline int
set_ext_hw_attr(struct hw_perf_counter *hwc, struct perf_counter_attr *attr)
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897
static void intel_pmu_enable_bts(u64 config)
{
	unsigned long debugctlmsr;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr |= X86_DEBUGCTL_TR;
	debugctlmsr |= X86_DEBUGCTL_BTS;
	debugctlmsr |= X86_DEBUGCTL_BTINT;

	if (!(config & ARCH_PERFMON_EVENTSEL_OS))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_OS;

	if (!(config & ARCH_PERFMON_EVENTSEL_USR))
		debugctlmsr |= X86_DEBUGCTL_BTS_OFF_USR;

	update_debugctlmsr(debugctlmsr);
}

static void intel_pmu_disable_bts(void)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	unsigned long debugctlmsr;

	if (!cpuc->ds)
		return;

	debugctlmsr = get_debugctlmsr();

	debugctlmsr &=
		~(X86_DEBUGCTL_TR | X86_DEBUGCTL_BTS | X86_DEBUGCTL_BTINT |
		  X86_DEBUGCTL_BTS_OFF_OS | X86_DEBUGCTL_BTS_OFF_USR);

	update_debugctlmsr(debugctlmsr);
}

I
Ingo Molnar 已提交
898
/*
899
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
900
 */
I
Ingo Molnar 已提交
901
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
902
{
903
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
904
	struct hw_perf_counter *hwc = &counter->hw;
905
	u64 config;
P
Peter Zijlstra 已提交
906
	int err;
I
Ingo Molnar 已提交
907

908 909
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
910

P
Peter Zijlstra 已提交
911
	err = 0;
912
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
913
		mutex_lock(&pmc_reserve_mutex);
914 915 916 917
		if (atomic_read(&active_counters) == 0) {
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
918
				err = reserve_bts_hardware();
919 920
		}
		if (!err)
921
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
922 923 924 925 926
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
927
	/*
928
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
929 930
	 * (keep 'enabled' bit clear for now)
	 */
931
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
932 933

	/*
934
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
935
	 */
936
	if (!attr->exclude_user)
937
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
938
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
939
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
940

941
	if (!hwc->sample_period) {
942
		hwc->sample_period = x86_pmu.max_period;
943
		hwc->last_period = hwc->sample_period;
944
		atomic64_set(&hwc->period_left, hwc->sample_period);
945 946 947 948 949 950 951 952 953
	} else {
		/*
		 * If we have a PMU initialized but no APIC
		 * interrupts, we cannot sample hardware
		 * counters (user-space has to fall back and
		 * sample via a hrtimer based software counter):
		 */
		if (!x86_pmu.apic)
			return -EOPNOTSUPP;
954
	}
955

956
	counter->destroy = hw_perf_counter_destroy;
I
Ingo Molnar 已提交
957 958

	/*
959
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
960
	 */
961 962
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
963
		return 0;
I
Ingo Molnar 已提交
964 965
	}

966 967 968 969 970
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
971

972 973 974
	/*
	 * The generic map:
	 */
975 976 977 978 979 980 981 982
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

983 984 985 986
	/*
	 * Branch tracing:
	 */
	if ((attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS) &&
987 988 989 990 991 992 993 994 995
	    (hwc->sample_period == 1)) {
		/* BTS is not supported by this architecture. */
		if (!bts_available())
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
			return -EOPNOTSUPP;
	}
996

997
	hwc->config |= config;
P
Peter Zijlstra 已提交
998

I
Ingo Molnar 已提交
999 1000 1001
	return 0;
}

V
Vince Weaver 已提交
1002 1003 1004
static void p6_pmu_disable_all(void)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1005
	u64 val;
V
Vince Weaver 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1019
static void intel_pmu_disable_all(void)
1020
{
1021 1022 1023 1024 1025 1026 1027 1028
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

1029
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
1030 1031 1032

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask))
		intel_pmu_disable_bts();
I
Ingo Molnar 已提交
1033
}
1034

1035
static void amd_pmu_disable_all(void)
1036
{
1037
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1038 1039 1040 1041
	int idx;

	if (!cpuc->enabled)
		return;
1042 1043

	cpuc->enabled = 0;
1044 1045
	/*
	 * ensure we write the disable before we start disabling the
1046 1047
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
1048
	 */
1049
	barrier();
1050

1051
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1052 1053
		u64 val;

1054
		if (!test_bit(idx, cpuc->active_mask))
1055
			continue;
1056
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
1057 1058 1059 1060
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1061 1062 1063
	}
}

1064
void hw_perf_disable(void)
1065
{
1066
	if (!x86_pmu_initialized())
1067 1068
		return;
	return x86_pmu.disable_all();
1069
}
I
Ingo Molnar 已提交
1070

V
Vince Weaver 已提交
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
static void p6_pmu_enable_all(void)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	unsigned long val;

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

1088
static void intel_pmu_enable_all(void)
1089
{
1090 1091 1092 1093 1094 1095 1096 1097
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

1098
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108

	if (test_bit(X86_PMC_IDX_FIXED_BTS, cpuc->active_mask)) {
		struct perf_counter *counter =
			cpuc->counters[X86_PMC_IDX_FIXED_BTS];

		if (WARN_ON_ONCE(!counter))
			return;

		intel_pmu_enable_bts(counter->hw.config);
	}
1109 1110
}

1111
static void amd_pmu_enable_all(void)
1112
{
1113
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1114 1115
	int idx;

1116
	if (cpuc->enabled)
1117 1118
		return;

1119 1120 1121
	cpuc->enabled = 1;
	barrier();

1122
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1123
		struct perf_counter *counter = cpuc->counters[idx];
1124
		u64 val;
1125

1126
		if (!test_bit(idx, cpuc->active_mask))
1127
			continue;
1128 1129

		val = counter->hw.config;
1130 1131
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
1132 1133 1134
	}
}

1135
void hw_perf_enable(void)
1136
{
1137
	if (!x86_pmu_initialized())
1138
		return;
1139
	x86_pmu.enable_all();
1140 1141
}

1142
static inline u64 intel_pmu_get_status(void)
1143 1144 1145
{
	u64 status;

1146
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1147

1148
	return status;
1149 1150
}

1151
static inline void intel_pmu_ack_status(u64 ack)
1152 1153 1154 1155
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

1156
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
1157
{
V
Vince Weaver 已提交
1158
	(void)checking_wrmsrl(hwc->config_base + idx,
1159
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
1160 1161
}

1162
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
1163
{
V
Vince Weaver 已提交
1164
	(void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
1165 1166
}

1167
static inline void
1168
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
1169 1170 1171 1172 1173 1174 1175 1176
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
V
Vince Weaver 已提交
1177 1178 1179 1180 1181 1182 1183
	(void)checking_wrmsrl(hwc->config_base, ctrl_val);
}

static inline void
p6_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1184
	u64 val = P6_NOP_COUNTER;
V
Vince Weaver 已提交
1185

1186 1187
	if (cpuc->enabled)
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
V
Vince Weaver 已提交
1188 1189

	(void)checking_wrmsrl(hwc->config_base + idx, val);
1190 1191
}

1192
static inline void
1193
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
1194
{
1195 1196 1197 1198 1199
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
		intel_pmu_disable_bts();
		return;
	}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
1212 1213
}

1214
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
1215

1216 1217 1218 1219
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
1220
static int
1221
x86_perf_counter_set_period(struct perf_counter *counter,
1222
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
1223
{
1224
	s64 left = atomic64_read(&hwc->period_left);
1225 1226
	s64 period = hwc->sample_period;
	int err, ret = 0;
1227

1228 1229 1230
	if (idx == X86_PMC_IDX_FIXED_BTS)
		return 0;

1231 1232 1233 1234 1235 1236
	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
1237
		hwc->last_period = period;
1238
		ret = 1;
1239 1240 1241 1242 1243
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
1244
		hwc->last_period = period;
1245
		ret = 1;
1246
	}
1247 1248 1249 1250 1251
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1252

1253 1254 1255
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1256 1257 1258 1259 1260 1261
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
1262
	atomic64_set(&hwc->prev_count, (u64)-left);
1263

1264
	err = checking_wrmsrl(hwc->counter_base + idx,
1265
			     (u64)(-left) & x86_pmu.counter_mask);
1266

1267 1268
	perf_counter_update_userpage(counter);

1269
	return ret;
1270 1271 1272
}

static inline void
1273
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
1274 1275 1276 1277 1278 1279
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
1280 1281 1282
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
1283
	 */
1284 1285 1286
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
1287 1288 1289 1290 1291 1292 1293 1294 1295
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
1296 1297
}

V
Vince Weaver 已提交
1298 1299 1300
static void p6_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1301
	u64 val;
V
Vince Weaver 已提交
1302

1303
	val = hwc->config;
V
Vince Weaver 已提交
1304
	if (cpuc->enabled)
1305 1306 1307
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	(void)checking_wrmsrl(hwc->config_base + idx, val);
V
Vince Weaver 已提交
1308 1309 1310
}


1311
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
1312
{
1313 1314 1315 1316 1317 1318 1319 1320
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS)) {
		if (!__get_cpu_var(cpu_hw_counters).enabled)
			return;

		intel_pmu_enable_bts(hwc->config);
		return;
	}

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
1335 1336
}

1337 1338
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
1339
{
1340 1341
	unsigned int event;

1342 1343 1344 1345 1346 1347 1348
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

	if (unlikely((event ==
		      x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS)) &&
		     (hwc->sample_period == 1)))
		return X86_PMC_IDX_FIXED_BTS;

1349
	if (!x86_pmu.num_counters_fixed)
1350 1351
		return -1;

1352
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_INSTRUCTIONS)))
1353
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
1354
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_CPU_CYCLES)))
1355
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
1356
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_BUS_CYCLES)))
1357 1358
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

1359 1360 1361
	return -1;
}

1362 1363 1364
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
1365
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1366 1367 1368
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1369
	int idx;
I
Ingo Molnar 已提交
1370

1371
	idx = fixed_mode_idx(counter, hwc);
1372
	if (idx == X86_PMC_IDX_FIXED_BTS) {
1373
		/* BTS is already occupied. */
1374
		if (test_and_set_bit(idx, cpuc->used_mask))
1375
			return -EAGAIN;
1376 1377 1378 1379 1380

		hwc->config_base	= 0;
		hwc->counter_base	= 0;
		hwc->idx		= idx;
	} else if (idx >= 0) {
1381 1382 1383 1384
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
1385
		if (test_and_set_bit(idx, cpuc->used_mask))
1386
			goto try_generic;
1387

1388 1389 1390 1391 1392 1393 1394
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1395
		hwc->idx = idx;
1396 1397 1398
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
1399
		if (test_and_set_bit(idx, cpuc->used_mask)) {
1400
try_generic:
1401
			idx = find_first_zero_bit(cpuc->used_mask,
1402 1403
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
1404 1405
				return -EAGAIN;

1406
			set_bit(idx, cpuc->used_mask);
1407 1408
			hwc->idx = idx;
		}
1409 1410
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
1411 1412
	}

1413
	perf_counters_lapic_init();
1414

1415
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1416

1417
	cpuc->counters[idx] = counter;
1418
	set_bit(idx, cpuc->active_mask);
1419

1420
	x86_perf_counter_set_period(counter, hwc, idx);
1421
	x86_pmu.enable(hwc, idx);
1422

1423 1424
	perf_counter_update_userpage(counter);

1425
	return 0;
I
Ingo Molnar 已提交
1426 1427
}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
1440 1441
void perf_counter_print_debug(void)
{
1442
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1443
	struct cpu_hw_counters *cpuc;
1444
	unsigned long flags;
1445 1446
	int cpu, idx;

1447
	if (!x86_pmu.num_counters)
1448
		return;
I
Ingo Molnar 已提交
1449

1450
	local_irq_save(flags);
I
Ingo Molnar 已提交
1451 1452

	cpu = smp_processor_id();
1453
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1454

1455
	if (x86_pmu.version >= 2) {
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1466
	}
1467
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
1468

1469
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1470 1471
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1472

1473
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
1474

1475
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1476
			cpu, idx, pmc_ctrl);
1477
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1478
			cpu, idx, pmc_count);
1479
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1480
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1481
	}
1482
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1483 1484
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1485
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1486 1487
			cpu, idx, pmc_count);
	}
1488
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1489 1490
}

1491
static void intel_pmu_drain_bts_buffer(struct cpu_hw_counters *cpuc)
1492 1493 1494 1495 1496 1497 1498 1499
{
	struct debug_store *ds = cpuc->ds;
	struct bts_record {
		u64	from;
		u64	to;
		u64	flags;
	};
	struct perf_counter *counter = cpuc->counters[X86_PMC_IDX_FIXED_BTS];
1500
	struct bts_record *at, *top;
1501 1502 1503 1504
	struct perf_output_handle handle;
	struct perf_event_header header;
	struct perf_sample_data data;
	struct pt_regs regs;
1505 1506 1507 1508 1509 1510 1511

	if (!counter)
		return;

	if (!ds)
		return;

1512 1513
	at  = (struct bts_record *)(unsigned long)ds->bts_buffer_base;
	top = (struct bts_record *)(unsigned long)ds->bts_index;
1514

1515 1516 1517
	if (top <= at)
		return;

1518 1519
	ds->bts_index = ds->bts_buffer_base;

1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535

	data.period	= counter->hw.last_period;
	data.addr	= 0;
	regs.ip		= 0;

	/*
	 * Prepare a generic sample, i.e. fill in the invariant fields.
	 * We will overwrite the from and to address before we output
	 * the sample.
	 */
	perf_prepare_sample(&header, &data, counter, &regs);

	if (perf_output_begin(&handle, counter,
			      header.size * (top - at), 1, 1))
		return;

1536
	for (; at < top; at++) {
1537 1538
		data.ip		= at->from;
		data.addr	= at->to;
1539

1540
		perf_output_sample(&handle, &header, &data, counter);
1541 1542
	}

1543
	perf_output_end(&handle);
1544 1545

	/* There's new data available. */
1546
	counter->hw.interrupts++;
1547 1548 1549
	counter->pending_kill = POLL_IN;
}

1550
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1551 1552 1553
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1554
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1555

1556 1557 1558 1559
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1560
	clear_bit(idx, cpuc->active_mask);
1561
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1562

1563 1564 1565 1566
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
1567
	barrier();
I
Ingo Molnar 已提交
1568

1569 1570 1571 1572 1573
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
1574 1575

	/* Drain the remaining BTS records. */
1576 1577
	if (unlikely(idx == X86_PMC_IDX_FIXED_BTS))
		intel_pmu_drain_bts_buffer(cpuc);
1578

1579
	cpuc->counters[idx] = NULL;
1580
	clear_bit(idx, cpuc->used_mask);
1581 1582

	perf_counter_update_userpage(counter);
I
Ingo Molnar 已提交
1583 1584
}

1585
/*
1586 1587
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
1588
 */
1589
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
1590 1591 1592
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
1593
	int ret;
I
Ingo Molnar 已提交
1594

1595
	x86_perf_counter_update(counter, hwc, idx);
1596
	ret = x86_perf_counter_set_period(counter, hwc, idx);
1597

1598
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
1599
		intel_pmu_enable_counter(hwc, idx);
1600 1601

	return ret;
I
Ingo Molnar 已提交
1602 1603
}

1604 1605
static void intel_pmu_reset(void)
{
1606
	struct debug_store *ds = __get_cpu_var(cpu_hw_counters).ds;
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}
1624 1625
	if (ds)
		ds->bts_index = ds->bts_buffer_base;
1626 1627 1628 1629

	local_irq_restore(flags);
}

V
Vince Weaver 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
static int p6_pmu_handle_irq(struct pt_regs *regs)
{
	struct perf_sample_data data;
	struct cpu_hw_counters *cpuc;
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
	int idx, handled = 0;
	u64 val;

	data.addr = 0;

	cpuc = &__get_cpu_var(cpu_hw_counters);

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		if (!test_bit(idx, cpuc->active_mask))
			continue;

		counter = cpuc->counters[idx];
		hwc = &counter->hw;

		val = x86_perf_counter_update(counter, hwc, idx);
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
			continue;

		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1663
		if (perf_counter_overflow(counter, 1, &data, regs))
V
Vince Weaver 已提交
1664 1665 1666 1667 1668 1669 1670 1671
			p6_pmu_disable_counter(hwc, idx);
	}

	if (handled)
		inc_irq_stat(apic_perf_irqs);

	return handled;
}
1672

I
Ingo Molnar 已提交
1673 1674 1675 1676
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1677
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1678
{
1679
	struct perf_sample_data data;
1680
	struct cpu_hw_counters *cpuc;
V
Vince Weaver 已提交
1681
	int bit, loops;
1682
	u64 ack, status;
1683

1684 1685
	data.addr = 0;

V
Vince Weaver 已提交
1686
	cpuc = &__get_cpu_var(cpu_hw_counters);
I
Ingo Molnar 已提交
1687

1688
	perf_disable();
1689
	intel_pmu_drain_bts_buffer(cpuc);
1690
	status = intel_pmu_get_status();
1691 1692 1693 1694
	if (!status) {
		perf_enable();
		return 0;
	}
1695

1696
	loops = 0;
I
Ingo Molnar 已提交
1697
again:
1698 1699
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
1700
		perf_counter_print_debug();
1701 1702
		intel_pmu_reset();
		perf_enable();
1703 1704 1705
		return 1;
	}

1706
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
1707
	ack = status;
1708
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
1709
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
1710 1711

		clear_bit(bit, (unsigned long *) &status);
1712
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
1713 1714
			continue;

1715 1716 1717
		if (!intel_pmu_save_and_restart(counter))
			continue;

1718 1719
		data.period = counter->hw.last_period;

1720
		if (perf_counter_overflow(counter, 1, &data, regs))
1721
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
1722 1723
	}

1724
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
1725 1726 1727 1728

	/*
	 * Repeat if there is more work to be done:
	 */
1729
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
1730 1731
	if (status)
		goto again;
1732

1733
	perf_enable();
1734 1735

	return 1;
1736 1737
}

1738
static int amd_pmu_handle_irq(struct pt_regs *regs)
1739
{
1740
	struct perf_sample_data data;
1741
	struct cpu_hw_counters *cpuc;
1742 1743
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
V
Vince Weaver 已提交
1744
	int idx, handled = 0;
1745 1746
	u64 val;

1747 1748
	data.addr = 0;

V
Vince Weaver 已提交
1749
	cpuc = &__get_cpu_var(cpu_hw_counters);
1750

1751
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1752
		if (!test_bit(idx, cpuc->active_mask))
1753
			continue;
1754

1755 1756
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
1757

1758
		val = x86_perf_counter_update(counter, hwc, idx);
1759
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
1760
			continue;
1761

1762 1763 1764 1765 1766 1767
		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

1768 1769 1770
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1771
		if (perf_counter_overflow(counter, 1, &data, regs))
1772 1773
			amd_pmu_disable_counter(hwc, idx);
	}
1774

1775 1776 1777
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1778 1779
	return handled;
}
1780

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
1792
#ifdef CONFIG_X86_LOCAL_APIC
1793
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
1794
#endif
1795 1796
}

1797
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
1798
{
1799 1800
#ifdef CONFIG_X86_LOCAL_APIC
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1801
		return;
1802

I
Ingo Molnar 已提交
1803
	/*
1804
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1805
	 */
1806
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1807
#endif
I
Ingo Molnar 已提交
1808 1809 1810 1811 1812 1813 1814 1815
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1816

1817
	if (!atomic_read(&active_counters))
1818 1819
		return NOTIFY_DONE;

1820 1821 1822 1823
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1824

1825
	default:
I
Ingo Molnar 已提交
1826
		return NOTIFY_DONE;
1827
	}
I
Ingo Molnar 已提交
1828 1829 1830

	regs = args->regs;

1831
#ifdef CONFIG_X86_LOCAL_APIC
I
Ingo Molnar 已提交
1832
	apic_write(APIC_LVTPC, APIC_DM_NMI);
1833
#endif
1834 1835 1836 1837 1838 1839 1840
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1841
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1842

1843
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1844 1845 1846
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
1847 1848 1849
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
1850 1851
};

V
Vince Weaver 已提交
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static struct x86_pmu p6_pmu = {
	.name			= "p6",
	.handle_irq		= p6_pmu_handle_irq,
	.disable_all		= p6_pmu_disable_all,
	.enable_all		= p6_pmu_enable_all,
	.enable			= p6_pmu_enable_counter,
	.disable		= p6_pmu_disable_counter,
	.eventsel		= MSR_P6_EVNTSEL0,
	.perfctr		= MSR_P6_PERFCTR0,
	.event_map		= p6_pmu_event_map,
	.raw_event		= p6_pmu_raw_event,
	.max_events		= ARRAY_SIZE(p6_perfmon_event_map),
1864
	.apic			= 1,
V
Vince Weaver 已提交
1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	.max_period		= (1ULL << 31) - 1,
	.version		= 0,
	.num_counters		= 2,
	/*
	 * Counters have 40 bits implemented. However they are designed such
	 * that bits [32-39] are sign extensions of bit 31. As such the
	 * effective width of a counter for P6-like PMU is 32 bits only.
	 *
	 * See IA-32 Intel Architecture Software developer manual Vol 3B
	 */
	.counter_bits		= 32,
	.counter_mask		= (1ULL << 32) - 1,
};

1879
static struct x86_pmu intel_pmu = {
1880
	.name			= "Intel",
1881
	.handle_irq		= intel_pmu_handle_irq,
1882 1883
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
1884 1885
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
1886 1887
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
1888 1889
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
1890
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
1891
	.apic			= 1,
1892 1893 1894 1895 1896 1897
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
1898 1899
	.enable_bts		= intel_pmu_enable_bts,
	.disable_bts		= intel_pmu_disable_bts,
1900 1901
};

1902
static struct x86_pmu amd_pmu = {
1903
	.name			= "AMD",
1904
	.handle_irq		= amd_pmu_handle_irq,
1905 1906
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
1907 1908
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
1909 1910
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
1911 1912
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
1913
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
1914 1915 1916
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
1917
	.apic			= 1,
1918 1919
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
1920 1921
};

V
Vince Weaver 已提交
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
static int p6_pmu_init(void)
{
	switch (boot_cpu_data.x86_model) {
	case 1:
	case 3:  /* Pentium Pro */
	case 5:
	case 6:  /* Pentium II */
	case 7:
	case 8:
	case 11: /* Pentium III */
		break;
	case 9:
	case 13:
1935 1936
		/* Pentium M */
		break;
V
Vince Weaver 已提交
1937 1938 1939 1940 1941 1942
	default:
		pr_cont("unsupported p6 CPU model %d ",
			boot_cpu_data.x86_model);
		return -ENODEV;
	}

1943 1944
	x86_pmu = p6_pmu;

V
Vince Weaver 已提交
1945
	if (!cpu_has_apic) {
1946
		pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1947 1948
		pr_info("no hardware sampling interrupt available.\n");
		x86_pmu.apic = 0;
V
Vince Weaver 已提交
1949 1950 1951 1952 1953
	}

	return 0;
}

1954
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
1955
{
1956
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
1957
	union cpuid10_eax eax;
1958
	unsigned int unused;
1959
	unsigned int ebx;
1960
	int version;
I
Ingo Molnar 已提交
1961

V
Vince Weaver 已提交
1962 1963 1964 1965 1966
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
		/* check for P6 processor family */
	   if (boot_cpu_data.x86 == 6) {
		return p6_pmu_init();
	   } else {
1967
		return -ENODEV;
V
Vince Weaver 已提交
1968 1969
	   }
	}
1970

I
Ingo Molnar 已提交
1971 1972 1973 1974
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
1975
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
1976
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
1977
		return -ENODEV;
I
Ingo Molnar 已提交
1978

1979 1980
	version = eax.split.version_id;
	if (version < 2)
1981
		return -ENODEV;
1982

1983 1984 1985 1986 1987
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
	x86_pmu.num_counters		= eax.split.num_counters;
	x86_pmu.counter_bits		= eax.split.bit_width;
	x86_pmu.counter_mask		= (1ULL << eax.split.bit_width) - 1;
1988 1989 1990 1991 1992

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
1993
	x86_pmu.num_counters_fixed	= max((int)edx.split.num_counters_fixed, 3);
1994

1995
	/*
1996
	 * Install the hw-cache-events table:
1997 1998
	 */
	switch (boot_cpu_data.x86_model) {
1999 2000 2001 2002
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
2003
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
2004
		       sizeof(hw_cache_event_ids));
2005

2006
		pr_cont("Core2 events, ");
2007 2008 2009 2010
		break;
	default:
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
2011
		       sizeof(hw_cache_event_ids));
2012

2013
		pr_cont("Nehalem/Corei7 events, ");
2014 2015 2016
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
2017
		       sizeof(hw_cache_event_ids));
2018

2019
		pr_cont("Atom events, ");
2020 2021
		break;
	}
2022
	return 0;
2023 2024
}

2025
static int amd_pmu_init(void)
2026
{
2027 2028 2029 2030
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

2031
	x86_pmu = amd_pmu;
2032

2033 2034 2035
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
2036

2037
	return 0;
2038 2039
}

2040 2041
void __init init_hw_perf_counters(void)
{
2042 2043
	int err;

2044 2045
	pr_info("Performance Counters: ");

2046 2047
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
2048
		err = intel_pmu_init();
2049
		break;
2050
	case X86_VENDOR_AMD:
2051
		err = amd_pmu_init();
2052
		break;
2053 2054
	default:
		return;
2055
	}
2056 2057
	if (err != 0) {
		pr_cont("no PMU driver, software counters only.\n");
2058
		return;
2059
	}
2060

2061
	pr_cont("%s PMU driver.\n", x86_pmu.name);
2062

2063
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
I
Ingo Molnar 已提交
2064
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
2065
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
2066
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
2067
	}
2068 2069
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
2070

2071
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
2072
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
2073
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
2074
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
2075
	}
2076

2077 2078
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
2079
	x86_pmu.intel_ctrl = perf_counter_mask;
I
Ingo Molnar 已提交
2080

2081
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
2082
	register_die_notifier(&perf_counter_nmi_notifier);
2083 2084 2085 2086 2087 2088 2089 2090

	pr_info("... version:                 %d\n",     x86_pmu.version);
	pr_info("... bit width:               %d\n",     x86_pmu.counter_bits);
	pr_info("... generic counters:        %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:              %016Lx\n", x86_pmu.counter_mask);
	pr_info("... max period:              %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose counters:  %d\n",     x86_pmu.num_counters_fixed);
	pr_info("... counter mask:            %016Lx\n", perf_counter_mask);
I
Ingo Molnar 已提交
2091
}
I
Ingo Molnar 已提交
2092

2093
static inline void x86_pmu_read(struct perf_counter *counter)
2094 2095 2096 2097
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

2098 2099 2100 2101
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
2102
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
2103 2104
};

2105
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
2106 2107 2108 2109 2110
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
2111
		return ERR_PTR(err);
I
Ingo Molnar 已提交
2112

2113
	return &pmu;
I
Ingo Molnar 已提交
2114
}
2115 2116 2117 2118 2119 2120

/*
 * callchain support
 */

static inline
2121
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
2122
{
2123
	if (entry->nr < PERF_MAX_STACK_DEPTH)
2124 2125 2126 2127 2128
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);
2129
static DEFINE_PER_CPU(int, in_nmi_frame);
2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
2145 2146 2147
	per_cpu(in_nmi_frame, smp_processor_id()) =
			x86_is_stack_id(NMI_STACK, name);

2148
	return 0;
2149 2150 2151 2152 2153 2154
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

2155 2156 2157
	if (per_cpu(in_nmi_frame, smp_processor_id()))
		return;

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

2169 2170
#include "../dumpstack.h"

2171 2172 2173
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
2174
	callchain_store(entry, PERF_CONTEXT_KERNEL);
2175
	callchain_store(entry, regs->ip);
2176

2177
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
2178 2179
}

2180 2181 2182 2183 2184
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
2185
{
2186 2187 2188 2189 2190
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
2191 2192
	int ret;

2193 2194 2195 2196
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
2197

2198 2199
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
2200

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
2222 2223 2224 2225 2226 2227 2228 2229
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

2230 2231 2232
	if (!user_mode(regs))
		regs = task_pt_regs(current);

2233
	fp = (void __user *)regs->bp;
2234

2235
	callchain_store(entry, PERF_CONTEXT_USER);
2236 2237
	callchain_store(entry, regs->ip);

2238
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
2239
		frame.next_frame	     = NULL;
2240 2241 2242 2243 2244
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

2245
		if ((unsigned long)fp < regs->sp)
2246 2247 2248
			break;

		callchain_store(entry, frame.return_address);
2249
		fp = frame.next_frame;
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}
2291 2292 2293 2294 2295

void hw_perf_counter_setup_online(int cpu)
{
	init_debug_store_on_cpu(cpu);
}