perf_counter.c 28.2 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *, int);
44 45
	void		(*disable_all)(void);
	void		(*enable_all)(void);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57
	u64		max_period;
58
	u64		intel_ctrl;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
73 74 75 76 77
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
78
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86
static u64 intel_pmu_raw_event(u64 event)
87
{
88 89
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
90 91
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
92
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
93 94 95 96

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
97 98
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
99 100 101 102 103
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

104 105 106
/*
 * AMD Performance Monitor K7 and later.
 */
107
static const u64 amd_perfmon_event_map[] =
108 109 110 111 112 113 114 115 116
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

117
static u64 amd_pmu_event_map(int event)
118 119 120 121
{
	return amd_perfmon_event_map[event];
}

122
static u64 amd_pmu_raw_event(u64 event)
123
{
124 125
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
126 127
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
128
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
129 130 131 132

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
133 134
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
135 136 137 138 139
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

140 141 142 143 144
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
145
static u64
146 147 148
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
149 150 151
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
174
	 * of the count.
175
	 */
176 177
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
178 179 180

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
181 182

	return new_raw_count;
183 184
}

185
static atomic_t active_counters;
P
Peter Zijlstra 已提交
186 187 188 189 190 191 192 193 194
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

195
	for (i = 0; i < x86_pmu.num_counters; i++) {
196
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
197 198 199
			goto perfctr_fail;
	}

200
	for (i = 0; i < x86_pmu.num_counters; i++) {
201
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
202 203 204 205 206 207 208
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
209
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
210

211
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
212 213 214

perfctr_fail:
	for (i--; i >= 0; i--)
215
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
216 217 218 219 220 221 222 223 224 225 226

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

227
	for (i = 0; i < x86_pmu.num_counters; i++) {
228 229
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
230 231 232 233 234 235 236 237
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
238
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
239 240 241 242 243
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

244 245 246 247 248
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

I
Ingo Molnar 已提交
249 250 251
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
252
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
253
{
I
Ingo Molnar 已提交
254
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
255
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
256
	int err;
I
Ingo Molnar 已提交
257

258 259
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
260

P
Peter Zijlstra 已提交
261
	err = 0;
262
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
263
		mutex_lock(&pmc_reserve_mutex);
264
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
265 266
			err = -EBUSY;
		else
267
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
268 269 270 271 272
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
273
	/*
274
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
275 276
	 * (keep 'enabled' bit clear for now)
	 */
277
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
278 279

	/*
280
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
281
	 */
282 283 284
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
285
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
286 287

	/*
288
	 * Use NMI events all the time:
289
	 */
290 291
	hwc->nmi	= 1;
	hw_event->nmi	= 1;
I
Ingo Molnar 已提交
292

293 294 295
	if (!hwc->irq_period)
		hwc->irq_period = x86_pmu.max_period;

296 297
	atomic64_set(&hwc->period_left,
			min(x86_pmu.max_period, hwc->irq_period));
I
Ingo Molnar 已提交
298 299

	/*
300
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
301
	 */
302
	if (perf_event_raw(hw_event)) {
303
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
304
	} else {
305
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
306 307 308 309
			return -EINVAL;
		/*
		 * The generic map:
		 */
310
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
311 312
	}

P
Peter Zijlstra 已提交
313 314
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
315 316 317
	return 0;
}

318
static void intel_pmu_disable_all(void)
319
{
320
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
321
}
322

323
static void amd_pmu_disable_all(void)
324
{
325
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
326 327 328 329
	int idx;

	if (!cpuc->enabled)
		return;
330 331

	cpuc->enabled = 0;
332 333
	/*
	 * ensure we write the disable before we start disabling the
334 335
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
336
	 */
337
	barrier();
338

339
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
340 341
		u64 val;

342
		if (!test_bit(idx, cpuc->active_mask))
343
			continue;
344
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
345 346 347 348
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
349 350 351
	}
}

352
void hw_perf_disable(void)
353
{
354
	if (!x86_pmu_initialized())
355 356
		return;
	return x86_pmu.disable_all();
357
}
I
Ingo Molnar 已提交
358

359
static void intel_pmu_enable_all(void)
360
{
361
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
362 363
}

364
static void amd_pmu_enable_all(void)
365
{
366
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
367 368
	int idx;

369
	if (cpuc->enabled)
370 371
		return;

372 373 374
	cpuc->enabled = 1;
	barrier();

375
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
376
		u64 val;
377

378
		if (!test_bit(idx, cpuc->active_mask))
379 380 381 382 383 384
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
385 386 387
	}
}

388
void hw_perf_enable(void)
389
{
390
	if (!x86_pmu_initialized())
391
		return;
392
	x86_pmu.enable_all();
393 394
}

395
static inline u64 intel_pmu_get_status(void)
396 397 398
{
	u64 status;

399
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
400

401
	return status;
402 403
}

404
static inline void intel_pmu_ack_status(u64 ack)
405 406 407 408
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

409
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
410
{
411 412 413
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
414 415
}

416
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
417
{
418 419 420
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
421 422
}

423
static inline void
424
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
425 426 427 428 429 430 431 432 433 434 435 436
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

437
static inline void
438
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
439
{
440 441 442 443 444 445 446 447 448 449 450 451
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
452 453
}

454
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
455

456 457 458 459 460
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
461
x86_perf_counter_set_period(struct perf_counter *counter,
462
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
463
{
464
	s64 left = atomic64_read(&hwc->period_left);
465
	s64 period = min(x86_pmu.max_period, hwc->irq_period);
466
	int err;
467 468 469 470 471 472 473 474 475 476 477 478 479

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
480 481 482 483 484
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
485

486 487 488 489 490 491
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
492
	atomic64_set(&hwc->prev_count, (u64)-left);
493

494
	err = checking_wrmsrl(hwc->counter_base + idx,
495
			     (u64)(-left) & x86_pmu.counter_mask);
496 497 498
}

static inline void
499
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
500 501 502 503 504 505
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
506 507 508
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
509
	 */
510 511 512
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
513 514 515 516 517 518 519 520 521
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
522 523
}

524
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
525
{
526 527 528 529 530 531 532 533 534 535 536 537 538 539
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
540
	else
541
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
542 543
}

544 545
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
546
{
547 548
	unsigned int event;

549
	if (!x86_pmu.num_counters_fixed)
550 551
		return -1;

552 553
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

554
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
555
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
556
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
557
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
558
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
559 560
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

561 562 563
	return -1;
}

564 565 566
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
567
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
568 569 570
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
571
	int idx;
I
Ingo Molnar 已提交
572

573 574 575 576 577 578
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
579
		if (test_and_set_bit(idx, cpuc->used_mask))
580
			goto try_generic;
581

582 583 584 585 586 587 588
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
589
		hwc->idx = idx;
590 591 592
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
593
		if (test_and_set_bit(idx, cpuc->used_mask)) {
594
try_generic:
595
			idx = find_first_zero_bit(cpuc->used_mask,
596 597
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
598 599
				return -EAGAIN;

600
			set_bit(idx, cpuc->used_mask);
601 602
			hwc->idx = idx;
		}
603 604
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
605 606
	}

607 608
	perf_counters_lapic_init(hwc->nmi);

609
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
610

611
	cpuc->counters[idx] = counter;
612
	set_bit(idx, cpuc->active_mask);
613

614
	x86_perf_counter_set_period(counter, hwc, idx);
615
	x86_pmu.enable(hwc, idx);
616 617

	return 0;
I
Ingo Molnar 已提交
618 619
}

620 621 622 623 624 625 626 627 628 629 630 631
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
632 633
void perf_counter_print_debug(void)
{
634
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
635
	struct cpu_hw_counters *cpuc;
636
	unsigned long flags;
637 638
	int cpu, idx;

639
	if (!x86_pmu.num_counters)
640
		return;
I
Ingo Molnar 已提交
641

642
	local_irq_save(flags);
I
Ingo Molnar 已提交
643 644

	cpu = smp_processor_id();
645
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
646

647
	if (x86_pmu.version >= 2) {
648 649 650 651 652 653 654 655 656 657
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
658
	}
659
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
660

661
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
662 663
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
664

665
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
666

667
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
668
			cpu, idx, pmc_ctrl);
669
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
670
			cpu, idx, pmc_count);
671
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
672
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
673
	}
674
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
675 676
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

677
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
678 679
			cpu, idx, pmc_count);
	}
680
	local_irq_restore(flags);
I
Ingo Molnar 已提交
681 682
}

683
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
684 685 686
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
687
	int idx = hwc->idx;
I
Ingo Molnar 已提交
688

689 690 691 692
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
693
	clear_bit(idx, cpuc->active_mask);
694
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
695

696 697 698 699
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
700
	barrier();
I
Ingo Molnar 已提交
701

702 703 704 705 706
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
707
	cpuc->counters[idx] = NULL;
708
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
709 710
}

711
/*
712 713
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
714
 */
715
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
716 717 718 719
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

720
	x86_perf_counter_update(counter, hwc, idx);
721
	x86_perf_counter_set_period(counter, hwc, idx);
722

723
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
724
		intel_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
725 726
}

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}


I
Ingo Molnar 已提交
751 752 753 754
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
755
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
756
{
757 758 759
	struct cpu_hw_counters *cpuc;
	struct cpu_hw_counters;
	int bit, cpu, loops;
760
	u64 ack, status;
761 762 763

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
764

765
	perf_disable();
766
	status = intel_pmu_get_status();
767 768 769 770
	if (!status) {
		perf_enable();
		return 0;
	}
771

772
	loops = 0;
I
Ingo Molnar 已提交
773
again:
774 775
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
776
		perf_counter_print_debug();
777 778
		intel_pmu_reset();
		perf_enable();
779 780 781
		return 1;
	}

782
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
783
	ack = status;
784
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
785
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
786 787

		clear_bit(bit, (unsigned long *) &status);
788
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
789 790
			continue;

791
		intel_pmu_save_and_restart(counter);
792
		if (perf_counter_overflow(counter, nmi, regs, 0))
793
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
794 795
	}

796
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
797 798 799 800

	/*
	 * Repeat if there is more work to be done:
	 */
801
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
802 803
	if (status)
		goto again;
804

805
	perf_enable();
806 807

	return 1;
808 809
}

810 811
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi)
{
812
	int cpu, idx, handled = 0;
813
	struct cpu_hw_counters *cpuc;
814 815
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
816 817 818 819
	u64 val;

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
820

821
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
822
		if (!test_bit(idx, cpuc->active_mask))
823
			continue;
824

825 826
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
827

828
		val = x86_perf_counter_update(counter, hwc, idx);
829
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
830
			continue;
831

832 833 834 835
		/* counter overflow */
		x86_perf_counter_set_period(counter, hwc, idx);
		handled = 1;
		inc_irq_stat(apic_perf_irqs);
836
		if (perf_counter_overflow(counter, nmi, regs, 0))
837 838
			amd_pmu_disable_counter(hwc, idx);
	}
839

840 841
	return handled;
}
842

I
Ingo Molnar 已提交
843 844 845 846
void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
847
	ack_APIC_irq();
848
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
849 850 851
	irq_exit();
}

852 853 854 855 856 857 858 859 860 861 862 863 864 865
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

866
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
867 868 869
{
	u32 apic_val;

870
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
871
		return;
872

I
Ingo Molnar 已提交
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
892

893
	if (!atomic_read(&active_counters))
894 895
		return NOTIFY_DONE;

896 897 898 899
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
900

901
	default:
I
Ingo Molnar 已提交
902
		return NOTIFY_DONE;
903
	}
I
Ingo Molnar 已提交
904 905 906 907

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
908 909 910 911 912 913 914 915
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
	x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
916

917
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
918 919 920
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
921 922 923
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
924 925
};

926
static struct x86_pmu intel_pmu = {
927
	.name			= "Intel",
928
	.handle_irq		= intel_pmu_handle_irq,
929 930
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
931 932
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
933 934
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
935 936
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
937
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
938 939 940 941 942 943
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
944 945
};

946
static struct x86_pmu amd_pmu = {
947
	.name			= "AMD",
948
	.handle_irq		= amd_pmu_handle_irq,
949 950
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
951 952
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
953 954
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
955 956
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
957
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
958 959 960
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
961 962
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
963 964
};

965
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
966
{
967
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
968
	union cpuid10_eax eax;
969
	unsigned int unused;
970
	unsigned int ebx;
971
	int version;
I
Ingo Molnar 已提交
972

973
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
974
		return -ENODEV;
975

I
Ingo Molnar 已提交
976 977 978 979
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
980
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
981
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
982
		return -ENODEV;
I
Ingo Molnar 已提交
983

984 985
	version = eax.split.version_id;
	if (version < 2)
986
		return -ENODEV;
987

988
	x86_pmu = intel_pmu;
989
	x86_pmu.version = version;
990
	x86_pmu.num_counters = eax.split.num_counters;
991 992 993 994 995 996 997

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
	x86_pmu.num_counters_fixed = max((int)edx.split.num_counters_fixed, 3);

998 999
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
1000

1001 1002
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1003
	return 0;
1004 1005
}

1006
static int amd_pmu_init(void)
1007
{
1008
	x86_pmu = amd_pmu;
1009
	return 0;
1010 1011
}

1012 1013
void __init init_hw_perf_counters(void)
{
1014 1015
	int err;

1016 1017
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1018
		err = intel_pmu_init();
1019
		break;
1020
	case X86_VENDOR_AMD:
1021
		err = amd_pmu_init();
1022
		break;
1023 1024
	default:
		return;
1025
	}
1026
	if (err != 0)
1027 1028
		return;

1029 1030 1031 1032
	pr_info("%s Performance Monitoring support detected.\n", x86_pmu.name);
	pr_info("... version:         %d\n", x86_pmu.version);
	pr_info("... bit width:       %d\n", x86_pmu.counter_bits);

1033 1034 1035
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1036
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1037
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1038
	}
1039 1040
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1041

1042
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
1043
	pr_info("... max period:      %016Lx\n", x86_pmu.max_period);
1044

1045 1046
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1047
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1048
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1049
	}
1050
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
1051

1052 1053
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1054

1055
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
1056

1057
	perf_counters_lapic_init(0);
I
Ingo Molnar 已提交
1058 1059
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1060

1061
static inline void x86_pmu_read(struct perf_counter *counter)
1062 1063 1064 1065
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1066 1067 1068 1069
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1070
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1071 1072
};

1073
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1074 1075 1076 1077 1078
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1079
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1080

1081
	return &pmu;
I
Ingo Molnar 已提交
1082
}
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1136
	int nr = entry->nr;
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1148 1149

	entry->kernel = entry->nr - nr;
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1179
	int nr = entry->nr;
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1199 1200

	entry->user = entry->nr - nr;
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1236 1237 1238
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1239 1240 1241 1242 1243

	perf_do_callchain(regs, entry);

	return entry;
}