perf_counter.c 27.0 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3 4 5
/*
 * Performance counter x86 architecture code
 *
 *  Copyright(C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright(C) 2008 Red Hat, Inc., Ingo Molnar
6
 *  Copyright(C) 2009 Jaswinder Singh Rajput
7
 *  Copyright(C) 2009 Advanced Micro Devices, Inc., Robert Richter
I
Ingo Molnar 已提交
8 9 10 11 12 13 14 15 16
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
17
#include <linux/module.h>
I
Ingo Molnar 已提交
18 19
#include <linux/kdebug.h>
#include <linux/sched.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22

#include <asm/apic.h>
23
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
24
#include <asm/nmi.h>
I
Ingo Molnar 已提交
25 26

static bool perf_counters_initialized __read_mostly;
27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30 31
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
	unsigned long		used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
32
	unsigned long		interrupts;
33
	u64			throttle_ctrl;
P
Peter Zijlstra 已提交
34
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
35
	int			enabled;
I
Ingo Molnar 已提交
36 37 38
};

/*
39
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
40
 */
41
struct x86_pmu {
42
	int		(*handle_irq)(struct pt_regs *, int);
43
	u64		(*save_disable_all)(void);
44 45 46
	void		(*restore_all)(u64);
	void		(*enable)(int, u64);
	void		(*disable)(int, u64);
47 48
	unsigned	eventsel;
	unsigned	perfctr;
49 50
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
51
	int		max_events;
52 53 54 55
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
56 57
};

58
static struct x86_pmu x86_pmu __read_mostly;
59

60 61 62
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
63

64 65
static __read_mostly int intel_perfmon_version;

66 67 68
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
69
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
70
{
71
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
72 73 74 75 76
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
77
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
78 79
};

80
static u64 intel_pmu_event_map(int event)
81 82 83
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
84

85
static u64 intel_pmu_raw_event(u64 event)
86
{
87 88 89
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
90 91 92 93 94 95 96 97 98

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

99 100 101
/*
 * AMD Performance Monitor K7 and later.
 */
102
static const u64 amd_perfmon_event_map[] =
103 104 105 106 107 108 109 110 111
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

112
static u64 amd_pmu_event_map(int event)
113 114 115 116
{
	return amd_perfmon_event_map[event];
}

117
static u64 amd_pmu_raw_event(u64 event)
118
{
119 120 121
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
122 123 124 125 126 127 128 129 130

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
static void
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
	u64 prev_raw_count, new_raw_count, delta;

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
	 * of the count, so we do that by clipping the delta to 32 bits:
	 */
	delta = (u64)(u32)((s32)new_raw_count - (s32)prev_raw_count);

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
}

P
Peter Zijlstra 已提交
171 172 173 174 175 176 177 178 179 180
static atomic_t num_counters;
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

181
	for (i = 0; i < x86_pmu.num_counters; i++) {
182
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
183 184 185
			goto perfctr_fail;
	}

186
	for (i = 0; i < x86_pmu.num_counters; i++) {
187
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
188 189 190 191 192 193 194
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
195
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
196

197
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
198 199 200

perfctr_fail:
	for (i--; i >= 0; i--)
201
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
202 203 204 205 206 207 208 209 210 211 212

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

213
	for (i = 0; i < x86_pmu.num_counters; i++) {
214 215
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
216 217 218 219 220 221 222 223 224 225 226 227 228 229
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
	if (atomic_dec_and_mutex_lock(&num_counters, &pmc_reserve_mutex)) {
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

I
Ingo Molnar 已提交
230 231 232
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
233
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
234
{
I
Ingo Molnar 已提交
235
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
236
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
237
	int err;
I
Ingo Molnar 已提交
238

239 240 241 242
	/* disable temporarily */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -ENOSYS;

I
Ingo Molnar 已提交
243 244 245
	if (unlikely(!perf_counters_initialized))
		return -EINVAL;

P
Peter Zijlstra 已提交
246 247 248 249 250 251 252 253 254 255 256 257
	err = 0;
	if (atomic_inc_not_zero(&num_counters)) {
		mutex_lock(&pmc_reserve_mutex);
		if (atomic_read(&num_counters) == 0 && !reserve_pmc_hardware())
			err = -EBUSY;
		else
			atomic_inc(&num_counters);
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
258
	/*
259
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
260 261
	 * (keep 'enabled' bit clear for now)
	 */
262
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
263 264

	/*
265
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
266
	 */
267 268 269
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
270
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
271 272 273 274 275 276 277

	/*
	 * If privileged enough, allow NMI events:
	 */
	hwc->nmi = 0;
	if (capable(CAP_SYS_ADMIN) && hw_event->nmi)
		hwc->nmi = 1;
I
Ingo Molnar 已提交
278

I
Ingo Molnar 已提交
279
	hwc->irq_period		= hw_event->irq_period;
I
Ingo Molnar 已提交
280 281 282 283 284
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
285 286 287
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		if ((s64)hwc->irq_period <= 0 || hwc->irq_period > 0x7FFFFFFF)
			hwc->irq_period = 0x7FFFFFFF;
I
Ingo Molnar 已提交
288

289
	atomic64_set(&hwc->period_left, hwc->irq_period);
I
Ingo Molnar 已提交
290 291

	/*
292
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
293
	 */
294
	if (perf_event_raw(hw_event)) {
295
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
296
	} else {
297
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
298 299 300 301
			return -EINVAL;
		/*
		 * The generic map:
		 */
302
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
303 304
	}

P
Peter Zijlstra 已提交
305 306
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
307 308 309
	return 0;
}

310
static u64 intel_pmu_save_disable_all(void)
311 312 313 314
{
	u64 ctrl;

	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
315
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
316

317
	return ctrl;
I
Ingo Molnar 已提交
318
}
319

320
static u64 amd_pmu_save_disable_all(void)
321
{
322 323 324 325 326
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	int enabled, idx;

	enabled = cpuc->enabled;
	cpuc->enabled = 0;
327 328
	/*
	 * ensure we write the disable before we start disabling the
329 330
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
331
	 */
332
	barrier();
333

334
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
335 336
		u64 val;

337 338
		if (!test_bit(idx, cpuc->active_mask))
			continue;
339
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
340 341 342 343
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
344 345
	}

346
	return enabled;
347 348
}

349 350 351 352 353
u64 hw_perf_save_disable(void)
{
	if (unlikely(!perf_counters_initialized))
		return 0;

354
	return x86_pmu.save_disable_all();
355
}
356 357 358
/*
 * Exported because of ACPI idle
 */
359
EXPORT_SYMBOL_GPL(hw_perf_save_disable);
I
Ingo Molnar 已提交
360

361
static void intel_pmu_restore_all(u64 ctrl)
362 363 364 365
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
}

366
static void amd_pmu_restore_all(u64 ctrl)
367
{
368
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
369 370
	int idx;

371 372 373 374 375
	cpuc->enabled = ctrl;
	barrier();
	if (!ctrl)
		return;

376
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
377
		u64 val;
378

379 380 381 382 383 384 385
		if (!test_bit(idx, cpuc->active_mask))
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
386 387 388
	}
}

389 390
void hw_perf_restore(u64 ctrl)
{
391 392 393
	if (unlikely(!perf_counters_initialized))
		return;

394
	x86_pmu.restore_all(ctrl);
395
}
396 397 398
/*
 * Exported because of ACPI idle
 */
399 400
EXPORT_SYMBOL_GPL(hw_perf_restore);

401
static inline u64 intel_pmu_get_status(u64 mask)
402 403 404 405 406
{
	u64 status;

	if (unlikely(!perf_counters_initialized))
		return 0;
407
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
408

409
	return status;
410 411
}

412
static inline void intel_pmu_ack_status(u64 ack)
413 414 415 416
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

417
static void intel_pmu_enable_counter(int idx, u64 config)
418 419 420 421 422
{
	wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + idx,
			config | ARCH_PERFMON_EVENTSEL0_ENABLE);
}

423
static void amd_pmu_enable_counter(int idx, u64 config)
424 425 426
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

P
Peter Zijlstra 已提交
427
	set_bit(idx, cpuc->active_mask);
428 429 430 431 432 433 434 435 436 437 438
	if (cpuc->enabled)
		config |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	wrmsrl(MSR_K7_EVNTSEL0 + idx, config);
}

static void hw_perf_enable(int idx, u64 config)
{
	if (unlikely(!perf_counters_initialized))
		return;

439
	x86_pmu.enable(idx, config);
440 441
}

442
static void intel_pmu_disable_counter(int idx, u64 config)
443 444 445 446
{
	wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + idx, config);
}

447
static void amd_pmu_disable_counter(int idx, u64 config)
448 449 450
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

P
Peter Zijlstra 已提交
451
	clear_bit(idx, cpuc->active_mask);
452 453 454 455 456 457 458 459 460
	wrmsrl(MSR_K7_EVNTSEL0 + idx, config);

}

static void hw_perf_disable(int idx, u64 config)
{
	if (unlikely(!perf_counters_initialized))
		return;

461
	x86_pmu.disable(idx, config);
462 463
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478
static inline void
__pmc_fixed_disable(struct perf_counter *counter,
		    struct hw_perf_counter *hwc, unsigned int __idx)
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

479
static inline void
480 481
__x86_pmu_disable(struct perf_counter *counter,
		  struct hw_perf_counter *hwc, unsigned int idx)
482
{
483
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL))
484 485
		__pmc_fixed_disable(counter, hwc, idx);
	else
486
		hw_perf_disable(idx, hwc->config);
487 488
}

489
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
490

491 492 493 494 495
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
496
x86_perf_counter_set_period(struct perf_counter *counter,
497
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
498
{
499
	s64 left = atomic64_read(&hwc->period_left);
500
	s64 period = hwc->irq_period;
501
	int err;
502 503 504 505 506 507 508 509 510 511 512 513 514

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
I
Ingo Molnar 已提交
515

516 517 518 519 520 521
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
522
	atomic64_set(&hwc->prev_count, (u64)-left);
523

524
	err = checking_wrmsrl(hwc->counter_base + idx,
525
			     (u64)(-left) & x86_pmu.counter_mask);
526 527 528 529 530 531 532 533 534 535 536
}

static inline void
__pmc_fixed_enable(struct perf_counter *counter,
		   struct hw_perf_counter *hwc, unsigned int __idx)
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
537 538 539
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
540
	 */
541 542 543
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
544 545 546 547 548 549 550 551 552
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
553 554
}

555
static void
556 557
__x86_pmu_enable(struct perf_counter *counter,
		 struct hw_perf_counter *hwc, int idx)
558
{
559
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL))
560 561
		__pmc_fixed_enable(counter, hwc, idx);
	else
562
		hw_perf_enable(idx, hwc->config);
I
Ingo Molnar 已提交
563 564
}

565 566
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
567
{
568 569
	unsigned int event;

570 571 572
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -1;

573 574 575 576 577
	if (unlikely(hwc->nmi))
		return -1;

	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

578
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
579
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
580
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
581
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
582
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
583 584
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

585 586 587
	return -1;
}

588 589 590
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
591
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
592 593 594
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
595
	int idx;
I
Ingo Molnar 已提交
596

597 598 599 600 601 602 603 604
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
		if (test_and_set_bit(idx, cpuc->used))
			goto try_generic;
605

606 607 608 609 610 611 612
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
613
		hwc->idx = idx;
614 615 616 617 618
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
		if (test_and_set_bit(idx, cpuc->used)) {
try_generic:
619 620 621
			idx = find_first_zero_bit(cpuc->used,
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
622 623 624 625 626
				return -EAGAIN;

			set_bit(idx, cpuc->used);
			hwc->idx = idx;
		}
627 628
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
629 630 631 632
	}

	perf_counters_lapic_init(hwc->nmi);

633
	__x86_pmu_disable(counter, hwc, idx);
I
Ingo Molnar 已提交
634

635
	cpuc->counters[idx] = counter;
636 637 638
	/*
	 * Make it visible before enabling the hw:
	 */
639
	barrier();
640

641
	x86_perf_counter_set_period(counter, hwc, idx);
642
	__x86_pmu_enable(counter, hwc, idx);
643 644

	return 0;
I
Ingo Molnar 已提交
645 646 647 648
}

void perf_counter_print_debug(void)
{
649
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
650
	struct cpu_hw_counters *cpuc;
651 652
	int cpu, idx;

653
	if (!x86_pmu.num_counters)
654
		return;
I
Ingo Molnar 已提交
655 656 657 658

	local_irq_disable();

	cpu = smp_processor_id();
659
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
660

661
	if (intel_perfmon_version >= 2) {
662 663 664 665 666 667 668 669 670 671
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
672
	}
673
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used);
I
Ingo Molnar 已提交
674

675
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
676 677
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
678

679
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
680

681
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
682
			cpu, idx, pmc_ctrl);
683
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
684
			cpu, idx, pmc_count);
685
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
686
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
687
	}
688
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
689 690
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

691
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
692 693
			cpu, idx, pmc_count);
	}
I
Ingo Molnar 已提交
694 695 696
	local_irq_enable();
}

697
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
698 699 700 701 702
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
	unsigned int idx = hwc->idx;

703
	__x86_pmu_disable(counter, hwc, idx);
I
Ingo Molnar 已提交
704 705

	clear_bit(idx, cpuc->used);
706
	cpuc->counters[idx] = NULL;
707 708 709 710
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
711
	barrier();
I
Ingo Molnar 已提交
712

713 714 715 716 717
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
I
Ingo Molnar 已提交
718 719
}

720
/*
721 722
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
723
 */
724
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
725 726 727 728
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

729
	x86_perf_counter_update(counter, hwc, idx);
730
	x86_perf_counter_set_period(counter, hwc, idx);
731

732
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
733
		__x86_pmu_enable(counter, hwc, idx);
I
Ingo Molnar 已提交
734 735
}

736 737 738
/*
 * Maximum interrupt frequency of 100KHz per CPU
 */
739
#define PERFMON_MAX_INTERRUPTS (100000/HZ)
740

I
Ingo Molnar 已提交
741 742 743 744
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
745
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
746 747
{
	int bit, cpu = smp_processor_id();
748
	u64 ack, status;
749
	struct cpu_hw_counters *cpuc = &per_cpu(cpu_hw_counters, cpu);
750
	int ret = 0;
751

752
	cpuc->throttle_ctrl = intel_pmu_save_disable_all();
I
Ingo Molnar 已提交
753

754
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
755 756 757
	if (!status)
		goto out;

758
	ret = 1;
I
Ingo Molnar 已提交
759
again:
760
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
761
	ack = status;
762
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
763
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
764 765 766 767 768

		clear_bit(bit, (unsigned long *) &status);
		if (!counter)
			continue;

769
		intel_pmu_save_and_restart(counter);
770
		if (perf_counter_overflow(counter, nmi, regs, 0))
771
			__x86_pmu_disable(counter, &counter->hw, bit);
I
Ingo Molnar 已提交
772 773
	}

774
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
775 776 777 778

	/*
	 * Repeat if there is more work to be done:
	 */
779
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
I
Ingo Molnar 已提交
780 781
	if (status)
		goto again;
782
out:
I
Ingo Molnar 已提交
783
	/*
784
	 * Restore - do not reenable when global enable is off or throttled:
I
Ingo Molnar 已提交
785
	 */
786
	if (++cpuc->interrupts < PERFMON_MAX_INTERRUPTS)
787
		intel_pmu_restore_all(cpuc->throttle_ctrl);
788 789

	return ret;
790 791
}

792 793
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi) { return 0; }

794 795 796 797 798 799 800 801 802 803
void perf_counter_unthrottle(void)
{
	struct cpu_hw_counters *cpuc;

	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
		return;

	if (unlikely(!perf_counters_initialized))
		return;

804
	cpuc = &__get_cpu_var(cpu_hw_counters);
805
	if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS) {
806
		if (printk_ratelimit())
807
			printk(KERN_WARNING "PERFMON: max interrupts exceeded!\n");
808
		hw_perf_restore(cpuc->throttle_ctrl);
809
	}
810
	cpuc->interrupts = 0;
I
Ingo Molnar 已提交
811 812 813 814 815 816
}

void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
817
	ack_APIC_irq();
818
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
819 820 821
	irq_exit();
}

822 823 824 825 826 827 828 829 830 831 832 833 834 835
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

836
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860
{
	u32 apic_val;

	if (!perf_counters_initialized)
		return;
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
861 862 863 864 865 866
	int ret;

	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
867

868
	default:
I
Ingo Molnar 已提交
869
		return NOTIFY_DONE;
870
	}
I
Ingo Molnar 已提交
871 872 873 874

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
875
	ret = x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
876

877
	return ret ? NOTIFY_STOP : NOTIFY_OK;
I
Ingo Molnar 已提交
878 879 880
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
881 882 883
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
884 885
};

886
static struct x86_pmu intel_pmu = {
887
	.handle_irq		= intel_pmu_handle_irq,
888 889 890 891
	.save_disable_all	= intel_pmu_save_disable_all,
	.restore_all		= intel_pmu_restore_all,
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
892 893
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
894 895
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
896 897 898
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
};

899
static struct x86_pmu amd_pmu = {
900
	.handle_irq		= amd_pmu_handle_irq,
901 902 903 904
	.save_disable_all	= amd_pmu_save_disable_all,
	.restore_all		= amd_pmu_restore_all,
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
905 906
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
907 908
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
909
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
910 911 912
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
913 914
};

915
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
916
{
917
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
918
	union cpuid10_eax eax;
919
	unsigned int unused;
920
	unsigned int ebx;
I
Ingo Molnar 已提交
921

922
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
923
		return -ENODEV;
924

I
Ingo Molnar 已提交
925 926 927 928
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
929
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
930
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
931
		return -ENODEV;
I
Ingo Molnar 已提交
932

933 934
	intel_perfmon_version = eax.split.version_id;
	if (intel_perfmon_version < 2)
935
		return -ENODEV;
936

937
	pr_info("Intel Performance Monitoring support detected.\n");
938
	pr_info("... version:         %d\n", intel_perfmon_version);
939 940
	pr_info("... bit width:       %d\n", eax.split.bit_width);
	pr_info("... mask length:     %d\n", eax.split.mask_length);
941

942
	x86_pmu = intel_pmu;
943 944 945 946
	x86_pmu.num_counters = eax.split.num_counters;
	x86_pmu.num_counters_fixed = edx.split.num_counters_fixed;
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
947

948
	return 0;
949 950
}

951
static int amd_pmu_init(void)
952
{
953
	x86_pmu = amd_pmu;
954
	pr_info("AMD Performance Monitoring support detected.\n");
955
	return 0;
956 957
}

958 959
void __init init_hw_perf_counters(void)
{
960 961
	int err;

962 963
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
964
		err = intel_pmu_init();
965
		break;
966
	case X86_VENDOR_AMD:
967
		err = amd_pmu_init();
968
		break;
969 970
	default:
		return;
971
	}
972
	if (err != 0)
973 974
		return;

975 976 977
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
978
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
979
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
980
	}
981 982
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
983

984
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
985

986 987
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
988
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
989
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
990
	}
991
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
992

993 994
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
995

996
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
997 998
	perf_counters_initialized = true;

I
Ingo Molnar 已提交
999 1000 1001
	perf_counters_lapic_init(0);
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1002

1003
static void x86_pmu_read(struct perf_counter *counter)
1004 1005 1006 1007
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1008 1009 1010 1011
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
I
Ingo Molnar 已提交
1012 1013
};

1014
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1015 1016 1017 1018 1019
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1020
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1021

1022
	return &pmu;
I
Ingo Molnar 已提交
1023
}
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1077
	int nr = entry->nr;
1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1089 1090

	entry->kernel = entry->nr - nr;
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1120
	int nr = entry->nr;
1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1140 1141

	entry->user = entry->nr - nr;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1177 1178 1179
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1180 1181 1182 1183 1184

	perf_do_callchain(regs, entry);

	return entry;
}