perf_counter.c 39.2 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *);
44 45
	void		(*disable_all)(void);
	void		(*enable_all)(void);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57
	u64		max_period;
58
	u64		intel_ctrl;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
73 74 75 76 77
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
78
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/*
 * Generalized hw caching related event table, filled
 * in on a per model basis. A value of 0 means
 * 'not supported', -1 means 'event makes no sense on
 * this CPU', any other value means the raw event
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

static const u64 nehalem_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
122
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(L2  ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0xc024, /* L2_RQSTS.PREFETCHES          */
		[ C(RESULT_MISS)   ] = 0x8024, /* L2_RQSTS.PREFETCH_MISS       */
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
165
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

static const u64 core2_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L2  ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
281 282 283 284 285 286 287
};

static const u64 atom_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
288 289 290 291 292 293
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
294
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
295 296 297 298 299 300 301 302 303
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
304 305
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L2  ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
332
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
333 334 335
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
336
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
372 373
};

374
static u64 intel_pmu_raw_event(u64 event)
375
{
376 377
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
378 379
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
380
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
381

382
#define CORE_EVNTSEL_MASK		\
383 384
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
385 386
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
387 388 389 390 391
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static const u64 amd_0f_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L2  ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

483 484 485
/*
 * AMD Performance Monitor K7 and later.
 */
486
static const u64 amd_perfmon_event_map[] =
487 488 489 490 491 492 493 494 495
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

496
static u64 amd_pmu_event_map(int event)
497 498 499 500
{
	return amd_perfmon_event_map[event];
}

501
static u64 amd_pmu_raw_event(u64 event)
502
{
503 504
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
505 506
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
507
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
508 509 510 511

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
512 513
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
514 515 516 517 518
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

519 520 521 522 523
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
524
static u64
525 526 527
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
528 529 530
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
553
	 * of the count.
554
	 */
555 556
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
557 558 559

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
560 561

	return new_raw_count;
562 563
}

564
static atomic_t active_counters;
P
Peter Zijlstra 已提交
565 566 567 568 569 570 571 572 573
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

574
	for (i = 0; i < x86_pmu.num_counters; i++) {
575
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
576 577 578
			goto perfctr_fail;
	}

579
	for (i = 0; i < x86_pmu.num_counters; i++) {
580
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
581 582 583 584 585 586 587
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
588
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
589

590
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
591 592 593

perfctr_fail:
	for (i--; i >= 0; i--)
594
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
595 596 597 598 599 600 601 602 603 604 605

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

606
	for (i = 0; i < x86_pmu.num_counters; i++) {
607 608
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
609 610 611 612 613 614 615 616
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
617
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
618 619 620 621 622
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

623 624 625 626 627
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static inline int
set_ext_hw_attr(struct hw_perf_counter *hwc, struct perf_counter_attr *attr)
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
661
/*
662
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
663
 */
I
Ingo Molnar 已提交
664
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
665
{
666
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
667
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
668
	int err;
I
Ingo Molnar 已提交
669

670 671
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
672

P
Peter Zijlstra 已提交
673
	err = 0;
674
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
675
		mutex_lock(&pmc_reserve_mutex);
676
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
677 678
			err = -EBUSY;
		else
679
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
680 681 682 683 684
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
685
	/*
686
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
687 688
	 * (keep 'enabled' bit clear for now)
	 */
689
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
690 691

	/*
692
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
693
	 */
694
	if (!attr->exclude_user)
695
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
696
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
697
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
698

699
	if (!hwc->sample_period) {
700
		hwc->sample_period = x86_pmu.max_period;
701 702
		atomic64_set(&hwc->period_left, hwc->sample_period);
	}
703

704
	counter->destroy = hw_perf_counter_destroy;
I
Ingo Molnar 已提交
705 706

	/*
707
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
708
	 */
709 710
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
711
		return 0;
I
Ingo Molnar 已提交
712 713
	}

714 715 716 717 718 719 720 721 722
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
	/*
	 * The generic map:
	 */
	hwc->config |= x86_pmu.event_map(attr->config);
P
Peter Zijlstra 已提交
723

I
Ingo Molnar 已提交
724 725 726
	return 0;
}

727
static void intel_pmu_disable_all(void)
728
{
729
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
730
}
731

732
static void amd_pmu_disable_all(void)
733
{
734
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
735 736 737 738
	int idx;

	if (!cpuc->enabled)
		return;
739 740

	cpuc->enabled = 0;
741 742
	/*
	 * ensure we write the disable before we start disabling the
743 744
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
745
	 */
746
	barrier();
747

748
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
749 750
		u64 val;

751
		if (!test_bit(idx, cpuc->active_mask))
752
			continue;
753
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
754 755 756 757
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
758 759 760
	}
}

761
void hw_perf_disable(void)
762
{
763
	if (!x86_pmu_initialized())
764 765
		return;
	return x86_pmu.disable_all();
766
}
I
Ingo Molnar 已提交
767

768
static void intel_pmu_enable_all(void)
769
{
770
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
771 772
}

773
static void amd_pmu_enable_all(void)
774
{
775
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
776 777
	int idx;

778
	if (cpuc->enabled)
779 780
		return;

781 782 783
	cpuc->enabled = 1;
	barrier();

784
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
785
		u64 val;
786

787
		if (!test_bit(idx, cpuc->active_mask))
788 789 790 791 792 793
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
794 795 796
	}
}

797
void hw_perf_enable(void)
798
{
799
	if (!x86_pmu_initialized())
800
		return;
801
	x86_pmu.enable_all();
802 803
}

804
static inline u64 intel_pmu_get_status(void)
805 806 807
{
	u64 status;

808
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
809

810
	return status;
811 812
}

813
static inline void intel_pmu_ack_status(u64 ack)
814 815 816 817
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

818
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
819
{
820 821 822
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
823 824
}

825
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
826
{
827 828 829
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
830 831
}

832
static inline void
833
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
834 835 836 837 838 839 840 841 842 843 844 845
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

846
static inline void
847
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
848
{
849 850 851 852 853 854 855 856 857 858 859 860
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
861 862
}

863
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
864

865 866 867 868
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
869
static int
870
x86_perf_counter_set_period(struct perf_counter *counter,
871
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
872
{
873
	s64 left = atomic64_read(&hwc->period_left);
874 875
	s64 period = hwc->sample_period;
	int err, ret = 0;
876 877 878 879 880 881 882

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
883
		ret = 1;
884 885 886 887 888
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
889
		ret = 1;
890
	}
891 892 893 894 895
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
896

897 898 899
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

900 901 902 903 904 905
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
906
	atomic64_set(&hwc->prev_count, (u64)-left);
907

908
	err = checking_wrmsrl(hwc->counter_base + idx,
909
			     (u64)(-left) & x86_pmu.counter_mask);
910 911

	return ret;
912 913 914
}

static inline void
915
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
916 917 918 919 920 921
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
922 923 924
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
925
	 */
926 927 928
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
929 930 931 932 933 934 935 936 937
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
938 939
}

940
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
941
{
942 943 944 945 946 947 948 949 950 951 952 953 954 955
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
956
	else
957
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
958 959
}

960 961
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
962
{
963 964
	unsigned int event;

965
	if (!x86_pmu.num_counters_fixed)
966 967
		return -1;

968 969
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

970
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
971
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
972
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
973
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
974
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
975 976
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

977 978 979
	return -1;
}

980 981 982
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
983
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
984 985 986
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
987
	int idx;
I
Ingo Molnar 已提交
988

989 990 991 992 993 994
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
995
		if (test_and_set_bit(idx, cpuc->used_mask))
996
			goto try_generic;
997

998 999 1000 1001 1002 1003 1004
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1005
		hwc->idx = idx;
1006 1007 1008
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
1009
		if (test_and_set_bit(idx, cpuc->used_mask)) {
1010
try_generic:
1011
			idx = find_first_zero_bit(cpuc->used_mask,
1012 1013
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
1014 1015
				return -EAGAIN;

1016
			set_bit(idx, cpuc->used_mask);
1017 1018
			hwc->idx = idx;
		}
1019 1020
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
1021 1022
	}

1023
	perf_counters_lapic_init();
1024

1025
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1026

1027
	cpuc->counters[idx] = counter;
1028
	set_bit(idx, cpuc->active_mask);
1029

1030
	x86_perf_counter_set_period(counter, hwc, idx);
1031
	x86_pmu.enable(hwc, idx);
1032 1033

	return 0;
I
Ingo Molnar 已提交
1034 1035
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
1048 1049
void perf_counter_print_debug(void)
{
1050
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1051
	struct cpu_hw_counters *cpuc;
1052
	unsigned long flags;
1053 1054
	int cpu, idx;

1055
	if (!x86_pmu.num_counters)
1056
		return;
I
Ingo Molnar 已提交
1057

1058
	local_irq_save(flags);
I
Ingo Molnar 已提交
1059 1060

	cpu = smp_processor_id();
1061
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1062

1063
	if (x86_pmu.version >= 2) {
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1074
	}
1075
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
1076

1077
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1078 1079
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1080

1081
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
1082

1083
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1084
			cpu, idx, pmc_ctrl);
1085
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1086
			cpu, idx, pmc_count);
1087
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1088
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1089
	}
1090
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1091 1092
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1093
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1094 1095
			cpu, idx, pmc_count);
	}
1096
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1097 1098
}

1099
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1100 1101 1102
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1103
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1104

1105 1106 1107 1108
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1109
	clear_bit(idx, cpuc->active_mask);
1110
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1111

1112 1113 1114 1115
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
1116
	barrier();
I
Ingo Molnar 已提交
1117

1118 1119 1120 1121 1122
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
1123
	cpuc->counters[idx] = NULL;
1124
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
1125 1126
}

1127
/*
1128 1129
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
1130
 */
1131
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
1132 1133 1134
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
1135
	int ret;
I
Ingo Molnar 已提交
1136

1137
	x86_perf_counter_update(counter, hwc, idx);
1138
	ret = x86_perf_counter_set_period(counter, hwc, idx);
1139

1140
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
1141
		intel_pmu_enable_counter(hwc, idx);
1142 1143

	return ret;
I
Ingo Molnar 已提交
1144 1145
}

1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}


I
Ingo Molnar 已提交
1170 1171 1172 1173
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1174
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1175
{
1176 1177 1178
	struct cpu_hw_counters *cpuc;
	struct cpu_hw_counters;
	int bit, cpu, loops;
1179
	u64 ack, status;
1180 1181 1182

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1183

1184
	perf_disable();
1185
	status = intel_pmu_get_status();
1186 1187 1188 1189
	if (!status) {
		perf_enable();
		return 0;
	}
1190

1191
	loops = 0;
I
Ingo Molnar 已提交
1192
again:
1193 1194
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
1195
		perf_counter_print_debug();
1196 1197
		intel_pmu_reset();
		perf_enable();
1198 1199 1200
		return 1;
	}

1201
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
1202
	ack = status;
1203
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
1204
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
1205 1206

		clear_bit(bit, (unsigned long *) &status);
1207
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
1208 1209
			continue;

1210 1211 1212
		if (!intel_pmu_save_and_restart(counter))
			continue;

1213
		if (perf_counter_overflow(counter, 1, regs, 0))
1214
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
1215 1216
	}

1217
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
1218 1219 1220 1221

	/*
	 * Repeat if there is more work to be done:
	 */
1222
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
1223 1224
	if (status)
		goto again;
1225

1226
	perf_enable();
1227 1228

	return 1;
1229 1230
}

1231
static int amd_pmu_handle_irq(struct pt_regs *regs)
1232
{
1233
	int cpu, idx, handled = 0;
1234
	struct cpu_hw_counters *cpuc;
1235 1236
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
1237 1238 1239 1240
	u64 val;

	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
1241

1242
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1243
		if (!test_bit(idx, cpuc->active_mask))
1244
			continue;
1245

1246 1247
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
1248

1249
		val = x86_perf_counter_update(counter, hwc, idx);
1250
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
1251
			continue;
1252

1253 1254 1255
		/* counter overflow */
		handled = 1;
		inc_irq_stat(apic_perf_irqs);
1256 1257 1258
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1259
		if (perf_counter_overflow(counter, 1, regs, 0))
1260 1261
			amd_pmu_disable_counter(hwc, idx);
	}
1262

1263 1264
	return handled;
}
1265

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

1280
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
1281
{
1282
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
1283
		return;
1284

I
Ingo Molnar 已提交
1285
	/*
1286
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1287
	 */
1288
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1289 1290 1291 1292 1293 1294 1295 1296
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1297

1298
	if (!atomic_read(&active_counters))
1299 1300
		return NOTIFY_DONE;

1301 1302 1303 1304
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1305

1306
	default:
I
Ingo Molnar 已提交
1307
		return NOTIFY_DONE;
1308
	}
I
Ingo Molnar 已提交
1309 1310 1311 1312

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1313 1314 1315 1316 1317 1318 1319
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1320
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1321

1322
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1323 1324 1325
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
1326 1327 1328
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
1329 1330
};

1331
static struct x86_pmu intel_pmu = {
1332
	.name			= "Intel",
1333
	.handle_irq		= intel_pmu_handle_irq,
1334 1335
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
1336 1337
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
1338 1339
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
1340 1341
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
1342
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
1343 1344 1345 1346 1347 1348
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
1349 1350
};

1351
static struct x86_pmu amd_pmu = {
1352
	.name			= "AMD",
1353
	.handle_irq		= amd_pmu_handle_irq,
1354 1355
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
1356 1357
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
1358 1359
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
1360 1361
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
1362
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
1363 1364 1365
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
1366 1367
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
1368 1369
};

1370
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
1371
{
1372
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
1373
	union cpuid10_eax eax;
1374
	unsigned int unused;
1375
	unsigned int ebx;
1376
	int version;
I
Ingo Molnar 已提交
1377

1378
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
1379
		return -ENODEV;
1380

I
Ingo Molnar 已提交
1381 1382 1383 1384
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
1385
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
1386
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
1387
		return -ENODEV;
I
Ingo Molnar 已提交
1388

1389 1390
	version = eax.split.version_id;
	if (version < 2)
1391
		return -ENODEV;
1392

1393 1394 1395 1396 1397
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
	x86_pmu.num_counters		= eax.split.num_counters;
	x86_pmu.counter_bits		= eax.split.bit_width;
	x86_pmu.counter_mask		= (1ULL << eax.split.bit_width) - 1;
1398 1399 1400 1401 1402

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
1403
	x86_pmu.num_counters_fixed	= max((int)edx.split.num_counters_fixed, 3);
1404

1405 1406
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1407
	/*
1408
	 * Install the hw-cache-events table:
1409 1410
	 */
	switch (boot_cpu_data.x86_model) {
1411 1412 1413 1414
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
1415
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
1416
		       sizeof(hw_cache_event_ids));
1417

1418
		pr_cont("Core2 events, ");
1419 1420 1421 1422
		break;
	default:
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
1423
		       sizeof(hw_cache_event_ids));
1424

1425
		pr_cont("Nehalem/Corei7 events, ");
1426 1427 1428
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
1429
		       sizeof(hw_cache_event_ids));
1430

1431
		pr_cont("Atom events, ");
1432 1433
		break;
	}
1434
	return 0;
1435 1436
}

1437
static int amd_pmu_init(void)
1438
{
1439
	x86_pmu = amd_pmu;
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450

	switch (boot_cpu_data.x86) {
	case 0x0f:
	case 0x10:
	case 0x11:
		memcpy(hw_cache_event_ids, amd_0f_hw_cache_event_ids,
		       sizeof(hw_cache_event_ids));

		pr_cont("AMD Family 0f/10/11 events, ");
		break;
	}
1451
	return 0;
1452 1453
}

1454 1455
void __init init_hw_perf_counters(void)
{
1456 1457
	int err;

1458 1459
	pr_info("Performance Counters: ");

1460 1461
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1462
		err = intel_pmu_init();
1463
		break;
1464
	case X86_VENDOR_AMD:
1465
		err = amd_pmu_init();
1466
		break;
1467 1468
	default:
		return;
1469
	}
1470 1471
	if (err != 0) {
		pr_cont("no PMU driver, software counters only.\n");
1472
		return;
1473
	}
1474

1475
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1476

1477 1478
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1479
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1480
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1481
	}
1482 1483
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1484

1485 1486
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1487
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1488
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1489
	}
1490

1491 1492
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1493

1494
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
1495
	register_die_notifier(&perf_counter_nmi_notifier);
1496 1497 1498 1499 1500 1501 1502 1503

	pr_info("... version:                 %d\n",     x86_pmu.version);
	pr_info("... bit width:               %d\n",     x86_pmu.counter_bits);
	pr_info("... generic counters:        %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:              %016Lx\n", x86_pmu.counter_mask);
	pr_info("... max period:              %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose counters:  %d\n",     x86_pmu.num_counters_fixed);
	pr_info("... counter mask:            %016Lx\n", perf_counter_mask);
I
Ingo Molnar 已提交
1504
}
I
Ingo Molnar 已提交
1505

1506
static inline void x86_pmu_read(struct perf_counter *counter)
1507 1508 1509 1510
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1511 1512 1513 1514
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1515
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1516 1517
};

1518
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1519 1520 1521 1522 1523
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1524
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1525

1526
	return &pmu;
I
Ingo Molnar 已提交
1527
}
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1581
	int nr = entry->nr;
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1593 1594

	entry->kernel = entry->nr - nr;
1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1624
	int nr = entry->nr;
1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1644 1645

	entry->user = entry->nr - nr;
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1681 1682 1683
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1684 1685 1686 1687 1688

	perf_do_callchain(regs, entry);

	return entry;
}