perf_counter.c 40.2 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
22 23

#include <asm/apic.h>
24
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
25
#include <asm/nmi.h>
I
Ingo Molnar 已提交
26

27
static u64 perf_counter_mask __read_mostly;
28

I
Ingo Molnar 已提交
29
struct cpu_hw_counters {
30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
31 32
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
33
	unsigned long		interrupts;
34
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *);
44 45
	void		(*disable_all)(void);
	void		(*enable_all)(void);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57
	u64		max_period;
58
	u64		intel_ctrl;
59 60
};

61
static struct x86_pmu x86_pmu __read_mostly;
62

63 64 65
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
66

67 68 69
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
70
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
71
{
72 73 74 75 76 77 78
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
79 80
};

81
static u64 intel_pmu_event_map(int event)
82 83 84
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
85

86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121
/*
 * Generalized hw caching related event table, filled
 * in on a per model basis. A value of 0 means
 * 'not supported', -1 means 'event makes no sense on
 * this CPU', any other value means the raw event
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

static const u64 nehalem_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
122
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
123 124 125 126 127 128 129 130 131 132 133
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
134
 [ C(LL  ) ] = {
135 136 137 138 139 140 141 142 143
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
144 145
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
165
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

static const u64 core2_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
225
 [ C(LL  ) ] = {
226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
281 282 283 284 285 286 287
};

static const u64 atom_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
288 289 290 291 292 293
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
294
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
295 296 297 298 299 300 301 302 303
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
304 305
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
306 307 308 309 310 311 312 313 314 315
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
316
 [ C(LL  ) ] = {
317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
332
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
333 334 335
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
336
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
372 373
};

374
static u64 intel_pmu_raw_event(u64 event)
375
{
376 377
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
378 379
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
380
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
381

382
#define CORE_EVNTSEL_MASK		\
383 384
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
385 386
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
387 388 389 390 391
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

392
static const u64 amd_hw_cache_event_ids
393 394 395 396 397 398
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
399 400
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
401 402
	},
	[ C(OP_WRITE) ] = {
403
		[ C(RESULT_ACCESS) ] = 0x0042, /* Data Cache Refills from L2 */
404 405 406
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
407 408
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
409 410 411 412 413 414 415 416 417 418 419 420
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
421
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
422 423 424
		[ C(RESULT_MISS)   ] = 0,
	},
 },
425
 [ C(LL  ) ] = {
426
	[ C(OP_READ) ] = {
427 428
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
429 430
	},
	[ C(OP_WRITE) ] = {
431
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
432 433 434 435 436 437 438 439 440
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
441 442
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

483 484 485
/*
 * AMD Performance Monitor K7 and later.
 */
486
static const u64 amd_perfmon_event_map[] =
487
{
488 489 490 491 492 493
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
494 495
};

496
static u64 amd_pmu_event_map(int event)
497 498 499 500
{
	return amd_perfmon_event_map[event];
}

501
static u64 amd_pmu_raw_event(u64 event)
502
{
503 504
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
505 506
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
507
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
508 509 510 511

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
512 513
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
514 515 516 517 518
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

519 520 521 522 523
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
524
static u64
525 526 527
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
528 529 530
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
553
	 * of the count.
554
	 */
555 556
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
557 558 559

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
560 561

	return new_raw_count;
562 563
}

564
static atomic_t active_counters;
P
Peter Zijlstra 已提交
565 566 567 568 569 570 571 572 573
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

574
	for (i = 0; i < x86_pmu.num_counters; i++) {
575
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
576 577 578
			goto perfctr_fail;
	}

579
	for (i = 0; i < x86_pmu.num_counters; i++) {
580
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
581 582 583 584 585 586 587
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
588
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
589

590
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
591 592 593

perfctr_fail:
	for (i--; i >= 0; i--)
594
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
595 596 597 598 599 600 601 602 603 604 605

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

606
	for (i = 0; i < x86_pmu.num_counters; i++) {
607 608
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
609 610 611 612 613 614 615 616
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
617
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
618 619 620 621 622
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

623 624 625 626 627
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
static inline int
set_ext_hw_attr(struct hw_perf_counter *hwc, struct perf_counter_attr *attr)
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
661
/*
662
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
663
 */
I
Ingo Molnar 已提交
664
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
665
{
666
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
667
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
668
	int err;
I
Ingo Molnar 已提交
669

670 671
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
672

P
Peter Zijlstra 已提交
673
	err = 0;
674
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
675
		mutex_lock(&pmc_reserve_mutex);
676
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
677 678
			err = -EBUSY;
		else
679
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
680 681 682 683 684
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
685
	/*
686
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
687 688
	 * (keep 'enabled' bit clear for now)
	 */
689
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
690 691

	/*
692
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
693
	 */
694
	if (!attr->exclude_user)
695
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
696
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
697
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
698

699
	if (!hwc->sample_period) {
700
		hwc->sample_period = x86_pmu.max_period;
701
		hwc->last_period = hwc->sample_period;
702 703
		atomic64_set(&hwc->period_left, hwc->sample_period);
	}
704

705
	counter->destroy = hw_perf_counter_destroy;
I
Ingo Molnar 已提交
706 707

	/*
708
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
709
	 */
710 711
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
712
		return 0;
I
Ingo Molnar 已提交
713 714
	}

715 716 717 718 719 720 721 722 723
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
	/*
	 * The generic map:
	 */
	hwc->config |= x86_pmu.event_map(attr->config);
P
Peter Zijlstra 已提交
724

I
Ingo Molnar 已提交
725 726 727
	return 0;
}

728
static void intel_pmu_disable_all(void)
729
{
730
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
731
}
732

733
static void amd_pmu_disable_all(void)
734
{
735
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
736 737 738 739
	int idx;

	if (!cpuc->enabled)
		return;
740 741

	cpuc->enabled = 0;
742 743
	/*
	 * ensure we write the disable before we start disabling the
744 745
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
746
	 */
747
	barrier();
748

749
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
750 751
		u64 val;

752
		if (!test_bit(idx, cpuc->active_mask))
753
			continue;
754
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
755 756 757 758
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
759 760 761
	}
}

762
void hw_perf_disable(void)
763
{
764
	if (!x86_pmu_initialized())
765 766
		return;
	return x86_pmu.disable_all();
767
}
I
Ingo Molnar 已提交
768

769
static void intel_pmu_enable_all(void)
770
{
771
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
772 773
}

774
static void amd_pmu_enable_all(void)
775
{
776
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
777 778
	int idx;

779
	if (cpuc->enabled)
780 781
		return;

782 783 784
	cpuc->enabled = 1;
	barrier();

785
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
786
		u64 val;
787

788
		if (!test_bit(idx, cpuc->active_mask))
789 790 791 792 793 794
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
795 796 797
	}
}

798
void hw_perf_enable(void)
799
{
800
	if (!x86_pmu_initialized())
801
		return;
802
	x86_pmu.enable_all();
803 804
}

805
static inline u64 intel_pmu_get_status(void)
806 807 808
{
	u64 status;

809
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
810

811
	return status;
812 813
}

814
static inline void intel_pmu_ack_status(u64 ack)
815 816 817 818
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

819
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
820
{
821 822 823
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
824 825
}

826
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
827
{
828 829 830
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
831 832
}

833
static inline void
834
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
835 836 837 838 839 840 841 842 843 844 845 846
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

847
static inline void
848
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
849
{
850 851 852 853 854 855 856 857 858 859 860 861
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
862 863
}

864
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
865

866 867 868 869
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
870
static int
871
x86_perf_counter_set_period(struct perf_counter *counter,
872
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
873
{
874
	s64 left = atomic64_read(&hwc->period_left);
875 876
	s64 period = hwc->sample_period;
	int err, ret = 0;
877 878 879 880 881 882 883

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
884
		hwc->last_period = period;
885
		ret = 1;
886 887 888 889 890
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
891
		hwc->last_period = period;
892
		ret = 1;
893
	}
894 895 896 897 898
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
899

900 901 902
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

903 904 905 906 907 908
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
909
	atomic64_set(&hwc->prev_count, (u64)-left);
910

911
	err = checking_wrmsrl(hwc->counter_base + idx,
912
			     (u64)(-left) & x86_pmu.counter_mask);
913 914

	return ret;
915 916 917
}

static inline void
918
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
919 920 921 922 923 924
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
925 926 927
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
928
	 */
929 930 931
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
932 933 934 935 936 937 938 939 940
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
941 942
}

943
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
944
{
945 946 947 948 949 950 951 952 953 954 955 956 957 958
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
959
	else
960
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
961 962
}

963 964
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
965
{
966 967
	unsigned int event;

968
	if (!x86_pmu.num_counters_fixed)
969 970
		return -1;

971 972 973 974 975 976 977
	/*
	 * Quirk, IA32_FIXED_CTRs do not work on current Atom processors:
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
					boot_cpu_data.x86_model == 28)
		return -1;

978 979
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

980
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_INSTRUCTIONS)))
981
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
982
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_CPU_CYCLES)))
983
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
984
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_BUS_CYCLES)))
985 986
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

987 988 989
	return -1;
}

990 991 992
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
993
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
994 995 996
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
997
	int idx;
I
Ingo Molnar 已提交
998

999 1000 1001 1002 1003 1004
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
1005
		if (test_and_set_bit(idx, cpuc->used_mask))
1006
			goto try_generic;
1007

1008 1009 1010 1011 1012 1013 1014
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1015
		hwc->idx = idx;
1016 1017 1018
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
1019
		if (test_and_set_bit(idx, cpuc->used_mask)) {
1020
try_generic:
1021
			idx = find_first_zero_bit(cpuc->used_mask,
1022 1023
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
1024 1025
				return -EAGAIN;

1026
			set_bit(idx, cpuc->used_mask);
1027 1028
			hwc->idx = idx;
		}
1029 1030
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
1031 1032
	}

1033
	perf_counters_lapic_init();
1034

1035
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1036

1037
	cpuc->counters[idx] = counter;
1038
	set_bit(idx, cpuc->active_mask);
1039

1040
	x86_perf_counter_set_period(counter, hwc, idx);
1041
	x86_pmu.enable(hwc, idx);
1042 1043

	return 0;
I
Ingo Molnar 已提交
1044 1045
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
1058 1059
void perf_counter_print_debug(void)
{
1060
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1061
	struct cpu_hw_counters *cpuc;
1062
	unsigned long flags;
1063 1064
	int cpu, idx;

1065
	if (!x86_pmu.num_counters)
1066
		return;
I
Ingo Molnar 已提交
1067

1068
	local_irq_save(flags);
I
Ingo Molnar 已提交
1069 1070

	cpu = smp_processor_id();
1071
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1072

1073
	if (x86_pmu.version >= 2) {
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1084
	}
1085
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
1086

1087
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1088 1089
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1090

1091
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
1092

1093
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1094
			cpu, idx, pmc_ctrl);
1095
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1096
			cpu, idx, pmc_count);
1097
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1098
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1099
	}
1100
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1101 1102
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1103
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1104 1105
			cpu, idx, pmc_count);
	}
1106
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1107 1108
}

1109
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1110 1111 1112
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1113
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1114

1115 1116 1117 1118
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1119
	clear_bit(idx, cpuc->active_mask);
1120
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1121

1122 1123 1124 1125
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
1126
	barrier();
I
Ingo Molnar 已提交
1127

1128 1129 1130 1131 1132
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
1133
	cpuc->counters[idx] = NULL;
1134
	clear_bit(idx, cpuc->used_mask);
I
Ingo Molnar 已提交
1135 1136
}

1137
/*
1138 1139
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
1140
 */
1141
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
1142 1143 1144
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
1145
	int ret;
I
Ingo Molnar 已提交
1146

1147
	x86_perf_counter_update(counter, hwc, idx);
1148
	ret = x86_perf_counter_set_period(counter, hwc, idx);
1149

1150
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
1151
		intel_pmu_enable_counter(hwc, idx);
1152 1153

	return ret;
I
Ingo Molnar 已提交
1154 1155
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}


I
Ingo Molnar 已提交
1180 1181 1182 1183
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1184
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1185
{
1186
	struct perf_sample_data data;
1187 1188
	struct cpu_hw_counters *cpuc;
	int bit, cpu, loops;
1189
	u64 ack, status;
1190

1191 1192 1193
	data.regs = regs;
	data.addr = 0;

1194 1195
	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1196

1197
	perf_disable();
1198
	status = intel_pmu_get_status();
1199 1200 1201 1202
	if (!status) {
		perf_enable();
		return 0;
	}
1203

1204
	loops = 0;
I
Ingo Molnar 已提交
1205
again:
1206 1207
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
1208
		perf_counter_print_debug();
1209 1210
		intel_pmu_reset();
		perf_enable();
1211 1212 1213
		return 1;
	}

1214
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
1215
	ack = status;
1216
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
1217
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
1218 1219

		clear_bit(bit, (unsigned long *) &status);
1220
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
1221 1222
			continue;

1223 1224 1225
		if (!intel_pmu_save_and_restart(counter))
			continue;

1226
		if (perf_counter_overflow(counter, 1, &data))
1227
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
1228 1229
	}

1230
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
1231 1232 1233 1234

	/*
	 * Repeat if there is more work to be done:
	 */
1235
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
1236 1237
	if (status)
		goto again;
1238

1239
	perf_enable();
1240 1241

	return 1;
1242 1243
}

1244
static int amd_pmu_handle_irq(struct pt_regs *regs)
1245
{
1246
	struct perf_sample_data data;
1247
	struct cpu_hw_counters *cpuc;
1248 1249
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
1250
	int cpu, idx, handled = 0;
1251 1252
	u64 val;

1253 1254 1255
	data.regs = regs;
	data.addr = 0;

1256 1257
	cpu = smp_processor_id();
	cpuc = &per_cpu(cpu_hw_counters, cpu);
1258

1259
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1260
		if (!test_bit(idx, cpuc->active_mask))
1261
			continue;
1262

1263 1264
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
1265

1266
		val = x86_perf_counter_update(counter, hwc, idx);
1267
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
1268
			continue;
1269

1270 1271 1272 1273 1274 1275
		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

1276 1277 1278
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1279
		if (perf_counter_overflow(counter, 1, &data))
1280 1281
			amd_pmu_disable_counter(hwc, idx);
	}
1282

1283 1284 1285
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1286 1287
	return handled;
}
1288

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

1303
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
1304
{
1305
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
1306
		return;
1307

I
Ingo Molnar 已提交
1308
	/*
1309
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1310
	 */
1311
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1312 1313 1314 1315 1316 1317 1318 1319
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1320

1321
	if (!atomic_read(&active_counters))
1322 1323
		return NOTIFY_DONE;

1324 1325 1326 1327
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1328

1329
	default:
I
Ingo Molnar 已提交
1330
		return NOTIFY_DONE;
1331
	}
I
Ingo Molnar 已提交
1332 1333 1334 1335

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1336 1337 1338 1339 1340 1341 1342
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1343
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1344

1345
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1346 1347 1348
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
1349 1350 1351
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
1352 1353
};

1354
static struct x86_pmu intel_pmu = {
1355
	.name			= "Intel",
1356
	.handle_irq		= intel_pmu_handle_irq,
1357 1358
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
1359 1360
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
1361 1362
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
1363 1364
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
1365
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
1366 1367 1368 1369 1370 1371
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
1372 1373
};

1374
static struct x86_pmu amd_pmu = {
1375
	.name			= "AMD",
1376
	.handle_irq		= amd_pmu_handle_irq,
1377 1378
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
1379 1380
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
1381 1382
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
1383 1384
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
1385
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
1386 1387 1388
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
1389 1390
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
1391 1392
};

1393
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
1394
{
1395
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
1396
	union cpuid10_eax eax;
1397
	unsigned int unused;
1398
	unsigned int ebx;
1399
	int version;
I
Ingo Molnar 已提交
1400

1401
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
1402
		return -ENODEV;
1403

I
Ingo Molnar 已提交
1404 1405 1406 1407
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
1408
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
1409
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
1410
		return -ENODEV;
I
Ingo Molnar 已提交
1411

1412 1413
	version = eax.split.version_id;
	if (version < 2)
1414
		return -ENODEV;
1415

1416 1417 1418 1419 1420
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
	x86_pmu.num_counters		= eax.split.num_counters;
	x86_pmu.counter_bits		= eax.split.bit_width;
	x86_pmu.counter_mask		= (1ULL << eax.split.bit_width) - 1;
1421 1422 1423 1424 1425

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
1426
	x86_pmu.num_counters_fixed	= max((int)edx.split.num_counters_fixed, 3);
1427

1428 1429
	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);

1430
	/*
1431
	 * Install the hw-cache-events table:
1432 1433
	 */
	switch (boot_cpu_data.x86_model) {
1434 1435 1436 1437
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
1438
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
1439
		       sizeof(hw_cache_event_ids));
1440

1441
		pr_cont("Core2 events, ");
1442 1443 1444 1445
		break;
	default:
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
1446
		       sizeof(hw_cache_event_ids));
1447

1448
		pr_cont("Nehalem/Corei7 events, ");
1449 1450 1451
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
1452
		       sizeof(hw_cache_event_ids));
1453

1454
		pr_cont("Atom events, ");
1455 1456
		break;
	}
1457
	return 0;
1458 1459
}

1460
static int amd_pmu_init(void)
1461
{
1462 1463 1464 1465
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

1466
	x86_pmu = amd_pmu;
1467

1468 1469 1470
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
1471

1472
	return 0;
1473 1474
}

1475 1476
void __init init_hw_perf_counters(void)
{
1477 1478
	int err;

1479 1480
	pr_info("Performance Counters: ");

1481 1482
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1483
		err = intel_pmu_init();
1484
		break;
1485
	case X86_VENDOR_AMD:
1486
		err = amd_pmu_init();
1487
		break;
1488 1489
	default:
		return;
1490
	}
1491 1492
	if (err != 0) {
		pr_cont("no PMU driver, software counters only.\n");
1493
		return;
1494
	}
1495

1496
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1497

1498 1499
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1500
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1501
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
1502
	}
1503 1504
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1505

1506 1507
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1508
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1509
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1510
	}
1511

1512 1513
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1514

1515
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
1516
	register_die_notifier(&perf_counter_nmi_notifier);
1517 1518 1519 1520 1521 1522 1523 1524

	pr_info("... version:                 %d\n",     x86_pmu.version);
	pr_info("... bit width:               %d\n",     x86_pmu.counter_bits);
	pr_info("... generic counters:        %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:              %016Lx\n", x86_pmu.counter_mask);
	pr_info("... max period:              %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose counters:  %d\n",     x86_pmu.num_counters_fixed);
	pr_info("... counter mask:            %016Lx\n", perf_counter_mask);
I
Ingo Molnar 已提交
1525
}
I
Ingo Molnar 已提交
1526

1527
static inline void x86_pmu_read(struct perf_counter *counter)
1528 1529 1530 1531
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1532 1533 1534 1535
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1536
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1537 1538
};

1539
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1540 1541 1542 1543 1544
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1545
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1546

1547
	return &pmu;
I
Ingo Molnar 已提交
1548
}
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1602
	int nr = entry->nr;
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1614 1615

	entry->kernel = entry->nr - nr;
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1645
	int nr = entry->nr;
1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1665 1666

	entry->user = entry->nr - nr;
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1702 1703 1704
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1705 1706 1707 1708 1709

	perf_do_callchain(regs, entry);

	return entry;
}