perf_counter.c 45.1 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3
/*
 * Performance counter x86 architecture code
 *
4 5 6 7 8
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
I
Ingo Molnar 已提交
9 10 11 12 13 14 15 16 17
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
18
#include <linux/module.h>
I
Ingo Molnar 已提交
19 20
#include <linux/kdebug.h>
#include <linux/sched.h>
21
#include <linux/uaccess.h>
22
#include <linux/highmem.h>
I
Ingo Molnar 已提交
23 24

#include <asm/apic.h>
25
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
26
#include <asm/nmi.h>
I
Ingo Molnar 已提交
27

28
static u64 perf_counter_mask __read_mostly;
29

I
Ingo Molnar 已提交
30
struct cpu_hw_counters {
31
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
32 33
	unsigned long		used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
34
	unsigned long		interrupts;
35
	int			enabled;
I
Ingo Molnar 已提交
36 37 38
};

/*
39
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
40
 */
41
struct x86_pmu {
42 43
	const char	*name;
	int		version;
44
	int		(*handle_irq)(struct pt_regs *);
45 46
	void		(*disable_all)(void);
	void		(*enable_all)(void);
47
	void		(*enable)(struct hw_perf_counter *, int);
48
	void		(*disable)(struct hw_perf_counter *, int);
49 50
	unsigned	eventsel;
	unsigned	perfctr;
51 52
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
53
	int		max_events;
54 55 56 57
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
58
	u64		max_period;
59
	u64		intel_ctrl;
60 61
};

62
static struct x86_pmu x86_pmu __read_mostly;
63

64 65 66
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
67

V
Vince Weaver 已提交
68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/*
 * Not sure about some of these
 */
static const u64 p6_perfmon_event_map[] =
{
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0079,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0000,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0000,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x0062,
};

static u64 p6_pmu_event_map(int event)
{
	return p6_perfmon_event_map[event];
}

87 88 89 90 91 92 93 94
/*
 * Counter setting that is specified not to count anything.
 * We use this to effectively disable a counter.
 *
 * L2_RQSTS with 0 MESI unit mask.
 */
#define P6_NOP_COUNTER			0x0000002EULL

V
Vince Weaver 已提交
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
static u64 p6_pmu_raw_event(u64 event)
{
#define P6_EVNTSEL_EVENT_MASK		0x000000FFULL
#define P6_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define P6_EVNTSEL_EDGE_MASK		0x00040000ULL
#define P6_EVNTSEL_INV_MASK		0x00800000ULL
#define P6_EVNTSEL_COUNTER_MASK		0xFF000000ULL

#define P6_EVNTSEL_MASK			\
	(P6_EVNTSEL_EVENT_MASK |	\
	 P6_EVNTSEL_UNIT_MASK  |	\
	 P6_EVNTSEL_EDGE_MASK  |	\
	 P6_EVNTSEL_INV_MASK   |	\
	 P6_EVNTSEL_COUNTER_MASK)

	return event & P6_EVNTSEL_MASK;
}


114 115 116
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
117
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
118
{
119 120 121 122 123 124 125
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x003c,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x4f2e,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
  [PERF_COUNT_HW_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
126 127
};

128
static u64 intel_pmu_event_map(int event)
129 130 131
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168
/*
 * Generalized hw caching related event table, filled
 * in on a per model basis. A value of 0 means
 * 'not supported', -1 means 'event makes no sense on
 * this CPU', any other value means the raw event
 * ID.
 */

#define C(x) PERF_COUNT_HW_CACHE_##x

static u64 __read_mostly hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];

static const u64 nehalem_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI            */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI            */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE         */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x014e, /* L1D_PREFETCH.REQUESTS        */
		[ C(RESULT_MISS)   ] = 0x024e, /* L1D_PREFETCH.MISS            */
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
169
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                    */
170 171 172 173 174 175 176 177 178 179 180
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
181
 [ C(LL  ) ] = {
182 183 184 185 186 187 188 189 190
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0324, /* L2_RQSTS.LOADS               */
		[ C(RESULT_MISS)   ] = 0x0224, /* L2_RQSTS.LD_MISS             */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0c24, /* L2_RQSTS.RFOS                */
		[ C(RESULT_MISS)   ] = 0x0824, /* L2_RQSTS.RFO_MISS            */
	},
	[ C(OP_PREFETCH) ] = {
191 192
		[ C(RESULT_ACCESS) ] = 0x4f2e, /* LLC Reference                */
		[ C(RESULT_MISS)   ] = 0x412e, /* LLC Misses                   */
193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x0108, /* DTLB_LOAD_MISSES.ANY         */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI   (alias)  */
		[ C(RESULT_MISS)   ] = 0x010c, /* MEM_STORE_RETIRED.DTLB_MISS  */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0x0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x01c0, /* INST_RETIRED.ANY_P           */
212
		[ C(RESULT_MISS)   ] = 0x20c8, /* ITLB_MISS_RETIRED            */
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ALL_BRANCHES */
		[ C(RESULT_MISS)   ] = 0x03e8, /* BPU_CLEARS.ANY               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

static const u64 core2_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI          */
		[ C(RESULT_MISS)   ] = 0x0140, /* L1D_CACHE_LD.I_STATE       */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI          */
		[ C(RESULT_MISS)   ] = 0x0141, /* L1D_CACHE_ST.I_STATE       */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x104e, /* L1D_PREFETCH.REQUESTS      */
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0081, /* L1I.MISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
272
 [ C(LL  ) ] = {
273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f40, /* L1D_CACHE_LD.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0208, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x0f41, /* L1D_CACHE_ST.MESI  (alias) */
		[ C(RESULT_MISS)   ] = 0x0808, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x1282, /* ITLBMISSES                 */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
328 329 330 331 332 333 334
};

static const u64 atom_hw_cache_event_ids
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
335 336 337 338 339 340
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE.LD               */
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_WRITE) ] = {
341
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE.ST               */
342 343 344 345 346 347 348 349 350
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0x0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
351 352
		[ C(RESULT_ACCESS) ] = 0x0380, /* L1I.READS                  */
		[ C(RESULT_MISS)   ] = 0x0280, /* L1I.MISSES                 */
353 354 355 356 357 358 359 360 361 362
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
363
 [ C(LL  ) ] = {
364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f29, /* L2_LD.MESI                 */
		[ C(RESULT_MISS)   ] = 0x4129, /* L2_LD.ISTATE               */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0x4f2A, /* L2_ST.MESI                 */
		[ C(RESULT_MISS)   ] = 0x412A, /* L2_ST.ISTATE               */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
379
		[ C(RESULT_ACCESS) ] = 0x2140, /* L1D_CACHE_LD.MESI  (alias) */
380 381 382
		[ C(RESULT_MISS)   ] = 0x0508, /* DTLB_MISSES.MISS_LD        */
	},
	[ C(OP_WRITE) ] = {
383
		[ C(RESULT_ACCESS) ] = 0x2240, /* L1D_CACHE_ST.MESI  (alias) */
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
		[ C(RESULT_MISS)   ] = 0x0608, /* DTLB_MISSES.MISS_ST        */
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c0, /* INST_RETIRED.ANY_P         */
		[ C(RESULT_MISS)   ] = 0x0282, /* ITLB.MISSES                */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c4, /* BR_INST_RETIRED.ANY        */
		[ C(RESULT_MISS)   ] = 0x00c5, /* BP_INST_RETIRED.MISPRED    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
419 420
};

421
static u64 intel_pmu_raw_event(u64 event)
422
{
423 424
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
425 426
#define CORE_EVNTSEL_EDGE_MASK		0x00040000ULL
#define CORE_EVNTSEL_INV_MASK		0x00800000ULL
427
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
428

429
#define CORE_EVNTSEL_MASK		\
430 431
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
432 433
	 CORE_EVNTSEL_EDGE_MASK  |	\
	 CORE_EVNTSEL_INV_MASK  |	\
434 435 436 437 438
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

439
static const u64 amd_hw_cache_event_ids
440 441 442 443 444 445
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX] =
{
 [ C(L1D) ] = {
	[ C(OP_READ) ] = {
446 447
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0041, /* Data Cache Misses          */
448 449
	},
	[ C(OP_WRITE) ] = {
450
		[ C(RESULT_ACCESS) ] = 0x0142, /* Data Cache Refills :system */
451 452 453
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
454 455
		[ C(RESULT_ACCESS) ] = 0x0267, /* Data Prefetcher :attempts  */
		[ C(RESULT_MISS)   ] = 0x0167, /* Data Prefetcher :cancelled */
456 457 458 459 460 461 462 463 464 465 466 467
	},
 },
 [ C(L1I ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction cache fetches  */
		[ C(RESULT_MISS)   ] = 0x0081, /* Instruction cache misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
468
		[ C(RESULT_ACCESS) ] = 0x014B, /* Prefetch Instructions :Load */
469 470 471
		[ C(RESULT_MISS)   ] = 0,
	},
 },
472
 [ C(LL  ) ] = {
473
	[ C(OP_READ) ] = {
474 475
		[ C(RESULT_ACCESS) ] = 0x037D, /* Requests to L2 Cache :IC+DC */
		[ C(RESULT_MISS)   ] = 0x037E, /* L2 Cache Misses : IC+DC     */
476 477
	},
	[ C(OP_WRITE) ] = {
478
		[ C(RESULT_ACCESS) ] = 0x017F, /* L2 Fill/Writeback           */
479 480 481 482 483 484 485 486 487
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(DTLB) ] = {
	[ C(OP_READ) ] = {
488 489
		[ C(RESULT_ACCESS) ] = 0x0040, /* Data Cache Accesses        */
		[ C(RESULT_MISS)   ] = 0x0046, /* L1 DTLB and L2 DLTB Miss   */
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = 0,
		[ C(RESULT_MISS)   ] = 0,
	},
 },
 [ C(ITLB) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x0080, /* Instruction fecthes        */
		[ C(RESULT_MISS)   ] = 0x0085, /* Instr. fetch ITLB misses   */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
 [ C(BPU ) ] = {
	[ C(OP_READ) ] = {
		[ C(RESULT_ACCESS) ] = 0x00c2, /* Retired Branch Instr.      */
		[ C(RESULT_MISS)   ] = 0x00c3, /* Retired Mispredicted BI    */
	},
	[ C(OP_WRITE) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
	[ C(OP_PREFETCH) ] = {
		[ C(RESULT_ACCESS) ] = -1,
		[ C(RESULT_MISS)   ] = -1,
	},
 },
};

530 531 532
/*
 * AMD Performance Monitor K7 and later.
 */
533
static const u64 amd_perfmon_event_map[] =
534
{
535 536 537 538 539 540
  [PERF_COUNT_HW_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_HW_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_HW_CACHE_REFERENCES]	= 0x0080,
  [PERF_COUNT_HW_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_HW_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_HW_BRANCH_MISSES]		= 0x00c5,
541 542
};

543
static u64 amd_pmu_event_map(int event)
544 545 546 547
{
	return amd_perfmon_event_map[event];
}

548
static u64 amd_pmu_raw_event(u64 event)
549
{
550 551
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
552 553
#define K7_EVNTSEL_EDGE_MASK	0x000040000ULL
#define K7_EVNTSEL_INV_MASK	0x000800000ULL
554
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
555 556 557 558

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
559 560
	 K7_EVNTSEL_EDGE_MASK  |	\
	 K7_EVNTSEL_INV_MASK   |	\
561 562 563 564 565
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

566 567 568 569 570
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
571
static u64
572 573 574
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
575 576 577
	int shift = 64 - x86_pmu.counter_bits;
	u64 prev_raw_count, new_raw_count;
	s64 delta;
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
600
	 * of the count.
601
	 */
602 603
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
604 605 606

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
607 608

	return new_raw_count;
609 610
}

611
static atomic_t active_counters;
P
Peter Zijlstra 已提交
612 613 614 615 616 617 618 619 620
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

621
	for (i = 0; i < x86_pmu.num_counters; i++) {
622
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
623 624 625
			goto perfctr_fail;
	}

626
	for (i = 0; i < x86_pmu.num_counters; i++) {
627
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
628 629 630 631 632 633 634
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
635
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
636

637
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
638 639 640

perfctr_fail:
	for (i--; i >= 0; i--)
641
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
642 643 644 645 646 647 648 649 650 651 652

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

653
	for (i = 0; i < x86_pmu.num_counters; i++) {
654 655
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
656 657 658 659 660 661 662 663
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
664
	if (atomic_dec_and_mutex_lock(&active_counters, &pmc_reserve_mutex)) {
P
Peter Zijlstra 已提交
665 666 667 668 669
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

670 671 672 673 674
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
static inline int
set_ext_hw_attr(struct hw_perf_counter *hwc, struct perf_counter_attr *attr)
{
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;

	return 0;
}

I
Ingo Molnar 已提交
708
/*
709
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
710
 */
I
Ingo Molnar 已提交
711
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
712
{
713
	struct perf_counter_attr *attr = &counter->attr;
I
Ingo Molnar 已提交
714
	struct hw_perf_counter *hwc = &counter->hw;
715
	u64 config;
P
Peter Zijlstra 已提交
716
	int err;
I
Ingo Molnar 已提交
717

718 719
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
720

P
Peter Zijlstra 已提交
721
	err = 0;
722
	if (!atomic_inc_not_zero(&active_counters)) {
P
Peter Zijlstra 已提交
723
		mutex_lock(&pmc_reserve_mutex);
724
		if (atomic_read(&active_counters) == 0 && !reserve_pmc_hardware())
P
Peter Zijlstra 已提交
725 726
			err = -EBUSY;
		else
727
			atomic_inc(&active_counters);
P
Peter Zijlstra 已提交
728 729 730 731 732
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
733
	/*
734
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
735 736
	 * (keep 'enabled' bit clear for now)
	 */
737
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
738 739

	/*
740
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
741
	 */
742
	if (!attr->exclude_user)
743
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
744
	if (!attr->exclude_kernel)
I
Ingo Molnar 已提交
745
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
746

747
	if (!hwc->sample_period) {
748
		hwc->sample_period = x86_pmu.max_period;
749
		hwc->last_period = hwc->sample_period;
750 751
		atomic64_set(&hwc->period_left, hwc->sample_period);
	}
752

753
	counter->destroy = hw_perf_counter_destroy;
I
Ingo Molnar 已提交
754 755

	/*
756
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
757
	 */
758 759
	if (attr->type == PERF_TYPE_RAW) {
		hwc->config |= x86_pmu.raw_event(attr->config);
760
		return 0;
I
Ingo Molnar 已提交
761 762
	}

763 764 765 766 767
	if (attr->type == PERF_TYPE_HW_CACHE)
		return set_ext_hw_attr(hwc, attr);

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;
768

769 770 771
	/*
	 * The generic map:
	 */
772 773 774 775 776 777 778 779 780
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	hwc->config |= config;
P
Peter Zijlstra 已提交
781

I
Ingo Molnar 已提交
782 783 784
	return 0;
}

V
Vince Weaver 已提交
785 786 787
static void p6_pmu_disable_all(void)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
788
	u64 val;
V
Vince Weaver 已提交
789 790 791 792 793 794 795 796 797 798 799 800 801

	if (!cpuc->enabled)
		return;

	cpuc->enabled = 0;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

802
static void intel_pmu_disable_all(void)
803
{
804
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
I
Ingo Molnar 已提交
805
}
806

807
static void amd_pmu_disable_all(void)
808
{
809
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
810 811 812 813
	int idx;

	if (!cpuc->enabled)
		return;
814 815

	cpuc->enabled = 0;
816 817
	/*
	 * ensure we write the disable before we start disabling the
818 819
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
820
	 */
821
	barrier();
822

823
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
824 825
		u64 val;

826
		if (!test_bit(idx, cpuc->active_mask))
827
			continue;
828
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
829 830 831 832
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
833 834 835
	}
}

836
void hw_perf_disable(void)
837
{
838
	if (!x86_pmu_initialized())
839 840
		return;
	return x86_pmu.disable_all();
841
}
I
Ingo Molnar 已提交
842

V
Vince Weaver 已提交
843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
static void p6_pmu_enable_all(void)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	unsigned long val;

	if (cpuc->enabled)
		return;

	cpuc->enabled = 1;
	barrier();

	/* p6 only has one enable register */
	rdmsrl(MSR_P6_EVNTSEL0, val);
	val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
	wrmsrl(MSR_P6_EVNTSEL0, val);
}

860
static void intel_pmu_enable_all(void)
861
{
862
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, x86_pmu.intel_ctrl);
863 864
}

865
static void amd_pmu_enable_all(void)
866
{
867
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
868 869
	int idx;

870
	if (cpuc->enabled)
871 872
		return;

873 874 875
	cpuc->enabled = 1;
	barrier();

876
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
877
		struct perf_counter *counter = cpuc->counters[idx];
878
		u64 val;
879

880
		if (!test_bit(idx, cpuc->active_mask))
881
			continue;
882 883

		val = counter->hw.config;
884 885
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
886 887 888
	}
}

889
void hw_perf_enable(void)
890
{
891
	if (!x86_pmu_initialized())
892
		return;
893
	x86_pmu.enable_all();
894 895
}

896
static inline u64 intel_pmu_get_status(void)
897 898 899
{
	u64 status;

900
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
901

902
	return status;
903 904
}

905
static inline void intel_pmu_ack_status(u64 ack)
906 907 908 909
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

910
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
911
{
V
Vince Weaver 已提交
912
	(void)checking_wrmsrl(hwc->config_base + idx,
913
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
914 915
}

916
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
917
{
V
Vince Weaver 已提交
918
	(void)checking_wrmsrl(hwc->config_base + idx, hwc->config);
919 920
}

921
static inline void
922
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
923 924 925 926 927 928 929 930
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
V
Vince Weaver 已提交
931 932 933 934 935 936 937
	(void)checking_wrmsrl(hwc->config_base, ctrl_val);
}

static inline void
p6_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
938
	u64 val = P6_NOP_COUNTER;
V
Vince Weaver 已提交
939

940 941
	if (cpuc->enabled)
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
V
Vince Weaver 已提交
942 943

	(void)checking_wrmsrl(hwc->config_base + idx, val);
944 945
}

946
static inline void
947
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
948
{
949 950 951 952 953 954 955 956 957 958 959 960
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
961 962
}

963
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
964

965 966 967 968
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
969
static int
970
x86_perf_counter_set_period(struct perf_counter *counter,
971
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
972
{
973
	s64 left = atomic64_read(&hwc->period_left);
974 975
	s64 period = hwc->sample_period;
	int err, ret = 0;
976 977 978 979 980 981 982

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
983
		hwc->last_period = period;
984
		ret = 1;
985 986 987 988 989
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
990
		hwc->last_period = period;
991
		ret = 1;
992
	}
993 994 995 996 997
	/*
	 * Quirk: certain CPUs dont like it if just 1 event is left:
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
998

999 1000 1001
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1002 1003 1004 1005 1006 1007
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
1008
	atomic64_set(&hwc->prev_count, (u64)-left);
1009

1010
	err = checking_wrmsrl(hwc->counter_base + idx,
1011
			     (u64)(-left) & x86_pmu.counter_mask);
1012

1013 1014
	perf_counter_update_userpage(counter);

1015
	return ret;
1016 1017 1018
}

static inline void
1019
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
1020 1021 1022 1023 1024 1025
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
1026 1027 1028
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
1029
	 */
1030 1031 1032
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
1033 1034 1035 1036 1037 1038 1039 1040 1041
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
1042 1043
}

V
Vince Weaver 已提交
1044 1045 1046
static void p6_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
1047
	u64 val;
V
Vince Weaver 已提交
1048

1049
	val = hwc->config;
V
Vince Weaver 已提交
1050
	if (cpuc->enabled)
1051 1052 1053
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	(void)checking_wrmsrl(hwc->config_base + idx, val);
V
Vince Weaver 已提交
1054 1055 1056
}


1057
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
1058
{
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
1073 1074
}

1075 1076
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
1077
{
1078 1079
	unsigned int event;

1080
	if (!x86_pmu.num_counters_fixed)
1081 1082
		return -1;

1083 1084
	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

1085
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_INSTRUCTIONS)))
1086
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
1087
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_CPU_CYCLES)))
1088
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
1089
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_HW_BUS_CYCLES)))
1090 1091
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

1092 1093 1094
	return -1;
}

1095 1096 1097
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
1098
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1099 1100 1101
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1102
	int idx;
I
Ingo Molnar 已提交
1103

1104 1105 1106 1107 1108 1109
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
1110
		if (test_and_set_bit(idx, cpuc->used_mask))
1111
			goto try_generic;
1112

1113 1114 1115 1116 1117 1118 1119
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1120
		hwc->idx = idx;
1121 1122 1123
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
1124
		if (test_and_set_bit(idx, cpuc->used_mask)) {
1125
try_generic:
1126
			idx = find_first_zero_bit(cpuc->used_mask,
1127 1128
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
1129 1130
				return -EAGAIN;

1131
			set_bit(idx, cpuc->used_mask);
1132 1133
			hwc->idx = idx;
		}
1134 1135
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
1136 1137
	}

1138
	perf_counters_lapic_init();
1139

1140
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1141

1142
	cpuc->counters[idx] = counter;
1143
	set_bit(idx, cpuc->active_mask);
1144

1145
	x86_perf_counter_set_period(counter, hwc, idx);
1146
	x86_pmu.enable(hwc, idx);
1147

1148 1149
	perf_counter_update_userpage(counter);

1150
	return 0;
I
Ingo Molnar 已提交
1151 1152
}

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
static void x86_pmu_unthrottle(struct perf_counter *counter)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;

	if (WARN_ON_ONCE(hwc->idx >= X86_PMC_IDX_MAX ||
				cpuc->counters[hwc->idx] != counter))
		return;

	x86_pmu.enable(hwc, hwc->idx);
}

I
Ingo Molnar 已提交
1165 1166
void perf_counter_print_debug(void)
{
1167
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
1168
	struct cpu_hw_counters *cpuc;
1169
	unsigned long flags;
1170 1171
	int cpu, idx;

1172
	if (!x86_pmu.num_counters)
1173
		return;
I
Ingo Molnar 已提交
1174

1175
	local_irq_save(flags);
I
Ingo Molnar 已提交
1176 1177

	cpu = smp_processor_id();
1178
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
1179

1180
	if (x86_pmu.version >= 2) {
1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1191
	}
1192
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used_mask);
I
Ingo Molnar 已提交
1193

1194
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1195 1196
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
1197

1198
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
1199

1200
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1201
			cpu, idx, pmc_ctrl);
1202
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1203
			cpu, idx, pmc_count);
1204
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1205
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1206
	}
1207
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1208 1209
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1210
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1211 1212
			cpu, idx, pmc_count);
	}
1213
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1214 1215
}

1216
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
1217 1218 1219
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
1220
	int idx = hwc->idx;
I
Ingo Molnar 已提交
1221

1222 1223 1224 1225
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
1226
	clear_bit(idx, cpuc->active_mask);
1227
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
1228

1229 1230 1231 1232
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
1233
	barrier();
I
Ingo Molnar 已提交
1234

1235 1236 1237 1238 1239
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
1240
	cpuc->counters[idx] = NULL;
1241
	clear_bit(idx, cpuc->used_mask);
1242 1243

	perf_counter_update_userpage(counter);
I
Ingo Molnar 已提交
1244 1245
}

1246
/*
1247 1248
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
1249
 */
1250
static int intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
1251 1252 1253
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;
1254
	int ret;
I
Ingo Molnar 已提交
1255

1256
	x86_perf_counter_update(counter, hwc, idx);
1257
	ret = x86_perf_counter_set_period(counter, hwc, idx);
1258

1259
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
1260
		intel_pmu_enable_counter(hwc, idx);
1261 1262

	return ret;
I
Ingo Molnar 已提交
1263 1264
}

1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
static void intel_pmu_reset(void)
{
	unsigned long flags;
	int idx;

	if (!x86_pmu.num_counters)
		return;

	local_irq_save(flags);

	printk("clearing PMU state on CPU#%d\n", smp_processor_id());

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		checking_wrmsrl(x86_pmu.eventsel + idx, 0ull);
		checking_wrmsrl(x86_pmu.perfctr  + idx, 0ull);
	}
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
		checking_wrmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, 0ull);
	}

	local_irq_restore(flags);
}

V
Vince Weaver 已提交
1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
static int p6_pmu_handle_irq(struct pt_regs *regs)
{
	struct perf_sample_data data;
	struct cpu_hw_counters *cpuc;
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
	int idx, handled = 0;
	u64 val;

	data.regs = regs;
	data.addr = 0;

	cpuc = &__get_cpu_var(cpu_hw_counters);

	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
		if (!test_bit(idx, cpuc->active_mask))
			continue;

		counter = cpuc->counters[idx];
		hwc = &counter->hw;

		val = x86_perf_counter_update(counter, hwc, idx);
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
			continue;

		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

		if (perf_counter_overflow(counter, 1, &data))
			p6_pmu_disable_counter(hwc, idx);
	}

	if (handled)
		inc_irq_stat(apic_perf_irqs);

	return handled;
}
1331

I
Ingo Molnar 已提交
1332 1333 1334 1335
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
1336
static int intel_pmu_handle_irq(struct pt_regs *regs)
I
Ingo Molnar 已提交
1337
{
1338
	struct perf_sample_data data;
1339
	struct cpu_hw_counters *cpuc;
V
Vince Weaver 已提交
1340
	int bit, loops;
1341
	u64 ack, status;
1342

1343 1344 1345
	data.regs = regs;
	data.addr = 0;

V
Vince Weaver 已提交
1346
	cpuc = &__get_cpu_var(cpu_hw_counters);
I
Ingo Molnar 已提交
1347

1348
	perf_disable();
1349
	status = intel_pmu_get_status();
1350 1351 1352 1353
	if (!status) {
		perf_enable();
		return 0;
	}
1354

1355
	loops = 0;
I
Ingo Molnar 已提交
1356
again:
1357 1358
	if (++loops > 100) {
		WARN_ONCE(1, "perfcounters: irq loop stuck!\n");
1359
		perf_counter_print_debug();
1360 1361
		intel_pmu_reset();
		perf_enable();
1362 1363 1364
		return 1;
	}

1365
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
1366
	ack = status;
1367
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
1368
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
1369 1370

		clear_bit(bit, (unsigned long *) &status);
1371
		if (!test_bit(bit, cpuc->active_mask))
I
Ingo Molnar 已提交
1372 1373
			continue;

1374 1375 1376
		if (!intel_pmu_save_and_restart(counter))
			continue;

1377 1378
		data.period = counter->hw.last_period;

1379
		if (perf_counter_overflow(counter, 1, &data))
1380
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
1381 1382
	}

1383
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
1384 1385 1386 1387

	/*
	 * Repeat if there is more work to be done:
	 */
1388
	status = intel_pmu_get_status();
I
Ingo Molnar 已提交
1389 1390
	if (status)
		goto again;
1391

1392
	perf_enable();
1393 1394

	return 1;
1395 1396
}

1397
static int amd_pmu_handle_irq(struct pt_regs *regs)
1398
{
1399
	struct perf_sample_data data;
1400
	struct cpu_hw_counters *cpuc;
1401 1402
	struct perf_counter *counter;
	struct hw_perf_counter *hwc;
V
Vince Weaver 已提交
1403
	int idx, handled = 0;
1404 1405
	u64 val;

1406 1407 1408
	data.regs = regs;
	data.addr = 0;

V
Vince Weaver 已提交
1409
	cpuc = &__get_cpu_var(cpu_hw_counters);
1410

1411
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1412
		if (!test_bit(idx, cpuc->active_mask))
1413
			continue;
1414

1415 1416
		counter = cpuc->counters[idx];
		hwc = &counter->hw;
1417

1418
		val = x86_perf_counter_update(counter, hwc, idx);
1419
		if (val & (1ULL << (x86_pmu.counter_bits - 1)))
1420
			continue;
1421

1422 1423 1424 1425 1426 1427
		/*
		 * counter overflow
		 */
		handled		= 1;
		data.period	= counter->hw.last_period;

1428 1429 1430
		if (!x86_perf_counter_set_period(counter, hwc, idx))
			continue;

1431
		if (perf_counter_overflow(counter, 1, &data))
1432 1433
			amd_pmu_disable_counter(hwc, idx);
	}
1434

1435 1436 1437
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1438 1439
	return handled;
}
1440

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

1455
void perf_counters_lapic_init(void)
I
Ingo Molnar 已提交
1456
{
1457
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
1458
		return;
1459

I
Ingo Molnar 已提交
1460
	/*
1461
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1462
	 */
1463
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1464 1465 1466 1467 1468 1469 1470 1471
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
1472

1473
	if (!atomic_read(&active_counters))
1474 1475
		return NOTIFY_DONE;

1476 1477 1478 1479
	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
1480

1481
	default:
I
Ingo Molnar 已提交
1482
		return NOTIFY_DONE;
1483
	}
I
Ingo Molnar 已提交
1484 1485 1486 1487

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
1488 1489 1490 1491 1492 1493 1494
	/*
	 * Can't rely on the handled return value to say it was our NMI, two
	 * counters could trigger 'simultaneously' raising two back-to-back NMIs.
	 *
	 * If the first NMI handles both, the latter will be empty and daze
	 * the CPU.
	 */
1495
	x86_pmu.handle_irq(regs);
I
Ingo Molnar 已提交
1496

1497
	return NOTIFY_STOP;
I
Ingo Molnar 已提交
1498 1499 1500
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
1501 1502 1503
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
1504 1505
};

V
Vince Weaver 已提交
1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
static struct x86_pmu p6_pmu = {
	.name			= "p6",
	.handle_irq		= p6_pmu_handle_irq,
	.disable_all		= p6_pmu_disable_all,
	.enable_all		= p6_pmu_enable_all,
	.enable			= p6_pmu_enable_counter,
	.disable		= p6_pmu_disable_counter,
	.eventsel		= MSR_P6_EVNTSEL0,
	.perfctr		= MSR_P6_PERFCTR0,
	.event_map		= p6_pmu_event_map,
	.raw_event		= p6_pmu_raw_event,
	.max_events		= ARRAY_SIZE(p6_perfmon_event_map),
	.max_period		= (1ULL << 31) - 1,
	.version		= 0,
	.num_counters		= 2,
	/*
	 * Counters have 40 bits implemented. However they are designed such
	 * that bits [32-39] are sign extensions of bit 31. As such the
	 * effective width of a counter for P6-like PMU is 32 bits only.
	 *
	 * See IA-32 Intel Architecture Software developer manual Vol 3B
	 */
	.counter_bits		= 32,
	.counter_mask		= (1ULL << 32) - 1,
};

1532
static struct x86_pmu intel_pmu = {
1533
	.name			= "Intel",
1534
	.handle_irq		= intel_pmu_handle_irq,
1535 1536
	.disable_all		= intel_pmu_disable_all,
	.enable_all		= intel_pmu_enable_all,
1537 1538
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
1539 1540
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
1541 1542
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
1543
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
1544 1545 1546 1547 1548 1549
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
	.max_period		= (1ULL << 31) - 1,
1550 1551
};

1552
static struct x86_pmu amd_pmu = {
1553
	.name			= "AMD",
1554
	.handle_irq		= amd_pmu_handle_irq,
1555 1556
	.disable_all		= amd_pmu_disable_all,
	.enable_all		= amd_pmu_enable_all,
1557 1558
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
1559 1560
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
1561 1562
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
1563
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
1564 1565 1566
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
1567 1568
	/* use highest bit to detect overflow */
	.max_period		= (1ULL << 47) - 1,
1569 1570
};

V
Vince Weaver 已提交
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static int p6_pmu_init(void)
{
	switch (boot_cpu_data.x86_model) {
	case 1:
	case 3:  /* Pentium Pro */
	case 5:
	case 6:  /* Pentium II */
	case 7:
	case 8:
	case 11: /* Pentium III */
		break;
	case 9:
	case 13:
1584 1585
		/* Pentium M */
		break;
V
Vince Weaver 已提交
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	default:
		pr_cont("unsupported p6 CPU model %d ",
			boot_cpu_data.x86_model);
		return -ENODEV;
	}

	if (!cpu_has_apic) {
		pr_info("no Local APIC, try rebooting with lapic");
		return -ENODEV;
	}

	x86_pmu				= p6_pmu;

	return 0;
}

1602
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
1603
{
1604
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
1605
	union cpuid10_eax eax;
1606
	unsigned int unused;
1607
	unsigned int ebx;
1608
	int version;
I
Ingo Molnar 已提交
1609

V
Vince Weaver 已提交
1610 1611 1612 1613 1614
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON)) {
		/* check for P6 processor family */
	   if (boot_cpu_data.x86 == 6) {
		return p6_pmu_init();
	   } else {
1615
		return -ENODEV;
V
Vince Weaver 已提交
1616 1617
	   }
	}
1618

I
Ingo Molnar 已提交
1619 1620 1621 1622
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
1623
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
1624
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
1625
		return -ENODEV;
I
Ingo Molnar 已提交
1626

1627 1628
	version = eax.split.version_id;
	if (version < 2)
1629
		return -ENODEV;
1630

1631 1632 1633 1634 1635
	x86_pmu				= intel_pmu;
	x86_pmu.version			= version;
	x86_pmu.num_counters		= eax.split.num_counters;
	x86_pmu.counter_bits		= eax.split.bit_width;
	x86_pmu.counter_mask		= (1ULL << eax.split.bit_width) - 1;
1636 1637 1638 1639 1640

	/*
	 * Quirk: v2 perfmon does not report fixed-purpose counters, so
	 * assume at least 3 counters:
	 */
1641
	x86_pmu.num_counters_fixed	= max((int)edx.split.num_counters_fixed, 3);
1642

1643
	/*
1644
	 * Install the hw-cache-events table:
1645 1646
	 */
	switch (boot_cpu_data.x86_model) {
1647 1648 1649 1650
	case 15: /* original 65 nm celeron/pentium/core2/xeon, "Merom"/"Conroe" */
	case 22: /* single-core 65 nm celeron/core2solo "Merom-L"/"Conroe-L" */
	case 23: /* current 45 nm celeron/core2/xeon "Penryn"/"Wolfdale" */
	case 29: /* six-core 45 nm xeon "Dunnington" */
1651
		memcpy(hw_cache_event_ids, core2_hw_cache_event_ids,
1652
		       sizeof(hw_cache_event_ids));
1653

1654
		pr_cont("Core2 events, ");
1655 1656 1657 1658
		break;
	default:
	case 26:
		memcpy(hw_cache_event_ids, nehalem_hw_cache_event_ids,
1659
		       sizeof(hw_cache_event_ids));
1660

1661
		pr_cont("Nehalem/Corei7 events, ");
1662 1663 1664
		break;
	case 28:
		memcpy(hw_cache_event_ids, atom_hw_cache_event_ids,
1665
		       sizeof(hw_cache_event_ids));
1666

1667
		pr_cont("Atom events, ");
1668 1669
		break;
	}
1670
	return 0;
1671 1672
}

1673
static int amd_pmu_init(void)
1674
{
1675 1676 1677 1678
	/* Performance-monitoring supported from K7 and later: */
	if (boot_cpu_data.x86 < 6)
		return -ENODEV;

1679
	x86_pmu = amd_pmu;
1680

1681 1682 1683
	/* Events are common for all AMDs */
	memcpy(hw_cache_event_ids, amd_hw_cache_event_ids,
	       sizeof(hw_cache_event_ids));
1684

1685
	return 0;
1686 1687
}

1688 1689
void __init init_hw_perf_counters(void)
{
1690 1691
	int err;

1692 1693
	pr_info("Performance Counters: ");

1694 1695
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1696
		err = intel_pmu_init();
1697
		break;
1698
	case X86_VENDOR_AMD:
1699
		err = amd_pmu_init();
1700
		break;
1701 1702
	default:
		return;
1703
	}
1704 1705
	if (err != 0) {
		pr_cont("no PMU driver, software counters only.\n");
1706
		return;
1707
	}
1708

1709
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1710

1711
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
I
Ingo Molnar 已提交
1712
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
1713
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
1714
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
1715
	}
1716 1717
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
1718

1719
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
1720
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
1721
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
1722
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
1723
	}
1724

1725 1726
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
1727
	x86_pmu.intel_ctrl = perf_counter_mask;
I
Ingo Molnar 已提交
1728

1729
	perf_counters_lapic_init();
I
Ingo Molnar 已提交
1730
	register_die_notifier(&perf_counter_nmi_notifier);
1731 1732 1733 1734 1735 1736 1737 1738

	pr_info("... version:                 %d\n",     x86_pmu.version);
	pr_info("... bit width:               %d\n",     x86_pmu.counter_bits);
	pr_info("... generic counters:        %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:              %016Lx\n", x86_pmu.counter_mask);
	pr_info("... max period:              %016Lx\n", x86_pmu.max_period);
	pr_info("... fixed-purpose counters:  %d\n",     x86_pmu.num_counters_fixed);
	pr_info("... counter mask:            %016Lx\n", perf_counter_mask);
I
Ingo Molnar 已提交
1739
}
I
Ingo Molnar 已提交
1740

1741
static inline void x86_pmu_read(struct perf_counter *counter)
1742 1743 1744 1745
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1746 1747 1748 1749
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
1750
	.unthrottle	= x86_pmu_unthrottle,
I
Ingo Molnar 已提交
1751 1752
};

1753
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1754 1755 1756 1757 1758
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1759
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1760

1761
	return &pmu;
I
Ingo Molnar 已提交
1762
}
1763 1764 1765 1766 1767 1768

/*
 * callchain support
 */

static inline
1769
void callchain_store(struct perf_callchain_entry *entry, u64 ip)
1770
{
1771
	if (entry->nr < PERF_MAX_STACK_DEPTH)
1772 1773 1774 1775 1776
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);
1777
static DEFINE_PER_CPU(int, in_nmi_frame);
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
1793 1794 1795
	per_cpu(in_nmi_frame, smp_processor_id()) =
			x86_is_stack_id(NMI_STACK, name);

1796
	return 0;
1797 1798 1799 1800 1801 1802
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

1803 1804 1805
	if (per_cpu(in_nmi_frame, smp_processor_id()))
		return;

1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

1817 1818
#include "../dumpstack.h"

1819 1820 1821
static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
1822
	callchain_store(entry, PERF_CONTEXT_KERNEL);
1823
	callchain_store(entry, regs->ip);
1824

1825
	dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
1826 1827
}

1828 1829 1830 1831 1832
/*
 * best effort, GUP based copy_from_user() that assumes IRQ or NMI context
 */
static unsigned long
copy_from_user_nmi(void *to, const void __user *from, unsigned long n)
1833
{
1834 1835 1836 1837 1838
	unsigned long offset, addr = (unsigned long)from;
	int type = in_nmi() ? KM_NMI : KM_IRQ0;
	unsigned long size, len = 0;
	struct page *page;
	void *map;
1839 1840
	int ret;

1841 1842 1843 1844
	do {
		ret = __get_user_pages_fast(addr, 1, 0, &page);
		if (!ret)
			break;
1845

1846 1847
		offset = addr & (PAGE_SIZE - 1);
		size = min(PAGE_SIZE - offset, n - len);
1848

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
		map = kmap_atomic(page, type);
		memcpy(to, map+offset, size);
		kunmap_atomic(map, type);
		put_page(page);

		len  += size;
		to   += size;
		addr += size;

	} while (len < n);

	return len;
}

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	unsigned long bytes;

	bytes = copy_from_user_nmi(frame, fp, sizeof(*frame));

	return bytes == sizeof(*frame);
1870 1871 1872 1873 1874 1875 1876 1877
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;

1878 1879 1880
	if (!user_mode(regs))
		regs = task_pt_regs(current);

1881
	fp = (void __user *)regs->bp;
1882

1883
	callchain_store(entry, PERF_CONTEXT_USER);
1884 1885
	callchain_store(entry, regs->ip);

1886
	while (entry->nr < PERF_MAX_STACK_DEPTH) {
1887
		frame.next_frame	     = NULL;
1888 1889 1890 1891 1892
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

1893
		if ((unsigned long)fp < regs->sp)
1894 1895 1896
			break;

		callchain_store(entry, frame.return_address);
1897
		fp = frame.next_frame;
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	}
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;

	perf_do_callchain(regs, entry);

	return entry;
}