perf_counter.c 26.5 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3 4 5
/*
 * Performance counter x86 architecture code
 *
 *  Copyright(C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright(C) 2008 Red Hat, Inc., Ingo Molnar
6
 *  Copyright(C) 2009 Jaswinder Singh Rajput
7
 *  Copyright(C) 2009 Advanced Micro Devices, Inc., Robert Richter
I
Ingo Molnar 已提交
8 9 10 11 12 13 14 15 16
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
17
#include <linux/module.h>
I
Ingo Molnar 已提交
18 19
#include <linux/kdebug.h>
#include <linux/sched.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22

#include <asm/apic.h>
23
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
24
#include <asm/nmi.h>
I
Ingo Molnar 已提交
25

26
static u64 perf_counter_mask __read_mostly;
27

I
Ingo Molnar 已提交
28
struct cpu_hw_counters {
29 30
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
	unsigned long		used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
31
	unsigned long		active[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
32
	unsigned long		interrupts;
33 34
	u64			throttle_ctrl;
	int			enabled;
I
Ingo Molnar 已提交
35 36 37
};

/*
38
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
39
 */
40
struct x86_pmu {
41 42
	const char	*name;
	int		version;
43
	int		(*handle_irq)(struct pt_regs *, int);
44
	u64		(*save_disable_all)(void);
45
	void		(*restore_all)(u64);
46
	void		(*enable)(struct hw_perf_counter *, int);
47
	void		(*disable)(struct hw_perf_counter *, int);
48 49
	unsigned	eventsel;
	unsigned	perfctr;
50 51
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
52
	int		max_events;
53 54 55 56
	int		num_counters;
	int		num_counters_fixed;
	int		counter_bits;
	u64		counter_mask;
57 58
};

59
static struct x86_pmu x86_pmu __read_mostly;
60

61 62 63
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
64

65 66 67
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
68
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
69
{
70
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
71 72 73 74 75
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
76
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
77 78
};

79
static u64 intel_pmu_event_map(int event)
80 81 82
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
83

84
static u64 intel_pmu_raw_event(u64 event)
85
{
86 87 88
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
89 90 91 92 93 94 95 96 97

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

98 99 100
/*
 * AMD Performance Monitor K7 and later.
 */
101
static const u64 amd_perfmon_event_map[] =
102 103 104 105 106 107 108 109 110
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

111
static u64 amd_pmu_event_map(int event)
112 113 114 115
{
	return amd_perfmon_event_map[event];
}

116
static u64 amd_pmu_raw_event(u64 event)
117
{
118 119 120
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
121 122 123 124 125 126 127 128 129

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
static void
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
	u64 prev_raw_count, new_raw_count, delta;

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
	 * of the count, so we do that by clipping the delta to 32 bits:
	 */
	delta = (u64)(u32)((s32)new_raw_count - (s32)prev_raw_count);

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
}

P
Peter Zijlstra 已提交
170 171 172 173 174 175 176 177 178 179
static atomic_t num_counters;
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

180
	for (i = 0; i < x86_pmu.num_counters; i++) {
181
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
182 183 184
			goto perfctr_fail;
	}

185
	for (i = 0; i < x86_pmu.num_counters; i++) {
186
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
187 188 189 190 191 192 193
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
194
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
195

196
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
197 198 199

perfctr_fail:
	for (i--; i >= 0; i--)
200
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
201 202 203 204 205 206 207 208 209 210 211

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

212
	for (i = 0; i < x86_pmu.num_counters; i++) {
213 214
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
215 216 217 218 219 220 221 222 223 224 225 226 227 228
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
	if (atomic_dec_and_mutex_lock(&num_counters, &pmc_reserve_mutex)) {
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

229 230 231 232 233
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

I
Ingo Molnar 已提交
234 235 236
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
237
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
238
{
I
Ingo Molnar 已提交
239
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
240
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
241
	int err;
I
Ingo Molnar 已提交
242

243 244 245 246
	/* disable temporarily */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -ENOSYS;

247 248
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
249

P
Peter Zijlstra 已提交
250 251 252 253 254 255 256 257 258 259 260 261
	err = 0;
	if (atomic_inc_not_zero(&num_counters)) {
		mutex_lock(&pmc_reserve_mutex);
		if (atomic_read(&num_counters) == 0 && !reserve_pmc_hardware())
			err = -EBUSY;
		else
			atomic_inc(&num_counters);
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
262
	/*
263
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
264 265
	 * (keep 'enabled' bit clear for now)
	 */
266
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
267 268

	/*
269
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
270
	 */
271 272 273
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
274
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
275 276 277 278 279 280 281

	/*
	 * If privileged enough, allow NMI events:
	 */
	hwc->nmi = 0;
	if (capable(CAP_SYS_ADMIN) && hw_event->nmi)
		hwc->nmi = 1;
I
Ingo Molnar 已提交
282

I
Ingo Molnar 已提交
283
	hwc->irq_period		= hw_event->irq_period;
I
Ingo Molnar 已提交
284 285 286 287 288
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
289 290 291
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		if ((s64)hwc->irq_period <= 0 || hwc->irq_period > 0x7FFFFFFF)
			hwc->irq_period = 0x7FFFFFFF;
I
Ingo Molnar 已提交
292

293
	atomic64_set(&hwc->period_left, hwc->irq_period);
I
Ingo Molnar 已提交
294 295

	/*
296
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
297
	 */
298
	if (perf_event_raw(hw_event)) {
299
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
300
	} else {
301
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
302 303 304 305
			return -EINVAL;
		/*
		 * The generic map:
		 */
306
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
307 308
	}

P
Peter Zijlstra 已提交
309 310
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
311 312 313
	return 0;
}

314
static u64 intel_pmu_save_disable_all(void)
315 316 317 318
{
	u64 ctrl;

	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
319
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
320

321
	return ctrl;
I
Ingo Molnar 已提交
322
}
323

324
static u64 amd_pmu_save_disable_all(void)
325
{
326 327 328 329 330
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	int enabled, idx;

	enabled = cpuc->enabled;
	cpuc->enabled = 0;
331 332
	/*
	 * ensure we write the disable before we start disabling the
333 334
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
335
	 */
336
	barrier();
337

338
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
339 340
		u64 val;

341
		if (!test_bit(idx, cpuc->active))
342
			continue;
343
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
344 345 346 347
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
348 349
	}

350
	return enabled;
351 352
}

353 354
u64 hw_perf_save_disable(void)
{
355
	if (!x86_pmu_initialized())
356
		return 0;
357
	return x86_pmu.save_disable_all();
358
}
359 360 361
/*
 * Exported because of ACPI idle
 */
362
EXPORT_SYMBOL_GPL(hw_perf_save_disable);
I
Ingo Molnar 已提交
363

364
static void intel_pmu_restore_all(u64 ctrl)
365 366 367 368
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
}

369
static void amd_pmu_restore_all(u64 ctrl)
370
{
371
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
372 373
	int idx;

374 375 376 377 378
	cpuc->enabled = ctrl;
	barrier();
	if (!ctrl)
		return;

379
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
380
		u64 val;
381

382
		if (!test_bit(idx, cpuc->active))
383 384 385 386 387 388
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
389 390 391
	}
}

392 393
void hw_perf_restore(u64 ctrl)
{
394
	if (!x86_pmu_initialized())
395
		return;
396
	x86_pmu.restore_all(ctrl);
397
}
398 399 400
/*
 * Exported because of ACPI idle
 */
401 402
EXPORT_SYMBOL_GPL(hw_perf_restore);

403
static inline u64 intel_pmu_get_status(u64 mask)
404 405 406
{
	u64 status;

407
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
408

409
	return status;
410 411
}

412
static inline void intel_pmu_ack_status(u64 ack)
413 414 415 416
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

417
static inline void x86_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
418
{
419 420 421
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config | ARCH_PERFMON_EVENTSEL0_ENABLE);
422 423
}

424
static inline void x86_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
425
{
426 427 428
	int err;
	err = checking_wrmsrl(hwc->config_base + idx,
			      hwc->config);
429 430
}

431
static inline void
432
intel_pmu_disable_fixed(struct hw_perf_counter *hwc, int __idx)
433 434 435 436 437 438 439 440 441 442 443 444
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

445
static inline void
446
intel_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
447
{
448 449 450 451 452 453 454 455 456 457 458 459
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_disable_fixed(hwc, idx);
		return;
	}

	x86_pmu_disable_counter(hwc, idx);
}

static inline void
amd_pmu_disable_counter(struct hw_perf_counter *hwc, int idx)
{
	x86_pmu_disable_counter(hwc, idx);
460 461
}

462
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
463

464 465 466 467 468
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
469
x86_perf_counter_set_period(struct perf_counter *counter,
470
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
471
{
472
	s64 left = atomic64_read(&hwc->period_left);
473
	s64 period = hwc->irq_period;
474
	int err;
475 476 477 478 479 480 481 482 483 484 485 486 487

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
I
Ingo Molnar 已提交
488

489 490 491 492 493 494
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
495
	atomic64_set(&hwc->prev_count, (u64)-left);
496

497
	err = checking_wrmsrl(hwc->counter_base + idx,
498
			     (u64)(-left) & x86_pmu.counter_mask);
499 500 501
}

static inline void
502
intel_pmu_enable_fixed(struct hw_perf_counter *hwc, int __idx)
503 504 505 506 507 508
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
509 510 511
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
512
	 */
513 514 515
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
516 517 518 519 520 521 522 523 524
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
525 526
}

527
static void intel_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
528
{
529 530 531 532 533 534 535 536 537 538 539 540 541 542
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL)) {
		intel_pmu_enable_fixed(hwc, idx);
		return;
	}

	x86_pmu_enable_counter(hwc, idx);
}

static void amd_pmu_enable_counter(struct hw_perf_counter *hwc, int idx)
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

	if (cpuc->enabled)
		x86_pmu_enable_counter(hwc, idx);
543
	else
544
		x86_pmu_disable_counter(hwc, idx);
I
Ingo Molnar 已提交
545 546
}

547 548
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
549
{
550 551
	unsigned int event;

552 553 554
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -1;

555 556 557 558 559
	if (unlikely(hwc->nmi))
		return -1;

	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

560
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
561
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
562
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
563
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
564
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
565 566
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

567 568 569
	return -1;
}

570 571 572
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
573
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
574 575 576
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
577
	int idx;
I
Ingo Molnar 已提交
578

579 580 581 582 583 584 585 586
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
		if (test_and_set_bit(idx, cpuc->used))
			goto try_generic;
587

588 589 590 591 592 593 594
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
595
		hwc->idx = idx;
596 597 598 599 600
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
		if (test_and_set_bit(idx, cpuc->used)) {
try_generic:
601 602 603
			idx = find_first_zero_bit(cpuc->used,
						  x86_pmu.num_counters);
			if (idx == x86_pmu.num_counters)
604 605 606 607 608
				return -EAGAIN;

			set_bit(idx, cpuc->used);
			hwc->idx = idx;
		}
609 610
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
611 612 613 614
	}

	perf_counters_lapic_init(hwc->nmi);

615
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
616

617
	cpuc->counters[idx] = counter;
618
	set_bit(idx, cpuc->active);
619

620
	x86_perf_counter_set_period(counter, hwc, idx);
621
	x86_pmu.enable(hwc, idx);
622 623

	return 0;
I
Ingo Molnar 已提交
624 625 626 627
}

void perf_counter_print_debug(void)
{
628
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
629
	struct cpu_hw_counters *cpuc;
630 631
	int cpu, idx;

632
	if (!x86_pmu.num_counters)
633
		return;
I
Ingo Molnar 已提交
634 635 636 637

	local_irq_disable();

	cpu = smp_processor_id();
638
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
639

640
	if (x86_pmu.version >= 2) {
641 642 643 644 645 646 647 648 649 650
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
651
	}
652
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used);
I
Ingo Molnar 已提交
653

654
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
655 656
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
657

658
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
659

660
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
661
			cpu, idx, pmc_ctrl);
662
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
663
			cpu, idx, pmc_count);
664
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
665
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
666
	}
667
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
668 669
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

670
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
671 672
			cpu, idx, pmc_count);
	}
I
Ingo Molnar 已提交
673 674 675
	local_irq_enable();
}

676
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
677 678 679
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
680
	int idx = hwc->idx;
I
Ingo Molnar 已提交
681

682 683 684 685 686
	/*
	 * Must be done before we disable, otherwise the nmi handler
	 * could reenable again:
	 */
	clear_bit(idx, cpuc->active);
687
	x86_pmu.disable(hwc, idx);
I
Ingo Molnar 已提交
688

689 690 691 692
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
693
	barrier();
I
Ingo Molnar 已提交
694

695 696 697 698 699
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
700 701
	cpuc->counters[idx] = NULL;
	clear_bit(idx, cpuc->used);
I
Ingo Molnar 已提交
702 703
}

704
/*
705 706
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
707
 */
708
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
709 710 711 712
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

713
	x86_perf_counter_update(counter, hwc, idx);
714
	x86_perf_counter_set_period(counter, hwc, idx);
715

716
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
717
		intel_pmu_enable_counter(hwc, idx);
I
Ingo Molnar 已提交
718 719
}

720 721 722
/*
 * Maximum interrupt frequency of 100KHz per CPU
 */
723
#define PERFMON_MAX_INTERRUPTS (100000/HZ)
724

I
Ingo Molnar 已提交
725 726 727 728
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
729
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
730 731
{
	int bit, cpu = smp_processor_id();
732
	u64 ack, status;
733
	struct cpu_hw_counters *cpuc = &per_cpu(cpu_hw_counters, cpu);
734
	int ret = 0;
735

736
	cpuc->throttle_ctrl = intel_pmu_save_disable_all();
I
Ingo Molnar 已提交
737

738
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
739 740 741
	if (!status)
		goto out;

742
	ret = 1;
I
Ingo Molnar 已提交
743
again:
744
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
745
	ack = status;
746
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
747
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
748 749

		clear_bit(bit, (unsigned long *) &status);
750
		if (!test_bit(bit, cpuc->active))
I
Ingo Molnar 已提交
751 752
			continue;

753
		intel_pmu_save_and_restart(counter);
754
		if (perf_counter_overflow(counter, nmi, regs, 0))
755
			intel_pmu_disable_counter(&counter->hw, bit);
I
Ingo Molnar 已提交
756 757
	}

758
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
759 760 761 762

	/*
	 * Repeat if there is more work to be done:
	 */
763
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
I
Ingo Molnar 已提交
764 765
	if (status)
		goto again;
766
out:
I
Ingo Molnar 已提交
767
	/*
768
	 * Restore - do not reenable when global enable is off or throttled:
I
Ingo Molnar 已提交
769
	 */
770
	if (++cpuc->interrupts < PERFMON_MAX_INTERRUPTS)
771
		intel_pmu_restore_all(cpuc->throttle_ctrl);
772 773

	return ret;
774 775
}

776 777
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi) { return 0; }

778 779 780 781
void perf_counter_unthrottle(void)
{
	struct cpu_hw_counters *cpuc;

782
	if (!x86_pmu_initialized())
783 784
		return;

785
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
786 787
		return;

788
	cpuc = &__get_cpu_var(cpu_hw_counters);
789
	if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS) {
790
		if (printk_ratelimit())
791
			printk(KERN_WARNING "PERFMON: max interrupts exceeded!\n");
792
		hw_perf_restore(cpuc->throttle_ctrl);
793
	}
794
	cpuc->interrupts = 0;
I
Ingo Molnar 已提交
795 796 797 798 799 800
}

void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
801
	ack_APIC_irq();
802
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
803 804 805
	irq_exit();
}

806 807 808 809 810 811 812 813 814 815 816 817 818 819
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

820
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
821 822 823
{
	u32 apic_val;

824
	if (!x86_pmu_initialized())
I
Ingo Molnar 已提交
825
		return;
826

I
Ingo Molnar 已提交
827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
846 847 848 849 850 851
	int ret;

	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
852

853
	default:
I
Ingo Molnar 已提交
854
		return NOTIFY_DONE;
855
	}
I
Ingo Molnar 已提交
856 857 858 859

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
860
	ret = x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
861

862
	return ret ? NOTIFY_STOP : NOTIFY_OK;
I
Ingo Molnar 已提交
863 864 865
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
866 867 868
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
869 870
};

871
static struct x86_pmu intel_pmu = {
872
	.name			= "Intel",
873
	.handle_irq		= intel_pmu_handle_irq,
874 875 876 877
	.save_disable_all	= intel_pmu_save_disable_all,
	.restore_all		= intel_pmu_restore_all,
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
878 879
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
880 881
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
882 883 884
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
};

885
static struct x86_pmu amd_pmu = {
886
	.name			= "AMD",
887
	.handle_irq		= amd_pmu_handle_irq,
888 889 890 891
	.save_disable_all	= amd_pmu_save_disable_all,
	.restore_all		= amd_pmu_restore_all,
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
892 893
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
894 895
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
896
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
897 898 899
	.num_counters		= 4,
	.counter_bits		= 48,
	.counter_mask		= (1ULL << 48) - 1,
900 901
};

902
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
903
{
904
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
905
	union cpuid10_eax eax;
906
	unsigned int unused;
907
	unsigned int ebx;
908
	int version;
I
Ingo Molnar 已提交
909

910
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
911
		return -ENODEV;
912

I
Ingo Molnar 已提交
913 914 915 916
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
917
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
918
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
919
		return -ENODEV;
I
Ingo Molnar 已提交
920

921 922
	version = eax.split.version_id;
	if (version < 2)
923
		return -ENODEV;
924

925
	x86_pmu = intel_pmu;
926
	x86_pmu.version = version;
927 928 929 930
	x86_pmu.num_counters = eax.split.num_counters;
	x86_pmu.num_counters_fixed = edx.split.num_counters_fixed;
	x86_pmu.counter_bits = eax.split.bit_width;
	x86_pmu.counter_mask = (1ULL << eax.split.bit_width) - 1;
931

932
	return 0;
933 934
}

935
static int amd_pmu_init(void)
936
{
937
	x86_pmu = amd_pmu;
938
	return 0;
939 940
}

941 942
void __init init_hw_perf_counters(void)
{
943 944
	int err;

945 946
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
947
		err = intel_pmu_init();
948
		break;
949
	case X86_VENDOR_AMD:
950
		err = amd_pmu_init();
951
		break;
952 953
	default:
		return;
954
	}
955
	if (err != 0)
956 957
		return;

958 959 960 961
	pr_info("%s Performance Monitoring support detected.\n", x86_pmu.name);
	pr_info("... version:         %d\n", x86_pmu.version);
	pr_info("... bit width:       %d\n", x86_pmu.counter_bits);

962 963 964
	pr_info("... num counters:    %d\n", x86_pmu.num_counters);
	if (x86_pmu.num_counters > X86_PMC_MAX_GENERIC) {
		x86_pmu.num_counters = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
965
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
966
		     x86_pmu.num_counters, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
967
	}
968 969
	perf_counter_mask = (1 << x86_pmu.num_counters) - 1;
	perf_max_counters = x86_pmu.num_counters;
I
Ingo Molnar 已提交
970

971
	pr_info("... value mask:      %016Lx\n", x86_pmu.counter_mask);
972

973 974
	if (x86_pmu.num_counters_fixed > X86_PMC_MAX_FIXED) {
		x86_pmu.num_counters_fixed = X86_PMC_MAX_FIXED;
975
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
976
		     x86_pmu.num_counters_fixed, X86_PMC_MAX_FIXED);
977
	}
978
	pr_info("... fixed counters:  %d\n", x86_pmu.num_counters_fixed);
979

980 981
	perf_counter_mask |=
		((1LL << x86_pmu.num_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
982

983
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
984

I
Ingo Molnar 已提交
985 986 987
	perf_counters_lapic_init(0);
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
988

989
static inline void x86_pmu_read(struct perf_counter *counter)
990 991 992 993
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

994 995 996 997
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
I
Ingo Molnar 已提交
998 999
};

1000
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1001 1002 1003 1004 1005
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1006
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1007

1008
	return &pmu;
I
Ingo Molnar 已提交
1009
}
1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1063
	int nr = entry->nr;
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1075 1076

	entry->kernel = entry->nr - nr;
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1106
	int nr = entry->nr;
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1126 1127

	entry->user = entry->nr - nr;
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1163 1164 1165
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1166 1167 1168 1169 1170

	perf_do_callchain(regs, entry);

	return entry;
}