perf_counter.c 27.1 KB
Newer Older
I
Ingo Molnar 已提交
1 2 3 4 5
/*
 * Performance counter x86 architecture code
 *
 *  Copyright(C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright(C) 2008 Red Hat, Inc., Ingo Molnar
6
 *  Copyright(C) 2009 Jaswinder Singh Rajput
7
 *  Copyright(C) 2009 Advanced Micro Devices, Inc., Robert Richter
I
Ingo Molnar 已提交
8 9 10 11 12 13 14 15 16
 *
 *  For licencing details see kernel-base/COPYING
 */

#include <linux/perf_counter.h>
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
17
#include <linux/module.h>
I
Ingo Molnar 已提交
18 19
#include <linux/kdebug.h>
#include <linux/sched.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22

#include <asm/apic.h>
23
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
24
#include <asm/nmi.h>
I
Ingo Molnar 已提交
25 26 27 28 29 30

static bool perf_counters_initialized __read_mostly;

/*
 * Number of (generic) HW counters:
 */
31 32
static int nr_counters_generic __read_mostly;
static u64 perf_counter_mask __read_mostly;
33
static u64 counter_value_mask __read_mostly;
34
static int counter_value_bits __read_mostly;
I
Ingo Molnar 已提交
35

36
static int nr_counters_fixed __read_mostly;
37

I
Ingo Molnar 已提交
38
struct cpu_hw_counters {
39 40
	struct perf_counter	*counters[X86_PMC_IDX_MAX];
	unsigned long		used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
41
	unsigned long		interrupts;
42
	u64			throttle_ctrl;
P
Peter Zijlstra 已提交
43
	unsigned long		active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
44
	int			enabled;
I
Ingo Molnar 已提交
45 46 47
};

/*
48
 * struct x86_pmu - generic x86 pmu
I
Ingo Molnar 已提交
49
 */
50
struct x86_pmu {
51
	int		(*handle_irq)(struct pt_regs *, int);
52
	u64		(*save_disable_all)(void);
53 54 55
	void		(*restore_all)(u64);
	void		(*enable)(int, u64);
	void		(*disable)(int, u64);
56 57
	unsigned	eventsel;
	unsigned	perfctr;
58 59
	u64		(*event_map)(int);
	u64		(*raw_event)(u64);
60
	int		max_events;
61 62
};

63
static struct x86_pmu x86_pmu __read_mostly;
64

65 66 67
static DEFINE_PER_CPU(struct cpu_hw_counters, cpu_hw_counters) = {
	.enabled = 1,
};
I
Ingo Molnar 已提交
68

69 70
static __read_mostly int intel_perfmon_version;

71 72 73
/*
 * Intel PerfMon v3. Used on Core2 and later.
 */
74
static const u64 intel_perfmon_event_map[] =
I
Ingo Molnar 已提交
75
{
76
  [PERF_COUNT_CPU_CYCLES]		= 0x003c,
I
Ingo Molnar 已提交
77 78 79 80 81
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x4f2e,
  [PERF_COUNT_CACHE_MISSES]		= 0x412e,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
82
  [PERF_COUNT_BUS_CYCLES]		= 0x013c,
I
Ingo Molnar 已提交
83 84
};

85
static u64 intel_pmu_event_map(int event)
86 87 88
{
	return intel_perfmon_event_map[event];
}
I
Ingo Molnar 已提交
89

90
static u64 intel_pmu_raw_event(u64 event)
91
{
92 93 94
#define CORE_EVNTSEL_EVENT_MASK		0x000000FFULL
#define CORE_EVNTSEL_UNIT_MASK		0x0000FF00ULL
#define CORE_EVNTSEL_COUNTER_MASK	0xFF000000ULL
95 96 97 98 99 100 101 102 103

#define CORE_EVNTSEL_MASK 		\
	(CORE_EVNTSEL_EVENT_MASK |	\
	 CORE_EVNTSEL_UNIT_MASK  |	\
	 CORE_EVNTSEL_COUNTER_MASK)

	return event & CORE_EVNTSEL_MASK;
}

104 105 106
/*
 * AMD Performance Monitor K7 and later.
 */
107
static const u64 amd_perfmon_event_map[] =
108 109 110 111 112 113 114 115 116
{
  [PERF_COUNT_CPU_CYCLES]		= 0x0076,
  [PERF_COUNT_INSTRUCTIONS]		= 0x00c0,
  [PERF_COUNT_CACHE_REFERENCES]		= 0x0080,
  [PERF_COUNT_CACHE_MISSES]		= 0x0081,
  [PERF_COUNT_BRANCH_INSTRUCTIONS]	= 0x00c4,
  [PERF_COUNT_BRANCH_MISSES]		= 0x00c5,
};

117
static u64 amd_pmu_event_map(int event)
118 119 120 121
{
	return amd_perfmon_event_map[event];
}

122
static u64 amd_pmu_raw_event(u64 event)
123
{
124 125 126
#define K7_EVNTSEL_EVENT_MASK	0x7000000FFULL
#define K7_EVNTSEL_UNIT_MASK	0x00000FF00ULL
#define K7_EVNTSEL_COUNTER_MASK	0x0FF000000ULL
127 128 129 130 131 132 133 134 135

#define K7_EVNTSEL_MASK			\
	(K7_EVNTSEL_EVENT_MASK |	\
	 K7_EVNTSEL_UNIT_MASK  |	\
	 K7_EVNTSEL_COUNTER_MASK)

	return event & K7_EVNTSEL_MASK;
}

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175
/*
 * Propagate counter elapsed time into the generic counter.
 * Can only be executed on the CPU where the counter is active.
 * Returns the delta events processed.
 */
static void
x86_perf_counter_update(struct perf_counter *counter,
			struct hw_perf_counter *hwc, int idx)
{
	u64 prev_raw_count, new_raw_count, delta;

	/*
	 * Careful: an NMI might modify the previous counter value.
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
	 * count to the generic counter atomically:
	 */
again:
	prev_raw_count = atomic64_read(&hwc->prev_count);
	rdmsrl(hwc->counter_base + idx, new_raw_count);

	if (atomic64_cmpxchg(&hwc->prev_count, prev_raw_count,
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
	 * (counter-)time and add that to the generic counter.
	 *
	 * Careful, not all hw sign-extends above the physical width
	 * of the count, so we do that by clipping the delta to 32 bits:
	 */
	delta = (u64)(u32)((s32)new_raw_count - (s32)prev_raw_count);

	atomic64_add(delta, &counter->count);
	atomic64_sub(delta, &hwc->period_left);
}

P
Peter Zijlstra 已提交
176 177 178 179 180 181 182 183 184 185 186
static atomic_t num_counters;
static DEFINE_MUTEX(pmc_reserve_mutex);

static bool reserve_pmc_hardware(void)
{
	int i;

	if (nmi_watchdog == NMI_LOCAL_APIC)
		disable_lapic_nmi_watchdog();

	for (i = 0; i < nr_counters_generic; i++) {
187
		if (!reserve_perfctr_nmi(x86_pmu.perfctr + i))
P
Peter Zijlstra 已提交
188 189 190 191
			goto perfctr_fail;
	}

	for (i = 0; i < nr_counters_generic; i++) {
192
		if (!reserve_evntsel_nmi(x86_pmu.eventsel + i))
P
Peter Zijlstra 已提交
193 194 195 196 197 198 199
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
200
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
201 202 203 204 205

	i = nr_counters_generic;

perfctr_fail:
	for (i--; i >= 0; i--)
206
		release_perfctr_nmi(x86_pmu.perfctr + i);
P
Peter Zijlstra 已提交
207 208 209 210 211 212 213 214 215 216 217 218

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

	for (i = 0; i < nr_counters_generic; i++) {
219 220
		release_perfctr_nmi(x86_pmu.perfctr + i);
		release_evntsel_nmi(x86_pmu.eventsel + i);
P
Peter Zijlstra 已提交
221 222 223 224 225 226 227 228 229 230 231 232 233 234
	}

	if (nmi_watchdog == NMI_LOCAL_APIC)
		enable_lapic_nmi_watchdog();
}

static void hw_perf_counter_destroy(struct perf_counter *counter)
{
	if (atomic_dec_and_mutex_lock(&num_counters, &pmc_reserve_mutex)) {
		release_pmc_hardware();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

I
Ingo Molnar 已提交
235 236 237
/*
 * Setup the hardware configuration for a given hw_event_type
 */
I
Ingo Molnar 已提交
238
static int __hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
239
{
I
Ingo Molnar 已提交
240
	struct perf_counter_hw_event *hw_event = &counter->hw_event;
I
Ingo Molnar 已提交
241
	struct hw_perf_counter *hwc = &counter->hw;
P
Peter Zijlstra 已提交
242
	int err;
I
Ingo Molnar 已提交
243

244 245 246 247
	/* disable temporarily */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -ENOSYS;

I
Ingo Molnar 已提交
248 249 250
	if (unlikely(!perf_counters_initialized))
		return -EINVAL;

P
Peter Zijlstra 已提交
251 252 253 254 255 256 257 258 259 260 261 262
	err = 0;
	if (atomic_inc_not_zero(&num_counters)) {
		mutex_lock(&pmc_reserve_mutex);
		if (atomic_read(&num_counters) == 0 && !reserve_pmc_hardware())
			err = -EBUSY;
		else
			atomic_inc(&num_counters);
		mutex_unlock(&pmc_reserve_mutex);
	}
	if (err)
		return err;

I
Ingo Molnar 已提交
263
	/*
264
	 * Generate PMC IRQs:
I
Ingo Molnar 已提交
265 266
	 * (keep 'enabled' bit clear for now)
	 */
267
	hwc->config = ARCH_PERFMON_EVENTSEL_INT;
I
Ingo Molnar 已提交
268 269

	/*
270
	 * Count user and OS events unless requested not to.
I
Ingo Molnar 已提交
271
	 */
272 273 274
	if (!hw_event->exclude_user)
		hwc->config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!hw_event->exclude_kernel)
I
Ingo Molnar 已提交
275
		hwc->config |= ARCH_PERFMON_EVENTSEL_OS;
276 277 278 279 280 281 282

	/*
	 * If privileged enough, allow NMI events:
	 */
	hwc->nmi = 0;
	if (capable(CAP_SYS_ADMIN) && hw_event->nmi)
		hwc->nmi = 1;
I
Ingo Molnar 已提交
283

I
Ingo Molnar 已提交
284
	hwc->irq_period		= hw_event->irq_period;
I
Ingo Molnar 已提交
285 286 287 288 289
	/*
	 * Intel PMCs cannot be accessed sanely above 32 bit width,
	 * so we install an artificial 1<<31 period regardless of
	 * the generic counter period:
	 */
290 291 292
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		if ((s64)hwc->irq_period <= 0 || hwc->irq_period > 0x7FFFFFFF)
			hwc->irq_period = 0x7FFFFFFF;
I
Ingo Molnar 已提交
293

294
	atomic64_set(&hwc->period_left, hwc->irq_period);
I
Ingo Molnar 已提交
295 296

	/*
297
	 * Raw event type provide the config in the event structure
I
Ingo Molnar 已提交
298
	 */
299
	if (perf_event_raw(hw_event)) {
300
		hwc->config |= x86_pmu.raw_event(perf_event_config(hw_event));
I
Ingo Molnar 已提交
301
	} else {
302
		if (perf_event_id(hw_event) >= x86_pmu.max_events)
I
Ingo Molnar 已提交
303 304 305 306
			return -EINVAL;
		/*
		 * The generic map:
		 */
307
		hwc->config |= x86_pmu.event_map(perf_event_id(hw_event));
I
Ingo Molnar 已提交
308 309
	}

P
Peter Zijlstra 已提交
310 311
	counter->destroy = hw_perf_counter_destroy;

I
Ingo Molnar 已提交
312 313 314
	return 0;
}

315
static u64 intel_pmu_save_disable_all(void)
316 317 318 319
{
	u64 ctrl;

	rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
320
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, 0);
321

322
	return ctrl;
I
Ingo Molnar 已提交
323
}
324

325
static u64 amd_pmu_save_disable_all(void)
326
{
327 328 329 330 331
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	int enabled, idx;

	enabled = cpuc->enabled;
	cpuc->enabled = 0;
332 333
	/*
	 * ensure we write the disable before we start disabling the
334 335
	 * counters proper, so that amd_pmu_enable_counter() does the
	 * right thing.
336
	 */
337
	barrier();
338 339

	for (idx = 0; idx < nr_counters_generic; idx++) {
340 341
		u64 val;

342 343
		if (!test_bit(idx, cpuc->active_mask))
			continue;
344
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
345 346 347 348
		if (!(val & ARCH_PERFMON_EVENTSEL0_ENABLE))
			continue;
		val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
349 350
	}

351
	return enabled;
352 353
}

354 355 356 357 358
u64 hw_perf_save_disable(void)
{
	if (unlikely(!perf_counters_initialized))
		return 0;

359
	return x86_pmu.save_disable_all();
360
}
361 362 363
/*
 * Exported because of ACPI idle
 */
364
EXPORT_SYMBOL_GPL(hw_perf_save_disable);
I
Ingo Molnar 已提交
365

366
static void intel_pmu_restore_all(u64 ctrl)
367 368 369 370
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
}

371
static void amd_pmu_restore_all(u64 ctrl)
372
{
373
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
374 375
	int idx;

376 377 378 379 380
	cpuc->enabled = ctrl;
	barrier();
	if (!ctrl)
		return;

381
	for (idx = 0; idx < nr_counters_generic; idx++) {
382
		u64 val;
383

384 385 386 387 388 389 390
		if (!test_bit(idx, cpuc->active_mask))
			continue;
		rdmsrl(MSR_K7_EVNTSEL0 + idx, val);
		if (val & ARCH_PERFMON_EVENTSEL0_ENABLE)
			continue;
		val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
		wrmsrl(MSR_K7_EVNTSEL0 + idx, val);
391 392 393
	}
}

394 395
void hw_perf_restore(u64 ctrl)
{
396 397 398
	if (unlikely(!perf_counters_initialized))
		return;

399
	x86_pmu.restore_all(ctrl);
400
}
401 402 403
/*
 * Exported because of ACPI idle
 */
404 405
EXPORT_SYMBOL_GPL(hw_perf_restore);

406
static inline u64 intel_pmu_get_status(u64 mask)
407 408 409 410 411
{
	u64 status;

	if (unlikely(!perf_counters_initialized))
		return 0;
412
	rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
413

414
	return status;
415 416
}

417
static inline void intel_pmu_ack_status(u64 ack)
418 419 420 421
{
	wrmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, ack);
}

422
static void intel_pmu_enable_counter(int idx, u64 config)
423 424 425 426 427
{
	wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + idx,
			config | ARCH_PERFMON_EVENTSEL0_ENABLE);
}

428
static void amd_pmu_enable_counter(int idx, u64 config)
429 430 431
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

P
Peter Zijlstra 已提交
432
	set_bit(idx, cpuc->active_mask);
433 434 435 436 437 438 439 440 441 442 443
	if (cpuc->enabled)
		config |= ARCH_PERFMON_EVENTSEL0_ENABLE;

	wrmsrl(MSR_K7_EVNTSEL0 + idx, config);
}

static void hw_perf_enable(int idx, u64 config)
{
	if (unlikely(!perf_counters_initialized))
		return;

444
	x86_pmu.enable(idx, config);
445 446
}

447
static void intel_pmu_disable_counter(int idx, u64 config)
448 449 450 451
{
	wrmsrl(MSR_ARCH_PERFMON_EVENTSEL0 + idx, config);
}

452
static void amd_pmu_disable_counter(int idx, u64 config)
453 454 455
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);

P
Peter Zijlstra 已提交
456
	clear_bit(idx, cpuc->active_mask);
457 458 459 460 461 462 463 464 465
	wrmsrl(MSR_K7_EVNTSEL0 + idx, config);

}

static void hw_perf_disable(int idx, u64 config)
{
	if (unlikely(!perf_counters_initialized))
		return;

466
	x86_pmu.disable(idx, config);
467 468
}

469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
static inline void
__pmc_fixed_disable(struct perf_counter *counter,
		    struct hw_perf_counter *hwc, unsigned int __idx)
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, mask;
	int err;

	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
}

484
static inline void
485 486
__x86_pmu_disable(struct perf_counter *counter,
		  struct hw_perf_counter *hwc, unsigned int idx)
487
{
488
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL))
489 490
		__pmc_fixed_disable(counter, hwc, idx);
	else
491
		hw_perf_disable(idx, hwc->config);
492 493
}

494
static DEFINE_PER_CPU(u64, prev_left[X86_PMC_IDX_MAX]);
I
Ingo Molnar 已提交
495

496 497 498 499 500
/*
 * Set the next IRQ period, based on the hwc->period_left value.
 * To be called with the counter disabled in hw:
 */
static void
501
x86_perf_counter_set_period(struct perf_counter *counter,
502
			     struct hw_perf_counter *hwc, int idx)
I
Ingo Molnar 已提交
503
{
504
	s64 left = atomic64_read(&hwc->period_left);
505
	s64 period = hwc->irq_period;
506
	int err;
507 508 509 510 511 512 513 514 515 516 517 518 519

	/*
	 * If we are way outside a reasoable range then just skip forward:
	 */
	if (unlikely(left <= -period)) {
		left = period;
		atomic64_set(&hwc->period_left, left);
	}

	if (unlikely(left <= 0)) {
		left += period;
		atomic64_set(&hwc->period_left, left);
	}
I
Ingo Molnar 已提交
520

521 522 523 524 525 526
	per_cpu(prev_left[idx], smp_processor_id()) = left;

	/*
	 * The hw counter starts counting from this counter offset,
	 * mark it to be able to extra future deltas:
	 */
527
	atomic64_set(&hwc->prev_count, (u64)-left);
528

529 530 531 532 533 534 535 536 537 538 539 540 541
	err = checking_wrmsrl(hwc->counter_base + idx,
			     (u64)(-left) & counter_value_mask);
}

static inline void
__pmc_fixed_enable(struct perf_counter *counter,
		   struct hw_perf_counter *hwc, unsigned int __idx)
{
	int idx = __idx - X86_PMC_IDX_FIXED;
	u64 ctrl_val, bits, mask;
	int err;

	/*
542 543 544
	 * Enable IRQ generation (0x8),
	 * and enable ring-3 counting (0x2) and ring-0 counting (0x1)
	 * if requested:
545
	 */
546 547 548
	bits = 0x8ULL;
	if (hwc->config & ARCH_PERFMON_EVENTSEL_USR)
		bits |= 0x2;
549 550 551 552 553 554 555 556 557
	if (hwc->config & ARCH_PERFMON_EVENTSEL_OS)
		bits |= 0x1;
	bits <<= (idx * 4);
	mask = 0xfULL << (idx * 4);

	rdmsrl(hwc->config_base, ctrl_val);
	ctrl_val &= ~mask;
	ctrl_val |= bits;
	err = checking_wrmsrl(hwc->config_base, ctrl_val);
558 559
}

560
static void
561 562
__x86_pmu_enable(struct perf_counter *counter,
		 struct hw_perf_counter *hwc, int idx)
563
{
564
	if (unlikely(hwc->config_base == MSR_ARCH_PERFMON_FIXED_CTR_CTRL))
565 566
		__pmc_fixed_enable(counter, hwc, idx);
	else
567
		hw_perf_enable(idx, hwc->config);
I
Ingo Molnar 已提交
568 569
}

570 571
static int
fixed_mode_idx(struct perf_counter *counter, struct hw_perf_counter *hwc)
572
{
573 574
	unsigned int event;

575 576 577
	if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
		return -1;

578 579 580 581 582
	if (unlikely(hwc->nmi))
		return -1;

	event = hwc->config & ARCH_PERFMON_EVENT_MASK;

583
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_INSTRUCTIONS)))
584
		return X86_PMC_IDX_FIXED_INSTRUCTIONS;
585
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_CPU_CYCLES)))
586
		return X86_PMC_IDX_FIXED_CPU_CYCLES;
587
	if (unlikely(event == x86_pmu.event_map(PERF_COUNT_BUS_CYCLES)))
588 589
		return X86_PMC_IDX_FIXED_BUS_CYCLES;

590 591 592
	return -1;
}

593 594 595
/*
 * Find a PMC slot for the freshly enabled / scheduled in counter:
 */
596
static int x86_pmu_enable(struct perf_counter *counter)
I
Ingo Molnar 已提交
597 598 599
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
600
	int idx;
I
Ingo Molnar 已提交
601

602 603 604 605 606 607 608 609
	idx = fixed_mode_idx(counter, hwc);
	if (idx >= 0) {
		/*
		 * Try to get the fixed counter, if that is already taken
		 * then try to get a generic counter:
		 */
		if (test_and_set_bit(idx, cpuc->used))
			goto try_generic;
610

611 612 613 614 615 616 617
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		/*
		 * We set it so that counter_base + idx in wrmsr/rdmsr maps to
		 * MSR_ARCH_PERFMON_FIXED_CTR0 ... CTR2:
		 */
		hwc->counter_base =
			MSR_ARCH_PERFMON_FIXED_CTR0 - X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
618
		hwc->idx = idx;
619 620 621 622 623 624 625 626 627 628 629 630
	} else {
		idx = hwc->idx;
		/* Try to get the previous generic counter again */
		if (test_and_set_bit(idx, cpuc->used)) {
try_generic:
			idx = find_first_zero_bit(cpuc->used, nr_counters_generic);
			if (idx == nr_counters_generic)
				return -EAGAIN;

			set_bit(idx, cpuc->used);
			hwc->idx = idx;
		}
631 632
		hwc->config_base  = x86_pmu.eventsel;
		hwc->counter_base = x86_pmu.perfctr;
I
Ingo Molnar 已提交
633 634 635 636
	}

	perf_counters_lapic_init(hwc->nmi);

637
	__x86_pmu_disable(counter, hwc, idx);
I
Ingo Molnar 已提交
638

639
	cpuc->counters[idx] = counter;
640 641 642
	/*
	 * Make it visible before enabling the hw:
	 */
643
	barrier();
644

645
	x86_perf_counter_set_period(counter, hwc, idx);
646
	__x86_pmu_enable(counter, hwc, idx);
647 648

	return 0;
I
Ingo Molnar 已提交
649 650 651 652
}

void perf_counter_print_debug(void)
{
653
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
654
	struct cpu_hw_counters *cpuc;
655 656
	int cpu, idx;

657
	if (!nr_counters_generic)
658
		return;
I
Ingo Molnar 已提交
659 660 661 662

	local_irq_disable();

	cpu = smp_processor_id();
663
	cpuc = &per_cpu(cpu_hw_counters, cpu);
I
Ingo Molnar 已提交
664

665
	if (intel_perfmon_version >= 2) {
666 667 668 669 670 671 672 673 674 675
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
676
	}
677
	pr_info("CPU#%d: used:       %016llx\n", cpu, *(u64 *)cpuc->used);
I
Ingo Molnar 已提交
678

679
	for (idx = 0; idx < nr_counters_generic; idx++) {
680 681
		rdmsrl(x86_pmu.eventsel + idx, pmc_ctrl);
		rdmsrl(x86_pmu.perfctr  + idx, pmc_count);
I
Ingo Molnar 已提交
682

683
		prev_left = per_cpu(prev_left[idx], cpu);
I
Ingo Molnar 已提交
684

685
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
686
			cpu, idx, pmc_ctrl);
687
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
688
			cpu, idx, pmc_count);
689
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
690
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
691
	}
692 693 694
	for (idx = 0; idx < nr_counters_fixed; idx++) {
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

695
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
696 697
			cpu, idx, pmc_count);
	}
I
Ingo Molnar 已提交
698 699 700
	local_irq_enable();
}

701
static void x86_pmu_disable(struct perf_counter *counter)
I
Ingo Molnar 已提交
702 703 704 705 706
{
	struct cpu_hw_counters *cpuc = &__get_cpu_var(cpu_hw_counters);
	struct hw_perf_counter *hwc = &counter->hw;
	unsigned int idx = hwc->idx;

707
	__x86_pmu_disable(counter, hwc, idx);
I
Ingo Molnar 已提交
708 709

	clear_bit(idx, cpuc->used);
710
	cpuc->counters[idx] = NULL;
711 712 713 714
	/*
	 * Make sure the cleared pointer becomes visible before we
	 * (potentially) free the counter:
	 */
715
	barrier();
I
Ingo Molnar 已提交
716

717 718 719 720 721
	/*
	 * Drain the remaining delta count out of a counter
	 * that we are disabling:
	 */
	x86_perf_counter_update(counter, hwc, idx);
I
Ingo Molnar 已提交
722 723
}

724
/*
725 726
 * Save and restart an expired counter. Called by NMI contexts,
 * so it has to be careful about preempting normal counter ops:
727
 */
728
static void intel_pmu_save_and_restart(struct perf_counter *counter)
I
Ingo Molnar 已提交
729 730 731 732
{
	struct hw_perf_counter *hwc = &counter->hw;
	int idx = hwc->idx;

733
	x86_perf_counter_update(counter, hwc, idx);
734
	x86_perf_counter_set_period(counter, hwc, idx);
735

736
	if (counter->state == PERF_COUNTER_STATE_ACTIVE)
737
		__x86_pmu_enable(counter, hwc, idx);
I
Ingo Molnar 已提交
738 739
}

740 741 742
/*
 * Maximum interrupt frequency of 100KHz per CPU
 */
743
#define PERFMON_MAX_INTERRUPTS (100000/HZ)
744

I
Ingo Molnar 已提交
745 746 747 748
/*
 * This handler is triggered by the local APIC, so the APIC IRQ handling
 * rules apply:
 */
749
static int intel_pmu_handle_irq(struct pt_regs *regs, int nmi)
I
Ingo Molnar 已提交
750 751
{
	int bit, cpu = smp_processor_id();
752
	u64 ack, status;
753
	struct cpu_hw_counters *cpuc = &per_cpu(cpu_hw_counters, cpu);
754
	int ret = 0;
755

756
	cpuc->throttle_ctrl = intel_pmu_save_disable_all();
I
Ingo Molnar 已提交
757

758
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
759 760 761
	if (!status)
		goto out;

762
	ret = 1;
I
Ingo Molnar 已提交
763
again:
764
	inc_irq_stat(apic_perf_irqs);
I
Ingo Molnar 已提交
765
	ack = status;
766
	for_each_bit(bit, (unsigned long *)&status, X86_PMC_IDX_MAX) {
767
		struct perf_counter *counter = cpuc->counters[bit];
I
Ingo Molnar 已提交
768 769 770 771 772

		clear_bit(bit, (unsigned long *) &status);
		if (!counter)
			continue;

773
		intel_pmu_save_and_restart(counter);
774
		if (perf_counter_overflow(counter, nmi, regs, 0))
775
			__x86_pmu_disable(counter, &counter->hw, bit);
I
Ingo Molnar 已提交
776 777
	}

778
	intel_pmu_ack_status(ack);
I
Ingo Molnar 已提交
779 780 781 782

	/*
	 * Repeat if there is more work to be done:
	 */
783
	status = intel_pmu_get_status(cpuc->throttle_ctrl);
I
Ingo Molnar 已提交
784 785
	if (status)
		goto again;
786
out:
I
Ingo Molnar 已提交
787
	/*
788
	 * Restore - do not reenable when global enable is off or throttled:
I
Ingo Molnar 已提交
789
	 */
790
	if (++cpuc->interrupts < PERFMON_MAX_INTERRUPTS)
791
		intel_pmu_restore_all(cpuc->throttle_ctrl);
792 793

	return ret;
794 795
}

796 797
static int amd_pmu_handle_irq(struct pt_regs *regs, int nmi) { return 0; }

798 799 800 801 802 803 804 805 806 807
void perf_counter_unthrottle(void)
{
	struct cpu_hw_counters *cpuc;

	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
		return;

	if (unlikely(!perf_counters_initialized))
		return;

808
	cpuc = &__get_cpu_var(cpu_hw_counters);
809
	if (cpuc->interrupts >= PERFMON_MAX_INTERRUPTS) {
810
		if (printk_ratelimit())
811
			printk(KERN_WARNING "PERFMON: max interrupts exceeded!\n");
812
		hw_perf_restore(cpuc->throttle_ctrl);
813
	}
814
	cpuc->interrupts = 0;
I
Ingo Molnar 已提交
815 816 817 818 819 820
}

void smp_perf_counter_interrupt(struct pt_regs *regs)
{
	irq_enter();
	apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
821
	ack_APIC_irq();
822
	x86_pmu.handle_irq(regs, 0);
I
Ingo Molnar 已提交
823 824 825
	irq_exit();
}

826 827 828 829 830 831 832 833 834 835 836 837 838 839
void smp_perf_pending_interrupt(struct pt_regs *regs)
{
	irq_enter();
	ack_APIC_irq();
	inc_irq_stat(apic_pending_irqs);
	perf_counter_do_pending();
	irq_exit();
}

void set_perf_counter_pending(void)
{
	apic->send_IPI_self(LOCAL_PENDING_VECTOR);
}

840
void perf_counters_lapic_init(int nmi)
I
Ingo Molnar 已提交
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
{
	u32 apic_val;

	if (!perf_counters_initialized)
		return;
	/*
	 * Enable the performance counter vector in the APIC LVT:
	 */
	apic_val = apic_read(APIC_LVTERR);

	apic_write(APIC_LVTERR, apic_val | APIC_LVT_MASKED);
	if (nmi)
		apic_write(APIC_LVTPC, APIC_DM_NMI);
	else
		apic_write(APIC_LVTPC, LOCAL_PERF_VECTOR);
	apic_write(APIC_LVTERR, apic_val);
}

static int __kprobes
perf_counter_nmi_handler(struct notifier_block *self,
			 unsigned long cmd, void *__args)
{
	struct die_args *args = __args;
	struct pt_regs *regs;
865 866 867 868 869 870
	int ret;

	switch (cmd) {
	case DIE_NMI:
	case DIE_NMI_IPI:
		break;
I
Ingo Molnar 已提交
871

872
	default:
I
Ingo Molnar 已提交
873
		return NOTIFY_DONE;
874
	}
I
Ingo Molnar 已提交
875 876 877 878

	regs = args->regs;

	apic_write(APIC_LVTPC, APIC_DM_NMI);
879
	ret = x86_pmu.handle_irq(regs, 1);
I
Ingo Molnar 已提交
880

881
	return ret ? NOTIFY_STOP : NOTIFY_OK;
I
Ingo Molnar 已提交
882 883 884
}

static __read_mostly struct notifier_block perf_counter_nmi_notifier = {
885 886 887
	.notifier_call		= perf_counter_nmi_handler,
	.next			= NULL,
	.priority		= 1
I
Ingo Molnar 已提交
888 889
};

890
static struct x86_pmu intel_pmu = {
891
	.handle_irq		= intel_pmu_handle_irq,
892 893 894 895
	.save_disable_all	= intel_pmu_save_disable_all,
	.restore_all		= intel_pmu_restore_all,
	.enable			= intel_pmu_enable_counter,
	.disable		= intel_pmu_disable_counter,
896 897
	.eventsel		= MSR_ARCH_PERFMON_EVENTSEL0,
	.perfctr		= MSR_ARCH_PERFMON_PERFCTR0,
898 899
	.event_map		= intel_pmu_event_map,
	.raw_event		= intel_pmu_raw_event,
900 901 902
	.max_events		= ARRAY_SIZE(intel_perfmon_event_map),
};

903
static struct x86_pmu amd_pmu = {
904
	.handle_irq		= amd_pmu_handle_irq,
905 906 907 908
	.save_disable_all	= amd_pmu_save_disable_all,
	.restore_all		= amd_pmu_restore_all,
	.enable			= amd_pmu_enable_counter,
	.disable		= amd_pmu_disable_counter,
909 910
	.eventsel		= MSR_K7_EVNTSEL0,
	.perfctr		= MSR_K7_PERFCTR0,
911 912
	.event_map		= amd_pmu_event_map,
	.raw_event		= amd_pmu_raw_event,
913 914 915
	.max_events		= ARRAY_SIZE(amd_perfmon_event_map),
};

916
static int intel_pmu_init(void)
I
Ingo Molnar 已提交
917
{
918
	union cpuid10_edx edx;
I
Ingo Molnar 已提交
919
	union cpuid10_eax eax;
920
	unsigned int unused;
921
	unsigned int ebx;
I
Ingo Molnar 已提交
922

923
	if (!cpu_has(&boot_cpu_data, X86_FEATURE_ARCH_PERFMON))
924
		return -ENODEV;
925

I
Ingo Molnar 已提交
926 927 928 929
	/*
	 * Check whether the Architectural PerfMon supports
	 * Branch Misses Retired Event or not.
	 */
930
	cpuid(10, &eax.full, &ebx, &unused, &edx.full);
I
Ingo Molnar 已提交
931
	if (eax.split.mask_length <= ARCH_PERFMON_BRANCH_MISSES_RETIRED)
932
		return -ENODEV;
I
Ingo Molnar 已提交
933

934 935
	intel_perfmon_version = eax.split.version_id;
	if (intel_perfmon_version < 2)
936
		return -ENODEV;
937

938
	pr_info("Intel Performance Monitoring support detected.\n");
939
	pr_info("... version:         %d\n", intel_perfmon_version);
940 941
	pr_info("... bit width:       %d\n", eax.split.bit_width);
	pr_info("... mask length:     %d\n", eax.split.mask_length);
942

943
	x86_pmu = intel_pmu;
944

945
	nr_counters_generic = eax.split.num_counters;
946 947 948
	nr_counters_fixed = edx.split.num_counters_fixed;
	counter_value_mask = (1ULL << eax.split.bit_width) - 1;

949
	return 0;
950 951
}

952
static int amd_pmu_init(void)
953
{
954
	x86_pmu = amd_pmu;
955

956 957
	nr_counters_generic = 4;
	nr_counters_fixed = 0;
958 959
	counter_value_mask = 0x0000FFFFFFFFFFFFULL;
	counter_value_bits = 48;
960

961
	pr_info("AMD Performance Monitoring support detected.\n");
962
	return 0;
963 964
}

965 966
void __init init_hw_perf_counters(void)
{
967 968
	int err;

969 970
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
971
		err = intel_pmu_init();
972
		break;
973
	case X86_VENDOR_AMD:
974
		err = amd_pmu_init();
975
		break;
976 977
	default:
		return;
978
	}
979
	if (err != 0)
980 981
		return;

982
	pr_info("... num counters:    %d\n", nr_counters_generic);
983 984
	if (nr_counters_generic > X86_PMC_MAX_GENERIC) {
		nr_counters_generic = X86_PMC_MAX_GENERIC;
I
Ingo Molnar 已提交
985
		WARN(1, KERN_ERR "hw perf counters %d > max(%d), clipping!",
986
			nr_counters_generic, X86_PMC_MAX_GENERIC);
I
Ingo Molnar 已提交
987
	}
988 989
	perf_counter_mask = (1 << nr_counters_generic) - 1;
	perf_max_counters = nr_counters_generic;
I
Ingo Molnar 已提交
990

991
	pr_info("... value mask:      %016Lx\n", counter_value_mask);
992

993 994
	if (nr_counters_fixed > X86_PMC_MAX_FIXED) {
		nr_counters_fixed = X86_PMC_MAX_FIXED;
995
		WARN(1, KERN_ERR "hw perf counters fixed %d > max(%d), clipping!",
996
			nr_counters_fixed, X86_PMC_MAX_FIXED);
997
	}
998
	pr_info("... fixed counters:  %d\n", nr_counters_fixed);
999 1000

	perf_counter_mask |= ((1LL << nr_counters_fixed)-1) << X86_PMC_IDX_FIXED;
I
Ingo Molnar 已提交
1001

1002
	pr_info("... counter mask:    %016Lx\n", perf_counter_mask);
1003 1004
	perf_counters_initialized = true;

I
Ingo Molnar 已提交
1005 1006 1007
	perf_counters_lapic_init(0);
	register_die_notifier(&perf_counter_nmi_notifier);
}
I
Ingo Molnar 已提交
1008

1009
static void x86_pmu_read(struct perf_counter *counter)
1010 1011 1012 1013
{
	x86_perf_counter_update(counter, &counter->hw, counter->hw.idx);
}

1014 1015 1016 1017
static const struct pmu pmu = {
	.enable		= x86_pmu_enable,
	.disable	= x86_pmu_disable,
	.read		= x86_pmu_read,
I
Ingo Molnar 已提交
1018 1019
};

1020
const struct pmu *hw_perf_counter_init(struct perf_counter *counter)
I
Ingo Molnar 已提交
1021 1022 1023 1024 1025
{
	int err;

	err = __hw_perf_counter_init(counter);
	if (err)
1026
		return ERR_PTR(err);
I
Ingo Molnar 已提交
1027

1028
	return &pmu;
I
Ingo Molnar 已提交
1029
}
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082

/*
 * callchain support
 */

static inline
void callchain_store(struct perf_callchain_entry *entry, unsigned long ip)
{
	if (entry->nr < MAX_STACK_DEPTH)
		entry->ip[entry->nr++] = ip;
}

static DEFINE_PER_CPU(struct perf_callchain_entry, irq_entry);
static DEFINE_PER_CPU(struct perf_callchain_entry, nmi_entry);


static void
backtrace_warning_symbol(void *data, char *msg, unsigned long symbol)
{
	/* Ignore warnings */
}

static void backtrace_warning(void *data, char *msg)
{
	/* Ignore warnings */
}

static int backtrace_stack(void *data, char *name)
{
	/* Don't bother with IRQ stacks for now */
	return -1;
}

static void backtrace_address(void *data, unsigned long addr, int reliable)
{
	struct perf_callchain_entry *entry = data;

	if (reliable)
		callchain_store(entry, addr);
}

static const struct stacktrace_ops backtrace_ops = {
	.warning		= backtrace_warning,
	.warning_symbol		= backtrace_warning_symbol,
	.stack			= backtrace_stack,
	.address		= backtrace_address,
};

static void
perf_callchain_kernel(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	unsigned long bp;
	char *stack;
1083
	int nr = entry->nr;
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094

	callchain_store(entry, instruction_pointer(regs));

	stack = ((char *)regs + sizeof(struct pt_regs));
#ifdef CONFIG_FRAME_POINTER
	bp = frame_pointer(regs);
#else
	bp = 0;
#endif

	dump_trace(NULL, regs, (void *)stack, bp, &backtrace_ops, entry);
1095 1096

	entry->kernel = entry->nr - nr;
1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
}


struct stack_frame {
	const void __user	*next_fp;
	unsigned long		return_address;
};

static int copy_stack_frame(const void __user *fp, struct stack_frame *frame)
{
	int ret;

	if (!access_ok(VERIFY_READ, fp, sizeof(*frame)))
		return 0;

	ret = 1;
	pagefault_disable();
	if (__copy_from_user_inatomic(frame, fp, sizeof(*frame)))
		ret = 0;
	pagefault_enable();

	return ret;
}

static void
perf_callchain_user(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	struct stack_frame frame;
	const void __user *fp;
1126
	int nr = entry->nr;
1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145

	regs = (struct pt_regs *)current->thread.sp0 - 1;
	fp   = (void __user *)regs->bp;

	callchain_store(entry, regs->ip);

	while (entry->nr < MAX_STACK_DEPTH) {
		frame.next_fp	     = NULL;
		frame.return_address = 0;

		if (!copy_stack_frame(fp, &frame))
			break;

		if ((unsigned long)fp < user_stack_pointer(regs))
			break;

		callchain_store(entry, frame.return_address);
		fp = frame.next_fp;
	}
1146 1147

	entry->user = entry->nr - nr;
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
}

static void
perf_do_callchain(struct pt_regs *regs, struct perf_callchain_entry *entry)
{
	int is_user;

	if (!regs)
		return;

	is_user = user_mode(regs);

	if (!current || current->pid == 0)
		return;

	if (is_user && current->state != TASK_RUNNING)
		return;

	if (!is_user)
		perf_callchain_kernel(regs, entry);

	if (current->mm)
		perf_callchain_user(regs, entry);
}

struct perf_callchain_entry *perf_callchain(struct pt_regs *regs)
{
	struct perf_callchain_entry *entry;

	if (in_nmi())
		entry = &__get_cpu_var(nmi_entry);
	else
		entry = &__get_cpu_var(irq_entry);

	entry->nr = 0;
1183 1184 1185
	entry->hv = 0;
	entry->kernel = 0;
	entry->user = 0;
1186 1187 1188 1189 1190

	perf_do_callchain(regs, entry);

	return entry;
}