gpio-omap.c 38.7 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22
#include <linux/device.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25 26 27
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/irqdomain.h>
28 29
#include <linux/gpio.h>
#include <linux/platform_data/gpio-omap.h>
30 31 32

#include <asm/mach/irq.h>

33 34
#define OFF_MODE	1

35 36
static LIST_HEAD(omap_gpio_list);

37 38 39 40 41 42 43 44 45 46 47
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
48 49
	u32 debounce;
	u32 debounce_en;
50 51
};

52
struct gpio_bank {
53
	struct list_head node;
54
	void __iomem *base;
55
	u16 irq;
56 57
	int irq_base;
	struct irq_domain *domain;
58 59
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
60
	struct gpio_regs context;
61
	u32 saved_datain;
62
	u32 level_mask;
63
	u32 toggle_mask;
64
	spinlock_t lock;
D
David Brownell 已提交
65
	struct gpio_chip chip;
66
	struct clk *dbck;
C
Charulatha V 已提交
67
	u32 mod_usage;
68
	u32 dbck_enable_mask;
69
	bool dbck_enabled;
70
	struct device *dev;
71
	bool is_mpuio;
72
	bool dbck_flag;
73
	bool loses_context;
74
	int stride;
75
	u32 width;
76
	int context_loss_count;
77 78
	int power_mode;
	bool workaround_enabled;
79 80

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
81
	int (*get_context_loss_count)(struct device *dev);
82 83

	struct omap_gpio_reg_offs *regs;
84 85
};

86 87
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
88
#define GPIO_MOD_CTRL_BIT	BIT(0)
89

90 91 92 93 94
static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
{
	return gpio_irq - bank->irq_base + bank->chip.base;
}

95 96
static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
97
	void __iomem *reg = bank->base;
98 99
	u32 l;

100
	reg += bank->regs->direction;
101 102 103 104 105 106
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
107
	bank->context.oe = l;
108 109
}

110 111 112

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
113
{
114
	void __iomem *reg = bank->base;
115
	u32 l = GPIO_BIT(bank, gpio);
116

117
	if (enable) {
118
		reg += bank->regs->set_dataout;
119 120
		bank->context.dataout |= l;
	} else {
121
		reg += bank->regs->clr_dataout;
122 123
		bank->context.dataout &= ~l;
	}
124 125 126 127

	__raw_writel(l, reg);
}

128 129
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
130
{
131 132 133
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
134

135 136 137 138 139
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
140
	__raw_writel(l, reg);
141
	bank->context.dataout = l;
142 143
}

144
static int _get_gpio_datain(struct gpio_bank *bank, int offset)
145
{
146
	void __iomem *reg = bank->base + bank->regs->datain;
147

148
	return (__raw_readl(reg) & (1 << offset)) != 0;
149
}
150

151
static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
152
{
153
	void __iomem *reg = bank->base + bank->regs->dataout;
154

155
	return (__raw_readl(reg) & (1 << offset)) != 0;
156 157
}

158 159 160 161
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

162
	if (set)
163 164 165 166 167 168
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
169

170 171 172 173 174
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
175 176 177

		__raw_writel(bank->dbck_enable_mask,
			     bank->base + bank->regs->debounce_en);
178 179 180 181 182 183
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
184 185 186 187 188 189 190
		/*
		 * Disable debounce before cutting it's clock. If debounce is
		 * enabled but the clock is not, GPIO module seems to be unable
		 * to detect events and generate interrupts at least on OMAP3.
		 */
		__raw_writel(0, bank->base + bank->regs->debounce_en);

191 192 193 194 195
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

196 197 198 199 200 201 202 203 204 205 206 207
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
208
	void __iomem		*reg;
209 210 211
	u32			val;
	u32			l;

212 213 214
	if (!bank->dbck_flag)
		return;

215 216 217 218 219 220 221
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

222
	l = GPIO_BIT(bank, gpio);
223

224
	clk_enable(bank->dbck);
225
	reg = bank->base + bank->regs->debounce;
226 227
	__raw_writel(debounce, reg);

228
	reg = bank->base + bank->regs->debounce_en;
229 230
	val = __raw_readl(reg);

231
	if (debounce)
232
		val |= l;
233
	else
234
		val &= ~l;
235
	bank->dbck_enable_mask = val;
236 237

	__raw_writel(val, reg);
238 239 240 241 242 243 244 245 246 247
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
248 249 250 251
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
252 253
}

254
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
255
						unsigned trigger)
256
{
257
	void __iomem *base = bank->base;
258 259
	u32 gpio_bit = 1 << gpio;

260 261 262 263 264 265 266 267 268
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

269 270 271 272 273 274 275 276 277 278
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
279
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
280 281 282
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
283

284
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
285 286 287 288 289 290 291
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

292 293 294 295 296 297 298
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
299 300 301 302
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
303

304
exit:
305 306 307
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
308 309
}

310
#ifdef CONFIG_ARCH_OMAP1
311 312 313 314 315 316 317 318 319
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

320
	if (!bank->regs->irqctrl)
321
		return;
322 323

	reg += bank->regs->irqctrl;
324 325 326 327 328 329 330 331 332

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
333 334
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
335
#endif
336

337 338
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
							unsigned trigger)
339 340
{
	void __iomem *reg = bank->base;
341
	void __iomem *base = bank->base;
342
	u32 l = 0;
343

344 345 346 347 348
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

349
		l = __raw_readl(reg);
350
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
351
			bank->toggle_mask |= 1 << gpio;
352
		if (trigger & IRQ_TYPE_EDGE_RISING)
353
			l |= 1 << gpio;
354
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
355
			l &= ~(1 << gpio);
356
		else
357 358 359 360
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
361
		if (gpio & 0x08)
362
			reg += bank->regs->edgectrl2;
363
		else
364 365
			reg += bank->regs->edgectrl1;

366 367 368
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
369
		if (trigger & IRQ_TYPE_EDGE_RISING)
370
			l |= 2 << (gpio << 1);
371
		if (trigger & IRQ_TYPE_EDGE_FALLING)
372
			l |= 1 << (gpio << 1);
373 374 375

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
376 377
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
378
		__raw_writel(l, reg);
379
	}
380
	return 0;
381 382
}

383
static int gpio_irq_type(struct irq_data *d, unsigned type)
384
{
385
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
386
	unsigned gpio = 0;
387
	int retval;
D
David Brownell 已提交
388
	unsigned long flags;
389

390 391
#ifdef CONFIG_ARCH_OMAP1
	if (d->irq > IH_MPUIO_BASE)
392
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
393 394 395
#endif

	if (!gpio)
396
		gpio = irq_to_gpio(bank, d->irq);
397

398
	if (type & ~IRQ_TYPE_SENSE_MASK)
399
		return -EINVAL;
400

401 402
	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
403 404
		return -EINVAL;

D
David Brownell 已提交
405
	spin_lock_irqsave(&bank->lock, flags);
406
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
407
	spin_unlock_irqrestore(&bank->lock, flags);
408 409

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
410
		__irq_set_handler_locked(d->irq, handle_level_irq);
411
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
412
		__irq_set_handler_locked(d->irq, handle_edge_irq);
413

414
	return retval;
415 416 417 418
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
419
	void __iomem *reg = bank->base;
420

421
	reg += bank->regs->irqstatus;
422
	__raw_writel(gpio_mask, reg);
423 424

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
425 426
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
427
		__raw_writel(gpio_mask, reg);
428
	}
429 430 431

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
432 433 434 435
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
436
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
437 438
}

439 440 441
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
442
	u32 l;
443
	u32 mask = (1 << bank->width) - 1;
444

445
	reg += bank->regs->irqenable;
446
	l = __raw_readl(reg);
447
	if (bank->regs->irqenable_inv)
448 449 450
		l = ~l;
	l &= mask;
	return l;
451 452
}

453
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
454
{
455
	void __iomem *reg = bank->base;
456 457
	u32 l;

458 459 460
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
461
		bank->context.irqenable1 |= gpio_mask;
462 463
	} else {
		reg += bank->regs->irqenable;
464
		l = __raw_readl(reg);
465 466
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
467 468
		else
			l |= gpio_mask;
469
		bank->context.irqenable1 = l;
470 471 472 473 474 475 476 477 478 479 480 481
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
482
		l = gpio_mask;
483
		bank->context.irqenable1 &= ~gpio_mask;
484 485
	} else {
		reg += bank->regs->irqenable;
486
		l = __raw_readl(reg);
487
		if (bank->regs->irqenable_inv)
488
			l |= gpio_mask;
489
		else
490
			l &= ~gpio_mask;
491
		bank->context.irqenable1 = l;
492
	}
493

494 495 496 497 498
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
499 500 501 502
	if (enable)
		_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
	else
		_disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
503 504
}

505 506 507 508 509 510 511 512 513 514
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
515 516
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
517

518
	if (bank->non_wakeup_gpios & gpio_bit) {
519
		dev_err(bank->dev,
520
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
521 522
		return -EINVAL;
	}
523 524 525

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
526
		bank->context.wake_en |= gpio_bit;
527
	else
528
		bank->context.wake_en &= ~gpio_bit;
529

530
	__raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
531 532 533
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
534 535
}

536 537
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
538
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
539 540
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
541
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
542 543
}

544
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
545
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
546
{
547 548
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
	unsigned int gpio = irq_to_gpio(bank, d->irq);
549

550
	return _set_gpio_wakeup(bank, gpio, enable);
551 552
}

553
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
554
{
555
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
556
	unsigned long flags;
D
David Brownell 已提交
557

558 559 560 561 562 563
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
564

565
	spin_lock_irqsave(&bank->lock, flags);
566 567 568
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
569
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
570

571 572
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
573

574
		/* Claim the pin for MPU */
575
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
576
	}
577

578 579 580 581 582 583 584 585
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
586
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
587
	}
588 589 590

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
591
	spin_unlock_irqrestore(&bank->lock, flags);
592 593 594 595

	return 0;
}

596
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
597
{
598
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
599
	void __iomem *base = bank->base;
D
David Brownell 已提交
600
	unsigned long flags;
601

D
David Brownell 已提交
602
	spin_lock_irqsave(&bank->lock, flags);
603

604
	if (bank->regs->wkup_en) {
605
		/* Disable wake-up during idle for dynamic tick */
606
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
607 608 609
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
610

611 612 613 614 615 616 617 618 619 620
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
621
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
622
	}
623

624
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
625
	spin_unlock_irqrestore(&bank->lock, flags);
626 627 628 629 630 631 632

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
633 634 635 636 637 638 639 640 641 642 643
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
644
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
645
{
646
	void __iomem *isr_reg = NULL;
647
	u32 isr;
648
	unsigned int gpio_irq, gpio_index;
649
	struct gpio_bank *bank;
650
	int unmasked = 0;
651
	struct irq_chip *chip = irq_desc_get_chip(desc);
652

653
	chained_irq_enter(chip, desc);
654

T
Thomas Gleixner 已提交
655
	bank = irq_get_handler_data(irq);
656
	isr_reg = bank->base + bank->regs->irqstatus;
657
	pm_runtime_get_sync(bank->dev);
658 659 660 661

	if (WARN_ON(!isr_reg))
		goto exit;

662
	while(1) {
663
		u32 isr_saved, level_mask = 0;
664
		u32 enabled;
665

666 667
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
668

669
		if (bank->level_mask)
670
			level_mask = bank->level_mask & enabled;
671 672 673 674

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
675
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
676
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
677
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
678 679 680

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
681 682
		if (!level_mask && !unmasked) {
			unmasked = 1;
683
			chained_irq_exit(chip, desc);
684
		}
685 686 687 688

		if (!isr)
			break;

689
		gpio_irq = bank->irq_base;
690
		for (; isr != 0; isr >>= 1, gpio_irq++) {
691
			int gpio = irq_to_gpio(bank, gpio_irq);
692

693 694
			if (!(isr & 1))
				continue;
695

696 697
			gpio_index = GPIO_INDEX(bank, gpio);

698 699 700 701 702 703 704 705 706 707
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

708
			generic_handle_irq(gpio_irq);
709
		}
710
	}
711 712 713 714
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
715
exit:
716
	if (!unmasked)
717
		chained_irq_exit(chip, desc);
718
	pm_runtime_put(bank->dev);
719 720
}

721
static void gpio_irq_shutdown(struct irq_data *d)
722
{
723
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
724
	unsigned int gpio = irq_to_gpio(bank, d->irq);
725
	unsigned long flags;
726

727
	spin_lock_irqsave(&bank->lock, flags);
728
	_reset_gpio(bank, gpio);
729
	spin_unlock_irqrestore(&bank->lock, flags);
730 731
}

732
static void gpio_ack_irq(struct irq_data *d)
733
{
734
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
735
	unsigned int gpio = irq_to_gpio(bank, d->irq);
736 737 738 739

	_clear_gpio_irqstatus(bank, gpio);
}

740
static void gpio_mask_irq(struct irq_data *d)
741
{
742
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
743
	unsigned int gpio = irq_to_gpio(bank, d->irq);
744
	unsigned long flags;
745

746
	spin_lock_irqsave(&bank->lock, flags);
747
	_set_gpio_irqenable(bank, gpio, 0);
748
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
749
	spin_unlock_irqrestore(&bank->lock, flags);
750 751
}

752
static void gpio_unmask_irq(struct irq_data *d)
753
{
754
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
755
	unsigned int gpio = irq_to_gpio(bank, d->irq);
756
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
757
	u32 trigger = irqd_get_trigger_type(d);
758
	unsigned long flags;
759

760
	spin_lock_irqsave(&bank->lock, flags);
761
	if (trigger)
762
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
763 764 765 766 767 768 769

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
770

K
Kevin Hilman 已提交
771
	_set_gpio_irqenable(bank, gpio, 1);
772
	spin_unlock_irqrestore(&bank->lock, flags);
773 774
}

775 776
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
777 778 779 780 781 782
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
783 784 785 786
};

/*---------------------------------------------------------------------*/

787
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
788
{
789
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
790
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
791 792
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
793
	unsigned long		flags;
D
David Brownell 已提交
794

D
David Brownell 已提交
795
	spin_lock_irqsave(&bank->lock, flags);
796
	__raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
D
David Brownell 已提交
797
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
798 799 800 801

	return 0;
}

802
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
803
{
804
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
805
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
806 807
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
808
	unsigned long		flags;
D
David Brownell 已提交
809

D
David Brownell 已提交
810
	spin_lock_irqsave(&bank->lock, flags);
811
	__raw_writel(bank->context.wake_en, mask_reg);
D
David Brownell 已提交
812
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
813 814 815 816

	return 0;
}

817
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
818 819 820 821
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

822
/* use platform_driver for this. */
D
David Brownell 已提交
823 824 825
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
826
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
827 828 829 830 831 832 833 834 835 836 837 838
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

839
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
840
{
841
	platform_set_drvdata(&omap_mpuio_device, bank);
842

D
David Brownell 已提交
843 844 845 846
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

847
/*---------------------------------------------------------------------*/
848

D
David Brownell 已提交
849 850 851 852 853 854 855 856 857 858 859 860
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

861 862
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
863
	void __iomem *reg = bank->base + bank->regs->direction;
864 865 866 867

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
868 869
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
870 871 872
	struct gpio_bank *bank;
	u32 mask;

C
Charulatha V 已提交
873
	bank = container_of(chip, struct gpio_bank, chip);
874
	mask = (1 << offset);
875 876

	if (gpio_is_input(bank, mask))
877
		return _get_gpio_datain(bank, offset);
878
	else
879
		return _get_gpio_dataout(bank, offset);
D
David Brownell 已提交
880 881 882 883 884 885 886 887 888
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
889
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
890 891 892 893 894
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

895 896 897 898 899 900 901
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
902

903 904 905 906 907 908 909
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
910 911 912 913 914 915 916
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
917
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
918 919 920
	spin_unlock_irqrestore(&bank->lock, flags);
}

921 922 923 924 925
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
926
	return bank->irq_base + offset;
927 928
}

D
David Brownell 已提交
929 930
/*---------------------------------------------------------------------*/

931
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
932
{
933
	static bool called;
T
Tony Lindgren 已提交
934 935
	u32 rev;

936
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
937 938
		return;

939 940
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
941
		(rev >> 4) & 0x0f, rev & 0x0f);
942 943

	called = true;
T
Tony Lindgren 已提交
944 945
}

946 947 948 949 950
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

951
static void omap_gpio_mod_init(struct gpio_bank *bank)
952
{
953 954
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
955

956 957 958
	if (bank->width == 16)
		l = 0xffff;

959
	if (bank->is_mpuio) {
960 961
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
962
	}
963 964

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
965
	_gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
966
	if (bank->regs->debounce_en)
967
		__raw_writel(0, base + bank->regs->debounce_en);
968

969 970
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
971 972
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
973
		__raw_writel(0, base + bank->regs->ctrl);
974 975 976 977

	bank->dbck = clk_get(bank->dev, "dbclk");
	if (IS_ERR(bank->dbck))
		dev_err(bank->dev, "Could not get gpio dbck\n");
978 979
}

980
static __devinit void
981 982 983 984 985 986 987 988
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
989 990 991 992 993
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

994 995 996 997 998 999
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
1000 1001

	if (bank->regs->wkup_en)
1002 1003 1004 1005 1006 1007 1008
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1009
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1010
{
1011
	int j;
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1026
	if (bank->is_mpuio) {
1027
		bank->chip.label = "mpuio";
1028 1029
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1030 1031 1032 1033
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1034
		gpio += bank->width;
1035
	}
1036
	bank->chip.ngpio = bank->width;
1037 1038 1039

	gpiochip_add(&bank->chip);

1040
	for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
1041
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1042
		irq_set_chip_data(j, bank);
1043
		if (bank->is_mpuio) {
1044 1045
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1046
			irq_set_chip(j, &gpio_irq_chip);
1047 1048 1049
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1050
	}
T
Thomas Gleixner 已提交
1051 1052
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1053 1054
}

1055 1056
static const struct of_device_id omap_gpio_match[];

1057
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1058
{
1059
	struct device *dev = &pdev->dev;
1060 1061
	struct device_node *node = dev->of_node;
	const struct of_device_id *match;
1062
	const struct omap_gpio_platform_data *pdata;
1063
	struct resource *res;
1064
	struct gpio_bank *bank;
1065
	int ret = 0;
1066

1067 1068 1069 1070
	match = of_match_device(of_match_ptr(omap_gpio_match), dev);

	pdata = match ? match->data : dev->platform_data;
	if (!pdata)
1071
		return -EINVAL;
1072

1073
	bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
1074
	if (!bank) {
1075
		dev_err(dev, "Memory alloc failed\n");
1076
		return -ENOMEM;
1077
	}
1078

1079 1080
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1081
		dev_err(dev, "Invalid IRQ resource\n");
1082
		return -ENODEV;
1083
	}
1084

1085
	bank->irq = res->start;
1086
	bank->dev = dev;
1087
	bank->dbck_flag = pdata->dbck_flag;
1088
	bank->stride = pdata->bank_stride;
1089
	bank->width = pdata->bank_width;
1090
	bank->is_mpuio = pdata->is_mpuio;
1091
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1092
	bank->loses_context = pdata->loses_context;
1093
	bank->regs = pdata->regs;
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
#ifdef CONFIG_OF_GPIO
	bank->chip.of_node = of_node_get(node);
#endif

	bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
	if (bank->irq_base < 0) {
		dev_err(dev, "Couldn't allocate IRQ numbers\n");
		return -ENODEV;
	}

	bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
					     0, &irq_domain_simple_ops, NULL);
1106 1107 1108 1109 1110

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1111

1112
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1113

1114 1115 1116
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1117
		dev_err(dev, "Invalid mem resource\n");
1118 1119 1120 1121 1122 1123 1124
		return -ENODEV;
	}

	if (!devm_request_mem_region(dev, res->start, resource_size(res),
				     pdev->name)) {
		dev_err(dev, "Region already claimed\n");
		return -EBUSY;
1125
	}
1126

1127
	bank->base = devm_ioremap(dev, res->start, resource_size(res));
1128
	if (!bank->base) {
1129
		dev_err(dev, "Could not ioremap\n");
1130
		return -ENOMEM;
1131 1132
	}

1133 1134
	platform_set_drvdata(pdev, bank);

1135
	pm_runtime_enable(bank->dev);
1136
	pm_runtime_irq_safe(bank->dev);
1137 1138
	pm_runtime_get_sync(bank->dev);

1139
	if (bank->is_mpuio)
1140 1141
		mpuio_init(bank);

1142
	omap_gpio_mod_init(bank);
1143
	omap_gpio_chip_init(bank);
1144
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1145

1146 1147 1148
	if (bank->loses_context)
		bank->get_context_loss_count = pdata->get_context_loss_count;

1149 1150
	pm_runtime_put(bank->dev);

1151
	list_add_tail(&bank->node, &omap_gpio_list);
1152

1153
	return ret;
1154 1155
}

1156 1157
#ifdef CONFIG_ARCH_OMAP2PLUS

1158
#if defined(CONFIG_PM_RUNTIME)
1159
static void omap_gpio_restore_context(struct gpio_bank *bank);
1160

1161
static int omap_gpio_runtime_suspend(struct device *dev)
1162
{
1163 1164 1165 1166
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1167
	u32 wake_low, wake_hi;
1168

1169
	spin_lock_irqsave(&bank->lock, flags);
1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190

	/*
	 * Only edges can generate a wakeup event to the PRCM.
	 *
	 * Therefore, ensure any wake-up capable GPIOs have
	 * edge-detection enabled before going idle to ensure a wakeup
	 * to the PRCM is generated on a GPIO transition. (c.f. 34xx
	 * NDA TRM 25.5.3.1)
	 *
	 * The normal values will be restored upon ->runtime_resume()
	 * by writing back the values saved in bank->context.
	 */
	wake_low = bank->context.leveldetect0 & bank->context.wake_en;
	if (wake_low)
		__raw_writel(wake_low | bank->context.fallingdetect,
			     bank->base + bank->regs->fallingdetect);
	wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
	if (wake_hi)
		__raw_writel(wake_hi | bank->context.risingdetect,
			     bank->base + bank->regs->risingdetect);

1191 1192 1193
	if (!bank->enabled_non_wakeup_gpios)
		goto update_gpio_context_count;

1194 1195
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1196
		goto update_gpio_context_count;
1197 1198 1199 1200 1201 1202 1203 1204
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
1205 1206
	l1 = bank->context.fallingdetect;
	l2 = bank->context.risingdetect;
1207

1208 1209
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1210

1211 1212
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1213

1214
	bank->workaround_enabled = true;
1215

1216
update_gpio_context_count:
1217 1218
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1219 1220
				bank->get_context_loss_count(bank->dev);

1221
	_gpio_dbck_disable(bank);
1222
	spin_unlock_irqrestore(&bank->lock, flags);
1223

1224
	return 0;
1225 1226
}

1227
static int omap_gpio_runtime_resume(struct device *dev)
1228
{
1229 1230 1231 1232 1233
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1234

1235
	spin_lock_irqsave(&bank->lock, flags);
1236
	_gpio_dbck_enable(bank);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

	/*
	 * In ->runtime_suspend(), level-triggered, wakeup-enabled
	 * GPIOs were set to edge trigger also in order to be able to
	 * generate a PRCM wakeup.  Here we restore the
	 * pre-runtime_suspend() values for edge triggering.
	 */
	__raw_writel(bank->context.fallingdetect,
		     bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.risingdetect,
		     bank->base + bank->regs->risingdetect);

1249 1250 1251
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
1252
		if (context_lost_cnt_after != bank->context_loss_count) {
1253 1254 1255 1256
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1257
		}
1258
	}
1259

1260 1261 1262 1263 1264
	if (!bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}

1265
	__raw_writel(bank->context.fallingdetect,
1266
			bank->base + bank->regs->fallingdetect);
1267
	__raw_writel(bank->context.risingdetect,
1268 1269
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1270

1271 1272 1273 1274 1275 1276 1277 1278
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1279

1280 1281 1282 1283
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
1284
	gen0 = l & bank->context.fallingdetect;
1285
	gen0 &= bank->saved_datain;
1286

1287
	gen1 = l & bank->context.risingdetect;
1288
	gen1 &= ~(bank->saved_datain);
1289

1290
	/* FIXME: Consider GPIO IRQs with level detections properly! */
1291 1292
	gen = l & (~(bank->context.fallingdetect) &
					 ~(bank->context.risingdetect));
1293 1294
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1295

1296 1297
	if (gen) {
		u32 old0, old1;
1298

1299 1300
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1301

1302
		if (!bank->regs->irqstatus_raw0) {
1303
			__raw_writel(old0 | gen, bank->base +
1304
						bank->regs->leveldetect0);
1305
			__raw_writel(old1 | gen, bank->base +
1306
						bank->regs->leveldetect1);
1307
		}
1308

1309
		if (bank->regs->irqstatus_raw0) {
1310
			__raw_writel(old0 | l, bank->base +
1311
						bank->regs->leveldetect0);
1312
			__raw_writel(old1 | l, bank->base +
1313
						bank->regs->leveldetect1);
1314
		}
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1349 1350 1351
	}
}

1352
#if defined(CONFIG_PM_RUNTIME)
1353
static void omap_gpio_restore_context(struct gpio_bank *bank)
1354
{
1355
	__raw_writel(bank->context.wake_en,
1356 1357
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1358
	__raw_writel(bank->context.leveldetect0,
1359
				bank->base + bank->regs->leveldetect0);
1360
	__raw_writel(bank->context.leveldetect1,
1361
				bank->base + bank->regs->leveldetect1);
1362
	__raw_writel(bank->context.risingdetect,
1363
				bank->base + bank->regs->risingdetect);
1364
	__raw_writel(bank->context.fallingdetect,
1365
				bank->base + bank->regs->fallingdetect);
1366 1367 1368 1369 1370 1371
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->dataout);
1372 1373
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);

1374 1375 1376 1377 1378 1379
	if (bank->dbck_enable_mask) {
		__raw_writel(bank->context.debounce, bank->base +
					bank->regs->debounce);
		__raw_writel(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
	}
1380 1381 1382 1383 1384

	__raw_writel(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	__raw_writel(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1385
}
1386
#endif /* CONFIG_PM_RUNTIME */
1387
#else
1388 1389
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1390 1391
#endif

1392
static const struct dev_pm_ops gpio_pm_ops = {
1393 1394
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1395 1396
};

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
#if defined(CONFIG_OF)
static struct omap_gpio_reg_offs omap2_gpio_regs = {
	.revision =		OMAP24XX_GPIO_REVISION,
	.direction =		OMAP24XX_GPIO_OE,
	.datain =		OMAP24XX_GPIO_DATAIN,
	.dataout =		OMAP24XX_GPIO_DATAOUT,
	.set_dataout =		OMAP24XX_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP24XX_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP24XX_GPIO_IRQSTATUS1,
	.irqstatus2 =		OMAP24XX_GPIO_IRQSTATUS2,
	.irqenable =		OMAP24XX_GPIO_IRQENABLE1,
	.irqenable2 =		OMAP24XX_GPIO_IRQENABLE2,
	.set_irqenable =	OMAP24XX_GPIO_SETIRQENABLE1,
	.clr_irqenable =	OMAP24XX_GPIO_CLEARIRQENABLE1,
	.debounce =		OMAP24XX_GPIO_DEBOUNCE_VAL,
	.debounce_en =		OMAP24XX_GPIO_DEBOUNCE_EN,
	.ctrl =			OMAP24XX_GPIO_CTRL,
	.wkup_en =		OMAP24XX_GPIO_WAKE_EN,
	.leveldetect0 =		OMAP24XX_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP24XX_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP24XX_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP24XX_GPIO_FALLINGDETECT,
};

static struct omap_gpio_reg_offs omap4_gpio_regs = {
	.revision =		OMAP4_GPIO_REVISION,
	.direction =		OMAP4_GPIO_OE,
	.datain =		OMAP4_GPIO_DATAIN,
	.dataout =		OMAP4_GPIO_DATAOUT,
	.set_dataout =		OMAP4_GPIO_SETDATAOUT,
	.clr_dataout =		OMAP4_GPIO_CLEARDATAOUT,
	.irqstatus =		OMAP4_GPIO_IRQSTATUS0,
	.irqstatus2 =		OMAP4_GPIO_IRQSTATUS1,
	.irqenable =		OMAP4_GPIO_IRQSTATUSSET0,
	.irqenable2 =		OMAP4_GPIO_IRQSTATUSSET1,
	.set_irqenable =	OMAP4_GPIO_IRQSTATUSSET0,
	.clr_irqenable =	OMAP4_GPIO_IRQSTATUSCLR0,
	.debounce =		OMAP4_GPIO_DEBOUNCINGTIME,
	.debounce_en =		OMAP4_GPIO_DEBOUNCENABLE,
	.ctrl =			OMAP4_GPIO_CTRL,
	.wkup_en =		OMAP4_GPIO_IRQWAKEN0,
	.leveldetect0 =		OMAP4_GPIO_LEVELDETECT0,
	.leveldetect1 =		OMAP4_GPIO_LEVELDETECT1,
	.risingdetect =		OMAP4_GPIO_RISINGDETECT,
	.fallingdetect =	OMAP4_GPIO_FALLINGDETECT,
};

1444
const static struct omap_gpio_platform_data omap2_pdata = {
1445 1446 1447 1448 1449
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = false,
};

1450
const static struct omap_gpio_platform_data omap3_pdata = {
1451 1452 1453 1454 1455
	.regs = &omap2_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

1456
const static struct omap_gpio_platform_data omap4_pdata = {
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	.regs = &omap4_gpio_regs,
	.bank_width = 32,
	.dbck_flag = true,
};

static const struct of_device_id omap_gpio_match[] = {
	{
		.compatible = "ti,omap4-gpio",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-gpio",
		.data = &omap3_pdata,
	},
	{
		.compatible = "ti,omap2-gpio",
		.data = &omap2_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_gpio_match);
#endif

1480 1481 1482 1483
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1484
		.pm	= &gpio_pm_ops,
1485
		.of_match_table = of_match_ptr(omap_gpio_match),
1486 1487 1488
	},
};

1489
/*
1490 1491 1492
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1493
 */
1494
static int __init omap_gpio_drv_reg(void)
1495
{
1496
	return platform_driver_register(&omap_gpio_driver);
1497
}
1498
postcore_initcall(omap_gpio_drv_reg);