gpio-omap.c 35.7 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25

26
#include <mach/hardware.h>
27
#include <asm/irq.h>
28
#include <mach/irqs.h>
29
#include <asm/gpio.h>
30 31
#include <asm/mach/irq.h>

32 33
#define OFF_MODE	1

34 35
static LIST_HEAD(omap_gpio_list);

36 37 38 39 40 41 42 43 44 45 46
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
47 48
	u32 debounce;
	u32 debounce_en;
49 50
};

51
struct gpio_bank {
52
	struct list_head node;
53
	void __iomem *base;
54 55
	u16 irq;
	u16 virtual_irq_start;
56 57
	u32 suspend_wakeup;
	u32 saved_wakeup;
58 59
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
60
	struct gpio_regs context;
61 62 63
	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
64
	u32 level_mask;
65
	u32 toggle_mask;
66
	spinlock_t lock;
D
David Brownell 已提交
67
	struct gpio_chip chip;
68
	struct clk *dbck;
C
Charulatha V 已提交
69
	u32 mod_usage;
70
	u32 dbck_enable_mask;
71
	bool dbck_enabled;
72
	struct device *dev;
73
	bool is_mpuio;
74
	bool dbck_flag;
75
	bool loses_context;
76
	int stride;
77
	u32 width;
78
	int context_loss_count;
79 80
	int power_mode;
	bool workaround_enabled;
81 82

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
83
	int (*get_context_loss_count)(struct device *dev);
84 85

	struct omap_gpio_reg_offs *regs;
86 87
};

88 89
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
90
#define GPIO_MOD_CTRL_BIT	BIT(0)
91 92 93

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
94
	void __iomem *reg = bank->base;
95 96
	u32 l;

97
	reg += bank->regs->direction;
98 99 100 101 102 103
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
104
	bank->context.oe = l;
105 106
}

107 108 109

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
110
{
111
	void __iomem *reg = bank->base;
112
	u32 l = GPIO_BIT(bank, gpio);
113

114 115 116 117
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
118 119 120 121

	__raw_writel(l, reg);
}

122 123
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
124
{
125 126 127
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
128

129 130 131 132 133
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
134
	__raw_writel(l, reg);
135
	bank->context.dataout = l;
136 137
}

138 139
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
140
	void __iomem *reg = bank->base + bank->regs->datain;
141

142
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
143
}
144 145 146

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
147
	void __iomem *reg = bank->base + bank->regs->dataout;
148

149
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
150 151
}

152 153 154 155
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

156
	if (set)
157 158 159 160 161 162
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
163

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

180 181 182 183 184 185 186 187 188 189 190 191
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
192
	void __iomem		*reg;
193 194 195
	u32			val;
	u32			l;

196 197 198
	if (!bank->dbck_flag)
		return;

199 200 201 202 203 204 205
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

206
	l = GPIO_BIT(bank, gpio);
207

208
	clk_enable(bank->dbck);
209
	reg = bank->base + bank->regs->debounce;
210 211
	__raw_writel(debounce, reg);

212
	reg = bank->base + bank->regs->debounce_en;
213 214
	val = __raw_readl(reg);

215
	if (debounce)
216
		val |= l;
217
	else
218
		val &= ~l;
219
	bank->dbck_enable_mask = val;
220 221

	__raw_writel(val, reg);
222 223 224 225 226 227 228 229 230 231
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
232 233 234 235
	if (bank->dbck_enable_mask) {
		bank->context.debounce = debounce;
		bank->context.debounce_en = val;
	}
236 237
}

238
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
239
						int trigger)
240
{
241
	void __iomem *base = bank->base;
242 243
	u32 gpio_bit = 1 << gpio;

244 245 246 247 248 249 250 251 252
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

253 254 255 256 257 258 259 260 261 262
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
263
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
264 265 266
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
267

268
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
269 270 271 272 273 274 275
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

276 277 278 279 280 281 282
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
283 284 285 286
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
287

288
exit:
289 290 291
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
292 293
}

294
#ifdef CONFIG_ARCH_OMAP1
295 296 297 298 299 300 301 302 303
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

304
	if (!bank->regs->irqctrl)
305
		return;
306 307

	reg += bank->regs->irqctrl;
308 309 310 311 312 313 314 315 316

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
317 318
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
319
#endif
320

321 322 323
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
324
	void __iomem *base = bank->base;
325
	u32 l = 0;
326

327 328 329 330 331
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

332
		l = __raw_readl(reg);
333
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
334
			bank->toggle_mask |= 1 << gpio;
335
		if (trigger & IRQ_TYPE_EDGE_RISING)
336
			l |= 1 << gpio;
337
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
338
			l &= ~(1 << gpio);
339
		else
340 341 342 343
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
344
		if (gpio & 0x08)
345
			reg += bank->regs->edgectrl2;
346
		else
347 348
			reg += bank->regs->edgectrl1;

349 350 351
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
352
		if (trigger & IRQ_TYPE_EDGE_RISING)
353
			l |= 2 << (gpio << 1);
354
		if (trigger & IRQ_TYPE_EDGE_FALLING)
355
			l |= 1 << (gpio << 1);
356 357 358

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
359 360
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
361
		__raw_writel(l, reg);
362
	}
363
	return 0;
364 365
}

366
static int gpio_irq_type(struct irq_data *d, unsigned type)
367 368
{
	struct gpio_bank *bank;
369 370
	unsigned gpio;
	int retval;
D
David Brownell 已提交
371
	unsigned long flags;
372

373 374
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
375
	else
376
		gpio = d->irq - IH_GPIO_BASE;
377

378
	if (type & ~IRQ_TYPE_SENSE_MASK)
379
		return -EINVAL;
380

381 382 383 384
	bank = irq_data_get_irq_chip_data(d);

	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
385 386
		return -EINVAL;

D
David Brownell 已提交
387
	spin_lock_irqsave(&bank->lock, flags);
388
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
389
	spin_unlock_irqrestore(&bank->lock, flags);
390 391

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
392
		__irq_set_handler_locked(d->irq, handle_level_irq);
393
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
394
		__irq_set_handler_locked(d->irq, handle_edge_irq);
395

396
	return retval;
397 398 399 400
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
401
	void __iomem *reg = bank->base;
402

403
	reg += bank->regs->irqstatus;
404
	__raw_writel(gpio_mask, reg);
405 406

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
407 408
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
409
		__raw_writel(gpio_mask, reg);
410
	}
411 412 413

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
414 415 416 417
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
418
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
419 420
}

421 422 423
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
424
	u32 l;
425
	u32 mask = (1 << bank->width) - 1;
426

427
	reg += bank->regs->irqenable;
428
	l = __raw_readl(reg);
429
	if (bank->regs->irqenable_inv)
430 431 432
		l = ~l;
	l &= mask;
	return l;
433 434
}

435
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
436
{
437
	void __iomem *reg = bank->base;
438 439
	u32 l;

440 441 442 443 444
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
445
		l = __raw_readl(reg);
446 447
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
448 449
		else
			l |= gpio_mask;
450 451 452
	}

	__raw_writel(l, reg);
453
	bank->context.irqenable1 = l;
454 455 456 457 458 459 460 461 462
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
463
		l = gpio_mask;
464 465
	} else {
		reg += bank->regs->irqenable;
466
		l = __raw_readl(reg);
467
		if (bank->regs->irqenable_inv)
468
			l |= gpio_mask;
469
		else
470
			l &= ~gpio_mask;
471
	}
472

473
	__raw_writel(l, reg);
474
	bank->context.irqenable1 = l;
475 476 477 478
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
479
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
480 481
}

482 483 484 485 486 487 488 489 490 491
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
492 493
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
494

495
	if (bank->non_wakeup_gpios & gpio_bit) {
496
		dev_err(bank->dev,
497
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
498 499
		return -EINVAL;
	}
500 501 502 503 504 505 506 507 508 509

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
510 511
}

512 513
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
514
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
515 516
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
517
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
518 519
}

520
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
521
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
522
{
523
	unsigned int gpio = d->irq - IH_GPIO_BASE;
524 525 526
	struct gpio_bank *bank;
	int retval;

527
	bank = irq_data_get_irq_chip_data(d);
528
	retval = _set_gpio_wakeup(bank, gpio, enable);
529 530 531 532

	return retval;
}

533
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
534
{
535
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
536
	unsigned long flags;
D
David Brownell 已提交
537

538 539 540 541 542 543
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
544

545
	spin_lock_irqsave(&bank->lock, flags);
546 547 548
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
549
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
550

551 552
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
553

554
		/* Claim the pin for MPU */
555
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
556
	}
557

558 559 560 561 562 563 564 565
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
566
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
567
	}
568 569 570

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
571
	spin_unlock_irqrestore(&bank->lock, flags);
572 573 574 575

	return 0;
}

576
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
577
{
578
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
579
	void __iomem *base = bank->base;
D
David Brownell 已提交
580
	unsigned long flags;
581

D
David Brownell 已提交
582
	spin_lock_irqsave(&bank->lock, flags);
583

584
	if (bank->regs->wkup_en) {
585
		/* Disable wake-up during idle for dynamic tick */
586
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
587 588 589
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
590

591 592 593 594 595 596 597 598 599 600
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
601
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
602
	}
603

604
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
605
	spin_unlock_irqrestore(&bank->lock, flags);
606 607 608 609 610 611 612

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
613 614 615 616 617 618 619 620 621 622 623
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
624
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
625
{
626
	void __iomem *isr_reg = NULL;
627
	u32 isr;
628
	unsigned int gpio_irq, gpio_index;
629
	struct gpio_bank *bank;
630 631
	u32 retrigger = 0;
	int unmasked = 0;
632
	struct irq_chip *chip = irq_desc_get_chip(desc);
633

634
	chained_irq_enter(chip, desc);
635

T
Thomas Gleixner 已提交
636
	bank = irq_get_handler_data(irq);
637
	isr_reg = bank->base + bank->regs->irqstatus;
638
	pm_runtime_get_sync(bank->dev);
639 640 641 642

	if (WARN_ON(!isr_reg))
		goto exit;

643
	while(1) {
644
		u32 isr_saved, level_mask = 0;
645
		u32 enabled;
646

647 648
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
649

650
		if (bank->level_mask)
651
			level_mask = bank->level_mask & enabled;
652 653 654 655

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
656
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
657
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
658
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
659 660 661

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
662 663
		if (!level_mask && !unmasked) {
			unmasked = 1;
664
			chained_irq_exit(chip, desc);
665
		}
666

667 668
		isr |= retrigger;
		retrigger = 0;
669 670 671 672 673
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
674
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
675

676 677
			if (!(isr & 1))
				continue;
678

679 680 681 682 683 684 685 686 687 688
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

689
			generic_handle_irq(gpio_irq);
690
		}
691
	}
692 693 694 695
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
696
exit:
697
	if (!unmasked)
698
		chained_irq_exit(chip, desc);
699
	pm_runtime_put(bank->dev);
700 701
}

702
static void gpio_irq_shutdown(struct irq_data *d)
703
{
704 705
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
706
	unsigned long flags;
707

708
	spin_lock_irqsave(&bank->lock, flags);
709
	_reset_gpio(bank, gpio);
710
	spin_unlock_irqrestore(&bank->lock, flags);
711 712
}

713
static void gpio_ack_irq(struct irq_data *d)
714
{
715 716
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
717 718 719 720

	_clear_gpio_irqstatus(bank, gpio);
}

721
static void gpio_mask_irq(struct irq_data *d)
722
{
723 724
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
725
	unsigned long flags;
726

727
	spin_lock_irqsave(&bank->lock, flags);
728
	_set_gpio_irqenable(bank, gpio, 0);
729
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
730
	spin_unlock_irqrestore(&bank->lock, flags);
731 732
}

733
static void gpio_unmask_irq(struct irq_data *d)
734
{
735 736
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
737
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
738
	u32 trigger = irqd_get_trigger_type(d);
739
	unsigned long flags;
740

741
	spin_lock_irqsave(&bank->lock, flags);
742
	if (trigger)
743
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
744 745 746 747 748 749 750

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
751

K
Kevin Hilman 已提交
752
	_set_gpio_irqenable(bank, gpio, 1);
753
	spin_unlock_irqrestore(&bank->lock, flags);
754 755
}

756 757
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
758 759 760 761 762 763
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
764 765 766 767
};

/*---------------------------------------------------------------------*/

768
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
769
{
770
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
771
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
772 773
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
774
	unsigned long		flags;
D
David Brownell 已提交
775

D
David Brownell 已提交
776
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
777 778
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
779
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
780 781 782 783

	return 0;
}

784
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
785
{
786
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
787
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
788 789
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
790
	unsigned long		flags;
D
David Brownell 已提交
791

D
David Brownell 已提交
792
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
793
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
794
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
795 796 797 798

	return 0;
}

799
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
800 801 802 803
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

804
/* use platform_driver for this. */
D
David Brownell 已提交
805 806 807
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
808
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
809 810 811 812 813 814 815 816 817 818 819 820
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

821
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
822
{
823
	platform_set_drvdata(&omap_mpuio_device, bank);
824

D
David Brownell 已提交
825 826 827 828
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

829
/*---------------------------------------------------------------------*/
830

D
David Brownell 已提交
831 832 833 834 835 836 837 838 839 840 841 842
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

843 844
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
845
	void __iomem *reg = bank->base + bank->regs->direction;
846 847 848 849

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
850 851
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
852 853 854 855 856 857
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
858
	bank = container_of(chip, struct gpio_bank, chip);
859
	reg = bank->base;
860
	mask = GPIO_BIT(bank, gpio);
861 862 863 864 865

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
866 867 868 869 870 871 872 873 874
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
875
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
876 877 878 879 880
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

881 882 883 884 885 886 887
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
888 889 890 891 892 893 894

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

895 896 897 898 899 900 901
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
902 903 904 905 906 907 908
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
909
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
910 911 912
	spin_unlock_irqrestore(&bank->lock, flags);
}

913 914 915 916 917 918 919 920
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
921 922
/*---------------------------------------------------------------------*/

923
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
924
{
925
	static bool called;
T
Tony Lindgren 已提交
926 927
	u32 rev;

928
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
929 930
		return;

931 932
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
933
		(rev >> 4) & 0x0f, rev & 0x0f);
934 935

	called = true;
T
Tony Lindgren 已提交
936 937
}

938 939 940 941 942
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

943
static void omap_gpio_mod_init(struct gpio_bank *bank)
944
{
945 946
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
947

948 949 950
	if (bank->width == 16)
		l = 0xffff;

951
	if (bank->is_mpuio) {
952 953
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
954
	}
955 956 957 958 959 960 961 962 963

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
	_gpio_rmw(base, bank->regs->irqstatus, l,
					bank->regs->irqenable_inv == false);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
	if (bank->regs->debounce_en)
		_gpio_rmw(base, bank->regs->debounce_en, 0, 1);

964 965
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
966 967 968
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
		_gpio_rmw(base, bank->regs->ctrl, 0, 1);
969 970
}

971 972 973 974 975 976 977 978 979
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
980 981 982 983 984
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

985 986 987 988 989 990
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
991 992

	if (bank->regs->wkup_en)
993 994 995 996 997 998 999
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1000
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1001
{
1002
	int j;
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1017
	if (bank->is_mpuio) {
1018
		bank->chip.label = "mpuio";
1019 1020
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1021 1022 1023 1024
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1025
		gpio += bank->width;
1026
	}
1027
	bank->chip.ngpio = bank->width;
1028 1029 1030 1031

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1032
		     j < bank->virtual_irq_start + bank->width; j++) {
1033
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1034
		irq_set_chip_data(j, bank);
1035
		if (bank->is_mpuio) {
1036 1037
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1038
			irq_set_chip(j, &gpio_irq_chip);
1039 1040 1041
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1042
	}
T
Thomas Gleixner 已提交
1043 1044
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1045 1046
}

1047
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1048
{
1049
	struct device *dev = &pdev->dev;
1050 1051
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1052
	struct gpio_bank *bank;
1053
	int ret = 0;
1054

1055
	if (!dev->platform_data) {
1056 1057
		ret = -EINVAL;
		goto err_exit;
1058 1059
	}

1060 1061
	bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
	if (!bank) {
1062
		dev_err(dev, "Memory alloc failed\n");
1063 1064 1065
		ret = -ENOMEM;
		goto err_exit;
	}
1066

1067 1068
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1069
		dev_err(dev, "Invalid IRQ resource\n");
1070 1071
		ret = -ENODEV;
		goto err_free;
1072
	}
1073

1074
	bank->irq = res->start;
1075 1076

	pdata = pdev->dev.platform_data;
1077
	bank->virtual_irq_start = pdata->virtual_irq_start;
1078
	bank->dev = dev;
1079
	bank->dbck_flag = pdata->dbck_flag;
1080
	bank->stride = pdata->bank_stride;
1081
	bank->width = pdata->bank_width;
1082
	bank->is_mpuio = pdata->is_mpuio;
1083
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1084
	bank->loses_context = pdata->loses_context;
1085
	bank->get_context_loss_count = pdata->get_context_loss_count;
1086 1087 1088 1089 1090 1091
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1092

1093
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1094

1095 1096 1097
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1098
		dev_err(dev, "Invalid mem resource\n");
1099 1100
		ret = -ENODEV;
		goto err_free;
1101
	}
1102

1103 1104
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
1105
		dev_err(dev, "Could not ioremap\n");
1106 1107
		ret = -ENOMEM;
		goto err_free;
1108 1109
	}

1110 1111
	platform_set_drvdata(pdev, bank);

1112
	pm_runtime_enable(bank->dev);
1113
	pm_runtime_irq_safe(bank->dev);
1114 1115
	pm_runtime_get_sync(bank->dev);

1116
	if (bank->is_mpuio)
1117 1118
		mpuio_init(bank);

1119
	omap_gpio_mod_init(bank);
1120
	omap_gpio_chip_init(bank);
1121
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1122

1123 1124
	pm_runtime_put(bank->dev);

1125
	list_add_tail(&bank->node, &omap_gpio_list);
1126

1127 1128 1129 1130 1131 1132
	return ret;

err_free:
	kfree(bank);
err_exit:
	return ret;
1133 1134
}

1135 1136 1137 1138
#ifdef CONFIG_ARCH_OMAP2PLUS

#if defined(CONFIG_PM_SLEEP)
static int omap_gpio_suspend(struct device *dev)
1139
{
1140 1141 1142 1143 1144
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	void __iomem *wakeup_enable;
	unsigned long flags;
1145

1146 1147
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1148

1149 1150
	if (!bank->regs->wkup_en || !bank->suspend_wakeup)
		return 0;
1151

1152
	wakeup_enable = bank->base + bank->regs->wkup_en;
1153

1154 1155 1156 1157 1158
	spin_lock_irqsave(&bank->lock, flags);
	bank->saved_wakeup = __raw_readl(wakeup_enable);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1159 1160 1161 1162

	return 0;
}

1163
static int omap_gpio_resume(struct device *dev)
1164
{
1165 1166 1167 1168
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	unsigned long flags;
1169

1170 1171
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1172

1173 1174
	if (!bank->regs->wkup_en || !bank->saved_wakeup)
		return 0;
1175

1176 1177 1178 1179
	spin_lock_irqsave(&bank->lock, flags);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1180

1181 1182 1183
	return 0;
}
#endif /* CONFIG_PM_SLEEP */
1184

1185
#if defined(CONFIG_PM_RUNTIME)
1186
static void omap_gpio_restore_context(struct gpio_bank *bank);
1187

1188
static int omap_gpio_runtime_suspend(struct device *dev)
1189
{
1190 1191 1192 1193
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1194

1195 1196 1197
	spin_lock_irqsave(&bank->lock, flags);
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1198
		goto update_gpio_context_count;
1199 1200 1201 1202 1203 1204 1205
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	if (!(bank->enabled_non_wakeup_gpios))
1206
		goto update_gpio_context_count;
1207

1208 1209 1210 1211
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
	l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
	l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1212

1213 1214 1215 1216
	bank->saved_fallingdetect = l1;
	bank->saved_risingdetect = l2;
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1217

1218 1219
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1220

1221
	bank->workaround_enabled = true;
1222

1223
update_gpio_context_count:
1224 1225
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1226 1227
				bank->get_context_loss_count(bank->dev);

1228
	_gpio_dbck_disable(bank);
1229
	spin_unlock_irqrestore(&bank->lock, flags);
1230

1231
	return 0;
1232 1233
}

1234
static int omap_gpio_runtime_resume(struct device *dev)
1235
{
1236 1237 1238 1239 1240
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1241

1242
	spin_lock_irqsave(&bank->lock, flags);
1243
	_gpio_dbck_enable(bank);
1244 1245 1246 1247
	if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}
1248

1249 1250 1251 1252 1253 1254 1255 1256 1257
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
		if (context_lost_cnt_after != bank->context_loss_count ||
						!context_lost_cnt_after) {
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1258
		}
1259
	}
1260

1261 1262 1263 1264 1265
	__raw_writel(bank->saved_fallingdetect,
			bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->saved_risingdetect,
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1266

1267 1268 1269 1270 1271 1272 1273 1274
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1275

1276 1277 1278 1279 1280 1281
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
	gen0 = l & bank->saved_fallingdetect;
	gen0 &= bank->saved_datain;
1282

1283 1284
	gen1 = l & bank->saved_risingdetect;
	gen1 &= ~(bank->saved_datain);
1285

1286 1287 1288 1289
	/* FIXME: Consider GPIO IRQs with level detections properly! */
	gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1290

1291 1292
	if (gen) {
		u32 old0, old1;
1293

1294 1295
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1296

1297 1298
		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(old0 | gen, bank->base +
1299
						bank->regs->leveldetect0);
1300
			__raw_writel(old1 | gen, bank->base +
1301
						bank->regs->leveldetect1);
1302
		}
1303

1304 1305
		if (cpu_is_omap44xx()) {
			__raw_writel(old0 | l, bank->base +
1306
						bank->regs->leveldetect0);
1307
			__raw_writel(old1 | l, bank->base +
1308
						bank->regs->leveldetect1);
1309
		}
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1344 1345 1346
	}
}

1347
#if defined(CONFIG_PM_RUNTIME)
1348
static void omap_gpio_restore_context(struct gpio_bank *bank)
1349
{
1350
	__raw_writel(bank->context.wake_en,
1351 1352
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
1353
	__raw_writel(bank->context.leveldetect0,
1354
				bank->base + bank->regs->leveldetect0);
1355
	__raw_writel(bank->context.leveldetect1,
1356
				bank->base + bank->regs->leveldetect1);
1357
	__raw_writel(bank->context.risingdetect,
1358
				bank->base + bank->regs->risingdetect);
1359
	__raw_writel(bank->context.fallingdetect,
1360
				bank->base + bank->regs->fallingdetect);
1361 1362 1363 1364 1365 1366
	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->set_dataout);
	else
		__raw_writel(bank->context.dataout,
				bank->base + bank->regs->dataout);
1367 1368
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);

1369 1370 1371 1372 1373 1374
	if (bank->dbck_enable_mask) {
		__raw_writel(bank->context.debounce, bank->base +
					bank->regs->debounce);
		__raw_writel(bank->context.debounce_en,
					bank->base + bank->regs->debounce_en);
	}
1375 1376 1377 1378 1379

	__raw_writel(bank->context.irqenable1,
				bank->base + bank->regs->irqenable);
	__raw_writel(bank->context.irqenable2,
				bank->base + bank->regs->irqenable2);
1380
}
1381
#endif /* CONFIG_PM_RUNTIME */
1382 1383 1384
#else
#define omap_gpio_suspend NULL
#define omap_gpio_resume NULL
1385 1386
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1387 1388
#endif

1389 1390
static const struct dev_pm_ops gpio_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
1391 1392
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1393 1394
};

1395 1396 1397 1398
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1399
		.pm	= &gpio_pm_ops,
1400 1401 1402
	},
};

1403
/*
1404 1405 1406
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1407
 */
1408
static int __init omap_gpio_drv_reg(void)
1409
{
1410
	return platform_driver_register(&omap_gpio_driver);
1411
}
1412
postcore_initcall(omap_gpio_drv_reg);