gpio-omap.c 40.7 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31
#include <asm/mach/irq.h>

struct gpio_bank {
T
Tony Lindgren 已提交
32
	unsigned long pbase;
33
	void __iomem *base;
34 35
	u16 irq;
	u16 virtual_irq_start;
36
	int method;
37
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
38 39
	u32 suspend_wakeup;
	u32 saved_wakeup;
40 41 42 43 44 45 46
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
47
	u32 level_mask;
48
	u32 toggle_mask;
49
	spinlock_t lock;
D
David Brownell 已提交
50
	struct gpio_chip chip;
51
	struct clk *dbck;
C
Charulatha V 已提交
52
	u32 mod_usage;
53
	u32 dbck_enable_mask;
54 55
	struct device *dev;
	bool dbck_flag;
56
	int stride;
57
	u32 width;
58 59 60 61

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);

	struct omap_gpio_reg_offs *regs;
62 63
};

64
#ifdef CONFIG_ARCH_OMAP3
65 66 67 68 69 70 71 72 73 74 75
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
76 77
};

78
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
79 80
#endif

81 82 83 84 85
/*
 * TODO: Cleanup gpio_bank usage as it is having information
 * related to all instances of the device
 */
static struct gpio_bank *gpio_bank;
86

87 88
/* TODO: Analyze removing gpio_bank_count usage from driver code */
int gpio_bank_count;
89

90 91 92
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))

93 94
static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
95
	void __iomem *reg = bank->base;
96 97
	u32 l;

98
	reg += bank->regs->direction;
99 100 101 102 103 104 105 106
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

107 108 109

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
110
{
111
	void __iomem *reg = bank->base;
112
	u32 l = GPIO_BIT(bank, gpio);
113

114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;

	__raw_writel(l, reg);
}

/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
{
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;

	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
134 135 136
	__raw_writel(l, reg);
}

137
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
138
{
139
	void __iomem *reg = bank->base + bank->regs->datain;
140

141
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
142 143
}

144 145
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
146
	void __iomem *reg = bank->base + bank->regs->dataout;
147

148
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
149 150
}

151 152 153 154 155 156 157 158
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
	void __iomem		*reg = bank->base;
	u32			val;
	u32			l;

175 176 177
	if (!bank->dbck_flag)
		return;

178 179 180 181 182 183 184
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

185
	l = GPIO_BIT(bank, gpio);
186

187
	if (bank->method == METHOD_GPIO_44XX)
188 189 190 191 192 193 194
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

	__raw_writel(debounce, reg);

	reg = bank->base;
195
	if (bank->method == METHOD_GPIO_44XX)
196 197 198 199 200 201 202 203
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
204
		clk_enable(bank->dbck);
205 206
	} else {
		val &= ~l;
207
		clk_disable(bank->dbck);
208
	}
209
	bank->dbck_enable_mask = val;
210 211 212 213

	__raw_writel(val, reg);
}

214
#ifdef CONFIG_ARCH_OMAP2PLUS
215 216
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
217
{
218
	void __iomem *base = bank->base;
219 220
	u32 gpio_bit = 1 << gpio;

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
240
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
241
		if (cpu_is_omap44xx()) {
242 243
			MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				trigger != 0);
244
		} else {
245 246 247 248 249
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
250
				__raw_writel(1 << gpio, bank->base
251
					+ OMAP24XX_GPIO_SETWKUENA);
252 253
			else
				__raw_writel(1 << gpio, bank->base
254
					+ OMAP24XX_GPIO_CLEARWKUENA);
255
		}
T
Tero Kristo 已提交
256 257 258
	}
	/* This part needs to be executed always for OMAP34xx */
	if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
259 260 261 262 263 264 265
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
266 267 268 269
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
270

271 272 273 274 275 276 277 278 279
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
280
}
281
#endif
282

283
#ifdef CONFIG_ARCH_OMAP1
284 285 286 287 288 289 290 291 292 293 294
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
295
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
319
#endif
320

321 322 323 324
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
325 326

	switch (bank->method) {
327
#ifdef CONFIG_ARCH_OMAP1
328
	case METHOD_MPUIO:
329
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
330
		l = __raw_readl(reg);
331
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
332
			bank->toggle_mask |= 1 << gpio;
333
		if (trigger & IRQ_TYPE_EDGE_RISING)
334
			l |= 1 << gpio;
335
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
336
			l &= ~(1 << gpio);
337 338
		else
			goto bad;
339
		break;
340 341
#endif
#ifdef CONFIG_ARCH_OMAP15XX
342 343 344
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
345
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
346
			bank->toggle_mask |= 1 << gpio;
347
		if (trigger & IRQ_TYPE_EDGE_RISING)
348
			l |= 1 << gpio;
349
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
350
			l &= ~(1 << gpio);
351 352
		else
			goto bad;
353
		break;
354
#endif
355
#ifdef CONFIG_ARCH_OMAP16XX
356 357 358 359 360 361 362 363
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
364
		if (trigger & IRQ_TYPE_EDGE_RISING)
365
			l |= 2 << (gpio << 1);
366
		if (trigger & IRQ_TYPE_EDGE_FALLING)
367
			l |= 1 << (gpio << 1);
368 369 370 371 372
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
373
		break;
374
#endif
375
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
376 377
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
378
		l = __raw_readl(reg);
379
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
380
			bank->toggle_mask |= 1 << gpio;
381 382 383 384 385 386 387 388
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
389
#ifdef CONFIG_ARCH_OMAP2PLUS
390
	case METHOD_GPIO_24XX:
391
	case METHOD_GPIO_44XX:
392
		set_24xx_gpio_triggering(bank, gpio, trigger);
393
		return 0;
394
#endif
395
	default:
396
		goto bad;
397
	}
398 399 400 401
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
402 403
}

404
static int gpio_irq_type(struct irq_data *d, unsigned type)
405 406
{
	struct gpio_bank *bank;
407 408
	unsigned gpio;
	int retval;
D
David Brownell 已提交
409
	unsigned long flags;
410

411 412
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
413
	else
414
		gpio = d->irq - IH_GPIO_BASE;
415

416
	if (type & ~IRQ_TYPE_SENSE_MASK)
417
		return -EINVAL;
418 419

	/* OMAP1 allows only only edge triggering */
420
	if (!cpu_class_is_omap2()
421
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
422 423
		return -EINVAL;

424
	bank = irq_data_get_irq_chip_data(d);
D
David Brownell 已提交
425
	spin_lock_irqsave(&bank->lock, flags);
426
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
427
	spin_unlock_irqrestore(&bank->lock, flags);
428 429

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
430
		__irq_set_handler_locked(d->irq, handle_level_irq);
431
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
432
		__irq_set_handler_locked(d->irq, handle_edge_irq);
433

434
	return retval;
435 436 437 438
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
439
	void __iomem *reg = bank->base;
440

441
	reg += bank->regs->irqstatus;
442
	__raw_writel(gpio_mask, reg);
443 444

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
445 446
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
447
		__raw_writel(gpio_mask, reg);
448
	}
449 450 451

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
452 453 454 455
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
456
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
457 458
}

459 460 461
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
462
	u32 l;
463
	u32 mask = (1 << bank->width) - 1;
464

465
	reg += bank->regs->irqenable;
466
	l = __raw_readl(reg);
467
	if (bank->regs->irqenable_inv)
468 469 470
		l = ~l;
	l &= mask;
	return l;
471 472
}

473
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
474
{
475
	void __iomem *reg = bank->base;
476 477
	u32 l;

478 479 480 481 482
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
483
		l = __raw_readl(reg);
484 485
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
486 487
		else
			l |= gpio_mask;
488 489 490 491 492 493 494 495 496 497 498 499
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
500
		l = gpio_mask;
501 502
	} else {
		reg += bank->regs->irqenable;
503
		l = __raw_readl(reg);
504
		if (bank->regs->irqenable_inv)
505
			l |= gpio_mask;
506
		else
507
			l &= ~gpio_mask;
508
	}
509

510 511 512 513 514
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
515
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
516 517
}

518 519 520 521 522 523 524 525 526 527
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
528 529
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
530

531 532 533
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
534 535
		return -EINVAL;
	}
536 537 538 539 540 541 542 543 544 545

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
546 547
}

548 549
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
550
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
551 552
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
553
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
554 555
}

556
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
557
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
558
{
559
	unsigned int gpio = d->irq - IH_GPIO_BASE;
560 561 562
	struct gpio_bank *bank;
	int retval;

563
	bank = irq_data_get_irq_chip_data(d);
564
	retval = _set_gpio_wakeup(bank, gpio, enable);
565 566 567 568

	return retval;
}

569
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
570
{
571
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
572
	unsigned long flags;
D
David Brownell 已提交
573

D
David Brownell 已提交
574
	spin_lock_irqsave(&bank->lock, flags);
575

576 577 578
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
579
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
580

581
#ifdef CONFIG_ARCH_OMAP15XX
582
	if (bank->method == METHOD_GPIO_1510) {
583
		void __iomem *reg;
584

585
		/* Claim the pin for MPU */
586
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
587
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
588 589
	}
#endif
C
Charulatha V 已提交
590 591
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
592
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
593
			u32 ctrl;
594 595 596 597 598 599

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
600
			/* Module is enabled, clocks are not gated */
601 602
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
603 604 605
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
606
	spin_unlock_irqrestore(&bank->lock, flags);
607 608 609 610

	return 0;
}

611
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
612
{
613
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
614
	unsigned long flags;
615

D
David Brownell 已提交
616
	spin_lock_irqsave(&bank->lock, flags);
617 618 619 620
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
621
		__raw_writel(1 << offset, reg);
622 623
	}
#endif
624 625
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
626 627
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
628
		__raw_writel(1 << offset, reg);
629
	}
630 631 632 633 634 635 636
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
637
#endif
C
Charulatha V 已提交
638 639 640
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
641
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
642
			u32 ctrl;
643 644 645 646 647 648

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
649 650
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
651
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
652 653
		}
	}
654
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
655
	spin_unlock_irqrestore(&bank->lock, flags);
656 657 658 659 660 661 662 663 664 665 666
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
667
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
668
{
669
	void __iomem *isr_reg = NULL;
670
	u32 isr;
671
	unsigned int gpio_irq, gpio_index;
672
	struct gpio_bank *bank;
673 674
	u32 retrigger = 0;
	int unmasked = 0;
675
	struct irq_chip *chip = irq_desc_get_chip(desc);
676

677
	chained_irq_enter(chip, desc);
678

T
Thomas Gleixner 已提交
679
	bank = irq_get_handler_data(irq);
680
	isr_reg = bank->base + bank->regs->irqstatus;
681 682 683 684

	if (WARN_ON(!isr_reg))
		goto exit;

685
	while(1) {
686
		u32 isr_saved, level_mask = 0;
687
		u32 enabled;
688

689 690
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
691 692 693 694

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

695
		if (cpu_class_is_omap2()) {
696
			level_mask = bank->level_mask & enabled;
697
		}
698 699 700 701

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
702
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
703
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
704
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
705 706 707

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
708 709
		if (!level_mask && !unmasked) {
			unmasked = 1;
710
			chained_irq_exit(chip, desc);
711
		}
712

713 714
		isr |= retrigger;
		retrigger = 0;
715 716 717 718 719
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
720
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
721

722 723
			if (!(isr & 1))
				continue;
724

725 726 727 728 729 730 731 732 733 734 735 736
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

737
			generic_handle_irq(gpio_irq);
738
		}
739
	}
740 741 742 743
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
744
exit:
745
	if (!unmasked)
746
		chained_irq_exit(chip, desc);
747 748
}

749
static void gpio_irq_shutdown(struct irq_data *d)
750
{
751 752
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
753
	unsigned long flags;
754

755
	spin_lock_irqsave(&bank->lock, flags);
756
	_reset_gpio(bank, gpio);
757
	spin_unlock_irqrestore(&bank->lock, flags);
758 759
}

760
static void gpio_ack_irq(struct irq_data *d)
761
{
762 763
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
764 765 766 767

	_clear_gpio_irqstatus(bank, gpio);
}

768
static void gpio_mask_irq(struct irq_data *d)
769
{
770 771
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
772
	unsigned long flags;
773

774
	spin_lock_irqsave(&bank->lock, flags);
775
	_set_gpio_irqenable(bank, gpio, 0);
776
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
777
	spin_unlock_irqrestore(&bank->lock, flags);
778 779
}

780
static void gpio_unmask_irq(struct irq_data *d)
781
{
782 783
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
784
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
785
	u32 trigger = irqd_get_trigger_type(d);
786
	unsigned long flags;
787

788
	spin_lock_irqsave(&bank->lock, flags);
789
	if (trigger)
790
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
791 792 793 794 795 796 797

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
798

K
Kevin Hilman 已提交
799
	_set_gpio_irqenable(bank, gpio, 1);
800
	spin_unlock_irqrestore(&bank->lock, flags);
801 802
}

803 804
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
805 806 807 808 809 810
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
811 812 813 814 815 816 817 818
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
819 820 821 822
#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

823
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
824
{
825
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
826
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
827 828
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
829
	unsigned long		flags;
D
David Brownell 已提交
830

D
David Brownell 已提交
831
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
832 833
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
834
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
835 836 837 838

	return 0;
}

839
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
840
{
841
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
842
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
843 844
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
845
	unsigned long		flags;
D
David Brownell 已提交
846

D
David Brownell 已提交
847
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
848
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
849
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
850 851 852 853

	return 0;
}

854
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
855 856 857 858
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

859
/* use platform_driver for this. */
D
David Brownell 已提交
860 861 862
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
863
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
864 865 866 867 868 869 870 871 872 873 874 875 876 877
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
C
Charulatha V 已提交
878
	struct gpio_bank *bank = &gpio_bank[0];
879
	platform_set_drvdata(&omap_mpuio_device, bank);
880

D
David Brownell 已提交
881 882 883 884 885 886 887 888
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

889 890 891
#else

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
892
static inline void mpuio_init(void) {}
893 894 895 896

#endif

/*---------------------------------------------------------------------*/
897

D
David Brownell 已提交
898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

914 915
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
916
	void __iomem *reg = bank->base + bank->regs->direction;
917 918 919 920

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
921 922
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
923 924 925 926 927 928
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
929
	bank = container_of(chip, struct gpio_bank, chip);
930
	reg = bank->base;
931
	mask = GPIO_BIT(bank, gpio);
932 933 934 935 936

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
937 938 939 940 941 942 943 944 945
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
946
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
947 948 949 950 951
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

952 953 954 955 956 957 958
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
959 960 961 962 963 964 965

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

966 967 968 969 970 971 972
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
973 974 975 976 977 978 979
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
980
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
981 982 983
	spin_unlock_irqrestore(&bank->lock, flags);
}

984 985 986 987 988 989 990 991
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
992 993
/*---------------------------------------------------------------------*/

994
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
995 996 997
{
	u32 rev;

998 999
	if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
		rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
T
Tony Lindgren 已提交
1000
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1001
		rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
T
Tony Lindgren 已提交
1002
	else if (cpu_is_omap44xx())
1003
		rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
T
Tony Lindgren 已提交
1004 1005 1006 1007 1008 1009 1010
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1011 1012 1013 1014 1015
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
static inline int init_gpio_info(struct platform_device *pdev)
{
	/* TODO: Analyze removing gpio_bank_count usage from driver code */
	gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
				GFP_KERNEL);
	if (!gpio_bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		return -ENOMEM;
	}
	return 0;
}

/* TODO: Cleanup cpu_is_* checks */
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
			if (id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[id];
		}
	} else if (cpu_class_is_omap1()) {
		if (bank_is_mpuio(bank))
1058 1059
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	if (cpu_is_omap16xx())
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1114
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1115
{
1116
	int j;
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1141
		gpio += bank->width;
1142
	}
1143
	bank->chip.ngpio = bank->width;
1144 1145 1146 1147

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1148
		     j < bank->virtual_irq_start + bank->width; j++) {
1149
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1150
		irq_set_chip_data(j, bank);
1151 1152 1153
		if (bank_is_mpuio(bank)) {
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1154
			irq_set_chip(j, &gpio_irq_chip);
1155 1156 1157
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1158
	}
T
Thomas Gleixner 已提交
1159 1160
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1161 1162
}

1163
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1164
{
1165 1166 1167 1168
	static int gpio_init_done;
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
	int id;
1169 1170
	struct gpio_bank *bank;

1171 1172
	if (!pdev->dev.platform_data)
		return -EINVAL;
1173

1174
	pdata = pdev->dev.platform_data;
1175

1176 1177
	if (!gpio_init_done) {
		int ret;
1178

1179 1180 1181
		ret = init_gpio_info(pdev);
		if (ret)
			return ret;
1182 1183
	}

1184 1185
	id = pdev->id;
	bank = &gpio_bank[id];
1186

1187 1188 1189 1190
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
		return -ENODEV;
1191
	}
1192

1193 1194 1195 1196 1197
	bank->irq = res->start;
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1198
	bank->stride = pdata->bank_stride;
1199
	bank->width = pdata->bank_width;
T
Tony Lindgren 已提交
1200

1201 1202 1203 1204 1205 1206 1207
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;

1208
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1209

1210 1211 1212 1213 1214 1215
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
		return -ENODEV;
	}
1216

1217 1218 1219 1220
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
		return -ENOMEM;
1221 1222
	}

1223 1224 1225 1226 1227
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

	omap_gpio_mod_init(bank, id);
	omap_gpio_chip_init(bank);
1228
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1229

1230 1231 1232
	if (!gpio_init_done)
		gpio_init_done = 1;

1233 1234 1235
	return 0;
}

1236
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1237
static int omap_gpio_suspend(void)
1238 1239 1240
{
	int i;

1241
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1242 1243 1244 1245 1246 1247 1248
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1249
		unsigned long flags;
1250 1251

		switch (bank->method) {
1252
#ifdef CONFIG_ARCH_OMAP16XX
1253 1254 1255 1256 1257
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1258
#endif
1259
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1260
		case METHOD_GPIO_24XX:
1261
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1262 1263 1264
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1265 1266
#endif
#ifdef CONFIG_ARCH_OMAP4
1267
		case METHOD_GPIO_44XX:
1268 1269 1270 1271
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1272
#endif
1273 1274 1275 1276
		default:
			continue;
		}

D
David Brownell 已提交
1277
		spin_lock_irqsave(&bank->lock, flags);
1278 1279 1280
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1281
		spin_unlock_irqrestore(&bank->lock, flags);
1282 1283 1284 1285 1286
	}

	return 0;
}

1287
static void omap_gpio_resume(void)
1288 1289 1290
{
	int i;

1291
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1292
		return;
1293 1294 1295 1296 1297

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1298
		unsigned long flags;
1299 1300

		switch (bank->method) {
1301
#ifdef CONFIG_ARCH_OMAP16XX
1302 1303 1304 1305
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1306
#endif
1307
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1308
		case METHOD_GPIO_24XX:
1309 1310
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1311
			break;
1312 1313
#endif
#ifdef CONFIG_ARCH_OMAP4
1314
		case METHOD_GPIO_44XX:
1315 1316 1317
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1318
#endif
1319 1320 1321 1322
		default:
			continue;
		}

D
David Brownell 已提交
1323
		spin_lock_irqsave(&bank->lock, flags);
1324 1325
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1326
		spin_unlock_irqrestore(&bank->lock, flags);
1327 1328 1329
	}
}

1330
static struct syscore_ops omap_gpio_syscore_ops = {
1331 1332 1333 1334
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1335 1336
#endif

1337
#ifdef CONFIG_ARCH_OMAP2PLUS
1338 1339 1340

static int workaround_enabled;

1341
void omap2_gpio_prepare_for_idle(int off_mode)
1342 1343
{
	int i, c = 0;
T
Tero Kristo 已提交
1344
	int min = 0;
1345

T
Tero Kristo 已提交
1346 1347
	if (cpu_is_omap34xx())
		min = 1;
1348

T
Tero Kristo 已提交
1349
	for (i = min; i < gpio_bank_count; i++) {
1350
		struct gpio_bank *bank = &gpio_bank[i];
1351
		u32 l1 = 0, l2 = 0;
1352
		int j;
1353

1354
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1355 1356
			clk_disable(bank->dbck);

1357
		if (!off_mode)
1358 1359 1360 1361 1362
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1363 1364
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1384 1385 1386 1387
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1401 1402 1403 1404 1405 1406 1407 1408 1409
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1410
void omap2_gpio_resume_after_idle(void)
1411 1412
{
	int i;
T
Tero Kristo 已提交
1413
	int min = 0;
1414

T
Tero Kristo 已提交
1415 1416 1417
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
1418
		struct gpio_bank *bank = &gpio_bank[i];
1419
		u32 l = 0, gen, gen0, gen1;
1420
		int j;
1421

1422
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1423 1424
			clk_enable(bank->dbck);

1425 1426 1427
		if (!workaround_enabled)
			continue;

1428 1429
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1430 1431 1432

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1433
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1434
			__raw_writel(bank->saved_risingdetect,
1435
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1436 1437 1438 1439 1440
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1441
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1442
			__raw_writel(bank->saved_risingdetect,
1443
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1444 1445 1446
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1447 1448 1449 1450 1451
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1452
		l &= bank->enabled_non_wakeup_gpios;
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1471
			u32 old0, old1;
1472

1473
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1474 1475 1476 1477
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1478
				__raw_writel(old0 | gen, bank->base +
1479
					OMAP24XX_GPIO_LEVELDETECT0);
1480
				__raw_writel(old1 | gen, bank->base +
1481
					OMAP24XX_GPIO_LEVELDETECT1);
1482
				__raw_writel(old0, bank->base +
1483
					OMAP24XX_GPIO_LEVELDETECT0);
1484
				__raw_writel(old1, bank->base +
1485 1486 1487 1488 1489
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
1490
						OMAP4_GPIO_LEVELDETECT0);
1491
				old1 = __raw_readl(bank->base +
1492
						OMAP4_GPIO_LEVELDETECT1);
1493
				__raw_writel(old0 | l, bank->base +
1494
						OMAP4_GPIO_LEVELDETECT0);
1495
				__raw_writel(old1 | l, bank->base +
1496
						OMAP4_GPIO_LEVELDETECT1);
1497
				__raw_writel(old0, bank->base +
1498
						OMAP4_GPIO_LEVELDETECT0);
1499
				__raw_writel(old1, bank->base +
1500
						OMAP4_GPIO_LEVELDETECT1);
1501
			}
1502 1503 1504 1505 1506
		}
	}

}

1507 1508
#endif

1509
#ifdef CONFIG_ARCH_OMAP3
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

1572 1573 1574 1575 1576 1577 1578
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1579
/*
1580 1581 1582
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1583
 */
1584
static int __init omap_gpio_drv_reg(void)
1585
{
1586
	return platform_driver_register(&omap_gpio_driver);
1587
}
1588
postcore_initcall(omap_gpio_drv_reg);
1589

1590 1591
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1592 1593
	mpuio_init();

1594
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1595 1596
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
1597 1598
#endif

1599
	return 0;
1600 1601 1602
}

arch_initcall(omap_gpio_sysinit);