gpio-omap.c 40.2 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27
#include <mach/irqs.h>
28
#include <asm/gpio.h>
29 30
#include <asm/mach/irq.h>

31 32
static LIST_HEAD(omap_gpio_list);

33
struct gpio_bank {
34
	struct list_head node;
T
Tony Lindgren 已提交
35
	unsigned long pbase;
36
	void __iomem *base;
37 38
	u16 irq;
	u16 virtual_irq_start;
39 40
	int method;
	u32 suspend_wakeup;
41
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
42
	u32 saved_wakeup;
43 44 45 46 47 48 49
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
50
	u32 level_mask;
51
	u32 toggle_mask;
52
	spinlock_t lock;
D
David Brownell 已提交
53
	struct gpio_chip chip;
54
	struct clk *dbck;
C
Charulatha V 已提交
55
	u32 mod_usage;
56
	u32 dbck_enable_mask;
57 58
	struct device *dev;
	bool dbck_flag;
59
	bool loses_context;
60
	int stride;
61
	u32 width;
62
	u16 id;
63 64 65 66

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);

	struct omap_gpio_reg_offs *regs;
67 68
};

69
#ifdef CONFIG_ARCH_OMAP3
70 71 72 73 74 75 76 77 78 79 80
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
81 82
};

83
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
84 85
#endif

86 87
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
88 89 90

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
91
	void __iomem *reg = bank->base;
92 93
	u32 l;

94
	reg += bank->regs->direction;
95 96 97 98 99 100 101 102
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

103 104 105

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
106
{
107
	void __iomem *reg = bank->base;
108
	u32 l = GPIO_BIT(bank, gpio);
109

110 111 112 113
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
114 115 116 117

	__raw_writel(l, reg);
}

118 119
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
120
{
121 122 123
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
124

125 126 127 128 129
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
130 131 132
	__raw_writel(l, reg);
}

133 134
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
135
	void __iomem *reg = bank->base + bank->regs->datain;
136

137
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
138
}
139 140 141

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
142
	void __iomem *reg = bank->base + bank->regs->dataout;
143

144
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
145 146
}

147 148 149 150 151 152 153 154 155 156 157
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

	if (set) 
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
158

159 160 161 162 163 164 165 166 167 168 169 170
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
171
	void __iomem		*reg;
172 173 174
	u32			val;
	u32			l;

175 176 177
	if (!bank->dbck_flag)
		return;

178 179 180 181 182 183 184
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

185
	l = GPIO_BIT(bank, gpio);
186

187
	reg = bank->base + bank->regs->debounce;
188 189
	__raw_writel(debounce, reg);

190
	reg = bank->base + bank->regs->debounce_en;
191 192 193 194
	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
195
		clk_enable(bank->dbck);
196 197
	} else {
		val &= ~l;
198
		clk_disable(bank->dbck);
199
	}
200
	bank->dbck_enable_mask = val;
201 202 203 204

	__raw_writel(val, reg);
}

205
#ifdef CONFIG_ARCH_OMAP2PLUS
206 207
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
208
{
209
	void __iomem *base = bank->base;
210 211
	u32 gpio_bit = 1 << gpio;

212
	if (cpu_is_omap44xx()) {
213 214 215 216 217 218 219 220
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
221
	} else {
222 223 224 225 226 227 228 229
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
230
	}
231
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
232
		if (cpu_is_omap44xx()) {
233 234
			_gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				  trigger != 0);
235
		} else {
236 237 238 239 240
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
241
				__raw_writel(1 << gpio, bank->base
242
					+ OMAP24XX_GPIO_SETWKUENA);
243 244
			else
				__raw_writel(1 << gpio, bank->base
245
					+ OMAP24XX_GPIO_CLEARWKUENA);
246
		}
T
Tero Kristo 已提交
247
	}
248 249 250
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
	if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
			(bank->non_wakeup_gpios & gpio_bit)) {
251 252 253 254 255 256 257
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
258 259 260 261
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
262

263 264 265 266 267 268 269 270 271
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
272
}
273
#endif
274

275
#ifdef CONFIG_ARCH_OMAP1
276 277 278 279 280 281 282 283 284 285 286
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
287
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
311
#endif
312

313 314 315 316
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
317 318

	switch (bank->method) {
319
#ifdef CONFIG_ARCH_OMAP1
320
	case METHOD_MPUIO:
321
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
322
		l = __raw_readl(reg);
323
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
324
			bank->toggle_mask |= 1 << gpio;
325
		if (trigger & IRQ_TYPE_EDGE_RISING)
326
			l |= 1 << gpio;
327
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
328
			l &= ~(1 << gpio);
329 330
		else
			goto bad;
331
		break;
332 333
#endif
#ifdef CONFIG_ARCH_OMAP15XX
334 335 336
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
337
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
338
			bank->toggle_mask |= 1 << gpio;
339
		if (trigger & IRQ_TYPE_EDGE_RISING)
340
			l |= 1 << gpio;
341
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
342
			l &= ~(1 << gpio);
343 344
		else
			goto bad;
345
		break;
346
#endif
347
#ifdef CONFIG_ARCH_OMAP16XX
348 349 350 351 352 353 354 355
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
356
		if (trigger & IRQ_TYPE_EDGE_RISING)
357
			l |= 2 << (gpio << 1);
358
		if (trigger & IRQ_TYPE_EDGE_FALLING)
359
			l |= 1 << (gpio << 1);
360 361 362 363 364
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
365
		break;
366
#endif
367
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
368 369
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
370
		l = __raw_readl(reg);
371
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
372
			bank->toggle_mask |= 1 << gpio;
373 374 375 376 377 378 379 380
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
381
#ifdef CONFIG_ARCH_OMAP2PLUS
382
	case METHOD_GPIO_24XX:
383
	case METHOD_GPIO_44XX:
384
		set_24xx_gpio_triggering(bank, gpio, trigger);
385
		return 0;
386
#endif
387
	default:
388
		goto bad;
389
	}
390 391 392 393
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
394 395
}

396
static int gpio_irq_type(struct irq_data *d, unsigned type)
397 398
{
	struct gpio_bank *bank;
399 400
	unsigned gpio;
	int retval;
D
David Brownell 已提交
401
	unsigned long flags;
402

403 404
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
405
	else
406
		gpio = d->irq - IH_GPIO_BASE;
407

408
	if (type & ~IRQ_TYPE_SENSE_MASK)
409
		return -EINVAL;
410 411

	/* OMAP1 allows only only edge triggering */
412
	if (!cpu_class_is_omap2()
413
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
414 415
		return -EINVAL;

416
	bank = irq_data_get_irq_chip_data(d);
D
David Brownell 已提交
417
	spin_lock_irqsave(&bank->lock, flags);
418
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
419
	spin_unlock_irqrestore(&bank->lock, flags);
420 421

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
422
		__irq_set_handler_locked(d->irq, handle_level_irq);
423
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
424
		__irq_set_handler_locked(d->irq, handle_edge_irq);
425

426
	return retval;
427 428 429 430
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
431
	void __iomem *reg = bank->base;
432

433
	reg += bank->regs->irqstatus;
434
	__raw_writel(gpio_mask, reg);
435 436

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
437 438
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
439
		__raw_writel(gpio_mask, reg);
440
	}
441 442 443

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
444 445 446 447
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
448
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
449 450
}

451 452 453
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
454
	u32 l;
455
	u32 mask = (1 << bank->width) - 1;
456

457
	reg += bank->regs->irqenable;
458
	l = __raw_readl(reg);
459
	if (bank->regs->irqenable_inv)
460 461 462
		l = ~l;
	l &= mask;
	return l;
463 464
}

465
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
466
{
467
	void __iomem *reg = bank->base;
468 469
	u32 l;

470 471 472 473 474
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
475
		l = __raw_readl(reg);
476 477
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
478 479
		else
			l |= gpio_mask;
480 481 482 483 484 485 486 487 488 489 490 491
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
492
		l = gpio_mask;
493 494
	} else {
		reg += bank->regs->irqenable;
495
		l = __raw_readl(reg);
496
		if (bank->regs->irqenable_inv)
497
			l |= gpio_mask;
498
		else
499
			l &= ~gpio_mask;
500
	}
501

502 503 504 505 506
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
507
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
508 509
}

510 511 512 513 514 515 516 517 518 519
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
520 521
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
522

523 524 525
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
526 527
		return -EINVAL;
	}
528 529 530 531 532 533 534 535 536 537

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
538 539
}

540 541
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
542
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
543 544
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
545
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
546 547
}

548
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
549
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
550
{
551
	unsigned int gpio = d->irq - IH_GPIO_BASE;
552 553 554
	struct gpio_bank *bank;
	int retval;

555
	bank = irq_data_get_irq_chip_data(d);
556
	retval = _set_gpio_wakeup(bank, gpio, enable);
557 558 559 560

	return retval;
}

561
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
562
{
563
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
564
	unsigned long flags;
D
David Brownell 已提交
565

D
David Brownell 已提交
566
	spin_lock_irqsave(&bank->lock, flags);
567

568 569 570
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
571
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
572

573
#ifdef CONFIG_ARCH_OMAP15XX
574
	if (bank->method == METHOD_GPIO_1510) {
575
		void __iomem *reg;
576

577
		/* Claim the pin for MPU */
578
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
579
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
580 581
	}
#endif
C
Charulatha V 已提交
582 583
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
584
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
585
			u32 ctrl;
586 587 588 589 590 591

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
592
			/* Module is enabled, clocks are not gated */
593 594
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
595 596 597
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
598
	spin_unlock_irqrestore(&bank->lock, flags);
599 600 601 602

	return 0;
}

603
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
604
{
605
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
606
	unsigned long flags;
607

D
David Brownell 已提交
608
	spin_lock_irqsave(&bank->lock, flags);
609 610 611 612
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
613
		__raw_writel(1 << offset, reg);
614 615
	}
#endif
616 617
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
618 619
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
620
		__raw_writel(1 << offset, reg);
621
	}
622 623 624 625 626 627 628
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
629
#endif
C
Charulatha V 已提交
630 631 632
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
633
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
634
			u32 ctrl;
635 636 637 638 639 640

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
641 642
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
643
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
644 645
		}
	}
646
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
647
	spin_unlock_irqrestore(&bank->lock, flags);
648 649 650 651 652 653 654 655 656 657 658
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
659
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
660
{
661
	void __iomem *isr_reg = NULL;
662
	u32 isr;
663
	unsigned int gpio_irq, gpio_index;
664
	struct gpio_bank *bank;
665 666
	u32 retrigger = 0;
	int unmasked = 0;
667
	struct irq_chip *chip = irq_desc_get_chip(desc);
668

669
	chained_irq_enter(chip, desc);
670

T
Thomas Gleixner 已提交
671
	bank = irq_get_handler_data(irq);
672
	isr_reg = bank->base + bank->regs->irqstatus;
673 674 675 676

	if (WARN_ON(!isr_reg))
		goto exit;

677
	while(1) {
678
		u32 isr_saved, level_mask = 0;
679
		u32 enabled;
680

681 682
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
683 684 685 686

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

687
		if (cpu_class_is_omap2()) {
688
			level_mask = bank->level_mask & enabled;
689
		}
690 691 692 693

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
694
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
695
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
696
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
697 698 699

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
700 701
		if (!level_mask && !unmasked) {
			unmasked = 1;
702
			chained_irq_exit(chip, desc);
703
		}
704

705 706
		isr |= retrigger;
		retrigger = 0;
707 708 709 710 711
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
712
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
713

714 715
			if (!(isr & 1))
				continue;
716

717 718 719 720 721 722 723 724 725 726 727 728
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

729
			generic_handle_irq(gpio_irq);
730
		}
731
	}
732 733 734 735
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
736
exit:
737
	if (!unmasked)
738
		chained_irq_exit(chip, desc);
739 740
}

741
static void gpio_irq_shutdown(struct irq_data *d)
742
{
743 744
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
745
	unsigned long flags;
746

747
	spin_lock_irqsave(&bank->lock, flags);
748
	_reset_gpio(bank, gpio);
749
	spin_unlock_irqrestore(&bank->lock, flags);
750 751
}

752
static void gpio_ack_irq(struct irq_data *d)
753
{
754 755
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
756 757 758 759

	_clear_gpio_irqstatus(bank, gpio);
}

760
static void gpio_mask_irq(struct irq_data *d)
761
{
762 763
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
764
	unsigned long flags;
765

766
	spin_lock_irqsave(&bank->lock, flags);
767
	_set_gpio_irqenable(bank, gpio, 0);
768
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
769
	spin_unlock_irqrestore(&bank->lock, flags);
770 771
}

772
static void gpio_unmask_irq(struct irq_data *d)
773
{
774 775
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
776
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
777
	u32 trigger = irqd_get_trigger_type(d);
778
	unsigned long flags;
779

780
	spin_lock_irqsave(&bank->lock, flags);
781
	if (trigger)
782
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
783 784 785 786 787 788 789

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
790

K
Kevin Hilman 已提交
791
	_set_gpio_irqenable(bank, gpio, 1);
792
	spin_unlock_irqrestore(&bank->lock, flags);
793 794
}

795 796
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
797 798 799 800 801 802
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
803 804 805 806 807 808 809 810
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
811 812 813 814
#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

815
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
816
{
817
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
818
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
819 820
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
821
	unsigned long		flags;
D
David Brownell 已提交
822

D
David Brownell 已提交
823
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
824 825
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
826
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
827 828 829 830

	return 0;
}

831
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
832
{
833
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
834
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
835 836
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
837
	unsigned long		flags;
D
David Brownell 已提交
838

D
David Brownell 已提交
839
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
840
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
841
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
842 843 844 845

	return 0;
}

846
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
847 848 849 850
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

851
/* use platform_driver for this. */
D
David Brownell 已提交
852 853 854
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
855
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
856 857 858 859 860 861 862 863 864 865 866 867
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

868
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
869
{
870
	platform_set_drvdata(&omap_mpuio_device, bank);
871

D
David Brownell 已提交
872 873 874 875 876
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
877
static inline void mpuio_init(struct gpio_bank *bank) {}
D
David Brownell 已提交
878 879
#endif	/* 16xx */

880 881 882
#else

#define bank_is_mpuio(bank)	0
883
static inline void mpuio_init(struct gpio_bank *bank) {}
884 885 886 887

#endif

/*---------------------------------------------------------------------*/
888

D
David Brownell 已提交
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

905 906
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
907
	void __iomem *reg = bank->base + bank->regs->direction;
908 909 910 911

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
912 913
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
914 915 916 917 918 919
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
920
	bank = container_of(chip, struct gpio_bank, chip);
921
	reg = bank->base;
922
	mask = GPIO_BIT(bank, gpio);
923 924 925 926 927

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
928 929 930 931 932 933 934 935 936
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
937
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
938 939 940 941 942
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

943 944 945 946 947 948 949
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
950 951 952 953 954 955 956

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

957 958 959 960 961 962 963
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
964 965 966 967 968 969 970
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
971
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
972 973 974
	spin_unlock_irqrestore(&bank->lock, flags);
}

975 976 977 978 979 980 981 982
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
983 984
/*---------------------------------------------------------------------*/

985
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
986
{
987
	static bool called;
T
Tony Lindgren 已提交
988 989
	u32 rev;

990
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
991 992
		return;

993 994
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
995
		(rev >> 4) & 0x0f, rev & 0x0f);
996 997

	called = true;
T
Tony Lindgren 已提交
998 999
}

1000 1001 1002 1003 1004
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1005
/* TODO: Cleanup cpu_is_* checks */
1006
static void omap_gpio_mod_init(struct gpio_bank *bank)
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
1030 1031 1032
			if (bank->id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios =
						non_wakeup_gpios[bank->id];
1033 1034
		}
	} else if (cpu_class_is_omap1()) {
1035
		if (bank_is_mpuio(bank)) {
1036 1037
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
1038 1039
			mpuio_init(bank);
		}
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1070 1071 1072 1073 1074 1075 1076 1077 1078
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
1079 1080 1081 1082 1083
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
	if (cpu_is_omap16xx())
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1099
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1100
{
1101
	int j;
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1126
		gpio += bank->width;
1127
	}
1128
	bank->chip.ngpio = bank->width;
1129 1130 1131 1132

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1133
		     j < bank->virtual_irq_start + bank->width; j++) {
1134
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1135
		irq_set_chip_data(j, bank);
1136 1137 1138
		if (bank_is_mpuio(bank)) {
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1139
			irq_set_chip(j, &gpio_irq_chip);
1140 1141 1142
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1143
	}
T
Thomas Gleixner 已提交
1144 1145
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1146 1147
}

1148
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1149
{
1150 1151
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1152
	struct gpio_bank *bank;
1153
	int ret = 0;
1154

1155 1156 1157
	if (!pdev->dev.platform_data) {
		ret = -EINVAL;
		goto err_exit;
1158 1159
	}

1160 1161 1162 1163 1164 1165
	bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
	if (!bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		ret = -ENOMEM;
		goto err_exit;
	}
1166

1167 1168
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1169 1170 1171 1172
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1173
	}
1174

1175
	bank->irq = res->start;
1176 1177 1178
	bank->id = pdev->id;

	pdata = pdev->dev.platform_data;
1179 1180 1181 1182
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1183
	bank->stride = pdata->bank_stride;
1184
	bank->width = pdata->bank_width;
1185
	bank->loses_context = pdata->loses_context;
1186 1187 1188 1189 1190 1191
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1192

1193
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1194

1195 1196 1197
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1198 1199 1200 1201
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1202
	}
1203

1204 1205
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
1206 1207 1208 1209
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
				pdev->id);
		ret = -ENOMEM;
		goto err_free;
1210 1211
	}

1212 1213 1214
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

1215
	omap_gpio_mod_init(bank);
1216
	omap_gpio_chip_init(bank);
1217
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1218

1219
	list_add_tail(&bank->node, &omap_gpio_list);
1220

1221 1222 1223 1224 1225 1226
	return ret;

err_free:
	kfree(bank);
err_exit:
	return ret;
1227 1228
}

1229
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1230
static int omap_gpio_suspend(void)
1231
{
1232
	struct gpio_bank *bank;
1233

1234
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1235 1236
		return 0;

1237
	list_for_each_entry(bank, &omap_gpio_list, node) {
1238 1239 1240
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1241
		unsigned long flags;
1242 1243

		switch (bank->method) {
1244
#ifdef CONFIG_ARCH_OMAP16XX
1245 1246 1247 1248 1249
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1250
#endif
1251
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1252
		case METHOD_GPIO_24XX:
1253
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1254 1255 1256
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1257 1258
#endif
#ifdef CONFIG_ARCH_OMAP4
1259
		case METHOD_GPIO_44XX:
1260 1261 1262 1263
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1264
#endif
1265 1266 1267 1268
		default:
			continue;
		}

D
David Brownell 已提交
1269
		spin_lock_irqsave(&bank->lock, flags);
1270 1271 1272
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1273
		spin_unlock_irqrestore(&bank->lock, flags);
1274 1275 1276 1277 1278
	}

	return 0;
}

1279
static void omap_gpio_resume(void)
1280
{
1281
	struct gpio_bank *bank;
1282

1283
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1284
		return;
1285

1286
	list_for_each_entry(bank, &omap_gpio_list, node) {
1287 1288
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1289
		unsigned long flags;
1290 1291

		switch (bank->method) {
1292
#ifdef CONFIG_ARCH_OMAP16XX
1293 1294 1295 1296
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1297
#endif
1298
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1299
		case METHOD_GPIO_24XX:
1300 1301
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1302
			break;
1303 1304
#endif
#ifdef CONFIG_ARCH_OMAP4
1305
		case METHOD_GPIO_44XX:
1306 1307 1308
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1309
#endif
1310 1311 1312 1313
		default:
			continue;
		}

D
David Brownell 已提交
1314
		spin_lock_irqsave(&bank->lock, flags);
1315 1316
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1317
		spin_unlock_irqrestore(&bank->lock, flags);
1318 1319 1320
	}
}

1321
static struct syscore_ops omap_gpio_syscore_ops = {
1322 1323 1324 1325
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1326 1327
#endif

1328
#ifdef CONFIG_ARCH_OMAP2PLUS
1329 1330 1331

static int workaround_enabled;

1332
void omap2_gpio_prepare_for_idle(int off_mode)
1333
{
1334 1335
	int c = 0;
	struct gpio_bank *bank;
1336

1337
	list_for_each_entry(bank, &omap_gpio_list, node) {
1338
		u32 l1 = 0, l2 = 0;
1339
		int j;
1340

1341
		if (!bank->loses_context)
1342 1343
			continue;

1344
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1345 1346
			clk_disable(bank->dbck);

1347
		if (!off_mode)
1348 1349 1350 1351 1352
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1353 1354
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1374 1375 1376 1377
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1391 1392 1393 1394 1395 1396 1397 1398 1399
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1400
void omap2_gpio_resume_after_idle(void)
1401
{
1402
	struct gpio_bank *bank;
1403

1404
	list_for_each_entry(bank, &omap_gpio_list, node) {
1405
		u32 l = 0, gen, gen0, gen1;
1406
		int j;
1407

1408
		if (!bank->loses_context)
1409 1410
			continue;

1411
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1412 1413
			clk_enable(bank->dbck);

1414 1415 1416
		if (!workaround_enabled)
			continue;

1417 1418
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1419 1420 1421

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1422
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1423
			__raw_writel(bank->saved_risingdetect,
1424
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1425 1426 1427 1428 1429
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1430
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1431
			__raw_writel(bank->saved_risingdetect,
1432
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1433 1434 1435
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1436 1437 1438 1439 1440
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1441
		l &= bank->enabled_non_wakeup_gpios;
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1460
			u32 old0, old1;
1461

1462
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1463 1464 1465 1466
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1467
				__raw_writel(old0 | gen, bank->base +
1468
					OMAP24XX_GPIO_LEVELDETECT0);
1469
				__raw_writel(old1 | gen, bank->base +
1470
					OMAP24XX_GPIO_LEVELDETECT1);
1471
				__raw_writel(old0, bank->base +
1472
					OMAP24XX_GPIO_LEVELDETECT0);
1473
				__raw_writel(old1, bank->base +
1474 1475 1476 1477 1478
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
1479
						OMAP4_GPIO_LEVELDETECT0);
1480
				old1 = __raw_readl(bank->base +
1481
						OMAP4_GPIO_LEVELDETECT1);
1482
				__raw_writel(old0 | l, bank->base +
1483
						OMAP4_GPIO_LEVELDETECT0);
1484
				__raw_writel(old1 | l, bank->base +
1485
						OMAP4_GPIO_LEVELDETECT1);
1486
				__raw_writel(old0, bank->base +
1487
						OMAP4_GPIO_LEVELDETECT0);
1488
				__raw_writel(old1, bank->base +
1489
						OMAP4_GPIO_LEVELDETECT1);
1490
			}
1491 1492 1493 1494 1495
		}
	}

}

1496 1497
#endif

1498
#ifdef CONFIG_ARCH_OMAP3
1499 1500
void omap_gpio_save_context(void)
{
1501 1502 1503 1504 1505 1506
	struct gpio_bank *bank;
	int i = 0;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		i++;

1507
		if (!bank->loses_context)
1508
			continue;
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534

		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

void omap_gpio_restore_context(void)
{
1535 1536 1537 1538 1539 1540
	struct gpio_bank *bank;
	int i = 0;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		i++;

1541
		if (!bank->loses_context)
1542
			continue;
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567

		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

1568 1569 1570 1571 1572 1573 1574
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1575
/*
1576 1577 1578
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1579
 */
1580
static int __init omap_gpio_drv_reg(void)
1581
{
1582
	return platform_driver_register(&omap_gpio_driver);
1583
}
1584
postcore_initcall(omap_gpio_drv_reg);
1585

1586 1587
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1588

1589
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1590 1591
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
1592 1593
#endif

1594
	return 0;
1595 1596 1597
}

arch_initcall(omap_gpio_sysinit);