gpio-omap.c 36.4 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27
#include <mach/irqs.h>
28
#include <asm/gpio.h>
29 30
#include <asm/mach/irq.h>

31 32
static LIST_HEAD(omap_gpio_list);

33 34 35 36 37 38 39 40 41 42 43 44 45
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
};

46
struct gpio_bank {
47
	struct list_head node;
T
Tony Lindgren 已提交
48
	unsigned long pbase;
49
	void __iomem *base;
50 51
	u16 irq;
	u16 virtual_irq_start;
52 53 54
	int method;
	u32 suspend_wakeup;
	u32 saved_wakeup;
55 56
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
57
	struct gpio_regs context;
58 59 60
	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
61
	u32 level_mask;
62
	u32 toggle_mask;
63
	spinlock_t lock;
D
David Brownell 已提交
64
	struct gpio_chip chip;
65
	struct clk *dbck;
C
Charulatha V 已提交
66
	u32 mod_usage;
67
	u32 dbck_enable_mask;
68 69
	struct device *dev;
	bool dbck_flag;
70
	bool loses_context;
71
	int stride;
72
	u32 width;
73
	int context_loss_count;
74
	u16 id;
75 76

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
77
	int (*get_context_loss_count)(struct device *dev);
78 79

	struct omap_gpio_reg_offs *regs;
80 81
};

82 83
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
84
#define GPIO_MOD_CTRL_BIT	BIT(0)
85 86 87

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
88
	void __iomem *reg = bank->base;
89 90
	u32 l;

91
	reg += bank->regs->direction;
92 93 94 95 96 97 98 99
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

100 101 102

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
103
{
104
	void __iomem *reg = bank->base;
105
	u32 l = GPIO_BIT(bank, gpio);
106

107 108 109 110
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
111 112 113 114

	__raw_writel(l, reg);
}

115 116
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
117
{
118 119 120
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
121

122 123 124 125 126
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
127 128 129
	__raw_writel(l, reg);
}

130 131
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
132
	void __iomem *reg = bank->base + bank->regs->datain;
133

134
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
135
}
136 137 138

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
139
	void __iomem *reg = bank->base + bank->regs->dataout;
140

141
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
142 143
}

144 145 146 147 148 149 150 151 152 153 154
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

	if (set) 
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
155

156 157 158 159 160 161 162 163 164 165 166 167
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
168
	void __iomem		*reg;
169 170 171
	u32			val;
	u32			l;

172 173 174
	if (!bank->dbck_flag)
		return;

175 176 177 178 179 180 181
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

182
	l = GPIO_BIT(bank, gpio);
183

184
	reg = bank->base + bank->regs->debounce;
185 186
	__raw_writel(debounce, reg);

187
	reg = bank->base + bank->regs->debounce_en;
188 189 190 191
	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
192
		clk_enable(bank->dbck);
193 194
	} else {
		val &= ~l;
195
		clk_disable(bank->dbck);
196
	}
197
	bank->dbck_enable_mask = val;
198 199 200 201

	__raw_writel(val, reg);
}

202
#ifdef CONFIG_ARCH_OMAP2PLUS
203 204
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
205
{
206
	void __iomem *base = bank->base;
207 208
	u32 gpio_bit = 1 << gpio;

209
	if (cpu_is_omap44xx()) {
210 211 212 213 214 215 216 217
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP4_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
218
	} else {
219 220 221 222 223 224 225 226
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_LOW);
		_gpio_rmw(base, OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			  trigger & IRQ_TYPE_LEVEL_HIGH);
		_gpio_rmw(base, OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_RISING);
		_gpio_rmw(base, OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			  trigger & IRQ_TYPE_EDGE_FALLING);
227
	}
228
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
229
		if (cpu_is_omap44xx()) {
230 231
			_gpio_rmw(base, OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				  trigger != 0);
232
		} else {
233 234 235 236 237
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
238
				__raw_writel(1 << gpio, bank->base
239
					+ OMAP24XX_GPIO_SETWKUENA);
240 241
			else
				__raw_writel(1 << gpio, bank->base
242
					+ OMAP24XX_GPIO_CLEARWKUENA);
243
		}
T
Tero Kristo 已提交
244
	}
245 246 247
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
	if (cpu_is_omap34xx() || cpu_is_omap44xx() ||
			(bank->non_wakeup_gpios & gpio_bit)) {
248 249 250 251 252 253 254
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
255 256 257 258
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
259

260 261 262
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
263
}
264
#endif
265

266
#ifdef CONFIG_ARCH_OMAP1
267 268 269 270 271 272 273 274 275 276 277
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
278
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
302
#endif
303

304 305 306 307
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
308 309

	switch (bank->method) {
310
#ifdef CONFIG_ARCH_OMAP1
311
	case METHOD_MPUIO:
312
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
313
		l = __raw_readl(reg);
314
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
315
			bank->toggle_mask |= 1 << gpio;
316
		if (trigger & IRQ_TYPE_EDGE_RISING)
317
			l |= 1 << gpio;
318
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
319
			l &= ~(1 << gpio);
320 321
		else
			goto bad;
322
		break;
323 324
#endif
#ifdef CONFIG_ARCH_OMAP15XX
325 326 327
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
328
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
329
			bank->toggle_mask |= 1 << gpio;
330
		if (trigger & IRQ_TYPE_EDGE_RISING)
331
			l |= 1 << gpio;
332
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
333
			l &= ~(1 << gpio);
334 335
		else
			goto bad;
336
		break;
337
#endif
338
#ifdef CONFIG_ARCH_OMAP16XX
339 340 341 342 343 344 345 346
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
347
		if (trigger & IRQ_TYPE_EDGE_RISING)
348
			l |= 2 << (gpio << 1);
349
		if (trigger & IRQ_TYPE_EDGE_FALLING)
350
			l |= 1 << (gpio << 1);
351 352 353 354 355
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
356
		break;
357
#endif
358
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
359 360
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
361
		l = __raw_readl(reg);
362
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
363
			bank->toggle_mask |= 1 << gpio;
364 365 366 367 368 369 370 371
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
372
#ifdef CONFIG_ARCH_OMAP2PLUS
373
	case METHOD_GPIO_24XX:
374
	case METHOD_GPIO_44XX:
375
		set_24xx_gpio_triggering(bank, gpio, trigger);
376
		return 0;
377
#endif
378
	default:
379
		goto bad;
380
	}
381 382 383 384
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
385 386
}

387
static int gpio_irq_type(struct irq_data *d, unsigned type)
388 389
{
	struct gpio_bank *bank;
390 391
	unsigned gpio;
	int retval;
D
David Brownell 已提交
392
	unsigned long flags;
393

394 395
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
396
	else
397
		gpio = d->irq - IH_GPIO_BASE;
398

399
	if (type & ~IRQ_TYPE_SENSE_MASK)
400
		return -EINVAL;
401

402 403 404 405
	bank = irq_data_get_irq_chip_data(d);

	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
406 407
		return -EINVAL;

D
David Brownell 已提交
408
	spin_lock_irqsave(&bank->lock, flags);
409
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
410
	spin_unlock_irqrestore(&bank->lock, flags);
411 412

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
413
		__irq_set_handler_locked(d->irq, handle_level_irq);
414
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
415
		__irq_set_handler_locked(d->irq, handle_edge_irq);
416

417
	return retval;
418 419 420 421
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
422
	void __iomem *reg = bank->base;
423

424
	reg += bank->regs->irqstatus;
425
	__raw_writel(gpio_mask, reg);
426 427

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
428 429
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
430
		__raw_writel(gpio_mask, reg);
431
	}
432 433 434

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
435 436 437 438
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
439
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
440 441
}

442 443 444
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
445
	u32 l;
446
	u32 mask = (1 << bank->width) - 1;
447

448
	reg += bank->regs->irqenable;
449
	l = __raw_readl(reg);
450
	if (bank->regs->irqenable_inv)
451 452 453
		l = ~l;
	l &= mask;
	return l;
454 455
}

456
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
457
{
458
	void __iomem *reg = bank->base;
459 460
	u32 l;

461 462 463 464 465
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
466
		l = __raw_readl(reg);
467 468
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
469 470
		else
			l |= gpio_mask;
471 472 473 474 475 476 477 478 479 480 481 482
	}

	__raw_writel(l, reg);
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
483
		l = gpio_mask;
484 485
	} else {
		reg += bank->regs->irqenable;
486
		l = __raw_readl(reg);
487
		if (bank->regs->irqenable_inv)
488
			l |= gpio_mask;
489
		else
490
			l &= ~gpio_mask;
491
	}
492

493 494 495 496 497
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
498
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
499 500
}

501 502 503 504 505 506 507 508 509 510
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
511 512
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
513

514 515 516
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
517 518
		return -EINVAL;
	}
519 520 521 522 523 524 525 526 527 528

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
529 530
}

531 532
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
533
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
534 535
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
536
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
537 538
}

539
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
540
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
541
{
542
	unsigned int gpio = d->irq - IH_GPIO_BASE;
543 544 545
	struct gpio_bank *bank;
	int retval;

546
	bank = irq_data_get_irq_chip_data(d);
547
	retval = _set_gpio_wakeup(bank, gpio, enable);
548 549 550 551

	return retval;
}

552
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
553
{
554
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
555
	unsigned long flags;
D
David Brownell 已提交
556

D
David Brownell 已提交
557
	spin_lock_irqsave(&bank->lock, flags);
558

559 560 561
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
562
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
563

564
#ifdef CONFIG_ARCH_OMAP15XX
565
	if (bank->method == METHOD_GPIO_1510) {
566
		void __iomem *reg;
567

568
		/* Claim the pin for MPU */
569
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
570
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
571 572
	}
#endif
573 574 575 576 577 578 579 580
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
C
Charulatha V 已提交
581
	}
582 583 584

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
585
	spin_unlock_irqrestore(&bank->lock, flags);
586 587 588 589

	return 0;
}

590
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
591
{
592
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
593
	void __iomem *base = bank->base;
D
David Brownell 已提交
594
	unsigned long flags;
595

D
David Brownell 已提交
596
	spin_lock_irqsave(&bank->lock, flags);
597 598

	if (bank->regs->wkup_en)
599
		/* Disable wake-up during idle for dynamic tick */
600 601
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);

602 603 604 605 606 607 608 609 610 611
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
C
Charulatha V 已提交
612
	}
613

614
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
615
	spin_unlock_irqrestore(&bank->lock, flags);
616 617 618 619 620 621 622 623 624 625 626
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
627
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
628
{
629
	void __iomem *isr_reg = NULL;
630
	u32 isr;
631
	unsigned int gpio_irq, gpio_index;
632
	struct gpio_bank *bank;
633 634
	u32 retrigger = 0;
	int unmasked = 0;
635
	struct irq_chip *chip = irq_desc_get_chip(desc);
636

637
	chained_irq_enter(chip, desc);
638

T
Thomas Gleixner 已提交
639
	bank = irq_get_handler_data(irq);
640
	isr_reg = bank->base + bank->regs->irqstatus;
641 642 643 644

	if (WARN_ON(!isr_reg))
		goto exit;

645
	while(1) {
646
		u32 isr_saved, level_mask = 0;
647
		u32 enabled;
648

649 650
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
651 652 653 654

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

655
		if (bank->level_mask)
656
			level_mask = bank->level_mask & enabled;
657 658 659 660

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
661
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
662
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
663
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
664 665 666

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
667 668
		if (!level_mask && !unmasked) {
			unmasked = 1;
669
			chained_irq_exit(chip, desc);
670
		}
671

672 673
		isr |= retrigger;
		retrigger = 0;
674 675 676 677 678
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
679
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
680

681 682
			if (!(isr & 1))
				continue;
683

684 685 686 687 688 689 690 691 692 693 694 695
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

696
			generic_handle_irq(gpio_irq);
697
		}
698
	}
699 700 701 702
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
703
exit:
704
	if (!unmasked)
705
		chained_irq_exit(chip, desc);
706 707
}

708
static void gpio_irq_shutdown(struct irq_data *d)
709
{
710 711
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
712
	unsigned long flags;
713

714
	spin_lock_irqsave(&bank->lock, flags);
715
	_reset_gpio(bank, gpio);
716
	spin_unlock_irqrestore(&bank->lock, flags);
717 718
}

719
static void gpio_ack_irq(struct irq_data *d)
720
{
721 722
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
723 724 725 726

	_clear_gpio_irqstatus(bank, gpio);
}

727
static void gpio_mask_irq(struct irq_data *d)
728
{
729 730
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
731
	unsigned long flags;
732

733
	spin_lock_irqsave(&bank->lock, flags);
734
	_set_gpio_irqenable(bank, gpio, 0);
735
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
736
	spin_unlock_irqrestore(&bank->lock, flags);
737 738
}

739
static void gpio_unmask_irq(struct irq_data *d)
740
{
741 742
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
743
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
744
	u32 trigger = irqd_get_trigger_type(d);
745
	unsigned long flags;
746

747
	spin_lock_irqsave(&bank->lock, flags);
748
	if (trigger)
749
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
750 751 752 753 754 755 756

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
757

K
Kevin Hilman 已提交
758
	_set_gpio_irqenable(bank, gpio, 1);
759
	spin_unlock_irqrestore(&bank->lock, flags);
760 761
}

762 763
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
764 765 766 767 768 769
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
770 771 772 773 774 775 776 777
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
778 779 780 781
#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

782
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
783
{
784
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
785
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
786 787
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
788
	unsigned long		flags;
D
David Brownell 已提交
789

D
David Brownell 已提交
790
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
791 792
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
793
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
794 795 796 797

	return 0;
}

798
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
799
{
800
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
801
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
802 803
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
804
	unsigned long		flags;
D
David Brownell 已提交
805

D
David Brownell 已提交
806
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
807
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
808
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
809 810 811 812

	return 0;
}

813
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
814 815 816 817
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

818
/* use platform_driver for this. */
D
David Brownell 已提交
819 820 821
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
822
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
823 824 825 826 827 828 829 830 831 832 833 834
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

835
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
836
{
837
	platform_set_drvdata(&omap_mpuio_device, bank);
838

D
David Brownell 已提交
839 840 841 842 843
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
844
static inline void mpuio_init(struct gpio_bank *bank) {}
D
David Brownell 已提交
845 846
#endif	/* 16xx */

847 848 849
#else

#define bank_is_mpuio(bank)	0
850
static inline void mpuio_init(struct gpio_bank *bank) {}
851 852 853 854

#endif

/*---------------------------------------------------------------------*/
855

D
David Brownell 已提交
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

872 873
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
874
	void __iomem *reg = bank->base + bank->regs->direction;
875 876 877 878

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
879 880
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
881 882 883 884 885 886
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
887
	bank = container_of(chip, struct gpio_bank, chip);
888
	reg = bank->base;
889
	mask = GPIO_BIT(bank, gpio);
890 891 892 893 894

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
895 896 897 898 899 900 901 902 903
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
904
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
905 906 907 908 909
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

910 911 912 913 914 915 916
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
917 918 919 920 921 922 923

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

924 925 926 927 928 929 930
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
931 932 933 934 935 936 937
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
938
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
939 940 941
	spin_unlock_irqrestore(&bank->lock, flags);
}

942 943 944 945 946 947 948 949
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
950 951
/*---------------------------------------------------------------------*/

952
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
953
{
954
	static bool called;
T
Tony Lindgren 已提交
955 956
	u32 rev;

957
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
958 959
		return;

960 961
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
962
		(rev >> 4) & 0x0f, rev & 0x0f);
963 964

	called = true;
T
Tony Lindgren 已提交
965 966
}

967 968 969 970 971
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

972
/* TODO: Cleanup cpu_is_* checks */
973
static void omap_gpio_mod_init(struct gpio_bank *bank)
974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		}
	} else if (cpu_class_is_omap1()) {
995
		if (bank_is_mpuio(bank)) {
996 997
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
998 999
			mpuio_init(bank);
		}
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1030 1031 1032 1033 1034 1035 1036 1037 1038
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
1039 1040 1041 1042 1043
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

1044 1045 1046 1047 1048 1049
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
1050 1051

	if (bank->regs->wkup_en)
1052 1053 1054 1055 1056 1057 1058
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

1059
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1060
{
1061
	int j;
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
1080 1081
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1082 1083 1084 1085 1086
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1087
		gpio += bank->width;
1088
	}
1089
	bank->chip.ngpio = bank->width;
1090 1091 1092 1093

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1094
		     j < bank->virtual_irq_start + bank->width; j++) {
1095
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1096
		irq_set_chip_data(j, bank);
1097 1098 1099
		if (bank_is_mpuio(bank)) {
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1100
			irq_set_chip(j, &gpio_irq_chip);
1101 1102 1103
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1104
	}
T
Thomas Gleixner 已提交
1105 1106
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1107 1108
}

1109
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1110
{
1111 1112
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1113
	struct gpio_bank *bank;
1114
	int ret = 0;
1115

1116 1117 1118
	if (!pdev->dev.platform_data) {
		ret = -EINVAL;
		goto err_exit;
1119 1120
	}

1121 1122 1123 1124 1125 1126
	bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
	if (!bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		ret = -ENOMEM;
		goto err_exit;
	}
1127

1128 1129
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1130 1131 1132 1133
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1134
	}
1135

1136
	bank->irq = res->start;
1137 1138 1139
	bank->id = pdev->id;

	pdata = pdev->dev.platform_data;
1140 1141 1142 1143
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1144
	bank->stride = pdata->bank_stride;
1145
	bank->width = pdata->bank_width;
1146
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1147
	bank->loses_context = pdata->loses_context;
1148
	bank->get_context_loss_count = pdata->get_context_loss_count;
1149 1150 1151 1152 1153 1154
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1155

1156
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1157

1158 1159 1160
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1161 1162 1163 1164
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1165
	}
1166

1167 1168
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
1169 1170 1171 1172
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
				pdev->id);
		ret = -ENOMEM;
		goto err_free;
1173 1174
	}

1175 1176 1177
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

1178
	omap_gpio_mod_init(bank);
1179
	omap_gpio_chip_init(bank);
1180
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1181

1182
	list_add_tail(&bank->node, &omap_gpio_list);
1183

1184 1185 1186 1187 1188 1189
	return ret;

err_free:
	kfree(bank);
err_exit:
	return ret;
1190 1191
}

1192
static int omap_gpio_suspend(void)
1193
{
1194
	struct gpio_bank *bank;
1195

1196
	list_for_each_entry(bank, &omap_gpio_list, node) {
1197
		void __iomem *base = bank->base;
1198
		void __iomem *wake_status;
D
David Brownell 已提交
1199
		unsigned long flags;
1200

1201 1202 1203 1204
		if (!bank->regs->wkup_en)
			return 0;

		wake_status = bank->base + bank->regs->wkup_en;
1205

D
David Brownell 已提交
1206
		spin_lock_irqsave(&bank->lock, flags);
1207
		bank->saved_wakeup = __raw_readl(wake_status);
1208 1209
		_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
		_gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
D
David Brownell 已提交
1210
		spin_unlock_irqrestore(&bank->lock, flags);
1211 1212 1213 1214 1215
	}

	return 0;
}

1216
static void omap_gpio_resume(void)
1217
{
1218
	struct gpio_bank *bank;
1219

1220
	list_for_each_entry(bank, &omap_gpio_list, node) {
1221
		void __iomem *base = bank->base;
D
David Brownell 已提交
1222
		unsigned long flags;
1223

1224 1225
		if (!bank->regs->wkup_en)
			return;
1226

D
David Brownell 已提交
1227
		spin_lock_irqsave(&bank->lock, flags);
1228 1229
		_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
		_gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
D
David Brownell 已提交
1230
		spin_unlock_irqrestore(&bank->lock, flags);
1231 1232 1233
	}
}

1234
static struct syscore_ops omap_gpio_syscore_ops = {
1235 1236 1237 1238
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1239
#ifdef CONFIG_ARCH_OMAP2PLUS
1240

1241 1242
static void omap_gpio_save_context(struct gpio_bank *bank);
static void omap_gpio_restore_context(struct gpio_bank *bank);
1243

1244
void omap2_gpio_prepare_for_idle(int off_mode)
1245
{
1246
	struct gpio_bank *bank;
1247

1248
	list_for_each_entry(bank, &omap_gpio_list, node) {
1249
		u32 l1 = 0, l2 = 0;
1250
		int j;
1251

1252
		if (!bank->loses_context)
1253 1254
			continue;

1255
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1256 1257
			clk_disable(bank->dbck);

1258
		if (!off_mode)
1259 1260 1261 1262 1263
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1264
		if (!(bank->enabled_non_wakeup_gpios))
1265
			goto save_gpio_context;
1266

1267 1268 1269 1270
		bank->saved_datain = __raw_readl(bank->base +
							bank->regs->datain);
		l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
		l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1271

1272 1273 1274 1275
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1276

1277 1278
		__raw_writel(l1, bank->base + bank->regs->fallingdetect);
		__raw_writel(l2, bank->base + bank->regs->risingdetect);
1279

1280 1281 1282 1283 1284 1285
save_gpio_context:
		if (bank->get_context_loss_count)
			bank->context_loss_count =
				bank->get_context_loss_count(bank->dev);

		omap_gpio_save_context(bank);
1286 1287 1288
	}
}

1289
void omap2_gpio_resume_after_idle(void)
1290
{
1291
	struct gpio_bank *bank;
1292

1293
	list_for_each_entry(bank, &omap_gpio_list, node) {
1294
		int context_lost_cnt_after;
1295
		u32 l = 0, gen, gen0, gen1;
1296
		int j;
1297

1298
		if (!bank->loses_context)
1299 1300
			continue;

1301
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1302 1303
			clk_enable(bank->dbck);

1304 1305 1306 1307 1308 1309 1310
		if (bank->get_context_loss_count) {
			context_lost_cnt_after =
				bank->get_context_loss_count(bank->dev);
			if (context_lost_cnt_after != bank->context_loss_count
				|| !context_lost_cnt_after)
				omap_gpio_restore_context(bank);
		}
1311

1312 1313
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1314

1315 1316 1317 1318 1319
		__raw_writel(bank->saved_fallingdetect,
				bank->base + bank->regs->fallingdetect);
		__raw_writel(bank->saved_risingdetect,
				bank->base + bank->regs->risingdetect);
		l = __raw_readl(bank->base + bank->regs->datain);
1320

1321 1322 1323 1324 1325
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1326
		l &= bank->enabled_non_wakeup_gpios;
1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1345
			u32 old0, old1;
1346

1347 1348 1349 1350 1351
			old0 = __raw_readl(bank->base +
						bank->regs->leveldetect0);
			old1 = __raw_readl(bank->base +
						bank->regs->leveldetect1);

1352
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1353 1354
				old0 |= gen;
				old1 |= gen;
1355 1356 1357
			}

			if (cpu_is_omap44xx()) {
1358 1359
				old0 |= l;
				old1 |= l;
1360
			}
1361 1362 1363 1364
			__raw_writel(old0, bank->base +
						bank->regs->leveldetect0);
			__raw_writel(old1, bank->base +
						bank->regs->leveldetect1);
1365 1366 1367 1368
		}
	}
}

1369
static void omap_gpio_save_context(struct gpio_bank *bank)
1370
{
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
	bank->context.irqenable1 =
		__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
	bank->context.irqenable2 =
		__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
	bank->context.wake_en =
		__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
	bank->context.ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
	bank->context.oe = __raw_readl(bank->base + OMAP24XX_GPIO_OE);
	bank->context.leveldetect0 =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
	bank->context.leveldetect1 =
		__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	bank->context.risingdetect =
		__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
	bank->context.fallingdetect =
		__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
	bank->context.dataout =
		__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
1389 1390
}

1391
static void omap_gpio_restore_context(struct gpio_bank *bank)
1392
{
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	__raw_writel(bank->context.irqenable1,
			bank->base + OMAP24XX_GPIO_IRQENABLE1);
	__raw_writel(bank->context.irqenable2,
			bank->base + OMAP24XX_GPIO_IRQENABLE2);
	__raw_writel(bank->context.wake_en,
			bank->base + OMAP24XX_GPIO_WAKE_EN);
	__raw_writel(bank->context.ctrl, bank->base + OMAP24XX_GPIO_CTRL);
	__raw_writel(bank->context.oe, bank->base + OMAP24XX_GPIO_OE);
	__raw_writel(bank->context.leveldetect0,
			bank->base + OMAP24XX_GPIO_LEVELDETECT0);
	__raw_writel(bank->context.leveldetect1,
			bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	__raw_writel(bank->context.risingdetect,
			bank->base + OMAP24XX_GPIO_RISINGDETECT);
	__raw_writel(bank->context.fallingdetect,
			bank->base + OMAP24XX_GPIO_FALLINGDETECT);
	__raw_writel(bank->context.dataout,
			bank->base + OMAP24XX_GPIO_DATAOUT);
1411 1412 1413
}
#endif

1414 1415 1416 1417 1418 1419 1420
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1421
/*
1422 1423 1424
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1425
 */
1426
static int __init omap_gpio_drv_reg(void)
1427
{
1428
	return platform_driver_register(&omap_gpio_driver);
1429
}
1430
postcore_initcall(omap_gpio_drv_reg);
1431

1432 1433
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1434

1435
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1436 1437
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
1438 1439
#endif

1440
	return 0;
1441 1442 1443
}

arch_initcall(omap_gpio_sysinit);