gpio-omap.c 49.1 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24

25
#include <mach/hardware.h>
26
#include <asm/irq.h>
27 28
#include <mach/irqs.h>
#include <mach/gpio.h>
29 30 31
#include <asm/mach/irq.h>

struct gpio_bank {
T
Tony Lindgren 已提交
32
	unsigned long pbase;
33
	void __iomem *base;
34 35
	u16 irq;
	u16 virtual_irq_start;
36
	int method;
37
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
38 39
	u32 suspend_wakeup;
	u32 saved_wakeup;
40 41 42 43 44 45 46
#endif
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;

	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
47
	u32 level_mask;
48
	u32 toggle_mask;
49
	spinlock_t lock;
D
David Brownell 已提交
50
	struct gpio_chip chip;
51
	struct clk *dbck;
C
Charulatha V 已提交
52
	u32 mod_usage;
53
	u32 dbck_enable_mask;
54 55
	struct device *dev;
	bool dbck_flag;
56
	int stride;
57 58
};

59
#ifdef CONFIG_ARCH_OMAP3
60 61 62 63 64 65 66 67 68 69 70
struct omap3_gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
71 72
};

73
static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
74 75
#endif

76 77 78 79 80
/*
 * TODO: Cleanup gpio_bank usage as it is having information
 * related to all instances of the device
 */
static struct gpio_bank *gpio_bank;
81

82
static int bank_width;
83

84 85
/* TODO: Analyze removing gpio_bank_count usage from driver code */
int gpio_bank_count;
86 87 88

static inline struct gpio_bank *get_gpio_bank(int gpio)
{
89
	if (cpu_is_omap15xx()) {
90 91 92 93 94 95 96 97 98
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1];
	}
	if (cpu_is_omap16xx()) {
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 4)];
	}
99
	if (cpu_is_omap7xx()) {
100 101 102 103
		if (OMAP_GPIO_IS_MPUIO(gpio))
			return &gpio_bank[0];
		return &gpio_bank[1 + (gpio >> 5)];
	}
104 105
	if (cpu_is_omap24xx())
		return &gpio_bank[gpio >> 5];
106
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
107
		return &gpio_bank[gpio >> 5];
D
David Brownell 已提交
108 109
	BUG();
	return NULL;
110 111 112 113
}

static inline int get_gpio_index(int gpio)
{
114
	if (cpu_is_omap7xx())
115
		return gpio & 0x1f;
116 117
	if (cpu_is_omap24xx())
		return gpio & 0x1f;
118
	if (cpu_is_omap34xx() || cpu_is_omap44xx())
119
		return gpio & 0x1f;
120
	return gpio & 0x0f;
121 122 123 124 125 126
}

static inline int gpio_valid(int gpio)
{
	if (gpio < 0)
		return -1;
127
	if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
128
		if (gpio >= OMAP_MAX_GPIO_LINES + 16)
129 130 131
			return -1;
		return 0;
	}
132
	if (cpu_is_omap15xx() && gpio < 16)
133 134 135
		return 0;
	if ((cpu_is_omap16xx()) && gpio < 64)
		return 0;
136
	if (cpu_is_omap7xx() && gpio < 192)
137
		return 0;
138 139 140
	if (cpu_is_omap2420() && gpio < 128)
		return 0;
	if (cpu_is_omap2430() && gpio < 160)
141
		return 0;
142
	if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
143
		return 0;
144 145 146 147 148
	return -1;
}

static int check_gpio(int gpio)
{
R
Roel Kluin 已提交
149
	if (unlikely(gpio_valid(gpio) < 0)) {
150 151 152 153 154 155 156 157 158
		printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
		dump_stack();
		return -1;
	}
	return 0;
}

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
159
	void __iomem *reg = bank->base;
160 161 162
	u32 l;

	switch (bank->method) {
163
#ifdef CONFIG_ARCH_OMAP1
164
	case METHOD_MPUIO:
165
		reg += OMAP_MPUIO_IO_CNTL / bank->stride;
166
		break;
167 168
#endif
#ifdef CONFIG_ARCH_OMAP15XX
169 170 171
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
172 173
#endif
#ifdef CONFIG_ARCH_OMAP16XX
174 175 176
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
177
#endif
178
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
179 180
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
181 182
		break;
#endif
183
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
184 185 186
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
187 188
#endif
#if defined(CONFIG_ARCH_OMAP4)
189
	case METHOD_GPIO_44XX:
190 191
		reg += OMAP4_GPIO_OE;
		break;
192 193 194 195
#endif
	default:
		WARN_ON(1);
		return;
196 197 198 199 200 201 202 203 204 205 206
	}
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
}

static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
{
207
	void __iomem *reg = bank->base;
208 209 210
	u32 l = 0;

	switch (bank->method) {
211
#ifdef CONFIG_ARCH_OMAP1
212
	case METHOD_MPUIO:
213
		reg += OMAP_MPUIO_OUTPUT / bank->stride;
214 215 216 217 218 219
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
220 221
#endif
#ifdef CONFIG_ARCH_OMAP15XX
222 223 224 225 226 227 228 229
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
230 231
#endif
#ifdef CONFIG_ARCH_OMAP16XX
232 233 234 235 236 237 238
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_DATAOUT;
		else
			reg += OMAP1610_GPIO_CLEAR_DATAOUT;
		l = 1 << gpio;
		break;
239
#endif
240
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
241 242
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
243 244 245 246 247 248 249
		l = __raw_readl(reg);
		if (enable)
			l |= 1 << gpio;
		else
			l &= ~(1 << gpio);
		break;
#endif
250
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
251 252 253 254 255 256 257
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETDATAOUT;
		else
			reg += OMAP24XX_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
258 259
#endif
#ifdef CONFIG_ARCH_OMAP4
260
	case METHOD_GPIO_44XX:
261 262 263 264 265 266
		if (enable)
			reg += OMAP4_GPIO_SETDATAOUT;
		else
			reg += OMAP4_GPIO_CLEARDATAOUT;
		l = 1 << gpio;
		break;
267
#endif
268
	default:
269
		WARN_ON(1);
270 271 272 273 274
		return;
	}
	__raw_writel(l, reg);
}

275
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
276
{
277
	void __iomem *reg;
278 279

	if (check_gpio(gpio) < 0)
280
		return -EINVAL;
281 282
	reg = bank->base;
	switch (bank->method) {
283
#ifdef CONFIG_ARCH_OMAP1
284
	case METHOD_MPUIO:
285
		reg += OMAP_MPUIO_INPUT_LATCH / bank->stride;
286
		break;
287 288
#endif
#ifdef CONFIG_ARCH_OMAP15XX
289 290 291
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_INPUT;
		break;
292 293
#endif
#ifdef CONFIG_ARCH_OMAP16XX
294 295 296
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAIN;
		break;
297
#endif
298
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
299 300
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_INPUT;
301 302
		break;
#endif
303
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
304 305 306
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAIN;
		break;
307 308
#endif
#ifdef CONFIG_ARCH_OMAP4
309
	case METHOD_GPIO_44XX:
310 311
		reg += OMAP4_GPIO_DATAIN;
		break;
312
#endif
313
	default:
314
		return -EINVAL;
315
	}
316 317
	return (__raw_readl(reg)
			& (1 << get_gpio_index(gpio))) != 0;
318 319
}

320 321 322 323 324 325 326 327 328 329 330
static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg;

	if (check_gpio(gpio) < 0)
		return -EINVAL;
	reg = bank->base;

	switch (bank->method) {
#ifdef CONFIG_ARCH_OMAP1
	case METHOD_MPUIO:
331
		reg += OMAP_MPUIO_OUTPUT / bank->stride;
332 333 334 335 336 337 338 339 340 341 342 343
		break;
#endif
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DATA_OUTPUT;
		break;
#endif
#ifdef CONFIG_ARCH_OMAP16XX
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DATAOUT;
		break;
#endif
344
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
345 346
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DATA_OUTPUT;
347 348
		break;
#endif
349
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
350 351 352
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_DATAOUT;
		break;
353 354 355 356 357
#endif
#ifdef CONFIG_ARCH_OMAP4
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_DATAOUT;
		break;
358 359 360 361 362 363 364 365
#endif
	default:
		return -EINVAL;
	}

	return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
}

366 367 368 369 370 371 372 373
#define MOD_REG_BIT(reg, bit_mask, set)	\
do {	\
	int l = __raw_readl(base + reg); \
	if (set) l |= bit_mask; \
	else l &= ~bit_mask; \
	__raw_writel(l, base + reg); \
} while(0)

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
	void __iomem		*reg = bank->base;
	u32			val;
	u32			l;

390 391 392
	if (!bank->dbck_flag)
		return;

393 394 395 396 397 398 399 400 401
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

	l = 1 << get_gpio_index(gpio);

402
	if (bank->method == METHOD_GPIO_44XX)
403 404 405 406 407 408 409
		reg += OMAP4_GPIO_DEBOUNCINGTIME;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_VAL;

	__raw_writel(debounce, reg);

	reg = bank->base;
410
	if (bank->method == METHOD_GPIO_44XX)
411 412 413 414 415 416 417 418
		reg += OMAP4_GPIO_DEBOUNCENABLE;
	else
		reg += OMAP24XX_GPIO_DEBOUNCE_EN;

	val = __raw_readl(reg);

	if (debounce) {
		val |= l;
419
		clk_enable(bank->dbck);
420 421
	} else {
		val &= ~l;
422
		clk_disable(bank->dbck);
423
	}
424
	bank->dbck_enable_mask = val;
425 426 427 428

	__raw_writel(val, reg);
}

429
#ifdef CONFIG_ARCH_OMAP2PLUS
430 431
static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
						int trigger)
432
{
433
	void __iomem *base = bank->base;
434 435
	u32 gpio_bit = 1 << gpio;

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	if (cpu_is_omap44xx()) {
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	} else {
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_LOW);
		MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
			trigger & IRQ_TYPE_LEVEL_HIGH);
		MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_RISING);
		MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
			trigger & IRQ_TYPE_EDGE_FALLING);
	}
455
	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
456
		if (cpu_is_omap44xx()) {
457 458
			MOD_REG_BIT(OMAP4_GPIO_IRQWAKEN0, gpio_bit,
				trigger != 0);
459
		} else {
460 461 462 463 464
			/*
			 * GPIO wakeup request can only be generated on edge
			 * transitions
			 */
			if (trigger & IRQ_TYPE_EDGE_BOTH)
465
				__raw_writel(1 << gpio, bank->base
466
					+ OMAP24XX_GPIO_SETWKUENA);
467 468
			else
				__raw_writel(1 << gpio, bank->base
469
					+ OMAP24XX_GPIO_CLEARWKUENA);
470
		}
T
Tero Kristo 已提交
471 472 473
	}
	/* This part needs to be executed always for OMAP34xx */
	if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
474 475 476 477 478 479 480
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
481 482 483 484
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
485

486 487 488 489 490 491 492 493 494
	if (cpu_is_omap44xx()) {
		bank->level_mask =
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
	} else {
		bank->level_mask =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
	}
495
}
496
#endif
497

498
#ifdef CONFIG_ARCH_OMAP1
499 500 501 502 503 504 505 506 507 508 509
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

	switch (bank->method) {
	case METHOD_MPUIO:
510
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
		break;
#ifdef CONFIG_ARCH_OMAP15XX
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		break;
#endif
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
		break;
#endif
	default:
		return;
	}

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
534
#endif
535

536 537 538 539
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
	u32 l = 0;
540 541

	switch (bank->method) {
542
#ifdef CONFIG_ARCH_OMAP1
543
	case METHOD_MPUIO:
544
		reg += OMAP_MPUIO_GPIO_INT_EDGE / bank->stride;
545
		l = __raw_readl(reg);
546
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
547
			bank->toggle_mask |= 1 << gpio;
548
		if (trigger & IRQ_TYPE_EDGE_RISING)
549
			l |= 1 << gpio;
550
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
551
			l &= ~(1 << gpio);
552 553
		else
			goto bad;
554
		break;
555 556
#endif
#ifdef CONFIG_ARCH_OMAP15XX
557 558 559
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_CONTROL;
		l = __raw_readl(reg);
560
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
561
			bank->toggle_mask |= 1 << gpio;
562
		if (trigger & IRQ_TYPE_EDGE_RISING)
563
			l |= 1 << gpio;
564
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
565
			l &= ~(1 << gpio);
566 567
		else
			goto bad;
568
		break;
569
#endif
570
#ifdef CONFIG_ARCH_OMAP16XX
571 572 573 574 575 576 577 578
	case METHOD_GPIO_1610:
		if (gpio & 0x08)
			reg += OMAP1610_GPIO_EDGE_CTRL2;
		else
			reg += OMAP1610_GPIO_EDGE_CTRL1;
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
579
		if (trigger & IRQ_TYPE_EDGE_RISING)
580
			l |= 2 << (gpio << 1);
581
		if (trigger & IRQ_TYPE_EDGE_FALLING)
582
			l |= 1 << (gpio << 1);
583 584 585 586 587
		if (trigger)
			/* Enable wake-up during idle for dynamic tick */
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
		else
			__raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
588
		break;
589
#endif
590
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
591 592
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_CONTROL;
593
		l = __raw_readl(reg);
594
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
595
			bank->toggle_mask |= 1 << gpio;
596 597 598 599 600 601 602 603
		if (trigger & IRQ_TYPE_EDGE_RISING)
			l |= 1 << gpio;
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
			l &= ~(1 << gpio);
		else
			goto bad;
		break;
#endif
604
#ifdef CONFIG_ARCH_OMAP2PLUS
605
	case METHOD_GPIO_24XX:
606
	case METHOD_GPIO_44XX:
607
		set_24xx_gpio_triggering(bank, gpio, trigger);
608
		return 0;
609
#endif
610
	default:
611
		goto bad;
612
	}
613 614 615 616
	__raw_writel(l, reg);
	return 0;
bad:
	return -EINVAL;
617 618
}

619
static int gpio_irq_type(struct irq_data *d, unsigned type)
620 621
{
	struct gpio_bank *bank;
622 623
	unsigned gpio;
	int retval;
D
David Brownell 已提交
624
	unsigned long flags;
625

626 627
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
628
	else
629
		gpio = d->irq - IH_GPIO_BASE;
630 631

	if (check_gpio(gpio) < 0)
632 633
		return -EINVAL;

634
	if (type & ~IRQ_TYPE_SENSE_MASK)
635
		return -EINVAL;
636 637

	/* OMAP1 allows only only edge triggering */
638
	if (!cpu_class_is_omap2()
639
			&& (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
640 641
		return -EINVAL;

642
	bank = irq_data_get_irq_chip_data(d);
D
David Brownell 已提交
643
	spin_lock_irqsave(&bank->lock, flags);
644
	retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
D
David Brownell 已提交
645
	spin_unlock_irqrestore(&bank->lock, flags);
646 647

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
648
		__irq_set_handler_locked(d->irq, handle_level_irq);
649
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
650
		__irq_set_handler_locked(d->irq, handle_edge_irq);
651

652
	return retval;
653 654 655 656
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
657
	void __iomem *reg = bank->base;
658 659

	switch (bank->method) {
660
#ifdef CONFIG_ARCH_OMAP1
661 662 663 664
	case METHOD_MPUIO:
		/* MPUIO irqstatus is reset by reading the status register,
		 * so do nothing here */
		return;
665 666
#endif
#ifdef CONFIG_ARCH_OMAP15XX
667 668 669
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_STATUS;
		break;
670 671
#endif
#ifdef CONFIG_ARCH_OMAP16XX
672 673 674
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQSTATUS1;
		break;
675
#endif
676
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
677 678
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_STATUS;
679 680
		break;
#endif
681
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
682 683 684
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQSTATUS1;
		break;
685 686
#endif
#if defined(CONFIG_ARCH_OMAP4)
687
	case METHOD_GPIO_44XX:
688 689
		reg += OMAP4_GPIO_IRQSTATUS0;
		break;
690
#endif
691
	default:
692
		WARN_ON(1);
693 694 695
		return;
	}
	__raw_writel(gpio_mask, reg);
696 697

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
698 699 700 701 702
	if (cpu_is_omap24xx() || cpu_is_omap34xx())
		reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
	else if (cpu_is_omap44xx())
		reg = bank->base + OMAP4_GPIO_IRQSTATUS1;

703
	if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
704 705 706 707
		__raw_writel(gpio_mask, reg);

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
708
	}
709 710 711 712 713 714 715
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
	_clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
}

716 717 718
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
719 720 721
	int inv = 0;
	u32 l;
	u32 mask;
722 723

	switch (bank->method) {
724
#ifdef CONFIG_ARCH_OMAP1
725
	case METHOD_MPUIO:
726
		reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
727 728
		mask = 0xffff;
		inv = 1;
729
		break;
730 731
#endif
#ifdef CONFIG_ARCH_OMAP15XX
732 733
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
734 735
		mask = 0xffff;
		inv = 1;
736
		break;
737 738
#endif
#ifdef CONFIG_ARCH_OMAP16XX
739 740
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_IRQENABLE1;
741
		mask = 0xffff;
742
		break;
743
#endif
744
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
745 746
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
747 748 749 750
		mask = 0xffffffff;
		inv = 1;
		break;
#endif
751
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
752 753
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_IRQENABLE1;
754
		mask = 0xffffffff;
755
		break;
756 757
#endif
#if defined(CONFIG_ARCH_OMAP4)
758
	case METHOD_GPIO_44XX:
759 760 761
		reg += OMAP4_GPIO_IRQSTATUSSET0;
		mask = 0xffffffff;
		break;
762
#endif
763
	default:
764
		WARN_ON(1);
765 766 767
		return 0;
	}

768 769 770 771 772
	l = __raw_readl(reg);
	if (inv)
		l = ~l;
	l &= mask;
	return l;
773 774
}

775 776
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
{
777
	void __iomem *reg = bank->base;
778 779 780
	u32 l;

	switch (bank->method) {
781
#ifdef CONFIG_ARCH_OMAP1
782
	case METHOD_MPUIO:
783
		reg += OMAP_MPUIO_GPIO_MASKIT / bank->stride;
784 785 786 787 788 789
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
790 791
#endif
#ifdef CONFIG_ARCH_OMAP15XX
792 793 794 795 796 797 798 799
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_INT_MASK;
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
800 801
#endif
#ifdef CONFIG_ARCH_OMAP16XX
802 803 804 805 806 807 808
	case METHOD_GPIO_1610:
		if (enable)
			reg += OMAP1610_GPIO_SET_IRQENABLE1;
		else
			reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
		l = gpio_mask;
		break;
809
#endif
810
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
811 812
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_INT_MASK;
813 814 815 816 817 818 819
		l = __raw_readl(reg);
		if (enable)
			l &= ~(gpio_mask);
		else
			l |= gpio_mask;
		break;
#endif
820
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
821 822 823 824 825 826 827
	case METHOD_GPIO_24XX:
		if (enable)
			reg += OMAP24XX_GPIO_SETIRQENABLE1;
		else
			reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
		l = gpio_mask;
		break;
828 829
#endif
#ifdef CONFIG_ARCH_OMAP4
830
	case METHOD_GPIO_44XX:
831 832 833 834 835 836
		if (enable)
			reg += OMAP4_GPIO_IRQSTATUSSET0;
		else
			reg += OMAP4_GPIO_IRQSTATUSCLR0;
		l = gpio_mask;
		break;
837
#endif
838
	default:
839
		WARN_ON(1);
840 841 842 843 844 845 846 847 848 849
		return;
	}
	__raw_writel(l, reg);
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
	_enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
}

850 851 852 853 854 855 856 857 858 859
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
860
	unsigned long uninitialized_var(flags);
D
David Brownell 已提交
861

862
	switch (bank->method) {
863
#ifdef CONFIG_ARCH_OMAP16XX
D
David Brownell 已提交
864
	case METHOD_MPUIO:
865
	case METHOD_GPIO_1610:
D
David Brownell 已提交
866
		spin_lock_irqsave(&bank->lock, flags);
867
		if (enable)
868
			bank->suspend_wakeup |= (1 << gpio);
869
		else
870
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
871
		spin_unlock_irqrestore(&bank->lock, flags);
872
		return 0;
873
#endif
874
#ifdef CONFIG_ARCH_OMAP2PLUS
875
	case METHOD_GPIO_24XX:
876
	case METHOD_GPIO_44XX:
D
David Brownell 已提交
877 878 879 880 881 882
		if (bank->non_wakeup_gpios & (1 << gpio)) {
			printk(KERN_ERR "Unable to modify wakeup on "
					"non-wakeup GPIO%d\n",
					(bank - gpio_bank) * 32 + gpio);
			return -EINVAL;
		}
D
David Brownell 已提交
883
		spin_lock_irqsave(&bank->lock, flags);
884
		if (enable)
885
			bank->suspend_wakeup |= (1 << gpio);
886
		else
887
			bank->suspend_wakeup &= ~(1 << gpio);
D
David Brownell 已提交
888
		spin_unlock_irqrestore(&bank->lock, flags);
889 890
		return 0;
#endif
891 892 893 894 895 896 897
	default:
		printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
		       bank->method);
		return -EINVAL;
	}
}

898 899 900 901 902
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
	_set_gpio_direction(bank, get_gpio_index(gpio), 1);
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
903
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
904 905
}

906
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
907
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
908
{
909
	unsigned int gpio = d->irq - IH_GPIO_BASE;
910 911 912 913 914
	struct gpio_bank *bank;
	int retval;

	if (check_gpio(gpio) < 0)
		return -ENODEV;
915
	bank = irq_data_get_irq_chip_data(d);
916 917 918 919 920
	retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);

	return retval;
}

921
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
922
{
923
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
924
	unsigned long flags;
D
David Brownell 已提交
925

D
David Brownell 已提交
926
	spin_lock_irqsave(&bank->lock, flags);
927

928 929 930
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
931
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
932

933
#ifdef CONFIG_ARCH_OMAP15XX
934
	if (bank->method == METHOD_GPIO_1510) {
935
		void __iomem *reg;
936

937
		/* Claim the pin for MPU */
938
		reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
939
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
940 941
	}
#endif
C
Charulatha V 已提交
942 943
	if (!cpu_class_is_omap1()) {
		if (!bank->mod_usage) {
944
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
945
			u32 ctrl;
946 947 948 949 950 951

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
952
			/* Module is enabled, clocks are not gated */
953 954
			ctrl &= 0xFFFFFFFE;
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
955 956 957
		}
		bank->mod_usage |= 1 << offset;
	}
D
David Brownell 已提交
958
	spin_unlock_irqrestore(&bank->lock, flags);
959 960 961 962

	return 0;
}

963
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
964
{
965
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
966
	unsigned long flags;
967

D
David Brownell 已提交
968
	spin_lock_irqsave(&bank->lock, flags);
969 970 971 972
#ifdef CONFIG_ARCH_OMAP16XX
	if (bank->method == METHOD_GPIO_1610) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
973
		__raw_writel(1 << offset, reg);
974 975
	}
#endif
976 977
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
	if (bank->method == METHOD_GPIO_24XX) {
978 979
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
980
		__raw_writel(1 << offset, reg);
981
	}
982 983 984 985 986 987 988
#endif
#ifdef CONFIG_ARCH_OMAP4
	if (bank->method == METHOD_GPIO_44XX) {
		/* Disable wake-up during idle for dynamic tick */
		void __iomem *reg = bank->base + OMAP4_GPIO_IRQWAKEN0;
		__raw_writel(1 << offset, reg);
	}
989
#endif
C
Charulatha V 已提交
990 991 992
	if (!cpu_class_is_omap1()) {
		bank->mod_usage &= ~(1 << offset);
		if (!bank->mod_usage) {
993
			void __iomem *reg = bank->base;
C
Charulatha V 已提交
994
			u32 ctrl;
995 996 997 998 999 1000

			if (cpu_is_omap24xx() || cpu_is_omap34xx())
				reg += OMAP24XX_GPIO_CTRL;
			else if (cpu_is_omap44xx())
				reg += OMAP4_GPIO_CTRL;
			ctrl = __raw_readl(reg);
C
Charulatha V 已提交
1001 1002
			/* Module is disabled, clocks are gated */
			ctrl |= 1;
1003
			__raw_writel(ctrl, reg);
C
Charulatha V 已提交
1004 1005
		}
	}
1006
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
1007
	spin_unlock_irqrestore(&bank->lock, flags);
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
1019
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
1020
{
1021
	void __iomem *isr_reg = NULL;
1022
	u32 isr;
1023
	unsigned int gpio_irq, gpio_index;
1024
	struct gpio_bank *bank;
1025 1026
	u32 retrigger = 0;
	int unmasked = 0;
1027
	struct irq_chip *chip = irq_desc_get_chip(desc);
1028

1029
	chained_irq_enter(chip, desc);
1030

T
Thomas Gleixner 已提交
1031
	bank = irq_get_handler_data(irq);
1032
#ifdef CONFIG_ARCH_OMAP1
1033
	if (bank->method == METHOD_MPUIO)
1034 1035
		isr_reg = bank->base +
				OMAP_MPUIO_GPIO_INT / bank->stride;
1036
#endif
1037
#ifdef CONFIG_ARCH_OMAP15XX
1038 1039 1040 1041 1042 1043 1044
	if (bank->method == METHOD_GPIO_1510)
		isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
#endif
#if defined(CONFIG_ARCH_OMAP16XX)
	if (bank->method == METHOD_GPIO_1610)
		isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
#endif
1045
#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1046 1047
	if (bank->method == METHOD_GPIO_7XX)
		isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
1048
#endif
1049
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1050 1051
	if (bank->method == METHOD_GPIO_24XX)
		isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1052 1053
#endif
#if defined(CONFIG_ARCH_OMAP4)
1054
	if (bank->method == METHOD_GPIO_44XX)
1055
		isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1056
#endif
1057 1058 1059 1060

	if (WARN_ON(!isr_reg))
		goto exit;

1061
	while(1) {
1062
		u32 isr_saved, level_mask = 0;
1063
		u32 enabled;
1064

1065 1066
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
1067 1068 1069 1070

		if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
			isr &= 0x0000ffff;

1071
		if (cpu_class_is_omap2()) {
1072
			level_mask = bank->level_mask & enabled;
1073
		}
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
1084 1085
		if (!level_mask && !unmasked) {
			unmasked = 1;
1086
			chained_irq_exit(chip, desc);
1087
		}
1088

1089 1090
		isr |= retrigger;
		retrigger = 0;
1091 1092 1093 1094 1095
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
1096 1097
			gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));

1098 1099
			if (!(isr & 1))
				continue;
1100

1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
#ifdef CONFIG_ARCH_OMAP1
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);
#endif

1113
			generic_handle_irq(gpio_irq);
1114
		}
1115
	}
1116 1117 1118 1119
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
1120
exit:
1121
	if (!unmasked)
1122
		chained_irq_exit(chip, desc);
1123 1124
}

1125
static void gpio_irq_shutdown(struct irq_data *d)
1126
{
1127 1128
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1129
	unsigned long flags;
1130

1131
	spin_lock_irqsave(&bank->lock, flags);
1132
	_reset_gpio(bank, gpio);
1133
	spin_unlock_irqrestore(&bank->lock, flags);
1134 1135
}

1136
static void gpio_ack_irq(struct irq_data *d)
1137
{
1138 1139
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1140 1141 1142 1143

	_clear_gpio_irqstatus(bank, gpio);
}

1144
static void gpio_mask_irq(struct irq_data *d)
1145
{
1146 1147
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1148
	unsigned long flags;
1149

1150
	spin_lock_irqsave(&bank->lock, flags);
1151
	_set_gpio_irqenable(bank, gpio, 0);
1152
	_set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
1153
	spin_unlock_irqrestore(&bank->lock, flags);
1154 1155
}

1156
static void gpio_unmask_irq(struct irq_data *d)
1157
{
1158 1159
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1160
	unsigned int irq_mask = 1 << get_gpio_index(gpio);
1161
	u32 trigger = irqd_get_trigger_type(d);
1162
	unsigned long flags;
1163

1164
	spin_lock_irqsave(&bank->lock, flags);
1165 1166
	if (trigger)
		_set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
1167 1168 1169 1170 1171 1172 1173

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
1174

K
Kevin Hilman 已提交
1175
	_set_gpio_irqenable(bank, gpio, 1);
1176
	spin_unlock_irqrestore(&bank->lock, flags);
1177 1178
}

1179 1180
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
1181 1182 1183 1184 1185 1186
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
1187 1188 1189 1190 1191 1192 1193 1194
};

/*---------------------------------------------------------------------*/

#ifdef CONFIG_ARCH_OMAP1

/* MPUIO uses the always-on 32k clock */

1195
static void mpuio_ack_irq(struct irq_data *d)
1196 1197 1198 1199
{
	/* The ISR is reset automatically, so do nothing here. */
}

1200
static void mpuio_mask_irq(struct irq_data *d)
1201
{
1202 1203
	unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1204 1205 1206 1207

	_set_gpio_irqenable(bank, gpio, 0);
}

1208
static void mpuio_unmask_irq(struct irq_data *d)
1209
{
1210 1211
	unsigned int gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
1212 1213 1214 1215

	_set_gpio_irqenable(bank, gpio, 1);
}

1216 1217
static struct irq_chip mpuio_irq_chip = {
	.name		= "MPUIO",
1218 1219 1220 1221
	.irq_ack	= mpuio_ack_irq,
	.irq_mask	= mpuio_mask_irq,
	.irq_unmask	= mpuio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
D
David Brownell 已提交
1222 1223
#ifdef CONFIG_ARCH_OMAP16XX
	/* REVISIT: assuming only 16xx supports MPUIO wake events */
1224
	.irq_set_wake	= gpio_wake_enable,
D
David Brownell 已提交
1225
#endif
1226 1227
};

1228 1229 1230

#define bank_is_mpuio(bank)	((bank)->method == METHOD_MPUIO)

D
David Brownell 已提交
1231 1232 1233 1234 1235

#ifdef CONFIG_ARCH_OMAP16XX

#include <linux/platform_device.h>

1236
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
1237
{
1238
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1239
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
1240 1241
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
1242
	unsigned long		flags;
D
David Brownell 已提交
1243

D
David Brownell 已提交
1244
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1245 1246
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
1247
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1248 1249 1250 1251

	return 0;
}

1252
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
1253
{
1254
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
1255
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
1256 1257
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
1258
	unsigned long		flags;
D
David Brownell 已提交
1259

D
David Brownell 已提交
1260
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
1261
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
1262
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
1263 1264 1265 1266

	return 0;
}

1267
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
1268 1269 1270 1271
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

1272
/* use platform_driver for this. */
D
David Brownell 已提交
1273 1274 1275
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
1276
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

static inline void mpuio_init(void)
{
1291 1292
	struct gpio_bank *bank = get_gpio_bank(OMAP_MPUIO(0));
	platform_set_drvdata(&omap_mpuio_device, bank);
1293

D
David Brownell 已提交
1294 1295 1296 1297 1298 1299 1300 1301
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

#else
static inline void mpuio_init(void) {}
#endif	/* 16xx */

1302 1303 1304 1305 1306
#else

extern struct irq_chip mpuio_irq_chip;

#define bank_is_mpuio(bank)	0
D
David Brownell 已提交
1307
static inline void mpuio_init(void) {}
1308 1309 1310 1311

#endif

/*---------------------------------------------------------------------*/
1312

D
David Brownell 已提交
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
/* REVISIT these are stupid implementations!  replace by ones that
 * don't switch on METHOD_* and which mostly avoid spinlocks
 */

static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1329 1330 1331 1332 1333 1334
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
	void __iomem *reg = bank->base;

	switch (bank->method) {
	case METHOD_MPUIO:
1335
		reg += OMAP_MPUIO_IO_CNTL / bank->stride;
1336 1337 1338 1339 1340 1341 1342
		break;
	case METHOD_GPIO_1510:
		reg += OMAP1510_GPIO_DIR_CONTROL;
		break;
	case METHOD_GPIO_1610:
		reg += OMAP1610_GPIO_DIRECTION;
		break;
1343 1344
	case METHOD_GPIO_7XX:
		reg += OMAP7XX_GPIO_DIR_CONTROL;
1345 1346 1347 1348
		break;
	case METHOD_GPIO_24XX:
		reg += OMAP24XX_GPIO_OE;
		break;
1349 1350 1351 1352 1353 1354
	case METHOD_GPIO_44XX:
		reg += OMAP4_GPIO_OE;
		break;
	default:
		WARN_ONCE(1, "gpio_is_input: incorrect OMAP GPIO method");
		return -EINVAL;
1355 1356 1357 1358
	}
	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
1359 1360
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
	bank = get_gpio_bank(gpio);
	reg = bank->base;
	mask = 1 << get_gpio_index(gpio);

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

1390 1391 1392 1393 1394 1395 1396
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
1397 1398 1399 1400 1401 1402 1403

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

1404 1405 1406 1407 1408 1409 1410
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_dataout(bank, offset, value);
	spin_unlock_irqrestore(&bank->lock, flags);
}

1422 1423 1424 1425 1426 1427 1428 1429
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
1430 1431
/*---------------------------------------------------------------------*/

1432
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
1433 1434 1435
{
	u32 rev;

1436 1437
	if (cpu_is_omap16xx() && !(bank->method != METHOD_MPUIO))
		rev = __raw_readw(bank->base + OMAP1610_GPIO_REVISION);
T
Tony Lindgren 已提交
1438
	else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1439
		rev = __raw_readl(bank->base + OMAP24XX_GPIO_REVISION);
T
Tony Lindgren 已提交
1440
	else if (cpu_is_omap44xx())
1441
		rev = __raw_readl(bank->base + OMAP4_GPIO_REVISION);
T
Tony Lindgren 已提交
1442 1443 1444 1445 1446 1447 1448
	else
		return;

	printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
		(rev >> 4) & 0x0f, rev & 0x0f);
}

1449 1450 1451 1452 1453
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
static inline int init_gpio_info(struct platform_device *pdev)
{
	/* TODO: Analyze removing gpio_bank_count usage from driver code */
	gpio_bank = kzalloc(gpio_bank_count * sizeof(struct gpio_bank),
				GFP_KERNEL);
	if (!gpio_bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		return -ENOMEM;
	}
	return 0;
}

/* TODO: Cleanup cpu_is_* checks */
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
static void omap_gpio_mod_init(struct gpio_bank *bank, int id)
{
	if (cpu_class_is_omap2()) {
		if (cpu_is_omap44xx()) {
			__raw_writel(0xffffffff, bank->base +
					OMAP4_GPIO_IRQSTATUSCLR0);
			__raw_writel(0x00000000, bank->base +
					 OMAP4_GPIO_DEBOUNCENABLE);
			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
		} else if (cpu_is_omap34xx()) {
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_IRQENABLE1);
			__raw_writel(0xffffffff, bank->base +
					OMAP24XX_GPIO_IRQSTATUS1);
			__raw_writel(0x00000000, bank->base +
					OMAP24XX_GPIO_DEBOUNCE_EN);

			/* Initialize interface clk ungated, module enabled */
			__raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
		} else if (cpu_is_omap24xx()) {
			static const u32 non_wakeup_gpios[] = {
				0xe203ffc0, 0x08700040
			};
			if (id < ARRAY_SIZE(non_wakeup_gpios))
				bank->non_wakeup_gpios = non_wakeup_gpios[id];
		}
	} else if (cpu_class_is_omap1()) {
		if (bank_is_mpuio(bank))
1496 1497
			__raw_writew(0xffff, bank->base +
				OMAP_MPUIO_GPIO_MASKIT / bank->stride);
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
		if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
			__raw_writew(0xffff, bank->base
						+ OMAP1510_GPIO_INT_MASK);
			__raw_writew(0x0000, bank->base
						+ OMAP1510_GPIO_INT_STATUS);
		}
		if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
			__raw_writew(0x0000, bank->base
						+ OMAP1610_GPIO_IRQENABLE1);
			__raw_writew(0xffff, bank->base
						+ OMAP1610_GPIO_IRQSTATUS1);
			__raw_writew(0x0014, bank->base
						+ OMAP1610_GPIO_SYSCONFIG);

			/*
			 * Enable system clock for GPIO module.
			 * The CAM_CLK_CTRL *is* really the right place.
			 */
			omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
						ULPD_CAM_CLK_CTRL);
		}
		if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
			__raw_writel(0xffffffff, bank->base
						+ OMAP7XX_GPIO_INT_MASK);
			__raw_writel(0x00000000, bank->base
						+ OMAP7XX_GPIO_INT_STATUS);
		}
	}
}

1528
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
1529
{
1530
	int j;
1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	static int gpio;

	bank->mod_usage = 0;
	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
	if (bank_is_mpuio(bank)) {
		bank->chip.label = "mpuio";
#ifdef CONFIG_ARCH_OMAP16XX
		bank->chip.dev = &omap_mpuio_device.dev;
#endif
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
		gpio += bank_width;
	}
	bank->chip.ngpio = bank_width;

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
		     j < bank->virtual_irq_start + bank_width; j++) {
1563
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1564
		irq_set_chip_data(j, bank);
1565
		if (bank_is_mpuio(bank))
T
Thomas Gleixner 已提交
1566
			irq_set_chip(j, &mpuio_irq_chip);
1567
		else
T
Thomas Gleixner 已提交
1568 1569
			irq_set_chip(j, &gpio_irq_chip);
		irq_set_handler(j, handle_simple_irq);
1570 1571
		set_irq_flags(j, IRQF_VALID);
	}
T
Thomas Gleixner 已提交
1572 1573
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1574 1575
}

1576
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1577
{
1578 1579 1580 1581
	static int gpio_init_done;
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
	int id;
1582 1583
	struct gpio_bank *bank;

1584 1585
	if (!pdev->dev.platform_data)
		return -EINVAL;
1586

1587
	pdata = pdev->dev.platform_data;
1588

1589 1590
	if (!gpio_init_done) {
		int ret;
1591

1592 1593 1594
		ret = init_gpio_info(pdev);
		if (ret)
			return ret;
1595 1596
	}

1597 1598
	id = pdev->id;
	bank = &gpio_bank[id];
1599

1600 1601 1602 1603
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n", id);
		return -ENODEV;
1604
	}
1605

1606 1607 1608 1609 1610
	bank->irq = res->start;
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->method = pdata->bank_type;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1611
	bank->stride = pdata->bank_stride;
1612
	bank_width = pdata->bank_width;
T
Tony Lindgren 已提交
1613

1614
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1615

1616 1617 1618 1619 1620 1621
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n", id);
		return -ENODEV;
	}
1622

1623 1624 1625 1626
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n", id);
		return -ENOMEM;
1627 1628
	}

1629 1630 1631 1632 1633
	pm_runtime_enable(bank->dev);
	pm_runtime_get_sync(bank->dev);

	omap_gpio_mod_init(bank, id);
	omap_gpio_chip_init(bank);
1634
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1635

1636 1637 1638
	if (!gpio_init_done)
		gpio_init_done = 1;

1639 1640 1641
	return 0;
}

1642
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
1643
static int omap_gpio_suspend(void)
1644 1645 1646
{
	int i;

1647
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1648 1649 1650 1651 1652 1653 1654
		return 0;

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_status;
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1655
		unsigned long flags;
1656 1657

		switch (bank->method) {
1658
#ifdef CONFIG_ARCH_OMAP16XX
1659 1660 1661 1662 1663
		case METHOD_GPIO_1610:
			wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1664
#endif
1665
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1666
		case METHOD_GPIO_24XX:
1667
			wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
1668 1669 1670
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
			break;
1671 1672
#endif
#ifdef CONFIG_ARCH_OMAP4
1673
		case METHOD_GPIO_44XX:
1674 1675 1676 1677
			wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1678
#endif
1679 1680 1681 1682
		default:
			continue;
		}

D
David Brownell 已提交
1683
		spin_lock_irqsave(&bank->lock, flags);
1684 1685 1686
		bank->saved_wakeup = __raw_readl(wake_status);
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->suspend_wakeup, wake_set);
D
David Brownell 已提交
1687
		spin_unlock_irqrestore(&bank->lock, flags);
1688 1689 1690 1691 1692
	}

	return 0;
}

1693
static void omap_gpio_resume(void)
1694 1695 1696
{
	int i;

1697
	if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
1698
		return;
1699 1700 1701 1702 1703

	for (i = 0; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		void __iomem *wake_clear;
		void __iomem *wake_set;
D
David Brownell 已提交
1704
		unsigned long flags;
1705 1706

		switch (bank->method) {
1707
#ifdef CONFIG_ARCH_OMAP16XX
1708 1709 1710 1711
		case METHOD_GPIO_1610:
			wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
			wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
			break;
1712
#endif
1713
#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
1714
		case METHOD_GPIO_24XX:
1715 1716
			wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
			wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1717
			break;
1718 1719
#endif
#ifdef CONFIG_ARCH_OMAP4
1720
		case METHOD_GPIO_44XX:
1721 1722 1723
			wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
			wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
			break;
1724
#endif
1725 1726 1727 1728
		default:
			continue;
		}

D
David Brownell 已提交
1729
		spin_lock_irqsave(&bank->lock, flags);
1730 1731
		__raw_writel(0xffffffff, wake_clear);
		__raw_writel(bank->saved_wakeup, wake_set);
D
David Brownell 已提交
1732
		spin_unlock_irqrestore(&bank->lock, flags);
1733 1734 1735
	}
}

1736
static struct syscore_ops omap_gpio_syscore_ops = {
1737 1738 1739 1740
	.suspend	= omap_gpio_suspend,
	.resume		= omap_gpio_resume,
};

1741 1742
#endif

1743
#ifdef CONFIG_ARCH_OMAP2PLUS
1744 1745 1746

static int workaround_enabled;

1747
void omap2_gpio_prepare_for_idle(int off_mode)
1748 1749
{
	int i, c = 0;
T
Tero Kristo 已提交
1750
	int min = 0;
1751

T
Tero Kristo 已提交
1752 1753
	if (cpu_is_omap34xx())
		min = 1;
1754

T
Tero Kristo 已提交
1755
	for (i = min; i < gpio_bank_count; i++) {
1756
		struct gpio_bank *bank = &gpio_bank[i];
1757
		u32 l1 = 0, l2 = 0;
1758
		int j;
1759

1760
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1761 1762
			clk_disable(bank->dbck);

1763
		if (!off_mode)
1764 1765 1766 1767 1768
			continue;

		/* If going to OFF, remove triggering for all
		 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
		 * generated.  See OMAP2420 Errata item 1.101. */
1769 1770
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			bank->saved_datain = __raw_readl(bank->base +
					OMAP24XX_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			bank->saved_datain = __raw_readl(bank->base +
						OMAP4_GPIO_DATAIN);
			l1 = __raw_readl(bank->base +
						OMAP4_GPIO_FALLINGDETECT);
			l2 = __raw_readl(bank->base +
						OMAP4_GPIO_RISINGDETECT);
		}

1790 1791 1792 1793
		bank->saved_fallingdetect = l1;
		bank->saved_risingdetect = l2;
		l1 &= ~bank->enabled_non_wakeup_gpios;
		l2 &= ~bank->enabled_non_wakeup_gpios;
1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(l1, bank->base +
					OMAP24XX_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base +
					OMAP24XX_GPIO_RISINGDETECT);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
			__raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
		}

1807 1808 1809 1810 1811 1812 1813 1814 1815
		c++;
	}
	if (!c) {
		workaround_enabled = 0;
		return;
	}
	workaround_enabled = 1;
}

1816
void omap2_gpio_resume_after_idle(void)
1817 1818
{
	int i;
T
Tero Kristo 已提交
1819
	int min = 0;
1820

T
Tero Kristo 已提交
1821 1822 1823
	if (cpu_is_omap34xx())
		min = 1;
	for (i = min; i < gpio_bank_count; i++) {
1824
		struct gpio_bank *bank = &gpio_bank[i];
1825
		u32 l = 0, gen, gen0, gen1;
1826
		int j;
1827

1828
		for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
1829 1830
			clk_enable(bank->dbck);

1831 1832 1833
		if (!workaround_enabled)
			continue;

1834 1835
		if (!(bank->enabled_non_wakeup_gpios))
			continue;
1836 1837 1838

		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(bank->saved_fallingdetect,
1839
				 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
1840
			__raw_writel(bank->saved_risingdetect,
1841
				 bank->base + OMAP24XX_GPIO_RISINGDETECT);
1842 1843 1844 1845 1846
			l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
		}

		if (cpu_is_omap44xx()) {
			__raw_writel(bank->saved_fallingdetect,
1847
				 bank->base + OMAP4_GPIO_FALLINGDETECT);
1848
			__raw_writel(bank->saved_risingdetect,
1849
				 bank->base + OMAP4_GPIO_RISINGDETECT);
1850 1851 1852
			l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
		}

1853 1854 1855 1856 1857
		/* Check if any of the non-wakeup interrupt GPIOs have changed
		 * state.  If so, generate an IRQ by software.  This is
		 * horribly racy, but it's the best we can do to work around
		 * this silicon bug. */
		l ^= bank->saved_datain;
T
Tero Kristo 已提交
1858
		l &= bank->enabled_non_wakeup_gpios;
1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876

		/*
		 * No need to generate IRQs for the rising edge for gpio IRQs
		 * configured with falling edge only; and vice versa.
		 */
		gen0 = l & bank->saved_fallingdetect;
		gen0 &= bank->saved_datain;

		gen1 = l & bank->saved_risingdetect;
		gen1 &= ~(bank->saved_datain);

		/* FIXME: Consider GPIO IRQs with level detections properly! */
		gen = l & (~(bank->saved_fallingdetect) &
				~(bank->saved_risingdetect));
		/* Consider all GPIO IRQs needed to be updated */
		gen |= gen0 | gen1;

		if (gen) {
1877
			u32 old0, old1;
1878

1879
			if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
1880 1881 1882 1883
				old0 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT0);
				old1 = __raw_readl(bank->base +
					OMAP24XX_GPIO_LEVELDETECT1);
1884
				__raw_writel(old0 | gen, bank->base +
1885
					OMAP24XX_GPIO_LEVELDETECT0);
1886
				__raw_writel(old1 | gen, bank->base +
1887
					OMAP24XX_GPIO_LEVELDETECT1);
1888
				__raw_writel(old0, bank->base +
1889
					OMAP24XX_GPIO_LEVELDETECT0);
1890
				__raw_writel(old1, bank->base +
1891 1892 1893 1894 1895
					OMAP24XX_GPIO_LEVELDETECT1);
			}

			if (cpu_is_omap44xx()) {
				old0 = __raw_readl(bank->base +
1896
						OMAP4_GPIO_LEVELDETECT0);
1897
				old1 = __raw_readl(bank->base +
1898
						OMAP4_GPIO_LEVELDETECT1);
1899
				__raw_writel(old0 | l, bank->base +
1900
						OMAP4_GPIO_LEVELDETECT0);
1901
				__raw_writel(old1 | l, bank->base +
1902
						OMAP4_GPIO_LEVELDETECT1);
1903
				__raw_writel(old0, bank->base +
1904
						OMAP4_GPIO_LEVELDETECT0);
1905
				__raw_writel(old1, bank->base +
1906
						OMAP4_GPIO_LEVELDETECT1);
1907
			}
1908 1909 1910 1911 1912
		}
	}

}

1913 1914
#endif

1915
#ifdef CONFIG_ARCH_OMAP3
1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
/* save the registers of bank 2-6 */
void omap_gpio_save_context(void)
{
	int i;

	/* saving banks from 2-6 only since GPIO1 is in WKUP */
	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		gpio_context[i].irqenable1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
		gpio_context[i].irqenable2 =
			__raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
		gpio_context[i].wake_en =
			__raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
		gpio_context[i].ctrl =
			__raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
		gpio_context[i].oe =
			__raw_readl(bank->base + OMAP24XX_GPIO_OE);
		gpio_context[i].leveldetect0 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		gpio_context[i].leveldetect1 =
			__raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		gpio_context[i].risingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
		gpio_context[i].fallingdetect =
			__raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		gpio_context[i].dataout =
			__raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}

/* restore the required registers of bank 2-6 */
void omap_gpio_restore_context(void)
{
	int i;

	for (i = 1; i < gpio_bank_count; i++) {
		struct gpio_bank *bank = &gpio_bank[i];
		__raw_writel(gpio_context[i].irqenable1,
				bank->base + OMAP24XX_GPIO_IRQENABLE1);
		__raw_writel(gpio_context[i].irqenable2,
				bank->base + OMAP24XX_GPIO_IRQENABLE2);
		__raw_writel(gpio_context[i].wake_en,
				bank->base + OMAP24XX_GPIO_WAKE_EN);
		__raw_writel(gpio_context[i].ctrl,
				bank->base + OMAP24XX_GPIO_CTRL);
		__raw_writel(gpio_context[i].oe,
				bank->base + OMAP24XX_GPIO_OE);
		__raw_writel(gpio_context[i].leveldetect0,
				bank->base + OMAP24XX_GPIO_LEVELDETECT0);
		__raw_writel(gpio_context[i].leveldetect1,
				bank->base + OMAP24XX_GPIO_LEVELDETECT1);
		__raw_writel(gpio_context[i].risingdetect,
				bank->base + OMAP24XX_GPIO_RISINGDETECT);
		__raw_writel(gpio_context[i].fallingdetect,
				bank->base + OMAP24XX_GPIO_FALLINGDETECT);
		__raw_writel(gpio_context[i].dataout,
				bank->base + OMAP24XX_GPIO_DATAOUT);
	}
}
#endif

1978 1979 1980 1981 1982 1983 1984
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
	},
};

1985
/*
1986 1987 1988
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1989
 */
1990
static int __init omap_gpio_drv_reg(void)
1991
{
1992
	return platform_driver_register(&omap_gpio_driver);
1993
}
1994
postcore_initcall(omap_gpio_drv_reg);
1995

1996 1997
static int __init omap_gpio_sysinit(void)
{
D
David Brownell 已提交
1998 1999
	mpuio_init();

2000
#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
2001 2002
	if (cpu_is_omap16xx() || cpu_class_is_omap2())
		register_syscore_ops(&omap_gpio_syscore_ops);
2003 2004
#endif

2005
	return 0;
2006 2007 2008
}

arch_initcall(omap_gpio_sysinit);