gpio-omap.c 35.4 KB
Newer Older
1 2 3
/*
 * Support functions for OMAP GPIO
 *
4
 * Copyright (C) 2003-2005 Nokia Corporation
5
 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
6
 *
7 8 9
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
10 11 12 13 14 15 16 17
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/init.h>
#include <linux/module.h>
#include <linux/interrupt.h>
18
#include <linux/syscore_ops.h>
19
#include <linux/err.h>
20
#include <linux/clk.h>
21
#include <linux/io.h>
22 23
#include <linux/slab.h>
#include <linux/pm_runtime.h>
24
#include <linux/pm.h>
25

26
#include <mach/hardware.h>
27
#include <asm/irq.h>
28
#include <mach/irqs.h>
29
#include <asm/gpio.h>
30 31
#include <asm/mach/irq.h>

32 33
#define OFF_MODE	1

34 35
static LIST_HEAD(omap_gpio_list);

36 37 38 39 40 41 42 43 44 45 46 47 48
struct gpio_regs {
	u32 irqenable1;
	u32 irqenable2;
	u32 wake_en;
	u32 ctrl;
	u32 oe;
	u32 leveldetect0;
	u32 leveldetect1;
	u32 risingdetect;
	u32 fallingdetect;
	u32 dataout;
};

49
struct gpio_bank {
50
	struct list_head node;
T
Tony Lindgren 已提交
51
	unsigned long pbase;
52
	void __iomem *base;
53 54
	u16 irq;
	u16 virtual_irq_start;
55 56
	u32 suspend_wakeup;
	u32 saved_wakeup;
57 58
	u32 non_wakeup_gpios;
	u32 enabled_non_wakeup_gpios;
59
	struct gpio_regs context;
60 61 62
	u32 saved_datain;
	u32 saved_fallingdetect;
	u32 saved_risingdetect;
63
	u32 level_mask;
64
	u32 toggle_mask;
65
	spinlock_t lock;
D
David Brownell 已提交
66
	struct gpio_chip chip;
67
	struct clk *dbck;
C
Charulatha V 已提交
68
	u32 mod_usage;
69
	u32 dbck_enable_mask;
70
	bool dbck_enabled;
71
	struct device *dev;
72
	bool is_mpuio;
73
	bool dbck_flag;
74
	bool loses_context;
75
	int stride;
76
	u32 width;
77
	int context_loss_count;
78
	u16 id;
79 80
	int power_mode;
	bool workaround_enabled;
81 82

	void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
83
	int (*get_context_loss_count)(struct device *dev);
84 85

	struct omap_gpio_reg_offs *regs;
86 87
};

88 89
#define GPIO_INDEX(bank, gpio) (gpio % bank->width)
#define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
90
#define GPIO_MOD_CTRL_BIT	BIT(0)
91 92 93

static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
{
94
	void __iomem *reg = bank->base;
95 96
	u32 l;

97
	reg += bank->regs->direction;
98 99 100 101 102 103
	l = __raw_readl(reg);
	if (is_input)
		l |= 1 << gpio;
	else
		l &= ~(1 << gpio);
	__raw_writel(l, reg);
104
	bank->context.oe = l;
105 106
}

107 108 109

/* set data out value using dedicate set/clear register */
static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
110
{
111
	void __iomem *reg = bank->base;
112
	u32 l = GPIO_BIT(bank, gpio);
113

114 115 116 117
	if (enable)
		reg += bank->regs->set_dataout;
	else
		reg += bank->regs->clr_dataout;
118 119 120 121

	__raw_writel(l, reg);
}

122 123
/* set data out value using mask register */
static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
124
{
125 126 127
	void __iomem *reg = bank->base + bank->regs->dataout;
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	u32 l;
128

129 130 131 132 133
	l = __raw_readl(reg);
	if (enable)
		l |= gpio_bit;
	else
		l &= ~gpio_bit;
134
	__raw_writel(l, reg);
135
	bank->context.dataout = l;
136 137
}

138 139
static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
{
140
	void __iomem *reg = bank->base + bank->regs->datain;
141

142
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
143
}
144 145 146

static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
{
147
	void __iomem *reg = bank->base + bank->regs->dataout;
148

149
	return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
150 151
}

152 153 154 155 156 157 158 159 160 161 162
static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
{
	int l = __raw_readl(base + reg);

	if (set) 
		l |= mask;
	else
		l &= ~mask;

	__raw_writel(l, base + reg);
}
163

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
static inline void _gpio_dbck_enable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && !bank->dbck_enabled) {
		clk_enable(bank->dbck);
		bank->dbck_enabled = true;
	}
}

static inline void _gpio_dbck_disable(struct gpio_bank *bank)
{
	if (bank->dbck_enable_mask && bank->dbck_enabled) {
		clk_disable(bank->dbck);
		bank->dbck_enabled = false;
	}
}

180 181 182 183 184 185 186 187 188 189 190 191
/**
 * _set_gpio_debounce - low level gpio debounce time
 * @bank: the gpio bank we're acting upon
 * @gpio: the gpio number on this @gpio
 * @debounce: debounce time to use
 *
 * OMAP's debounce time is in 31us steps so we need
 * to convert and round up to the closest unit.
 */
static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
		unsigned debounce)
{
192
	void __iomem		*reg;
193 194 195
	u32			val;
	u32			l;

196 197 198
	if (!bank->dbck_flag)
		return;

199 200 201 202 203 204 205
	if (debounce < 32)
		debounce = 0x01;
	else if (debounce > 7936)
		debounce = 0xff;
	else
		debounce = (debounce / 0x1f) - 1;

206
	l = GPIO_BIT(bank, gpio);
207

208
	clk_enable(bank->dbck);
209
	reg = bank->base + bank->regs->debounce;
210 211
	__raw_writel(debounce, reg);

212
	reg = bank->base + bank->regs->debounce_en;
213 214
	val = __raw_readl(reg);

215
	if (debounce)
216
		val |= l;
217
	else
218
		val &= ~l;
219
	bank->dbck_enable_mask = val;
220 221

	__raw_writel(val, reg);
222 223 224 225 226 227 228 229 230 231
	clk_disable(bank->dbck);
	/*
	 * Enable debounce clock per module.
	 * This call is mandatory because in omap_gpio_request() when
	 * *_runtime_get_sync() is called,  _gpio_dbck_enable() within
	 * runtime callbck fails to turn on dbck because dbck_enable_mask
	 * used within _gpio_dbck_enable() is still not initialized at
	 * that point. Therefore we have to enable dbck here.
	 */
	_gpio_dbck_enable(bank);
232 233
}

234
static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
235
						int trigger)
236
{
237
	void __iomem *base = bank->base;
238 239
	u32 gpio_bit = 1 << gpio;

240 241 242 243 244 245 246 247 248
	_gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_LOW);
	_gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
		  trigger & IRQ_TYPE_LEVEL_HIGH);
	_gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_RISING);
	_gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
		  trigger & IRQ_TYPE_EDGE_FALLING);

249 250 251 252 253 254 255 256 257 258
	bank->context.leveldetect0 =
			__raw_readl(bank->base + bank->regs->leveldetect0);
	bank->context.leveldetect1 =
			__raw_readl(bank->base + bank->regs->leveldetect1);
	bank->context.risingdetect =
			__raw_readl(bank->base + bank->regs->risingdetect);
	bank->context.fallingdetect =
			__raw_readl(bank->base + bank->regs->fallingdetect);

	if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
259
		_gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
260 261 262
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
263

264
	/* This part needs to be executed always for OMAP{34xx, 44xx} */
265 266 267 268 269 270 271
	if (!bank->regs->irqctrl) {
		/* On omap24xx proceed only when valid GPIO bit is set */
		if (bank->non_wakeup_gpios) {
			if (!(bank->non_wakeup_gpios & gpio_bit))
				goto exit;
		}

272 273 274 275 276 277 278
		/*
		 * Log the edge gpio and manually trigger the IRQ
		 * after resume if the input level changes
		 * to avoid irq lost during PER RET/OFF mode
		 * Applies for omap2 non-wakeup gpio and all omap3 gpios
		 */
		if (trigger & IRQ_TYPE_EDGE_BOTH)
279 280 281 282
			bank->enabled_non_wakeup_gpios |= gpio_bit;
		else
			bank->enabled_non_wakeup_gpios &= ~gpio_bit;
	}
283

284
exit:
285 286 287
	bank->level_mask =
		__raw_readl(bank->base + bank->regs->leveldetect0) |
		__raw_readl(bank->base + bank->regs->leveldetect1);
288 289
}

290
#ifdef CONFIG_ARCH_OMAP1
291 292 293 294 295 296 297 298 299
/*
 * This only applies to chips that can't do both rising and falling edge
 * detection at once.  For all other chips, this function is a noop.
 */
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
{
	void __iomem *reg = bank->base;
	u32 l = 0;

300
	if (!bank->regs->irqctrl)
301
		return;
302 303

	reg += bank->regs->irqctrl;
304 305 306 307 308 309 310 311 312

	l = __raw_readl(reg);
	if ((l >> gpio) & 1)
		l &= ~(1 << gpio);
	else
		l |= 1 << gpio;

	__raw_writel(l, reg);
}
313 314
#else
static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
315
#endif
316

317 318 319
static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
{
	void __iomem *reg = bank->base;
320
	void __iomem *base = bank->base;
321
	u32 l = 0;
322

323 324 325 326 327
	if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
		set_gpio_trigger(bank, gpio, trigger);
	} else if (bank->regs->irqctrl) {
		reg += bank->regs->irqctrl;

328
		l = __raw_readl(reg);
329
		if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
330
			bank->toggle_mask |= 1 << gpio;
331
		if (trigger & IRQ_TYPE_EDGE_RISING)
332
			l |= 1 << gpio;
333
		else if (trigger & IRQ_TYPE_EDGE_FALLING)
334
			l &= ~(1 << gpio);
335
		else
336 337 338 339
			return -EINVAL;

		__raw_writel(l, reg);
	} else if (bank->regs->edgectrl1) {
340
		if (gpio & 0x08)
341
			reg += bank->regs->edgectrl2;
342
		else
343 344
			reg += bank->regs->edgectrl1;

345 346 347
		gpio &= 0x07;
		l = __raw_readl(reg);
		l &= ~(3 << (gpio << 1));
348
		if (trigger & IRQ_TYPE_EDGE_RISING)
349
			l |= 2 << (gpio << 1);
350
		if (trigger & IRQ_TYPE_EDGE_FALLING)
351
			l |= 1 << (gpio << 1);
352 353 354

		/* Enable wake-up during idle for dynamic tick */
		_gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
355 356
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
357
		__raw_writel(l, reg);
358
	}
359
	return 0;
360 361
}

362
static int gpio_irq_type(struct irq_data *d, unsigned type)
363 364
{
	struct gpio_bank *bank;
365 366
	unsigned gpio;
	int retval;
D
David Brownell 已提交
367
	unsigned long flags;
368

369 370
	if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
		gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
371
	else
372
		gpio = d->irq - IH_GPIO_BASE;
373

374
	if (type & ~IRQ_TYPE_SENSE_MASK)
375
		return -EINVAL;
376

377 378 379 380
	bank = irq_data_get_irq_chip_data(d);

	if (!bank->regs->leveldetect0 &&
		(type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
381 382
		return -EINVAL;

D
David Brownell 已提交
383
	spin_lock_irqsave(&bank->lock, flags);
384
	retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
D
David Brownell 已提交
385
	spin_unlock_irqrestore(&bank->lock, flags);
386 387

	if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
T
Thomas Gleixner 已提交
388
		__irq_set_handler_locked(d->irq, handle_level_irq);
389
	else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
T
Thomas Gleixner 已提交
390
		__irq_set_handler_locked(d->irq, handle_edge_irq);
391

392
	return retval;
393 394 395 396
}

static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
397
	void __iomem *reg = bank->base;
398

399
	reg += bank->regs->irqstatus;
400
	__raw_writel(gpio_mask, reg);
401 402

	/* Workaround for clearing DSP GPIO interrupts to allow retention */
403 404
	if (bank->regs->irqstatus2) {
		reg = bank->base + bank->regs->irqstatus2;
405
		__raw_writel(gpio_mask, reg);
406
	}
407 408 409

	/* Flush posted write for the irq status to avoid spurious interrupts */
	__raw_readl(reg);
410 411 412 413
}

static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
{
414
	_clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
415 416
}

417 418 419
static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
{
	void __iomem *reg = bank->base;
420
	u32 l;
421
	u32 mask = (1 << bank->width) - 1;
422

423
	reg += bank->regs->irqenable;
424
	l = __raw_readl(reg);
425
	if (bank->regs->irqenable_inv)
426 427 428
		l = ~l;
	l &= mask;
	return l;
429 430
}

431
static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
432
{
433
	void __iomem *reg = bank->base;
434 435
	u32 l;

436 437 438 439 440
	if (bank->regs->set_irqenable) {
		reg += bank->regs->set_irqenable;
		l = gpio_mask;
	} else {
		reg += bank->regs->irqenable;
441
		l = __raw_readl(reg);
442 443
		if (bank->regs->irqenable_inv)
			l &= ~gpio_mask;
444 445
		else
			l |= gpio_mask;
446 447 448
	}

	__raw_writel(l, reg);
449
	bank->context.irqenable1 = l;
450 451 452 453 454 455 456 457 458
}

static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
{
	void __iomem *reg = bank->base;
	u32 l;

	if (bank->regs->clr_irqenable) {
		reg += bank->regs->clr_irqenable;
459
		l = gpio_mask;
460 461
	} else {
		reg += bank->regs->irqenable;
462
		l = __raw_readl(reg);
463
		if (bank->regs->irqenable_inv)
464
			l |= gpio_mask;
465
		else
466
			l &= ~gpio_mask;
467
	}
468

469
	__raw_writel(l, reg);
470
	bank->context.irqenable1 = l;
471 472 473 474
}

static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
{
475
	_enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
476 477
}

478 479 480 481 482 483 484 485 486 487
/*
 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
 * 1510 does not seem to have a wake-up register. If JTAG is connected
 * to the target, system will wake up always on GPIO events. While
 * system is running all registered GPIO interrupts need to have wake-up
 * enabled. When system is suspended, only selected GPIO interrupts need
 * to have wake-up enabled.
 */
static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
{
488 489
	u32 gpio_bit = GPIO_BIT(bank, gpio);
	unsigned long flags;
D
David Brownell 已提交
490

491 492 493
	if (bank->non_wakeup_gpios & gpio_bit) {
		dev_err(bank->dev, 
			"Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
494 495
		return -EINVAL;
	}
496 497 498 499 500 501 502 503 504 505

	spin_lock_irqsave(&bank->lock, flags);
	if (enable)
		bank->suspend_wakeup |= gpio_bit;
	else
		bank->suspend_wakeup &= ~gpio_bit;

	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
506 507
}

508 509
static void _reset_gpio(struct gpio_bank *bank, int gpio)
{
510
	_set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
511 512
	_set_gpio_irqenable(bank, gpio, 0);
	_clear_gpio_irqstatus(bank, gpio);
513
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
514 515
}

516
/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
517
static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
518
{
519
	unsigned int gpio = d->irq - IH_GPIO_BASE;
520 521 522
	struct gpio_bank *bank;
	int retval;

523
	bank = irq_data_get_irq_chip_data(d);
524
	retval = _set_gpio_wakeup(bank, gpio, enable);
525 526 527 528

	return retval;
}

529
static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
530
{
531
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
D
David Brownell 已提交
532
	unsigned long flags;
D
David Brownell 已提交
533

534 535 536 537 538 539
	/*
	 * If this is the first gpio_request for the bank,
	 * enable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_get_sync(bank->dev);
540

541
	spin_lock_irqsave(&bank->lock, flags);
542 543 544
	/* Set trigger to none. You need to enable the desired trigger with
	 * request_irq() or set_irq_type().
	 */
545
	_set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
546

547 548
	if (bank->regs->pinctrl) {
		void __iomem *reg = bank->base + bank->regs->pinctrl;
549

550
		/* Claim the pin for MPU */
551
		__raw_writel(__raw_readl(reg) | (1 << offset), reg);
552
	}
553

554 555 556 557 558 559 560 561
	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is enabled, clocks are not gated */
		ctrl &= ~GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
562
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
563
	}
564 565 566

	bank->mod_usage |= 1 << offset;

D
David Brownell 已提交
567
	spin_unlock_irqrestore(&bank->lock, flags);
568 569 570 571

	return 0;
}

572
static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
573
{
574
	struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
575
	void __iomem *base = bank->base;
D
David Brownell 已提交
576
	unsigned long flags;
577

D
David Brownell 已提交
578
	spin_lock_irqsave(&bank->lock, flags);
579

580
	if (bank->regs->wkup_en) {
581
		/* Disable wake-up during idle for dynamic tick */
582
		_gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
583 584 585
		bank->context.wake_en =
			__raw_readl(bank->base + bank->regs->wkup_en);
	}
586

587 588 589 590 591 592 593 594 595 596
	bank->mod_usage &= ~(1 << offset);

	if (bank->regs->ctrl && !bank->mod_usage) {
		void __iomem *reg = bank->base + bank->regs->ctrl;
		u32 ctrl;

		ctrl = __raw_readl(reg);
		/* Module is disabled, clocks are gated */
		ctrl |= GPIO_MOD_CTRL_BIT;
		__raw_writel(ctrl, reg);
597
		bank->context.ctrl = ctrl;
C
Charulatha V 已提交
598
	}
599

600
	_reset_gpio(bank, bank->chip.base + offset);
D
David Brownell 已提交
601
	spin_unlock_irqrestore(&bank->lock, flags);
602 603 604 605 606 607 608

	/*
	 * If this is the last gpio to be freed in the bank,
	 * disable the bank module.
	 */
	if (!bank->mod_usage)
		pm_runtime_put(bank->dev);
609 610 611 612 613 614 615 616 617 618 619
}

/*
 * We need to unmask the GPIO bank interrupt as soon as possible to
 * avoid missing GPIO interrupts for other lines in the bank.
 * Then we need to mask-read-clear-unmask the triggered GPIO lines
 * in the bank to avoid missing nested interrupts for a GPIO line.
 * If we wait to unmask individual GPIO lines in the bank after the
 * line's interrupt handler has been run, we may miss some nested
 * interrupts.
 */
620
static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
621
{
622
	void __iomem *isr_reg = NULL;
623
	u32 isr;
624
	unsigned int gpio_irq, gpio_index;
625
	struct gpio_bank *bank;
626 627
	u32 retrigger = 0;
	int unmasked = 0;
628
	struct irq_chip *chip = irq_desc_get_chip(desc);
629

630
	chained_irq_enter(chip, desc);
631

T
Thomas Gleixner 已提交
632
	bank = irq_get_handler_data(irq);
633
	isr_reg = bank->base + bank->regs->irqstatus;
634
	pm_runtime_get_sync(bank->dev);
635 636 637 638

	if (WARN_ON(!isr_reg))
		goto exit;

639
	while(1) {
640
		u32 isr_saved, level_mask = 0;
641
		u32 enabled;
642

643 644
		enabled = _get_gpio_irqbank_mask(bank);
		isr_saved = isr = __raw_readl(isr_reg) & enabled;
645

646
		if (bank->level_mask)
647
			level_mask = bank->level_mask & enabled;
648 649 650 651

		/* clear edge sensitive interrupts before handler(s) are
		called so that we don't miss any interrupt occurred while
		executing them */
652
		_disable_gpio_irqbank(bank, isr_saved & ~level_mask);
653
		_clear_gpio_irqbank(bank, isr_saved & ~level_mask);
654
		_enable_gpio_irqbank(bank, isr_saved & ~level_mask);
655 656 657

		/* if there is only edge sensitive GPIO pin interrupts
		configured, we could unmask GPIO bank interrupt immediately */
658 659
		if (!level_mask && !unmasked) {
			unmasked = 1;
660
			chained_irq_exit(chip, desc);
661
		}
662

663 664
		isr |= retrigger;
		retrigger = 0;
665 666 667 668 669
		if (!isr)
			break;

		gpio_irq = bank->virtual_irq_start;
		for (; isr != 0; isr >>= 1, gpio_irq++) {
670
			gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
671

672 673
			if (!(isr & 1))
				continue;
674

675 676 677 678 679 680 681 682 683 684
			/*
			 * Some chips can't respond to both rising and falling
			 * at the same time.  If this irq was requested with
			 * both flags, we need to flip the ICR data for the IRQ
			 * to respond to the IRQ for the opposite direction.
			 * This will be indicated in the bank toggle_mask.
			 */
			if (bank->toggle_mask & (1 << gpio_index))
				_toggle_gpio_edge_triggering(bank, gpio_index);

685
			generic_handle_irq(gpio_irq);
686
		}
687
	}
688 689 690 691
	/* if bank has any level sensitive GPIO pin interrupt
	configured, we must unmask the bank interrupt only after
	handler(s) are executed in order to avoid spurious bank
	interrupt */
692
exit:
693
	if (!unmasked)
694
		chained_irq_exit(chip, desc);
695
	pm_runtime_put(bank->dev);
696 697
}

698
static void gpio_irq_shutdown(struct irq_data *d)
699
{
700 701
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
702
	unsigned long flags;
703

704
	spin_lock_irqsave(&bank->lock, flags);
705
	_reset_gpio(bank, gpio);
706
	spin_unlock_irqrestore(&bank->lock, flags);
707 708
}

709
static void gpio_ack_irq(struct irq_data *d)
710
{
711 712
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
713 714 715 716

	_clear_gpio_irqstatus(bank, gpio);
}

717
static void gpio_mask_irq(struct irq_data *d)
718
{
719 720
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
721
	unsigned long flags;
722

723
	spin_lock_irqsave(&bank->lock, flags);
724
	_set_gpio_irqenable(bank, gpio, 0);
725
	_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
726
	spin_unlock_irqrestore(&bank->lock, flags);
727 728
}

729
static void gpio_unmask_irq(struct irq_data *d)
730
{
731 732
	unsigned int gpio = d->irq - IH_GPIO_BASE;
	struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
733
	unsigned int irq_mask = GPIO_BIT(bank, gpio);
734
	u32 trigger = irqd_get_trigger_type(d);
735
	unsigned long flags;
736

737
	spin_lock_irqsave(&bank->lock, flags);
738
	if (trigger)
739
		_set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
740 741 742 743 744 745 746

	/* For level-triggered GPIOs, the clearing must be done after
	 * the HW source is cleared, thus after the handler has run */
	if (bank->level_mask & irq_mask) {
		_set_gpio_irqenable(bank, gpio, 0);
		_clear_gpio_irqstatus(bank, gpio);
	}
747

K
Kevin Hilman 已提交
748
	_set_gpio_irqenable(bank, gpio, 1);
749
	spin_unlock_irqrestore(&bank->lock, flags);
750 751
}

752 753
static struct irq_chip gpio_irq_chip = {
	.name		= "GPIO",
754 755 756 757 758 759
	.irq_shutdown	= gpio_irq_shutdown,
	.irq_ack	= gpio_ack_irq,
	.irq_mask	= gpio_mask_irq,
	.irq_unmask	= gpio_unmask_irq,
	.irq_set_type	= gpio_irq_type,
	.irq_set_wake	= gpio_wake_enable,
760 761 762 763
};

/*---------------------------------------------------------------------*/

764
static int omap_mpuio_suspend_noirq(struct device *dev)
D
David Brownell 已提交
765
{
766
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
767
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
768 769
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
770
	unsigned long		flags;
D
David Brownell 已提交
771

D
David Brownell 已提交
772
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
773 774
	bank->saved_wakeup = __raw_readl(mask_reg);
	__raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
D
David Brownell 已提交
775
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
776 777 778 779

	return 0;
}

780
static int omap_mpuio_resume_noirq(struct device *dev)
D
David Brownell 已提交
781
{
782
	struct platform_device *pdev = to_platform_device(dev);
D
David Brownell 已提交
783
	struct gpio_bank	*bank = platform_get_drvdata(pdev);
784 785
	void __iomem		*mask_reg = bank->base +
					OMAP_MPUIO_GPIO_MASKIT / bank->stride;
D
David Brownell 已提交
786
	unsigned long		flags;
D
David Brownell 已提交
787

D
David Brownell 已提交
788
	spin_lock_irqsave(&bank->lock, flags);
D
David Brownell 已提交
789
	__raw_writel(bank->saved_wakeup, mask_reg);
D
David Brownell 已提交
790
	spin_unlock_irqrestore(&bank->lock, flags);
D
David Brownell 已提交
791 792 793 794

	return 0;
}

795
static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
796 797 798 799
	.suspend_noirq = omap_mpuio_suspend_noirq,
	.resume_noirq = omap_mpuio_resume_noirq,
};

800
/* use platform_driver for this. */
D
David Brownell 已提交
801 802 803
static struct platform_driver omap_mpuio_driver = {
	.driver		= {
		.name	= "mpuio",
804
		.pm	= &omap_mpuio_dev_pm_ops,
D
David Brownell 已提交
805 806 807 808 809 810 811 812 813 814 815 816
	},
};

static struct platform_device omap_mpuio_device = {
	.name		= "mpuio",
	.id		= -1,
	.dev = {
		.driver = &omap_mpuio_driver.driver,
	}
	/* could list the /proc/iomem resources */
};

817
static inline void mpuio_init(struct gpio_bank *bank)
D
David Brownell 已提交
818
{
819
	platform_set_drvdata(&omap_mpuio_device, bank);
820

D
David Brownell 已提交
821 822 823 824
	if (platform_driver_register(&omap_mpuio_driver) == 0)
		(void) platform_device_register(&omap_mpuio_device);
}

825
/*---------------------------------------------------------------------*/
826

D
David Brownell 已提交
827 828 829 830 831 832 833 834 835 836 837 838
static int gpio_input(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_direction(bank, offset, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

839 840
static int gpio_is_input(struct gpio_bank *bank, int mask)
{
841
	void __iomem *reg = bank->base + bank->regs->direction;
842 843 844 845

	return __raw_readl(reg) & mask;
}

D
David Brownell 已提交
846 847
static int gpio_get(struct gpio_chip *chip, unsigned offset)
{
848 849 850 851 852 853
	struct gpio_bank *bank;
	void __iomem *reg;
	int gpio;
	u32 mask;

	gpio = chip->base + offset;
C
Charulatha V 已提交
854
	bank = container_of(chip, struct gpio_bank, chip);
855
	reg = bank->base;
856
	mask = GPIO_BIT(bank, gpio);
857 858 859 860 861

	if (gpio_is_input(bank, mask))
		return _get_gpio_datain(bank, gpio);
	else
		return _get_gpio_dataout(bank, gpio);
D
David Brownell 已提交
862 863 864 865 866 867 868 869 870
}

static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
871
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
872 873 874 875 876
	_set_gpio_direction(bank, offset, 0);
	spin_unlock_irqrestore(&bank->lock, flags);
	return 0;
}

877 878 879 880 881 882 883
static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
		unsigned debounce)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
884 885 886 887 888 889 890

	if (!bank->dbck) {
		bank->dbck = clk_get(bank->dev, "dbclk");
		if (IS_ERR(bank->dbck))
			dev_err(bank->dev, "Could not get gpio dbck\n");
	}

891 892 893 894 895 896 897
	spin_lock_irqsave(&bank->lock, flags);
	_set_gpio_debounce(bank, offset, debounce);
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}

D
David Brownell 已提交
898 899 900 901 902 903 904
static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
{
	struct gpio_bank *bank;
	unsigned long flags;

	bank = container_of(chip, struct gpio_bank, chip);
	spin_lock_irqsave(&bank->lock, flags);
905
	bank->set_dataout(bank, offset, value);
D
David Brownell 已提交
906 907 908
	spin_unlock_irqrestore(&bank->lock, flags);
}

909 910 911 912 913 914 915 916
static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
{
	struct gpio_bank *bank;

	bank = container_of(chip, struct gpio_bank, chip);
	return bank->virtual_irq_start + offset;
}

D
David Brownell 已提交
917 918
/*---------------------------------------------------------------------*/

919
static void __init omap_gpio_show_rev(struct gpio_bank *bank)
T
Tony Lindgren 已提交
920
{
921
	static bool called;
T
Tony Lindgren 已提交
922 923
	u32 rev;

924
	if (called || bank->regs->revision == USHRT_MAX)
T
Tony Lindgren 已提交
925 926
		return;

927 928
	rev = __raw_readw(bank->base + bank->regs->revision);
	pr_info("OMAP GPIO hardware version %d.%d\n",
T
Tony Lindgren 已提交
929
		(rev >> 4) & 0x0f, rev & 0x0f);
930 931

	called = true;
T
Tony Lindgren 已提交
932 933
}

934 935 936 937 938
/* This lock class tells lockdep that GPIO irqs are in a different
 * category than their parents, so it won't report false recursion.
 */
static struct lock_class_key gpio_lock_class;

939
static void omap_gpio_mod_init(struct gpio_bank *bank)
940
{
941 942
	void __iomem *base = bank->base;
	u32 l = 0xffffffff;
943

944 945 946
	if (bank->width == 16)
		l = 0xffff;

947
	if (bank->is_mpuio) {
948 949
		__raw_writel(l, bank->base + bank->regs->irqenable);
		return;
950
	}
951 952 953 954 955 956 957 958 959

	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
	_gpio_rmw(base, bank->regs->irqstatus, l,
					bank->regs->irqenable_inv == false);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
	_gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
	if (bank->regs->debounce_en)
		_gpio_rmw(base, bank->regs->debounce_en, 0, 1);

960 961
	/* Save OE default value (0xffffffff) in the context */
	bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
962 963 964
	 /* Initialize interface clk ungated, module enabled */
	if (bank->regs->ctrl)
		_gpio_rmw(base, bank->regs->ctrl, 0, 1);
965 966
}

967 968 969 970 971 972 973 974 975
static __init void
omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
		    unsigned int num)
{
	struct irq_chip_generic *gc;
	struct irq_chip_type *ct;

	gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
				    handle_simple_irq);
976 977 978 979 980
	if (!gc) {
		dev_err(bank->dev, "Memory alloc failed for gc\n");
		return;
	}

981 982 983 984 985 986
	ct = gc->chip_types;

	/* NOTE: No ack required, reading IRQ status clears it. */
	ct->chip.irq_mask = irq_gc_mask_set_bit;
	ct->chip.irq_unmask = irq_gc_mask_clr_bit;
	ct->chip.irq_set_type = gpio_irq_type;
987 988

	if (bank->regs->wkup_en)
989 990 991 992 993 994 995
		ct->chip.irq_set_wake = gpio_wake_enable,

	ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
	irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
			       IRQ_NOREQUEST | IRQ_NOPROBE, 0);
}

996
static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
997
{
998
	int j;
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
	static int gpio;

	/*
	 * REVISIT eventually switch from OMAP-specific gpio structs
	 * over to the generic ones
	 */
	bank->chip.request = omap_gpio_request;
	bank->chip.free = omap_gpio_free;
	bank->chip.direction_input = gpio_input;
	bank->chip.get = gpio_get;
	bank->chip.direction_output = gpio_output;
	bank->chip.set_debounce = gpio_debounce;
	bank->chip.set = gpio_set;
	bank->chip.to_irq = gpio_2irq;
1013
	if (bank->is_mpuio) {
1014
		bank->chip.label = "mpuio";
1015 1016
		if (bank->regs->wkup_en)
			bank->chip.dev = &omap_mpuio_device.dev;
1017 1018 1019 1020
		bank->chip.base = OMAP_MPUIO(0);
	} else {
		bank->chip.label = "gpio";
		bank->chip.base = gpio;
1021
		gpio += bank->width;
1022
	}
1023
	bank->chip.ngpio = bank->width;
1024 1025 1026 1027

	gpiochip_add(&bank->chip);

	for (j = bank->virtual_irq_start;
1028
		     j < bank->virtual_irq_start + bank->width; j++) {
1029
		irq_set_lockdep_class(j, &gpio_lock_class);
T
Thomas Gleixner 已提交
1030
		irq_set_chip_data(j, bank);
1031
		if (bank->is_mpuio) {
1032 1033
			omap_mpuio_alloc_gc(bank, j, bank->width);
		} else {
T
Thomas Gleixner 已提交
1034
			irq_set_chip(j, &gpio_irq_chip);
1035 1036 1037
			irq_set_handler(j, handle_simple_irq);
			set_irq_flags(j, IRQF_VALID);
		}
1038
	}
T
Thomas Gleixner 已提交
1039 1040
	irq_set_chained_handler(bank->irq, gpio_irq_handler);
	irq_set_handler_data(bank->irq, bank);
1041 1042
}

1043
static int __devinit omap_gpio_probe(struct platform_device *pdev)
1044
{
1045 1046
	struct omap_gpio_platform_data *pdata;
	struct resource *res;
1047
	struct gpio_bank *bank;
1048
	int ret = 0;
1049

1050 1051 1052
	if (!pdev->dev.platform_data) {
		ret = -EINVAL;
		goto err_exit;
1053 1054
	}

1055 1056 1057 1058 1059 1060
	bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
	if (!bank) {
		dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
		ret = -ENOMEM;
		goto err_exit;
	}
1061

1062 1063
	res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!res)) {
1064 1065 1066 1067
		dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1068
	}
1069

1070
	bank->irq = res->start;
1071 1072 1073
	bank->id = pdev->id;

	pdata = pdev->dev.platform_data;
1074 1075 1076
	bank->virtual_irq_start = pdata->virtual_irq_start;
	bank->dev = &pdev->dev;
	bank->dbck_flag = pdata->dbck_flag;
1077
	bank->stride = pdata->bank_stride;
1078
	bank->width = pdata->bank_width;
1079
	bank->is_mpuio = pdata->is_mpuio;
1080
	bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
1081
	bank->loses_context = pdata->loses_context;
1082
	bank->get_context_loss_count = pdata->get_context_loss_count;
1083 1084 1085 1086 1087 1088
	bank->regs = pdata->regs;

	if (bank->regs->set_dataout && bank->regs->clr_dataout)
		bank->set_dataout = _set_gpio_dataout_reg;
	else
		bank->set_dataout = _set_gpio_dataout_mask;
T
Tony Lindgren 已提交
1089

1090
	spin_lock_init(&bank->lock);
T
Tony Lindgren 已提交
1091

1092 1093 1094
	/* Static mapping, never released */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!res)) {
1095 1096 1097 1098
		dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
				pdev->id);
		ret = -ENODEV;
		goto err_free;
1099
	}
1100

1101 1102
	bank->base = ioremap(res->start, resource_size(res));
	if (!bank->base) {
1103 1104 1105 1106
		dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
				pdev->id);
		ret = -ENOMEM;
		goto err_free;
1107 1108
	}

1109 1110
	platform_set_drvdata(pdev, bank);

1111
	pm_runtime_enable(bank->dev);
1112
	pm_runtime_irq_safe(bank->dev);
1113 1114
	pm_runtime_get_sync(bank->dev);

1115
	if (bank->is_mpuio)
1116 1117
		mpuio_init(bank);

1118
	omap_gpio_mod_init(bank);
1119
	omap_gpio_chip_init(bank);
1120
	omap_gpio_show_rev(bank);
T
Tony Lindgren 已提交
1121

1122 1123
	pm_runtime_put(bank->dev);

1124
	list_add_tail(&bank->node, &omap_gpio_list);
1125

1126 1127 1128 1129 1130 1131
	return ret;

err_free:
	kfree(bank);
err_exit:
	return ret;
1132 1133
}

1134 1135 1136 1137
#ifdef CONFIG_ARCH_OMAP2PLUS

#if defined(CONFIG_PM_SLEEP)
static int omap_gpio_suspend(struct device *dev)
1138
{
1139 1140 1141 1142 1143
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	void __iomem *wakeup_enable;
	unsigned long flags;
1144

1145 1146
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1147

1148 1149
	if (!bank->regs->wkup_en || !bank->suspend_wakeup)
		return 0;
1150

1151
	wakeup_enable = bank->base + bank->regs->wkup_en;
1152

1153 1154 1155 1156 1157
	spin_lock_irqsave(&bank->lock, flags);
	bank->saved_wakeup = __raw_readl(wakeup_enable);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1158 1159 1160 1161

	return 0;
}

1162
static int omap_gpio_resume(struct device *dev)
1163
{
1164 1165 1166 1167
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	void __iomem *base = bank->base;
	unsigned long flags;
1168

1169 1170
	if (!bank->mod_usage || !bank->loses_context)
		return 0;
1171

1172 1173
	if (!bank->regs->wkup_en || !bank->saved_wakeup)
		return 0;
1174

1175 1176 1177 1178
	spin_lock_irqsave(&bank->lock, flags);
	_gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
	_gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
	spin_unlock_irqrestore(&bank->lock, flags);
1179

1180 1181 1182
	return 0;
}
#endif /* CONFIG_PM_SLEEP */
1183

1184
#if defined(CONFIG_PM_RUNTIME)
1185
static void omap_gpio_restore_context(struct gpio_bank *bank);
1186

1187
static int omap_gpio_runtime_suspend(struct device *dev)
1188
{
1189 1190 1191 1192
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	u32 l1 = 0, l2 = 0;
	unsigned long flags;
1193

1194 1195 1196
	spin_lock_irqsave(&bank->lock, flags);
	if (bank->power_mode != OFF_MODE) {
		bank->power_mode = 0;
1197
		goto update_gpio_context_count;
1198 1199 1200 1201 1202 1203 1204
	}
	/*
	 * If going to OFF, remove triggering for all
	 * non-wakeup GPIOs.  Otherwise spurious IRQs will be
	 * generated.  See OMAP2420 Errata item 1.101.
	 */
	if (!(bank->enabled_non_wakeup_gpios))
1205
		goto update_gpio_context_count;
1206

1207 1208 1209 1210
	bank->saved_datain = __raw_readl(bank->base +
						bank->regs->datain);
	l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
	l2 = __raw_readl(bank->base + bank->regs->risingdetect);
1211

1212 1213 1214 1215
	bank->saved_fallingdetect = l1;
	bank->saved_risingdetect = l2;
	l1 &= ~bank->enabled_non_wakeup_gpios;
	l2 &= ~bank->enabled_non_wakeup_gpios;
1216

1217 1218
	__raw_writel(l1, bank->base + bank->regs->fallingdetect);
	__raw_writel(l2, bank->base + bank->regs->risingdetect);
1219

1220
	bank->workaround_enabled = true;
1221

1222
update_gpio_context_count:
1223 1224
	if (bank->get_context_loss_count)
		bank->context_loss_count =
1225 1226
				bank->get_context_loss_count(bank->dev);

1227
	_gpio_dbck_disable(bank);
1228
	spin_unlock_irqrestore(&bank->lock, flags);
1229

1230
	return 0;
1231 1232
}

1233
static int omap_gpio_runtime_resume(struct device *dev)
1234
{
1235 1236 1237 1238 1239
	struct platform_device *pdev = to_platform_device(dev);
	struct gpio_bank *bank = platform_get_drvdata(pdev);
	int context_lost_cnt_after;
	u32 l = 0, gen, gen0, gen1;
	unsigned long flags;
1240

1241
	spin_lock_irqsave(&bank->lock, flags);
1242
	_gpio_dbck_enable(bank);
1243 1244 1245 1246
	if (!bank->enabled_non_wakeup_gpios || !bank->workaround_enabled) {
		spin_unlock_irqrestore(&bank->lock, flags);
		return 0;
	}
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256
	if (bank->get_context_loss_count) {
		context_lost_cnt_after =
			bank->get_context_loss_count(bank->dev);
		if (context_lost_cnt_after != bank->context_loss_count ||
						!context_lost_cnt_after) {
			omap_gpio_restore_context(bank);
		} else {
			spin_unlock_irqrestore(&bank->lock, flags);
			return 0;
1257
		}
1258
	}
1259

1260 1261 1262 1263 1264
	__raw_writel(bank->saved_fallingdetect,
			bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->saved_risingdetect,
			bank->base + bank->regs->risingdetect);
	l = __raw_readl(bank->base + bank->regs->datain);
1265

1266 1267 1268 1269 1270 1271 1272 1273
	/*
	 * Check if any of the non-wakeup interrupt GPIOs have changed
	 * state.  If so, generate an IRQ by software.  This is
	 * horribly racy, but it's the best we can do to work around
	 * this silicon bug.
	 */
	l ^= bank->saved_datain;
	l &= bank->enabled_non_wakeup_gpios;
1274

1275 1276 1277 1278 1279 1280
	/*
	 * No need to generate IRQs for the rising edge for gpio IRQs
	 * configured with falling edge only; and vice versa.
	 */
	gen0 = l & bank->saved_fallingdetect;
	gen0 &= bank->saved_datain;
1281

1282 1283
	gen1 = l & bank->saved_risingdetect;
	gen1 &= ~(bank->saved_datain);
1284

1285 1286 1287 1288
	/* FIXME: Consider GPIO IRQs with level detections properly! */
	gen = l & (~(bank->saved_fallingdetect) & ~(bank->saved_risingdetect));
	/* Consider all GPIO IRQs needed to be updated */
	gen |= gen0 | gen1;
1289

1290 1291
	if (gen) {
		u32 old0, old1;
1292

1293 1294
		old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
		old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
1295

1296 1297
		if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
			__raw_writel(old0 | gen, bank->base +
1298
						bank->regs->leveldetect0);
1299
			__raw_writel(old1 | gen, bank->base +
1300
						bank->regs->leveldetect1);
1301
		}
1302

1303 1304
		if (cpu_is_omap44xx()) {
			__raw_writel(old0 | l, bank->base +
1305
						bank->regs->leveldetect0);
1306
			__raw_writel(old1 | l, bank->base +
1307
						bank->regs->leveldetect1);
1308
		}
1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		__raw_writel(old0, bank->base + bank->regs->leveldetect0);
		__raw_writel(old1, bank->base + bank->regs->leveldetect1);
	}

	bank->workaround_enabled = false;
	spin_unlock_irqrestore(&bank->lock, flags);

	return 0;
}
#endif /* CONFIG_PM_RUNTIME */

void omap2_gpio_prepare_for_idle(int pwr_mode)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		bank->power_mode = pwr_mode;

		pm_runtime_put_sync_suspend(bank->dev);
	}
}

void omap2_gpio_resume_after_idle(void)
{
	struct gpio_bank *bank;

	list_for_each_entry(bank, &omap_gpio_list, node) {
		if (!bank->mod_usage || !bank->loses_context)
			continue;

		pm_runtime_get_sync(bank->dev);
1343 1344 1345
	}
}

1346
#if defined(CONFIG_PM_RUNTIME)
1347
static void omap_gpio_restore_context(struct gpio_bank *bank)
1348
{
1349
	__raw_writel(bank->context.irqenable1,
1350
				bank->base + bank->regs->irqenable);
1351
	__raw_writel(bank->context.irqenable2,
1352
				bank->base + bank->regs->irqenable2);
1353
	__raw_writel(bank->context.wake_en,
1354 1355 1356
				bank->base + bank->regs->wkup_en);
	__raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
	__raw_writel(bank->context.oe, bank->base + bank->regs->direction);
1357
	__raw_writel(bank->context.leveldetect0,
1358
				bank->base + bank->regs->leveldetect0);
1359
	__raw_writel(bank->context.leveldetect1,
1360
				bank->base + bank->regs->leveldetect1);
1361
	__raw_writel(bank->context.risingdetect,
1362
				bank->base + bank->regs->risingdetect);
1363
	__raw_writel(bank->context.fallingdetect,
1364 1365
				bank->base + bank->regs->fallingdetect);
	__raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
1366
}
1367
#endif /* CONFIG_PM_RUNTIME */
1368 1369 1370
#else
#define omap_gpio_suspend NULL
#define omap_gpio_resume NULL
1371 1372
#define omap_gpio_runtime_suspend NULL
#define omap_gpio_runtime_resume NULL
1373 1374
#endif

1375 1376
static const struct dev_pm_ops gpio_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
1377 1378
	SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
									NULL)
1379 1380
};

1381 1382 1383 1384
static struct platform_driver omap_gpio_driver = {
	.probe		= omap_gpio_probe,
	.driver		= {
		.name	= "omap_gpio",
1385
		.pm	= &gpio_pm_ops,
1386 1387 1388
	},
};

1389
/*
1390 1391 1392
 * gpio driver register needs to be done before
 * machine_init functions access gpio APIs.
 * Hence omap_gpio_drv_reg() is a postcore_initcall.
1393
 */
1394
static int __init omap_gpio_drv_reg(void)
1395
{
1396
	return platform_driver_register(&omap_gpio_driver);
1397
}
1398
postcore_initcall(omap_gpio_drv_reg);