i915_drv.h 80.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "i915_gem_gtt.h"
39
#include <linux/io-mapping.h>
40
#include <linux/i2c.h>
41
#include <linux/i2c-algo-bit.h>
42
#include <drm/intel-gtt.h>
43
#include <linux/backlight.h>
44
#include <linux/intel-iommu.h>
45
#include <linux/kref.h>
46
#include <linux/pm_qos.h>
47

L
Linus Torvalds 已提交
48 49 50 51 52 53 54
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
55
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
56

57
enum pipe {
58
	INVALID_PIPE = -1,
59 60
	PIPE_A = 0,
	PIPE_B,
61
	PIPE_C,
62 63
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
64
};
65
#define pipe_name(p) ((p) + 'A')
66

P
Paulo Zanoni 已提交
67 68 69 70
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
71 72
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
73 74 75
};
#define transcoder_name(t) ((t) + 'A')

76 77 78
enum plane {
	PLANE_A = 0,
	PLANE_B,
79
	PLANE_C,
80
};
81
#define plane_name(p) ((p) + 'A')
82

83
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
84

85 86 87 88 89 90 91 92 93 94
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

95 96 97 98 99 100 101 102 103 104 105 106
#define I915_NUM_PHYS_VLV 1

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

107 108 109 110 111 112 113 114 115 116
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
117
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
118 119 120 121 122 123 124 125 126 127 128
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
129
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
130
	POWER_DOMAIN_AUDIO,
131
	POWER_DOMAIN_INIT,
132 133

	POWER_DOMAIN_NUM,
134 135 136 137 138
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
139 140 141
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
142

143 144 145 146 147 148 149 150 151 152 153 154 155
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

156 157 158 159 160 161
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
162

163
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
164
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
165

166 167 168 169
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

170 171 172 173
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

174 175
struct drm_i915_private;

176 177 178 179 180 181 182 183
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

184
struct intel_dpll_hw_state {
185
	uint32_t dpll;
186
	uint32_t dpll_md;
187 188
	uint32_t fp0;
	uint32_t fp1;
189 190
};

D
Daniel Vetter 已提交
191
struct intel_shared_dpll {
192 193 194
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
195 196 197
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
198
	struct intel_dpll_hw_state hw_state;
199 200
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
201 202 203 204
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
205 206 207
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
208 209
};

210 211 212 213 214 215 216 217 218 219 220 221 222
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

223 224 225 226 227 228
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
229 230 231
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
232 233
 * 1.2: Add Power Management
 * 1.3: Add vblank support
234
 * 1.4: Fix cmdbuffer path, add heap destroy
235
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236 237
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
238 239
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
241 242
#define DRIVER_PATCHLEVEL	0

243
#define WATCH_LISTS	0
244
#define WATCH_GTT	0
245

246 247 248 249 250 251 252 253 254
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
255
	struct drm_i915_gem_object *cur_obj;
256 257
};

258 259 260 261 262
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

263
struct intel_opregion {
264 265 266
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
267 268
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
269 270
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
271
	u32 __iomem *lid_state;
272
	struct work_struct asle_work;
273
};
274
#define OPREGION_SIZE            (8*1024)
275

276 277 278
struct intel_overlay;
struct intel_overlay_error_state;

279 280 281 282
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
283
#define I915_FENCE_REG_NONE -1
284 285 286
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
287 288

struct drm_i915_fence_reg {
289
	struct list_head lru_list;
290
	struct drm_i915_gem_object *obj;
291
	int pin_count;
292
};
293

294
struct sdvo_device_mapping {
C
Chris Wilson 已提交
295
	u8 initialized;
296 297 298
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
299
	u8 i2c_pin;
300
	u8 ddc_pin;
301 302
};

303 304
struct intel_display_error_state;

305
struct drm_i915_error_state {
306
	struct kref ref;
B
Ben Widawsky 已提交
307 308
	struct timeval time;

309
	char error_msg[128];
310
	u32 reset_count;
311
	u32 suspend_count;
312

B
Ben Widawsky 已提交
313
	/* Generic register state */
314 315
	u32 eir;
	u32 pgtbl_er;
316
	u32 ier;
B
Ben Widawsky 已提交
317
	u32 ccid;
318 319
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
320 321 322
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
323 324 325 326
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
327
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
328
	u32 pipestat[I915_MAX_PIPES];
B
Ben Widawsky 已提交
329 330 331 332
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;

333
	struct drm_i915_error_ring {
334
		bool valid;
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
360
		u64 acthd;
361
		u32 fault_reg;
362
		u64 faddr;
363 364 365
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

366 367 368 369
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
370
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
371

372 373 374
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
375
			u32 tail;
376
		} *requests;
377 378 379 380 381 382 383 384

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
385 386 387

		pid_t pid;
		char comm[TASK_COMM_LEN];
388
	} ring[I915_NUM_RINGS];
389
	struct drm_i915_error_buffer {
390
		u32 size;
391
		u32 name;
392
		u32 rseqno, wseqno;
393 394 395
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
396
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
397 398 399 400
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
401
		s32 ring:4;
402
		u32 cache_level:3;
403
	} **active_bo, **pinned_bo;
404

405
	u32 *active_bo_count, *pinned_bo_count;
406 407
};

408
struct intel_connector;
409
struct intel_crtc_config;
410
struct intel_plane_config;
411
struct intel_crtc;
412 413
struct intel_limit;
struct dpll;
414

415
struct drm_i915_display_funcs {
416
	bool (*fbc_enabled)(struct drm_device *dev);
417
	void (*enable_fbc)(struct drm_crtc *crtc);
418 419 420
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
439
	void (*update_wm)(struct drm_crtc *crtc);
440 441
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
442
				 uint32_t sprite_width, int pixel_size,
443
				 bool enable, bool scaled);
444
	void (*modeset_global_resources)(struct drm_device *dev);
445 446 447 448
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
449 450
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
451 452 453
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
454 455
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
456
	void (*off)(struct drm_crtc *crtc);
457
	void (*write_eld)(struct drm_connector *connector,
458 459
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
460
	void (*fdi_link_train)(struct drm_crtc *crtc);
461
	void (*init_clock_gating)(struct drm_device *dev);
462 463
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
464 465
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
466 467 468
	int (*update_primary_plane)(struct drm_crtc *crtc,
				    struct drm_framebuffer *fb,
				    int x, int y);
469
	void (*hpd_irq_setup)(struct drm_device *dev);
470 471 472 473 474
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
475 476 477 478 479 480 481

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
482 483
};

484
struct intel_uncore_funcs {
485 486 487 488
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
489 490 491 492 493 494 495 496 497 498 499 500 501 502

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
503 504
};

505 506 507 508 509 510 511
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
512

513 514 515
	unsigned fw_rendercount;
	unsigned fw_mediacount;

516
	struct timer_list force_wake_timer;
517 518
};

519 520 521 522 523 524 525 526 527 528 529 530 531 532
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
533
	func(is_preliminary) sep \
534 535 536 537 538 539 540
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
541
	func(has_llc) sep \
542 543
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
544

545 546
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
547

548
struct intel_device_info {
549
	u32 display_mmio_offset;
550
	u8 num_pipes:3;
551
	u8 num_sprites[I915_MAX_PIPES];
552
	u8 gen;
553
	u8 ring_mask; /* Rings supported by the HW */
554
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
555 556 557 558 559 560
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int dpll_offsets[I915_MAX_PIPES];
	int dpll_md_offsets[I915_MAX_PIPES];
	int palette_offsets[I915_MAX_PIPES];
561 562
};

563 564 565
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

566 567
enum i915_cache_level {
	I915_CACHE_NONE = 0,
568 569 570 571 572
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
573
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
574 575
};

576 577 578 579 580 581
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
582 583 584 585 586 587

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
588
};
589 590 591 592

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
593
	struct kref ref;
594
	int id;
595
	bool is_initialized;
596
	uint8_t remap_slice;
597
	struct drm_i915_file_private *file_priv;
598
	struct intel_ring_buffer *last_ring;
599
	struct drm_i915_gem_object *obj;
600
	struct i915_ctx_hang_stats hang_stats;
B
Ben Widawsky 已提交
601
	struct i915_address_space *vm;
602 603

	struct list_head link;
604 605
};

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

621 622 623
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
624 625 626 627 628 629 630 631 632 633
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
634 635
};

636 637 638 639
struct i915_drrs {
	struct intel_connector *connector;
};

R
Rodrigo Vivi 已提交
640 641 642
struct i915_psr {
	bool sink_support;
	bool source_ok;
643
};
644

645
enum intel_pch {
646
	PCH_NONE = 0,	/* No PCH present */
647 648
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
649
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
650
	PCH_NOP,
651 652
};

653 654 655 656 657
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

658
#define QUIRK_PIPEA_FORCE (1<<0)
659
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
660
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
661

662
struct intel_fbdev;
663
struct intel_fbc_work;
664

665 666
struct intel_gmbus {
	struct i2c_adapter adapter;
667
	u32 force_bit;
668
	u32 reg0;
669
	u32 gpio_reg;
670
	struct i2c_algo_bit_data bit_algo;
671 672 673
	struct drm_i915_private *dev_priv;
};

674
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
675 676 677
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
678
	u32 saveDSPARB;
J
Jesse Barnes 已提交
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
694
	u32 saveTRANSACONF;
695 696 697 698 699 700
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
701
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
702 703 704
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
705
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
706 707 708
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
709
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
710 711
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
712
	u32 saveBLC_HIST_CTL_B;
713 714
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
715 716 717 718 719 720 721 722 723 724 725
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
726
	u32 saveTRANSBCONF;
727 728 729 730 731 732
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
733
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
734 735 736
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
737
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
738 739
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
740 741 742
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
743 744 745
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
746 747
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
748 749 750 751 752 753
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
754
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
755 756 757 758
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
759 760 761
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
762 763 764 765 766 767
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
768 769
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
770 771 772 773 774
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
775
	u8 saveGR[25];
J
Jesse Barnes 已提交
776
	u8 saveAR_INDEX;
777
	u8 saveAR[21];
J
Jesse Barnes 已提交
778
	u8 saveDACMASK;
779
	u8 saveCR[37];
780
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
781 782 783 784 785 786 787
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
788 789 790 791 792 793 794 795 796 797 798
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
799 800 801 802 803 804 805 806 807 808
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
809 810 811 812 813 814 815 816 817 818
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
819
	u32 saveMCHBAR_RENDER_STANDBY;
820
	u32 savePCH_PORT_HOTPLUG;
821
};
822 823

struct intel_gen6_power_mgmt {
824
	/* work and pm_iir are protected by dev_priv->irq_lock */
825 826
	struct work_struct work;
	u32 pm_iir;
827

828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
846

847 848 849
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

850
	bool enabled;
851
	struct delayed_work delayed_resume_work;
852 853 854 855 856 857

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
858 859
};

D
Daniel Vetter 已提交
860 861 862
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
880 881 882

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
883 884
};

885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

915 916
/* Power well structure for haswell */
struct i915_power_well {
917
	const char *name;
918
	bool always_on;
919 920
	/* power well enable/disable usage count */
	int count;
921
	unsigned long domains;
922
	unsigned long data;
923
	const struct i915_power_well_ops *ops;
924 925
};

926
struct i915_power_domains {
927 928 929 930 931
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
932
	int power_well_count;
933

934
	struct mutex lock;
935
	int domain_use_count[POWER_DOMAIN_NUM];
936
	struct i915_power_well *power_wells;
937 938
};

939 940 941 942 943 944 945 946 947 948 949 950 951
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

952 953 954 955 956 957 958 959 960 961 962 963
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

964
#define MAX_L3_SLICES 2
965
struct intel_l3_parity {
966
	u32 *remap_info[MAX_L3_SLICES];
967
	struct work_struct error_work;
968
	int which_slice;
969 970
};

971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1005 1006 1007 1008 1009 1010 1011 1012 1013
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1014 1015 1016 1017 1018 1019
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1020 1021 1022 1023 1024 1025 1026 1027
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1028 1029 1030 1031 1032 1033 1034 1035 1036
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1037
	spinlock_t object_stat_lock;
1038 1039 1040 1041
	size_t object_memory;
	u32 object_count;
};

1042 1043 1044 1045 1046 1047 1048 1049 1050
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1051 1052 1053 1054 1055
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1056 1057 1058 1059
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1060 1061 1062
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1063 1064 1065 1066 1067 1068 1069 1070
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1071 1072 1073

	unsigned long missed_irq_rings;

1074
	/**
M
Mika Kuoppala 已提交
1075
	 * State variable controlling the reset flow and count
1076
	 *
M
Mika Kuoppala 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1090 1091 1092 1093
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1094 1095 1096 1097
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1098
#define I915_WEDGED			(1 << 31)
1099 1100 1101 1102 1103 1104

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1105

1106 1107 1108 1109 1110 1111
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1112 1113 1114

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1115 1116
};

1117 1118 1119 1120 1121 1122
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1123 1124
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1125 1126 1127 1128

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1129 1130
};

1131 1132 1133 1134 1135 1136
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1152 1153
	enum drrs_support_type drrs_type;

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1164 1165
	struct {
		u16 pwm_freq_hz;
1166
		bool present;
1167 1168 1169
		bool active_low_pwm;
	} backlight;

1170 1171 1172
	/* MIPI DSI */
	struct {
		u16 panel_id;
1173 1174 1175 1176 1177 1178
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1179 1180
	} dsi;

1181 1182 1183
	int crt_ddc_pin;

	int child_dev_num;
1184
	union child_device_config *child_dev;
1185 1186

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1187 1188
};

1189 1190 1191 1192 1193
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1194 1195 1196 1197 1198 1199 1200 1201
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1202
struct ilk_wm_values {
1203 1204 1205 1206 1207 1208 1209 1210
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1211
/*
1212 1213 1214 1215
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1216
 *
1217 1218 1219
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1220
 *
1221 1222 1223 1224
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
 * default value is currently very conservative (see intel_init_runtime_pm), but
 * it can be changed with the standard runtime PM files from sysfs.
1225 1226 1227 1228 1229
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1230
 * case it happens.
1231
 *
1232
 * For more, read the Documentation/power/runtime_pm.txt.
1233
 */
1234 1235 1236
struct i915_runtime_pm {
	bool suspended;
	bool irqs_disabled;
1237 1238
};

1239 1240 1241 1242 1243
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1244
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1245 1246 1247 1248 1249
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1250
	INTEL_PIPE_CRC_SOURCE_AUTO,
1251 1252 1253
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1254
struct intel_pipe_crc_entry {
1255
	uint32_t frame;
1256 1257 1258
	uint32_t crc[5];
};

1259
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1260
struct intel_pipe_crc {
1261 1262
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1263
	struct intel_pipe_crc_entry *entries;
1264
	enum intel_pipe_crc_source source;
1265
	int head, tail;
1266
	wait_queue_head_t wq;
1267 1268
};

1269
struct drm_i915_private {
1270
	struct drm_device *dev;
1271
	struct kmem_cache *slab;
1272

1273
	const struct intel_device_info info;
1274 1275 1276 1277 1278

	int relative_constants_mode;

	void __iomem *regs;

1279
	struct intel_uncore uncore;
1280 1281 1282

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1283

1284 1285 1286 1287 1288 1289 1290 1291 1292
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1293 1294
	wait_queue_head_t gmbus_wait_queue;

1295 1296
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1297
	uint32_t last_seqno, next_seqno;
1298 1299 1300 1301 1302 1303 1304

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1305 1306
	bool display_irqs_enabled;

1307 1308 1309
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1310
	/* DPIO indirect register protection */
1311
	struct mutex dpio_lock;
1312 1313

	/** Cached value of IMR to avoid reads in updating the bitfield */
1314 1315 1316 1317
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1318
	u32 gt_irq_mask;
1319
	u32 pm_irq_mask;
1320
	u32 pm_rps_events;
1321
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1322 1323

	struct work_struct hotplug_work;
1324
	bool enable_hotplug_processing;
1325 1326 1327 1328 1329 1330 1331 1332 1333
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1334
	u32 hpd_event_bits;
1335
	struct timer_list hotplug_reenable_timer;
1336

1337
	struct i915_fbc fbc;
1338
	struct i915_drrs drrs;
1339
	struct intel_opregion opregion;
1340
	struct intel_vbt_data vbt;
1341 1342 1343 1344

	/* overlay */
	struct intel_overlay *overlay;

1345 1346
	/* backlight registers and fields in struct intel_panel */
	spinlock_t backlight_lock;
1347

1348 1349 1350 1351 1352 1353 1354 1355
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1356
	unsigned int vlv_cdclk_freq;
1357

1358 1359 1360 1361 1362 1363 1364
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1365 1366 1367 1368 1369 1370 1371
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1372
	unsigned short pch_id;
1373 1374 1375

	unsigned long quirks;

1376 1377
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1378

1379
	struct list_head vm_list; /* Global list of all address spaces */
1380
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1381

1382
	struct i915_gem_mm mm;
1383 1384 1385

	/* Kernel Modesetting */

1386
	struct sdvo_device_mapping sdvo_mappings[2];
1387

1388 1389
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1390 1391
	wait_queue_head_t pending_flip_queue;

1392 1393 1394 1395
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1396 1397
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1398
	struct intel_ddi_plls ddi_plls;
1399
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1400

1401 1402 1403
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1404 1405
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1406
	u16 orig_clock;
1407

1408
	bool mchbar_need_disable;
1409

1410 1411
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1412 1413 1414
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1415
	/* gen6+ rps state */
1416
	struct intel_gen6_power_mgmt rps;
1417

1418 1419
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1420
	struct intel_ilk_power_mgmt ips;
1421

1422
	struct i915_power_domains power_domains;
1423

R
Rodrigo Vivi 已提交
1424
	struct i915_psr psr;
1425

1426
	struct i915_gpu_error gpu_error;
1427

1428 1429
	struct drm_i915_gem_object *vlv_pctx;

1430
#ifdef CONFIG_DRM_I915_FBDEV
1431 1432
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1433
#endif
1434

1435 1436 1437 1438 1439 1440
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1441
	struct drm_property *broadcast_rgb_property;
1442
	struct drm_property *force_audio_property;
1443

1444
	uint32_t hw_context_size;
1445
	struct list_head context_list;
1446

1447
	u32 fdi_rx_config;
1448

1449
	u32 suspend_count;
1450
	struct i915_suspend_saved_registers regfile;
1451

1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1464 1465

		/* current hardware state */
1466
		struct ilk_wm_values hw;
1467 1468
	} wm;

1469 1470
	struct i915_runtime_pm pm;

1471 1472 1473
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1474 1475
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1476 1477
	/* the indicator for dispatch video commands on two BSD rings */
	int ring_index;
1478
};
L
Linus Torvalds 已提交
1479

1480 1481 1482 1483 1484
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1485 1486 1487 1488 1489
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1490 1491 1492 1493 1494 1495 1496
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1497
#define I915_GTT_OFFSET_NONE ((u32)-1)
1498

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1517
struct drm_i915_gem_object {
1518
	struct drm_gem_object base;
1519

1520 1521
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1522 1523 1524
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1525 1526
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1527
	struct list_head global_list;
1528

1529
	struct list_head ring_list;
1530 1531
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1532 1533

	/**
1534 1535 1536
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1537
	 */
1538
	unsigned int active:1;
1539 1540 1541 1542 1543

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1544
	unsigned int dirty:1;
1545 1546 1547 1548 1549 1550

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1551
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1552 1553 1554 1555

	/**
	 * Advice: are the backing pages purgeable?
	 */
1556
	unsigned int madv:2;
1557 1558 1559 1560

	/**
	 * Current tiling mode for the object.
	 */
1561
	unsigned int tiling_mode:2;
1562 1563 1564 1565 1566 1567 1568 1569
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1570

1571 1572 1573 1574
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1575
	unsigned int map_and_fenceable:1;
1576

1577 1578 1579 1580 1581
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1582 1583
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1584
	unsigned int pin_display:1;
1585

1586 1587 1588 1589 1590 1591
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1592
	unsigned int cache_level:3;
1593

1594
	unsigned int has_aliasing_ppgtt_mapping:1;
1595
	unsigned int has_global_gtt_mapping:1;
1596
	unsigned int has_dma_mapping:1;
1597

1598
	struct sg_table *pages;
1599
	int pages_pin_count;
1600

1601
	/* prime dma-buf support */
1602 1603 1604
	void *dma_buf_vmapping;
	int vmapping_count;

1605 1606
	struct intel_ring_buffer *ring;

1607
	/** Breadcrumb of last rendering to the buffer. */
1608 1609
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1610 1611
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1612

1613
	/** Current tiling stride for the object, if it's tiled. */
1614
	uint32_t stride;
1615

1616 1617 1618
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1619
	/** Record of address bit 17 of each page at last unbind. */
1620
	unsigned long *bit_17;
1621

J
Jesse Barnes 已提交
1622
	/** User space pin count and filp owning the pin */
1623
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1624
	struct drm_file *pin_filp;
1625 1626 1627

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1628 1629
};

1630
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1631

1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1643 1644 1645
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1646 1647 1648
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1649 1650 1651 1652
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1653 1654
	u32 tail;

1655 1656 1657
	/** Context related to this request */
	struct i915_hw_context *ctx;

1658 1659 1660
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1661 1662 1663
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1664
	/** global list entry for this request */
1665
	struct list_head list;
1666

1667
	struct drm_i915_file_private *file_priv;
1668 1669
	/** file_priv list entry for this request */
	struct list_head client_list;
1670 1671 1672
};

struct drm_i915_file_private {
1673
	struct drm_i915_private *dev_priv;
1674
	struct drm_file *file;
1675

1676
	struct {
1677
		spinlock_t lock;
1678
		struct list_head request_list;
1679
		struct delayed_work idle_work;
1680
	} mm;
1681
	struct idr context_idr;
1682

1683
	struct i915_hw_context *private_default_ctx;
1684
	atomic_t rps_wait_boost;
1685
	struct  intel_ring_buffer *bsd_ring;
1686 1687
};

1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
1753 1754 1755 1756
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
1757 1758 1759 1760 1761
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
1762 1763
		u32 condition_offset;
		u32 condition_mask;
1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

1778
#define INTEL_INFO(dev)	(&to_i915(dev)->info)
1779

1780 1781
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1782
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1783
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1784
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1785 1786
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1787 1788 1789
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1790
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1791
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1792 1793
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1794 1795
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1796
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1797
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1798 1799 1800 1801 1802 1803
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1804
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1805
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1806
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1807
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
1808
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1809
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1810
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
1811 1812 1813 1814 1815
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
				 (((dev)->pdev->device & 0xf) == 0x2  || \
				 ((dev)->pdev->device & 0xf) == 0x6 || \
				 ((dev)->pdev->device & 0xf) == 0xe))
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
1816
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
B
Ben Widawsky 已提交
1817
#define IS_ULT(dev)		(IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
1818
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1819
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1820
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1821

1822 1823 1824 1825 1826 1827
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1828 1829 1830 1831 1832
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1833
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1834
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1835

1836 1837 1838 1839
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
1840
#define BSD2_RING		(1<<VCS2)
1841
#define HAS_BSD(dev)            (INTEL_INFO(dev)->ring_mask & BSD_RING)
1842
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
1843 1844
#define HAS_BLT(dev)            (INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)            (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1845
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1846
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1847 1848
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1849
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1850
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
1851 1852 1853
#define HAS_PPGTT(dev)		(INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
				 && !IS_BROADWELL(dev))
#define USES_PPGTT(dev)		intel_enable_ppgtt(dev, false)
1854
#define USES_FULL_PPGTT(dev)	intel_enable_ppgtt(dev, true)
1855

1856
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1857 1858
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1859 1860
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
1861 1862 1863 1864 1865 1866 1867 1868
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
1869

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1883
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1884

1885
#define HAS_IPS(dev)		(IS_ULT(dev) || IS_BROADWELL(dev))
1886

1887
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
1888
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
1889
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
1890 1891
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
				 IS_BROADWELL(dev))
P
Paulo Zanoni 已提交
1892

1893 1894 1895 1896 1897 1898 1899
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1900
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1901
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1902 1903
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1904
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1905
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1906

1907 1908 1909
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1910

1911 1912
#define GT_FREQUENCY_MULTIPLIER 50

1913 1914
#include "i915_trace.h"

R
Rob Clark 已提交
1915
extern const struct drm_ioctl_desc i915_ioctls[];
1916 1917
extern int i915_max_ioctl;

1918 1919
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1920 1921 1922
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
1940
	int invert_brightness;
1941
	int enable_cmd_parser;
1942 1943 1944
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
1945 1946
	bool prefault_disable;
	bool reset;
1947
	bool disable_display;
1948
	bool disable_vtd_wa;
1949 1950 1951
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
1952
				/* i915_dma.c */
1953
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1954
extern void i915_kernel_lost_context(struct drm_device * dev);
1955
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1956
extern int i915_driver_unload(struct drm_device *);
1957
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1958
extern void i915_driver_lastclose(struct drm_device * dev);
1959 1960
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1961 1962
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1963
extern int i915_driver_device_is_agp(struct drm_device * dev);
1964
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1965 1966
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1967
#endif
1968
extern int i915_emit_box(struct drm_device *dev,
1969 1970
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1971
extern int intel_gpu_reset(struct drm_device *dev);
1972
extern int i915_reset(struct drm_device *dev);
1973 1974 1975 1976 1977
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1978
extern void intel_console_resume(struct work_struct *work);
1979

L
Linus Torvalds 已提交
1980
/* i915_irq.c */
1981
void i915_queue_hangcheck(struct drm_device *dev);
1982 1983 1984
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
1985

1986 1987
void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
							int new_delay);
1988
extern void intel_irq_init(struct drm_device *dev);
1989
extern void intel_hpd_init(struct drm_device *dev);
1990 1991 1992 1993 1994

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
1995
extern void intel_uncore_fini(struct drm_device *dev);
1996

1997
void
1998
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
1999
		     u32 status_mask);
2000 2001

void
2002
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2003
		      u32 status_mask);
2004

2005 2006 2007
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2019 2020
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2021 2022 2023 2024 2025 2026
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2027 2028
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2029 2030 2031 2032 2033 2034
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2035 2036 2037 2038
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2039 2040
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2041 2042
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2043 2044 2045 2046 2047 2048 2049 2050
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2051 2052
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2053 2054
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2055
void i915_gem_load(struct drm_device *dev);
2056 2057
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2058 2059
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2060 2061
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2062 2063
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2064
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2065
void i915_gem_vma_destroy(struct i915_vma *vma);
2066

2067 2068
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2069
#define PIN_GLOBAL 0x4
2070
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2071
				     struct i915_address_space *vm,
2072
				     uint32_t alignment,
2073
				     unsigned flags);
2074
int __must_check i915_vma_unbind(struct i915_vma *vma);
2075
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2076
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2077
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2078
void i915_gem_lastclose(struct drm_device *dev);
2079

2080 2081 2082
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2083
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2084 2085
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2086 2087 2088
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2089
		return sg_page_iter_page(&sg_iter);
2090 2091

	return NULL;
2092
}
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2104
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2105 2106
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
2107 2108
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
2109 2110 2111 2112 2113
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2114 2115 2116 2117 2118 2119 2120 2121 2122
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2123 2124
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2125
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2126
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2127

2128
static inline bool
2129 2130 2131 2132 2133
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
2134 2135 2136
		return true;
	} else
		return false;
2137 2138 2139 2140 2141 2142 2143
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2144
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2145 2146 2147 2148
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

2149 2150 2151
struct drm_i915_gem_request *
i915_gem_find_active_request(struct intel_ring_buffer *ring);

2152
bool i915_gem_retire_requests(struct drm_device *dev);
2153
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2154
				      bool interruptible);
2155 2156 2157
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2158
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2159 2160 2161 2162
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2163 2164 2165 2166 2167 2168
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2169
}
2170

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2183
void i915_gem_reset(struct drm_device *dev);
2184
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2185
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2186
int __must_check i915_gem_init(struct drm_device *dev);
2187
int __must_check i915_gem_init_hw(struct drm_device *dev);
2188
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2189
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2190
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2191
int __must_check i915_gpu_idle(struct drm_device *dev);
2192
int __must_check i915_gem_suspend(struct drm_device *dev);
2193 2194
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2195
		       struct drm_i915_gem_object *batch_obj,
2196 2197
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2198
	__i915_add_request(ring, NULL, NULL, seqno)
2199 2200
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
2201
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2202 2203 2204 2205
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2206 2207
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2208 2209
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2210
				     struct intel_ring_buffer *pipelined);
2211
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2212
int i915_gem_attach_phys_object(struct drm_device *dev,
2213
				struct drm_i915_gem_object *obj,
2214 2215
				int id,
				int align);
2216
void i915_gem_detach_phys_object(struct drm_device *dev,
2217
				 struct drm_i915_gem_object *obj);
2218
void i915_gem_free_all_phys_object(struct drm_device *dev);
2219
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2220
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2221

2222 2223
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2224
uint32_t
2225 2226
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2227

2228 2229 2230
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2231 2232 2233 2234 2235 2236
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2237 2238
void i915_gem_restore_fences(struct drm_device *dev);

2239 2240 2241 2242 2243 2244 2245 2246 2247
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2248 2249 2250
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2251 2252

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2253 2254 2255 2256 2257 2258 2259
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2260

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2287 2288 2289 2290

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2291
		      unsigned flags)
B
Ben Widawsky 已提交
2292
{
2293
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2294
}
2295

2296 2297 2298 2299 2300 2301 2302 2303
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2304
/* i915_gem_context.c */
2305
#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
2306
int __must_check i915_gem_context_init(struct drm_device *dev);
2307
void i915_gem_context_fini(struct drm_device *dev);
2308
void i915_gem_context_reset(struct drm_device *dev);
2309
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2310
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2311
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2312
int i915_switch_context(struct intel_ring_buffer *ring,
2313
			struct i915_hw_context *to);
2314 2315
struct i915_hw_context *
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2316 2317 2318
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
2319
	kref_get(&ctx->ref);
2320 2321 2322 2323
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
2324
	kref_put(&ctx->ref, i915_gem_context_free);
2325 2326
}

2327 2328 2329 2330 2331
static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
{
	return c->id == DEFAULT_CONTEXT_ID;
}

2332 2333 2334 2335
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2336

2337 2338 2339 2340 2341 2342
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2343
					  unsigned flags);
2344 2345
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2346

2347
/* belongs in i915_gem_gtt.h */
2348
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2349 2350 2351 2352
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2353

2354 2355
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2356 2357
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2358
void i915_gem_cleanup_stolen(struct drm_device *dev);
2359 2360
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2361 2362 2363 2364 2365
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2366
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2367

2368
/* i915_gem_tiling.c */
2369
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2370
{
2371
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2372 2373 2374 2375 2376

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2377
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2378 2379
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2380 2381

/* i915_gem_debug.c */
2382 2383
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2384
#else
2385
#define i915_verify_lists(dev) 0
2386
#endif
L
Linus Torvalds 已提交
2387

2388
/* i915_debugfs.c */
2389 2390
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2391
#ifdef CONFIG_DEBUG_FS
2392 2393
void intel_display_crc_init(struct drm_device *dev);
#else
2394
static inline void intel_display_crc_init(struct drm_device *dev) {}
2395
#endif
2396 2397

/* i915_gpu_error.c */
2398 2399
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2400 2401
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2402 2403 2404 2405 2406 2407 2408
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2409 2410
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2411 2412 2413 2414 2415 2416 2417
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2418

2419
/* i915_cmd_parser.c */
2420
int i915_cmd_parser_get_version(void);
2421 2422 2423 2424 2425 2426 2427
void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
int i915_parse_cmds(struct intel_ring_buffer *ring,
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2428 2429 2430
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2431

2432 2433 2434
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2435

B
Ben Widawsky 已提交
2436 2437 2438 2439
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2440 2441 2442
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2443
static inline bool intel_gmbus_is_port_valid(unsigned port)
2444
{
2445
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2446 2447 2448 2449
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2450 2451
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2452
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2453 2454 2455
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2456 2457
extern void intel_i2c_reset(struct drm_device *dev);

2458
/* intel_opregion.c */
2459
struct intel_encoder;
2460
#ifdef CONFIG_ACPI
2461
extern int intel_opregion_setup(struct drm_device *dev);
2462 2463
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2464
extern void intel_opregion_asle_intr(struct drm_device *dev);
2465 2466
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2467 2468
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2469
#else
2470
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2471 2472
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2473
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2474 2475 2476 2477 2478
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2479 2480 2481 2482 2483
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2484
#endif
2485

J
Jesse Barnes 已提交
2486 2487 2488 2489 2490 2491 2492 2493 2494
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2495
/* modesetting */
2496
extern void intel_modeset_init_hw(struct drm_device *dev);
2497
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2498
extern void intel_modeset_init(struct drm_device *dev);
2499
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2500
extern void intel_modeset_cleanup(struct drm_device *dev);
2501
extern void intel_connector_unregister(struct intel_connector *);
2502
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2503 2504
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2505
extern void i915_redisable_vga(struct drm_device *dev);
2506
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2507
extern bool intel_fbc_enabled(struct drm_device *dev);
2508
extern void intel_disable_fbc(struct drm_device *dev);
2509
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2510
extern void intel_init_pch_refclk(struct drm_device *dev);
2511
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2512 2513 2514
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2515 2516
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2517
extern int intel_enable_rc6(const struct drm_device *dev);
2518

2519
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2520 2521
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2522 2523
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2524

2525 2526
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2527 2528
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2529 2530

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2531
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2532 2533
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2534

B
Ben Widawsky 已提交
2535 2536 2537 2538
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2539 2540
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2541
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2542

B
Ben Widawsky 已提交
2543 2544
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2545 2546

/* intel_sideband.c */
2547 2548 2549
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2550 2551 2552 2553 2554 2555
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2556 2557
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2558 2559
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2560 2561
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2562 2563 2564 2565
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2566 2567
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2568

2569 2570
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2571

2572 2573 2574 2575 2576
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

2590 2591 2592 2593 2594 2595
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
2596 2597
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2598

2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

2610 2611 2612
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2613 2614 2615 2616
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2617

2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2628 2629 2630 2631 2632
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2648 2649 2650 2651 2652 2653 2654 2655 2656
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
2657
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
2668 2669 2670 2671
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
2672 2673 2674
	}
}

L
Linus Torvalds 已提交
2675
#endif