i915_drv.h 75.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
101
	POWER_DOMAIN_TRANSCODER_EDP,
V
Ville Syrjälä 已提交
102
	POWER_DOMAIN_VGA,
103
	POWER_DOMAIN_INIT,
104 105

	POWER_DOMAIN_NUM,
106 107
};

108 109
#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)

110 111 112
#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
113 114 115
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
116

117 118 119 120
#define HSW_ALWAYS_ON_POWER_DOMAINS (		\
	BIT(POWER_DOMAIN_PIPE_A) |		\
	BIT(POWER_DOMAIN_TRANSCODER_EDP))

121 122 123 124 125 126 127 128 129 130 131 132 133
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

134 135 136 137 138 139
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
140

141
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
142

143 144 145 146
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

147 148
struct drm_i915_private;

149 150 151 152 153 154 155 156
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

157
struct intel_dpll_hw_state {
158
	uint32_t dpll;
159
	uint32_t dpll_md;
160 161
	uint32_t fp0;
	uint32_t fp1;
162 163
};

D
Daniel Vetter 已提交
164
struct intel_shared_dpll {
165 166 167
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
168 169 170
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
171
	struct intel_dpll_hw_state hw_state;
172 173
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
174 175 176 177
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
178 179 180
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
181 182
};

183 184 185 186 187 188 189 190 191 192 193 194 195
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

196 197 198 199 200 201
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
202 203 204
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
205 206
 * 1.2: Add Power Management
 * 1.3: Add vblank support
207
 * 1.4: Fix cmdbuffer path, add heap destroy
208
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
209 210
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
211 212
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
213
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
214 215
#define DRIVER_PATCHLEVEL	0

216
#define WATCH_LISTS	0
217
#define WATCH_GTT	0
218

219 220 221 222 223 224 225 226 227
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
228
	struct drm_i915_gem_object *cur_obj;
229 230
};

231 232 233 234 235
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

236
struct intel_opregion {
237 238 239
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
240 241
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
242 243
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
244
	u32 __iomem *lid_state;
245
};
246
#define OPREGION_SIZE            (8*1024)
247

248 249 250
struct intel_overlay;
struct intel_overlay_error_state;

251 252 253 254
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
255
#define I915_FENCE_REG_NONE -1
256 257 258
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
259 260

struct drm_i915_fence_reg {
261
	struct list_head lru_list;
262
	struct drm_i915_gem_object *obj;
263
	int pin_count;
264
};
265

266
struct sdvo_device_mapping {
C
Chris Wilson 已提交
267
	u8 initialized;
268 269 270
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
271
	u8 i2c_pin;
272
	u8 ddc_pin;
273 274
};

275 276
struct intel_display_error_state;

277
struct drm_i915_error_state {
278
	struct kref ref;
279 280
	u32 eir;
	u32 pgtbl_er;
281
	u32 ier;
B
Ben Widawsky 已提交
282
	u32 ccid;
283 284
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
285
	bool waiting[I915_NUM_RINGS];
286
	u32 pipestat[I915_MAX_PIPES];
287 288
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
289
	u32 ctl[I915_NUM_RINGS];
290 291 292 293
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
294
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
295
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
296
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
297 298 299
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
300
	u32 error; /* gen6+ */
301
	u32 err_int; /* gen7 */
302
	u32 bbstate[I915_NUM_RINGS];
303 304
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
305
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
306
	u32 seqno[I915_NUM_RINGS];
307
	u64 bbaddr;
308 309
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
310
	u32 faddr[I915_NUM_RINGS];
311
	u64 fence[I915_MAX_NUM_FENCES];
312
	struct timeval time;
313 314 315 316 317
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
318
		} *ringbuffer, *batchbuffer, *ctx;
319 320 321
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
322
			u32 tail;
323 324 325
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
326
	struct drm_i915_error_buffer {
327
		u32 size;
328
		u32 name;
329
		u32 rseqno, wseqno;
330 331 332
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
333
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
334 335 336 337
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
338
		s32 ring:4;
339
		u32 cache_level:3;
340 341
	} **active_bo, **pinned_bo;
	u32 *active_bo_count, *pinned_bo_count;
342
	struct intel_overlay_error_state *overlay;
343
	struct intel_display_error_state *display;
344 345
	int hangcheck_score[I915_NUM_RINGS];
	enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
346 347
};

348
struct intel_crtc_config;
349
struct intel_crtc;
350 351
struct intel_limit;
struct dpll;
352

353
struct drm_i915_display_funcs {
354
	bool (*fbc_enabled)(struct drm_device *dev);
355 356 357 358
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
377
	void (*update_wm)(struct drm_crtc *crtc);
378 379
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
380
				 uint32_t sprite_width, int pixel_size,
381
				 bool enable, bool scaled);
382
	void (*modeset_global_resources)(struct drm_device *dev);
383 384 385 386
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
387 388 389
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
390 391
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
392
	void (*off)(struct drm_crtc *crtc);
393
	void (*write_eld)(struct drm_connector *connector,
394 395
			  struct drm_crtc *crtc,
			  struct drm_display_mode *mode);
396
	void (*fdi_link_train)(struct drm_crtc *crtc);
397
	void (*init_clock_gating)(struct drm_device *dev);
398 399
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
400 401
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
402 403
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
404
	void (*hpd_irq_setup)(struct drm_device *dev);
405 406 407 408 409 410 411
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

412
struct intel_uncore_funcs {
413 414
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
415 416 417 418 419 420 421 422 423 424 425 426 427 428

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
429 430
};

431 432 433 434 435 436 437
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
438 439

	struct delayed_work force_wake_work;
440 441
};

442 443 444 445 446 447 448 449 450 451 452 453 454 455
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
456
	func(is_preliminary) sep \
457 458 459 460 461 462 463
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
464
	func(has_llc) sep \
465 466
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
467

468 469
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
470

471
struct intel_device_info {
472
	u32 display_mmio_offset;
473
	u8 num_pipes:3;
474
	u8 gen;
475
	u8 ring_mask; /* Rings supported by the HW */
476
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
477 478
};

479 480 481
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

482 483
enum i915_cache_level {
	I915_CACHE_NONE = 0,
484 485 486 487 488
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
489
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
490 491
};

492 493
typedef uint32_t gen6_gtt_pte_t;

494
struct i915_address_space {
495
	struct drm_mm mm;
496
	struct drm_device *dev;
497
	struct list_head global_link;
498 499 500 501 502 503 504 505
	unsigned long start;		/* Start offset always 0 for dri2 */
	size_t total;		/* size addr space maps (ex. 2GB for ggtt) */

	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

529 530
	/* FIXME: Need a more generic return type */
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
531 532
				     enum i915_cache_level level,
				     bool valid); /* Create a valid PTE */
533 534
	void (*clear_range)(struct i915_address_space *vm,
			    unsigned int first_entry,
535 536
			    unsigned int num_entries,
			    bool use_scratch);
537 538 539 540 541 542 543
	void (*insert_entries)(struct i915_address_space *vm,
			       struct sg_table *st,
			       unsigned int first_entry,
			       enum i915_cache_level cache_level);
	void (*cleanup)(struct i915_address_space *vm);
};

B
Ben Widawsky 已提交
544 545 546 547 548 549 550 551
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
552
	struct i915_address_space base;
553
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
554 555 556 557 558 559 560

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
561 562

	bool do_idle_maps;
563

564
	int mtrr;
565 566

	/* global gtt ops */
567
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
568 569
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
B
Ben Widawsky 已提交
570
};
571
#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
572

573
struct i915_hw_ppgtt {
574
	struct i915_address_space base;
575
	unsigned num_pd_entries;
B
Ben Widawsky 已提交
576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
	union {
		struct page **pt_pages;
		struct page *gen8_pt_pages;
	};
	struct page *pd_pages;
	int num_pd_pages;
	int num_pt_pages;
	union {
		uint32_t pd_offset;
		dma_addr_t pd_dma_addr[4];
	};
	union {
		dma_addr_t *pt_dma_addr;
		dma_addr_t *gen8_pt_dma_addr[4];
	};
591
	int (*enable)(struct drm_device *dev);
592 593
};

B
Ben Widawsky 已提交
594 595 596 597 598 599
/**
 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
 * VMA's presence cannot be guaranteed before binding, or after unbinding the
 * object into/from the address space.
 *
 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
B
Ben Widawsky 已提交
600 601 602 603 604 605 606
 * will always be <= an objects lifetime. So object refcounting should cover us.
 */
struct i915_vma {
	struct drm_mm_node node;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

B
Ben Widawsky 已提交
607 608 609
	/** This object's place on the active/inactive lists */
	struct list_head mm_list;

B
Ben Widawsky 已提交
610
	struct list_head vma_link; /* Link in the object's VMA list */
611 612 613 614

	/** This vma's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;

615 616 617 618 619 620 621
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
	struct drm_i915_gem_exec_object2 *exec_entry;

622 623
};

624 625 626 627 628 629
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
630 631 632 633 634 635

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
636
};
637 638 639 640

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
641
	struct kref ref;
642
	int id;
643
	bool is_initialized;
644
	uint8_t remap_slice;
645 646 647
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
648
	struct i915_ctx_hang_stats hang_stats;
649 650

	struct list_head link;
651 652
};

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
		int interval;
	} *fbc_work;

669 670 671
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
672 673 674 675 676 677 678 679 680 681
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
682 683
};

R
Rodrigo Vivi 已提交
684 685 686
struct i915_psr {
	bool sink_support;
	bool source_ok;
687
};
688

689
enum intel_pch {
690
	PCH_NONE = 0,	/* No PCH present */
691 692
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
693
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
694
	PCH_NOP,
695 696
};

697 698 699 700 701
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

702
#define QUIRK_PIPEA_FORCE (1<<0)
703
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
704
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
705
#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
706

707
struct intel_fbdev;
708
struct intel_fbc_work;
709

710 711
struct intel_gmbus {
	struct i2c_adapter adapter;
712
	u32 force_bit;
713
	u32 reg0;
714
	u32 gpio_reg;
715
	struct i2c_algo_bit_data bit_algo;
716 717 718
	struct drm_i915_private *dev_priv;
};

719
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
720 721 722
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
723
	u32 saveDSPARB;
J
Jesse Barnes 已提交
724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
739
	u32 saveTRANSACONF;
740 741 742 743 744 745
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
746
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
747 748 749
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
750
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
751 752 753
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
754
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
755 756
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
757 758
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
759 760 761 762 763 764 765 766 767 768 769
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
770
	u32 saveTRANSBCONF;
771 772 773 774 775 776
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
777
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
778 779 780
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
781
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
782 783
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
784 785 786
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
787 788 789
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
790 791
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
792 793 794 795 796 797
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
798
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
799 800 801
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
802
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
803 804 805 806
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
807 808 809
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
810 811 812 813 814 815
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
816 817
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
818 819 820 821 822
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
823
	u8 saveGR[25];
J
Jesse Barnes 已提交
824
	u8 saveAR_INDEX;
825
	u8 saveAR[21];
J
Jesse Barnes 已提交
826
	u8 saveDACMASK;
827
	u8 saveCR[37];
828
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
829 830 831 832 833 834 835
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
836 837 838 839 840 841 842 843 844 845 846
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
847 848 849 850 851 852 853 854 855 856
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
857 858 859 860 861 862 863 864 865 866
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
867
	u32 saveMCHBAR_RENDER_STANDBY;
868
	u32 savePCH_PORT_HOTPLUG;
869
};
870 871

struct intel_gen6_power_mgmt {
872
	/* work and pm_iir are protected by dev_priv->irq_lock */
873 874
	struct work_struct work;
	u32 pm_iir;
875

876 877 878 879 880
	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
881
	u8 rpe_delay;
882 883
	u8 rp1_delay;
	u8 rp0_delay;
884
	u8 hw_max;
885

886 887 888
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

889
	bool enabled;
890
	struct delayed_work delayed_resume_work;
891 892 893 894 895 896

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
897 898
};

D
Daniel Vetter 已提交
899 900 901
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
919 920 921

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
922 923
};

924 925 926 927 928 929
/* Power well structure for haswell */
struct i915_power_well {
	/* power well enable/disable usage count */
	int count;
};

930 931 932
#define I915_MAX_POWER_WELLS 1

struct i915_power_domains {
933 934 935 936 937 938
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;

939 940 941 942
	struct mutex lock;
	struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
};

943 944 945 946 947 948 949 950 951 952 953 954 955
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

956 957 958 959 960 961 962 963 964 965 966 967
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

968
#define MAX_L3_SLICES 2
969
struct intel_l3_parity {
970
	u32 *remap_info[MAX_L3_SLICES];
971
	struct work_struct error_work;
972
	int which_slice;
973 974
};

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1009 1010 1011 1012 1013 1014 1015 1016 1017
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
1033
	spinlock_t object_stat_lock;
1034 1035 1036 1037
	size_t object_memory;
	u32 object_count;
};

1038 1039 1040 1041 1042 1043 1044 1045 1046
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1047 1048 1049 1050 1051
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1052 1053 1054 1055
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1056 1057 1058
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1059 1060 1061 1062 1063 1064 1065 1066
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1067 1068 1069

	unsigned long missed_irq_rings;

1070
	/**
1071
	 * State variable and reset counter controlling the reset flow
1072
	 *
1073 1074 1075 1076 1077 1078 1079 1080
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1105

1106 1107
	/* For gpu hang simulation. */
	unsigned int stop_rings;
1108 1109 1110

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1111 1112
};

1113 1114 1115 1116 1117 1118
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1119 1120
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1121 1122 1123 1124

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1125 1126
};

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1152 1153 1154 1155 1156
	/* MIPI DSI */
	struct {
		u16 panel_id;
	} dsi;

1157 1158 1159
	int crt_ddc_pin;

	int child_dev_num;
1160
	union child_device_config *child_dev;
1161 1162

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1163 1164
};

1165 1166 1167 1168 1169
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1170 1171 1172 1173 1174 1175 1176 1177
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1178 1179 1180 1181 1182 1183 1184 1185 1186
struct hsw_wm_values {
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
/*
 * This struct tracks the state needed for the Package C8+ feature.
 *
 * Package states C8 and deeper are really deep PC states that can only be
 * reached when all the devices on the system allow it, so even if the graphics
 * device allows PC8+, it doesn't mean the system will actually get to these
 * states.
 *
 * Our driver only allows PC8+ when all the outputs are disabled, the power well
 * is disabled and the GPU is idle. When these conditions are met, we manually
 * do the other conditions: disable the interrupts, clocks and switch LCPLL
 * refclk to Fclk.
 *
 * When we really reach PC8 or deeper states (not just when we allow it) we lose
 * the state of some registers, so when we come back from PC8+ we need to
 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
 * need to take care of the registers kept by RC6.
 *
 * The interrupt disabling is part of the requirements. We can only leave the
 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
 * can lock the machine.
 *
 * Ideally every piece of our code that needs PC8+ disabled would call
 * hsw_disable_package_c8, which would increment disable_count and prevent the
 * system from reaching PC8+. But we don't have a symmetric way to do this for
 * everything, so we have the requirements_met and gpu_idle variables. When we
 * switch requirements_met or gpu_idle to true we decrease disable_count, and
 * increase it in the opposite case. The requirements_met variable is true when
 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
 * variable is true when the GPU is idle.
 *
 * In addition to everything, we only actually enable PC8+ if disable_count
 * stays at zero for at least some seconds. This is implemented with the
 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
 * consecutive times when all screens are disabled and some background app
 * queries the state of our connectors, or we have some application constantly
 * waking up to use the GPU. Only after the enable_work function actually
 * enables PC8+ the "enable" variable will become true, which means that it can
 * be false even if disable_count is 0.
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
 * case it happens, but if it actually happens we'll also update the variables
 * inside struct regsave so when we restore the IRQs they will contain the
 * latest expected values.
 *
 * For more, read "Display Sequences for Package C8" on our documentation.
 */
struct i915_package_c8 {
	bool requirements_met;
	bool gpu_idle;
	bool irqs_disabled;
	/* Only true after the delayed work task actually enables it. */
	bool enabled;
	int disable_count;
	struct mutex lock;
	struct delayed_work enable_work;

	struct {
		uint32_t deimr;
		uint32_t sdeimr;
		uint32_t gtimr;
		uint32_t gtier;
		uint32_t gen6_pmimr;
	} regsave;
};

1256 1257 1258 1259 1260
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1261
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1262 1263 1264 1265 1266
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1267
	INTEL_PIPE_CRC_SOURCE_AUTO,
1268 1269 1270
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1271
struct intel_pipe_crc_entry {
1272
	uint32_t frame;
1273 1274 1275
	uint32_t crc[5];
};

1276
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1277
struct intel_pipe_crc {
1278 1279
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1280
	struct intel_pipe_crc_entry *entries;
1281
	enum intel_pipe_crc_source source;
1282
	int head, tail;
1283
	wait_queue_head_t wq;
1284 1285
};

1286 1287
typedef struct drm_i915_private {
	struct drm_device *dev;
1288
	struct kmem_cache *slab;
1289 1290 1291 1292 1293 1294 1295

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

1296
	struct intel_uncore uncore;
1297 1298 1299

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1300

1301 1302 1303 1304 1305 1306 1307 1308 1309
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1310 1311
	wait_queue_head_t gmbus_wait_queue;

1312 1313
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1314
	uint32_t last_seqno, next_seqno;
1315 1316 1317 1318 1319 1320 1321 1322 1323

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1324 1325 1326
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1327
	/* DPIO indirect register protection */
1328
	struct mutex dpio_lock;
1329 1330

	/** Cached value of IMR to avoid reads in updating the bitfield */
1331 1332 1333 1334
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1335
	u32 gt_irq_mask;
1336
	u32 pm_irq_mask;
1337 1338

	struct work_struct hotplug_work;
1339
	bool enable_hotplug_processing;
1340 1341 1342 1343 1344 1345 1346 1347 1348
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1349
	u32 hpd_event_bits;
1350
	struct timer_list hotplug_reenable_timer;
1351

1352
	int num_plane;
1353

1354
	struct i915_fbc fbc;
1355
	struct intel_opregion opregion;
1356
	struct intel_vbt_data vbt;
1357 1358 1359

	/* overlay */
	struct intel_overlay *overlay;
1360
	unsigned int sprite_scaling_enabled;
1361

1362 1363 1364 1365
	/* backlight */
	struct {
		int level;
		bool enabled;
1366
		spinlock_t lock; /* bl registers and the above bl fields */
1367 1368 1369
		struct backlight_device *device;
	} backlight;

1370 1371 1372 1373 1374 1375 1376 1377 1378
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

1379 1380 1381 1382 1383 1384 1385
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1386 1387 1388 1389 1390 1391 1392
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1393
	unsigned short pch_id;
1394 1395 1396

	unsigned long quirks;

1397 1398
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1399

1400
	struct list_head vm_list; /* Global list of all address spaces */
1401
	struct i915_gtt gtt; /* VMA representing the global address space */
B
Ben Widawsky 已提交
1402

1403
	struct i915_gem_mm mm;
1404 1405 1406

	/* Kernel Modesetting */

1407
	struct sdvo_device_mapping sdvo_mappings[2];
1408

J
Jesse Barnes 已提交
1409 1410
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1411 1412
	wait_queue_head_t pending_flip_queue;

1413 1414 1415 1416
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1417 1418
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1419
	struct intel_ddi_plls ddi_plls;
1420

1421 1422 1423
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1424 1425
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1426
	u16 orig_clock;
1427

1428
	bool mchbar_need_disable;
1429

1430 1431
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1432 1433 1434
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1435
	/* gen6+ rps state */
1436
	struct intel_gen6_power_mgmt rps;
1437

1438 1439
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1440
	struct intel_ilk_power_mgmt ips;
1441

1442
	struct i915_power_domains power_domains;
1443

R
Rodrigo Vivi 已提交
1444
	struct i915_psr psr;
1445

1446
	struct i915_gpu_error gpu_error;
1447

1448 1449
	struct drm_i915_gem_object *vlv_pctx;

1450
#ifdef CONFIG_DRM_I915_FBDEV
1451 1452
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1453
#endif
1454

1455 1456 1457 1458 1459 1460
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1461
	struct drm_property *broadcast_rgb_property;
1462
	struct drm_property *force_audio_property;
1463

1464 1465
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1466
	struct list_head context_list;
1467

1468
	u32 fdi_rx_config;
1469

1470
	struct i915_suspend_saved_registers regfile;
1471

1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1484 1485 1486

		/* current hardware state */
		struct hsw_wm_values hw;
1487 1488
	} wm;

1489 1490
	struct i915_package_c8 pc8;

1491 1492 1493
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1494 1495
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
L
Linus Torvalds 已提交
1496 1497
} drm_i915_private_t;

1498 1499 1500 1501 1502
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1503 1504 1505 1506 1507
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1508 1509 1510 1511 1512 1513 1514
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1515
#define I915_GTT_OFFSET_NONE ((u32)-1)
1516

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1535
struct drm_i915_gem_object {
1536
	struct drm_gem_object base;
1537

1538 1539
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1540 1541 1542
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1543 1544
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1545
	struct list_head global_list;
1546

1547
	struct list_head ring_list;
1548 1549
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1550 1551

	/**
1552 1553 1554
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1555
	 */
1556
	unsigned int active:1;
1557 1558 1559 1560 1561

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1562
	unsigned int dirty:1;
1563 1564 1565 1566 1567 1568

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1569
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1570 1571 1572 1573

	/**
	 * Advice: are the backing pages purgeable?
	 */
1574
	unsigned int madv:2;
1575 1576 1577 1578

	/**
	 * Current tiling mode for the object.
	 */
1579
	unsigned int tiling_mode:2;
1580 1581 1582 1583 1584 1585 1586 1587
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1588 1589 1590 1591 1592 1593 1594 1595 1596 1597

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1598
	unsigned int pin_count:4;
1599
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1600

1601 1602 1603 1604
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1605
	unsigned int map_and_fenceable:1;
1606

1607 1608 1609 1610 1611
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1612 1613
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1614
	unsigned int pin_display:1;
1615

1616 1617 1618 1619 1620 1621
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1622
	unsigned int cache_level:3;
1623

1624
	unsigned int has_aliasing_ppgtt_mapping:1;
1625
	unsigned int has_global_gtt_mapping:1;
1626
	unsigned int has_dma_mapping:1;
1627

1628
	struct sg_table *pages;
1629
	int pages_pin_count;
1630

1631
	/* prime dma-buf support */
1632 1633 1634
	void *dma_buf_vmapping;
	int vmapping_count;

1635 1636
	struct intel_ring_buffer *ring;

1637
	/** Breadcrumb of last rendering to the buffer. */
1638 1639
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1640 1641
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1642

1643
	/** Current tiling stride for the object, if it's tiled. */
1644
	uint32_t stride;
1645

1646 1647 1648
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1649
	/** Record of address bit 17 of each page at last unbind. */
1650
	unsigned long *bit_17;
1651

J
Jesse Barnes 已提交
1652
	/** User space pin count and filp owning the pin */
1653
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1654
	struct drm_file *pin_filp;
1655 1656 1657

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1658
};
1659
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1660

1661
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1662

1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1674 1675 1676
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1677 1678 1679
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1680 1681 1682 1683
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1684 1685
	u32 tail;

1686 1687 1688
	/** Context related to this request */
	struct i915_hw_context *ctx;

1689 1690 1691
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1692 1693 1694
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1695
	/** global list entry for this request */
1696
	struct list_head list;
1697

1698
	struct drm_i915_file_private *file_priv;
1699 1700
	/** file_priv list entry for this request */
	struct list_head client_list;
1701 1702 1703
};

struct drm_i915_file_private {
1704 1705
	struct drm_i915_private *dev_priv;

1706
	struct {
1707
		spinlock_t lock;
1708
		struct list_head request_list;
1709
		struct delayed_work idle_work;
1710
	} mm;
1711
	struct idr context_idr;
1712 1713

	struct i915_ctx_hang_stats hang_stats;
1714
	atomic_t rps_wait_boost;
1715 1716
};

1717
#define INTEL_INFO(dev)	(to_i915(dev)->info)
1718

1719 1720
#define IS_I830(dev)		((dev)->pdev->device == 0x3577)
#define IS_845G(dev)		((dev)->pdev->device == 0x2562)
1721
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
1722
#define IS_I865G(dev)		((dev)->pdev->device == 0x2572)
1723
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
1724 1725
#define IS_I915GM(dev)		((dev)->pdev->device == 0x2592)
#define IS_I945G(dev)		((dev)->pdev->device == 0x2772)
1726 1727 1728
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
1729
#define IS_GM45(dev)		((dev)->pdev->device == 0x2A42)
1730
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
1731 1732
#define IS_PINEVIEW_G(dev)	((dev)->pdev->device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pdev->device == 0xa011)
1733 1734
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
1735
#define IS_IRONLAKE_M(dev)	((dev)->pdev->device == 0x0046)
1736
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1737 1738 1739 1740 1741 1742
#define IS_IVB_GT1(dev)		((dev)->pdev->device == 0x0156 || \
				 (dev)->pdev->device == 0x0152 || \
				 (dev)->pdev->device == 0x015a)
#define IS_SNB_GT1(dev)		((dev)->pdev->device == 0x0102 || \
				 (dev)->pdev->device == 0x0106 || \
				 (dev)->pdev->device == 0x010A)
1743
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1744
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1745
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1746
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
1747
				 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1748
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
1749
				 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1750
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
1751
				 ((dev)->pdev->device & 0x00F0) == 0x0020)
1752
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1753

1754 1755 1756 1757 1758 1759
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1760 1761 1762 1763 1764
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1765
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
1766
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
1767

1768 1769 1770 1771 1772 1773 1774
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
#define HAS_BSD(dev)            (INTEL_INFO(dev)->ring_mask & BSD_RING)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)            (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1775
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1776
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1777 1778
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1779
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1780
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1781

1782
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1783 1784
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1785 1786 1787
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1803 1804
#define HAS_IPS(dev)		(IS_ULT(dev))

1805
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1806
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1807
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
1808
#define HAS_PSR(dev)		(IS_HASWELL(dev))
P
Paulo Zanoni 已提交
1809

1810 1811 1812 1813 1814 1815 1816
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1817
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1818
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1819 1820
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1821
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1822
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1823

1824 1825 1826
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1827

1828 1829
#define GT_FREQUENCY_MULTIPLIER 50

1830 1831
#include "i915_trace.h"

R
Rob Clark 已提交
1832
extern const struct drm_ioctl_desc i915_ioctls[];
1833
extern int i915_max_ioctl;
1834 1835 1836
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1837
extern int i915_semaphores __read_mostly;
1838
extern unsigned int i915_lvds_downclock __read_mostly;
1839
extern int i915_lvds_channel_mode __read_mostly;
1840
extern int i915_panel_use_ssc __read_mostly;
1841
extern int i915_vbt_sdvo_panel_type __read_mostly;
1842
extern int i915_enable_rc6 __read_mostly;
1843
extern int i915_enable_fbc __read_mostly;
1844
extern bool i915_enable_hangcheck __read_mostly;
1845
extern int i915_enable_ppgtt __read_mostly;
1846
extern int i915_enable_psr __read_mostly;
1847
extern unsigned int i915_preliminary_hw_support __read_mostly;
1848
extern int i915_disable_power_well __read_mostly;
1849
extern int i915_enable_ips __read_mostly;
1850
extern bool i915_fastboot __read_mostly;
1851
extern int i915_enable_pc8 __read_mostly;
1852
extern int i915_pc8_timeout __read_mostly;
1853
extern bool i915_prefault_disable __read_mostly;
1854

1855 1856
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1857 1858 1859
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1860
				/* i915_dma.c */
1861
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1862
extern void i915_kernel_lost_context(struct drm_device * dev);
1863
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1864
extern int i915_driver_unload(struct drm_device *);
1865
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1866
extern void i915_driver_lastclose(struct drm_device * dev);
1867 1868
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1869 1870
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1871
extern int i915_driver_device_is_agp(struct drm_device * dev);
1872
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1873 1874
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1875
#endif
1876
extern int i915_emit_box(struct drm_device *dev,
1877 1878
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1879
extern int intel_gpu_reset(struct drm_device *dev);
1880
extern int i915_reset(struct drm_device *dev);
1881 1882 1883 1884 1885
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1886
extern void intel_console_resume(struct work_struct *work);
1887

L
Linus Torvalds 已提交
1888
/* i915_irq.c */
1889
void i915_queue_hangcheck(struct drm_device *dev);
1890
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1891

1892
extern void intel_irq_init(struct drm_device *dev);
1893
extern void intel_pm_init(struct drm_device *dev);
1894
extern void intel_hpd_init(struct drm_device *dev);
1895 1896 1897 1898 1899 1900 1901
extern void intel_pm_init(struct drm_device *dev);

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_clear_errors(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
1902
extern void intel_uncore_fini(struct drm_device *dev);
1903

1904
void
1905
i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1906 1907

void
1908
i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
1909

1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1921 1922
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1923 1924 1925 1926 1927 1928
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1929 1930
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1931 1932 1933 1934 1935 1936
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1937 1938 1939 1940
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1941 1942
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1943 1944
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1945 1946 1947 1948 1949 1950 1951 1952
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1953 1954
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1955 1956
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1957
void i915_gem_load(struct drm_device *dev);
1958 1959
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1960 1961
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1962 1963
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1964
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
1965
void i915_gem_vma_destroy(struct i915_vma *vma);
1966

1967
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
1968
				     struct i915_address_space *vm,
1969
				     uint32_t alignment,
1970 1971
				     bool map_and_fenceable,
				     bool nonblocking);
1972
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1973 1974
int __must_check i915_vma_unbind(struct i915_vma *vma);
int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1975
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1976
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1977
void i915_gem_lastclose(struct drm_device *dev);
1978

1979
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1980 1981
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1982 1983 1984
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1985
		return sg_page_iter_page(&sg_iter);
1986 1987

	return NULL;
1988
}
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2000
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2001 2002
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
2003 2004
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
2005 2006 2007 2008 2009
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2010 2011 2012 2013 2014 2015 2016 2017 2018
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2019 2020
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2021
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2022
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2023

2024
static inline bool
2025 2026 2027 2028 2029
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
2030 2031 2032
		return true;
	} else
		return false;
2033 2034 2035 2036 2037 2038 2039
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2040
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2041 2042 2043 2044
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

2045
bool i915_gem_retire_requests(struct drm_device *dev);
2046
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2047
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2048
				      bool interruptible);
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
2059

2060
void i915_gem_reset(struct drm_device *dev);
2061
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2062
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2063
int __must_check i915_gem_init(struct drm_device *dev);
2064
int __must_check i915_gem_init_hw(struct drm_device *dev);
2065
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2066
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2067
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2068
int __must_check i915_gpu_idle(struct drm_device *dev);
2069
int __must_check i915_gem_suspend(struct drm_device *dev);
2070 2071
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
2072
		       struct drm_i915_gem_object *batch_obj,
2073 2074
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2075
	__i915_add_request(ring, NULL, NULL, seqno)
2076 2077
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
2078
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2079 2080 2081 2082
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2083 2084
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2085 2086
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2087
				     struct intel_ring_buffer *pipelined);
2088
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2089
int i915_gem_attach_phys_object(struct drm_device *dev,
2090
				struct drm_i915_gem_object *obj,
2091 2092
				int id,
				int align);
2093
void i915_gem_detach_phys_object(struct drm_device *dev,
2094
				 struct drm_i915_gem_object *obj);
2095
void i915_gem_free_all_phys_object(struct drm_device *dev);
2096
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2097
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2098

2099 2100
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2101
uint32_t
2102 2103
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2104

2105 2106 2107
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2108 2109 2110 2111 2112 2113
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2114 2115
void i915_gem_restore_fences(struct drm_device *dev);

2116 2117 2118 2119 2120 2121 2122 2123 2124
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2125 2126 2127
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2128 2129 2130

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);

2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
		      bool map_and_fenceable,
		      bool nonblocking)
{
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
				   map_and_fenceable, nonblocking);
}
2167

2168 2169 2170 2171
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2172 2173
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

2185
struct i915_ctx_hang_stats * __must_check
2186
i915_gem_context_get_hang_stats(struct drm_device *dev,
2187 2188
				struct drm_file *file,
				u32 id);
2189 2190 2191 2192
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2193

2194
/* i915_gem_gtt.c */
2195
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2196 2197 2198 2199 2200
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
2201

2202 2203
void i915_check_and_clear_faults(struct drm_device *dev);
void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
2204
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2205 2206
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2207
				enum i915_cache_level cache_level);
2208
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2209
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2210 2211 2212
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
2213
int i915_gem_gtt_init(struct drm_device *dev);
2214
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2215 2216 2217 2218 2219
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

2220

2221
/* i915_gem_evict.c */
2222 2223 2224
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
2225 2226
					  unsigned alignment,
					  unsigned cache_level,
2227 2228
					  bool mappable,
					  bool nonblock);
2229
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
C
Chris Wilson 已提交
2230
int i915_gem_evict_everything(struct drm_device *dev);
2231

2232 2233
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2234 2235
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2236
void i915_gem_cleanup_stolen(struct drm_device *dev);
2237 2238
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2239 2240 2241 2242 2243
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2244
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2245

2246
/* i915_gem_tiling.c */
2247
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2248 2249 2250 2251 2252 2253 2254
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2255
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2256 2257
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2258 2259

/* i915_gem_debug.c */
2260 2261
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2262
#else
2263
#define i915_verify_lists(dev) 0
2264
#endif
L
Linus Torvalds 已提交
2265

2266
/* i915_debugfs.c */
2267 2268
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2269
#ifdef CONFIG_DEBUG_FS
2270 2271
void intel_display_crc_init(struct drm_device *dev);
#else
2272
static inline void intel_display_crc_init(struct drm_device *dev) {}
2273
#endif
2274 2275

/* i915_gpu_error.c */
2276 2277
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2278 2279
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2280 2281 2282 2283 2284 2285 2286
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2287 2288 2289 2290 2291 2292 2293 2294
void i915_capture_error_state(struct drm_device *dev);
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2295

2296 2297 2298
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2299

2300 2301 2302
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2303

B
Ben Widawsky 已提交
2304 2305 2306 2307
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2308 2309 2310
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2311
static inline bool intel_gmbus_is_port_valid(unsigned port)
2312
{
2313
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2314 2315 2316 2317
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2318 2319
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2320
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2321 2322 2323
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2324 2325
extern void intel_i2c_reset(struct drm_device *dev);

2326
/* intel_opregion.c */
2327
struct intel_encoder;
2328 2329 2330 2331
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2332
extern void intel_opregion_asle_intr(struct drm_device *dev);
2333 2334
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2335 2336
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2337
#else
2338 2339
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2340
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2341 2342 2343 2344 2345
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2346 2347 2348 2349 2350
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2351
#endif
2352

J
Jesse Barnes 已提交
2353 2354 2355 2356 2357 2358 2359 2360 2361
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2362
/* modesetting */
2363
extern void intel_modeset_init_hw(struct drm_device *dev);
2364
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2365
extern void intel_modeset_init(struct drm_device *dev);
2366
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2367
extern void intel_modeset_cleanup(struct drm_device *dev);
2368
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2369 2370
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2371
extern void i915_redisable_vga(struct drm_device *dev);
2372
extern bool intel_fbc_enabled(struct drm_device *dev);
2373
extern void intel_disable_fbc(struct drm_device *dev);
2374
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2375
extern void intel_init_pch_refclk(struct drm_device *dev);
2376
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2377 2378 2379
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2380 2381
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2382
extern int intel_enable_rc6(const struct drm_device *dev);
2383

2384
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2385 2386
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2387

2388 2389
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2390 2391
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2392 2393

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2394
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2395 2396
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2397

B
Ben Widawsky 已提交
2398 2399 2400 2401
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2402 2403
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2404

B
Ben Widawsky 已提交
2405 2406
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2407 2408

/* intel_sideband.c */
2409 2410 2411
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2412 2413 2414 2415 2416 2417 2418 2419
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2420 2421
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2422 2423 2424 2425
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2426

2427 2428
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
2429

2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2445 2446 2447 2448

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2449 2450 2451 2452
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2453

2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2464 2465 2466 2467 2468
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

L
Linus Torvalds 已提交
2484
#endif