i915_gem_gtt.c 100.9 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26 27 28
#include <linux/slab.h> /* fault-inject.h is not standalone! */

#include <linux/fault-inject.h>
29
#include <linux/log2.h>
30
#include <linux/random.h>
31
#include <linux/seq_file.h>
32
#include <linux/stop_machine.h>
33

34 35
#include <drm/drmP.h>
#include <drm/i915_drm.h>
36

37
#include "i915_drv.h"
38
#include "i915_vgpu.h"
39 40
#include "i915_trace.h"
#include "intel_drv.h"
41
#include "intel_frontbuffer.h"
42

43 44
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
81 82 83
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

106 107 108
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
static void gen6_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	/* Note that as an uncached mmio write, this should flush the
	 * WCB of the writes into the GGTT before it triggers the invalidate.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
}

static void guc_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	gen6_ggtt_invalidate(dev_priv);
	I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
}

static void gmch_ggtt_invalidate(struct drm_i915_private *dev_priv)
{
	intel_gtt_chipset_flush();
}

static inline void i915_ggtt_invalidate(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate(i915);
}

133 134
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
135
{
136 137
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
138
	bool has_full_48bit_ppgtt;
139

140 141 142
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
143

144 145 146 147 148
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
149

150 151 152
	if (!has_aliasing_ppgtt)
		return 0;

153 154 155 156
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
157
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
158 159 160 161 162
		return 0;

	if (enable_ppgtt == 1)
		return 1;

163
	if (enable_ppgtt == 2 && has_full_ppgtt)
164 165
		return 2;

166 167 168
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

169 170
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
171
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
172
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
173
		return 0;
174 175 176
	}
#endif

177
	/* Early VLV doesn't have this */
178
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
179 180 181 182
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

183
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
184
		return has_full_48bit_ppgtt ? 3 : 2;
185 186
	else
		return has_aliasing_ppgtt ? 1 : 0;
187 188
}

189 190 191
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
192 193 194
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
195
	vma->pages = vma->obj->mm.pages;
196

197 198 199 200
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

201
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
202
				cache_level, pte_flags);
203 204

	return 0;
205 206 207 208 209 210
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
211
			     vma->size);
212
}
213

214
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
215
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
216
{
217
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
218
	pte |= addr;
219 220 221

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
222
		pte |= PPAT_UNCACHED_INDEX;
223 224 225 226 227 228 229 230 231
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
232 233 234
	return pte;
}

235 236
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
237
{
238
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
239 240 241 242 243 244 245 246
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

247 248 249
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

250 251
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
252
				 u32 unused)
253
{
254
	gen6_pte_t pte = GEN6_PTE_VALID;
255
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
256 257

	switch (level) {
258 259 260 261 262 263 264 265
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
266
		MISSING_CASE(level);
267 268 269 270 271
	}

	return pte;
}

272 273
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
274
				 u32 unused)
275
{
276
	gen6_pte_t pte = GEN6_PTE_VALID;
277 278 279 280 281
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
282 283 284 285 286
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
287
		pte |= GEN6_PTE_UNCACHED;
288 289
		break;
	default:
290
		MISSING_CASE(level);
291 292
	}

293 294 295
	return pte;
}

296 297
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
298
				 u32 flags)
299
{
300
	gen6_pte_t pte = GEN6_PTE_VALID;
301 302
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

303 304
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
305 306 307 308 309 310 311

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

312 313
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
314
				 u32 unused)
315
{
316
	gen6_pte_t pte = GEN6_PTE_VALID;
317
	pte |= HSW_PTE_ADDR_ENCODE(addr);
318 319

	if (level != I915_CACHE_NONE)
320
		pte |= HSW_WB_LLC_AGE3;
321 322 323 324

	return pte;
}

325 326
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
327
				  u32 unused)
328
{
329
	gen6_pte_t pte = GEN6_PTE_VALID;
330 331
	pte |= HSW_PTE_ADDR_ENCODE(addr);

332 333 334 335
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
336
		pte |= HSW_WT_ELLC_LLC_AGE3;
337 338
		break;
	default:
339
		pte |= HSW_WB_ELLC_LLC_AGE3;
340 341
		break;
	}
342 343 344 345

	return pte;
}

346
static int __setup_page_dma(struct drm_i915_private *dev_priv,
347
			    struct i915_page_dma *p, gfp_t flags)
348
{
349
	struct device *kdev = &dev_priv->drm.pdev->dev;
350

351 352 353
	if (I915_SELFTEST_ONLY(should_fail(&dev_priv->vm_fault, 1)))
		i915_gem_shrink_all(dev_priv);

354
	p->page = alloc_page(flags);
355 356
	if (!p->page)
		return -ENOMEM;
357

358
	p->daddr = dma_map_page(kdev,
359
				p->page, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
360

361
	if (dma_mapping_error(kdev, p->daddr)) {
362 363 364
		__free_page(p->page);
		return -EINVAL;
	}
365 366

	return 0;
367 368
}

369 370
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
371
{
372
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
373 374
}

375 376
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
377
{
378
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
379

380
	if (WARN_ON(!p->page))
381
		return;
382

383
	dma_unmap_page(&pdev->dev, p->daddr, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
384 385 386 387
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

388
static void *kmap_page_dma(struct i915_page_dma *p)
389
{
390 391
	return kmap_atomic(p->page);
}
392

393 394 395
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
396
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
397
{
398 399 400
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
401
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
402 403 404 405 406
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

407
#define kmap_px(px) kmap_page_dma(px_base(px))
408
#define kunmap_px(ppgtt, vaddr) \
409
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
410

411 412
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
413 414 415
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
416

417 418
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
419 420 421 422 423 424 425
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

426
	kunmap_page_dma(dev_priv, vaddr);
427 428
}

429 430
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
431 432 433 434 435
{
	uint64_t v = val32;

	v = v << 32 | val32;

436
	fill_page_dma(dev_priv, p, v);
437 438
}

439
static int
440
setup_scratch_page(struct drm_i915_private *dev_priv,
441 442
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
443
{
444
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
445 446
}

447
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
448
				 struct i915_page_dma *scratch)
449
{
450
	cleanup_page_dma(dev_priv, scratch);
451 452
}

453
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
454
{
455
	struct i915_page_table *pt;
456
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
457
	int ret = -ENOMEM;
458 459 460 461 462

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

463 464 465 466 467 468
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

469
	ret = setup_px(dev_priv, pt);
470
	if (ret)
471
		goto fail_page_m;
472 473

	return pt;
474

475
fail_page_m:
476 477 478 479 480
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
481 482
}

483 484
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
485
{
486
	cleanup_px(dev_priv, pt);
487 488 489 490 491 492 493 494 495
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

496
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
497
				      I915_CACHE_LLC);
498

499
	fill_px(vm->i915, pt, scratch_pte);
500 501 502 503 504 505 506
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

507
	WARN_ON(vm->scratch_page.daddr == 0);
508

509
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
510
				     I915_CACHE_LLC, 0);
511

512
	fill32_px(vm->i915, pt, scratch_pte);
513 514
}

515
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
516
{
517
	struct i915_page_directory *pd;
518
	int ret = -ENOMEM;
519 520 521 522 523

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

524 525 526
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
527
		goto fail_bitmap;
528

529
	ret = setup_px(dev_priv, pd);
530
	if (ret)
531
		goto fail_page_m;
532

533
	return pd;
534

535
fail_page_m:
536
	kfree(pd->used_pdes);
537
fail_bitmap:
538 539 540
	kfree(pd);

	return ERR_PTR(ret);
541 542
}

543 544
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
545 546
{
	if (px_page(pd)) {
547
		cleanup_px(dev_priv, pd);
548 549 550 551 552 553 554 555 556 557 558 559
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

560
	fill_px(vm->i915, pd, scratch_pde);
561 562
}

563
static int __pdp_init(struct drm_i915_private *dev_priv,
564 565
		      struct i915_page_directory_pointer *pdp)
{
566
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

594
static struct
595
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
596 597 598 599
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

600
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
601 602 603 604 605

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

606
	ret = __pdp_init(dev_priv, pdp);
607 608 609
	if (ret)
		goto fail_bitmap;

610
	ret = setup_px(dev_priv, pdp);
611 612 613 614 615 616 617 618 619 620 621 622 623
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

624
static void free_pdp(struct drm_i915_private *dev_priv,
625 626 627
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
628 629
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
630 631 632 633
		kfree(pdp);
	}
}

634 635 636 637 638 639 640
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

641
	fill_px(vm->i915, pdp, scratch_pdpe);
642 643 644 645 646 647 648 649 650 651
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

652
	fill_px(vm->i915, pml4, scratch_pml4e);
653 654
}

655
static void
656 657 658 659
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
660 661 662
{
	gen8_ppgtt_pdpe_t *page_directorypo;

663
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
664 665 666 667 668 669 670 671
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
672 673 674 675
gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
		 struct i915_pml4 *pml4,
		 struct i915_page_directory_pointer *pdp,
		 int index)
676 677 678
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

679
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
680 681
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
682 683
}

684
/* Broadwell Page Directory Pointer Descriptors */
685
static int gen8_write_pdp(struct drm_i915_gem_request *req,
686 687
			  unsigned entry,
			  dma_addr_t addr)
688
{
689
	struct intel_engine_cs *engine = req->engine;
690
	u32 *cs;
691 692 693

	BUG_ON(entry >= 4);

694 695 696
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
697

698 699 700 701 702 703 704
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, entry));
	*cs++ = upper_32_bits(addr);
	*cs++ = MI_LOAD_REGISTER_IMM(1);
	*cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, entry));
	*cs++ = lower_32_bits(addr);
	intel_ring_advance(req, cs);
705 706 707 708

	return 0;
}

709 710
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
711
{
712
	int i, ret;
713

714
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
715 716
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

717
		ret = gen8_write_pdp(req, i, pd_daddr);
718 719
		if (ret)
			return ret;
720
	}
B
Ben Widawsky 已提交
721

722
	return 0;
723 724
}

725 726 727 728 729 730
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

731 732 733 734 735 736 737
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
738
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
739 740
}

741 742 743 744
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
745 746 747
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
748
{
749
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
750
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
751 752
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
753 754 755
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t *vaddr;
756

757
	if (WARN_ON(!px_page(pt)))
758
		return false;
759

M
Mika Kuoppala 已提交
760 761 762
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
763 764 765 766
	if (USES_FULL_PPGTT(vm->i915)) {
		if (bitmap_empty(pt->used_ptes, GEN8_PTES))
			return true;
	}
767

768
	vaddr = kmap_px(pt);
M
Mika Kuoppala 已提交
769
	while (pte < pte_end)
770 771
		vaddr[pte++] = scratch_pte;
	kunmap_px(ppgtt, vaddr);
772 773

	return false;
774
}
775

776 777 778 779
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
780 781 782 783
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
784
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
785 786
	struct i915_page_table *pt;
	uint64_t pde;
787 788 789
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
790 791

	gen8_for_each_pde(pt, pd, start, length, pde) {
792
		if (WARN_ON(!pd->page_table[pde]))
793
			break;
794

795 796 797 798 799
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
800
			free_pt(vm->i915, pt);
801 802 803
		}
	}

804
	if (bitmap_empty(pd->used_pdes, I915_PDES))
805 806 807
		return true;

	return false;
808
}
809

810 811 812 813
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
814 815 816 817
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
818
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
819 820
	struct i915_page_directory *pd;
	uint64_t pdpe;
821

822 823 824
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
825

826 827
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
828
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
829
			free_pd(vm->i915, pd);
830 831 832
		}
	}

833 834
	mark_tlbs_dirty(ppgtt);

835
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
836 837 838
		return true;

	return false;
839
}
840

841 842 843 844
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
845 846 847 848 849
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
850
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
851 852
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
853

854
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
855

856 857 858
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
859

860 861
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
862
			gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
863
			free_pdp(vm->i915, pdp);
864
		}
865 866 867
	}
}

868
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
869
				   uint64_t start, uint64_t length)
870
{
871
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
872

873
	if (USES_FULL_48BIT_PPGTT(vm->i915))
874 875 876
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
877 878
}

879 880 881 882 883 884 885
struct sgt_dma {
	struct scatterlist *sg;
	dma_addr_t dma, max;
};

static __always_inline bool
gen8_ppgtt_insert_pte_entries(struct i915_hw_ppgtt *ppgtt,
886
			      struct i915_page_directory_pointer *pdp,
887 888
			      struct sgt_dma *iter,
			      u64 start,
889 890
			      enum i915_cache_level cache_level)
{
891 892 893 894 895 896 897
	unsigned int pdpe = gen8_pdpe_index(start);
	unsigned int pde = gen8_pde_index(start);
	unsigned int pte = gen8_pte_index(start);
	struct i915_page_directory *pd;
	const gen8_pte_t pte_encode = gen8_pte_encode(0, cache_level);
	gen8_pte_t *vaddr;
	bool ret;
898

899 900 901 902 903 904 905 906 907 908 909
	pd = pdp->page_directory[pdpe];
	vaddr = kmap_px(pd->page_table[pde]);
	do {
		vaddr[pte] = pte_encode | iter->dma;
		iter->dma += PAGE_SIZE;
		if (iter->dma >= iter->max) {
			iter->sg = __sg_next(iter->sg);
			if (!iter->sg) {
				ret = false;
				break;
			}
910

911 912
			iter->dma = sg_dma_address(iter->sg);
			iter->max = iter->dma + iter->sg->length;
B
Ben Widawsky 已提交
913
		}
914

915 916
		if (++pte == GEN8_PTES) {
			if (++pde == I915_PDES) {
917 918 919
				/* Limited by sg length for 3lvl */
				if (++pdpe == GEN8_PML4ES_PER_PML4) {
					ret = true;
920
					break;
921 922 923 924
				}

				GEM_BUG_ON(pdpe > GEN8_LEGACY_PDPES);
				pd = pdp->page_directory[pdpe];
925 926
				pde = 0;
			}
927 928 929

			kunmap_px(ppgtt, vaddr);
			vaddr = kmap_px(pd->page_table[pde]);
930
			pte = 0;
931
		}
932 933
	} while (1);
	kunmap_px(ppgtt, vaddr);
934

935
	return ret;
936 937
}

938 939 940 941 942
static void gen8_ppgtt_insert_3lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   u64 start,
				   enum i915_cache_level cache_level,
				   u32 unused)
943
{
944
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
945 946 947 948 949
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
950

951 952 953
	gen8_ppgtt_insert_pte_entries(ppgtt, &ppgtt->pdp, &iter,
				      start, cache_level);
}
954

955 956 957 958 959 960 961 962 963 964 965 966 967 968
static void gen8_ppgtt_insert_4lvl(struct i915_address_space *vm,
				   struct sg_table *pages,
				   uint64_t start,
				   enum i915_cache_level cache_level,
				   u32 unused)
{
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
	struct sgt_dma iter = {
		.sg = pages->sgl,
		.dma = sg_dma_address(iter.sg),
		.max = iter.dma + iter.sg->length,
	};
	struct i915_page_directory_pointer **pdps = ppgtt->pml4.pdps;
	unsigned int pml4e = gen8_pml4e_index(start);
969

970 971 972
	while (gen8_ppgtt_insert_pte_entries(ppgtt, pdps[pml4e++], &iter,
					     start, cache_level))
		;
973 974
}

975
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
976
				  struct i915_page_directory *pd)
977 978 979
{
	int i;

980
	if (!px_page(pd))
981 982
		return;

983
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
984 985
		if (WARN_ON(!pd->page_table[i]))
			continue;
986

987
		free_pt(dev_priv, pd->page_table[i]);
988 989
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
990 991
}

992 993
static int gen8_init_scratch(struct i915_address_space *vm)
{
994
	struct drm_i915_private *dev_priv = vm->i915;
995
	int ret;
996

997
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
998 999
	if (ret)
		return ret;
1000

1001
	vm->scratch_pt = alloc_pt(dev_priv);
1002
	if (IS_ERR(vm->scratch_pt)) {
1003 1004
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
1005 1006
	}

1007
	vm->scratch_pd = alloc_pd(dev_priv);
1008
	if (IS_ERR(vm->scratch_pd)) {
1009 1010
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
1011 1012
	}

1013 1014
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
1015
		if (IS_ERR(vm->scratch_pdp)) {
1016 1017
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
1018 1019 1020
		}
	}

1021 1022
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
1023
	if (USES_FULL_48BIT_PPGTT(dev_priv))
1024
		gen8_initialize_pdp(vm, vm->scratch_pdp);
1025 1026

	return 0;
1027 1028

free_pd:
1029
	free_pd(dev_priv, vm->scratch_pd);
1030
free_pt:
1031
	free_pt(dev_priv, vm->scratch_pt);
1032
free_scratch_page:
1033
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1034 1035

	return ret;
1036 1037
}

1038 1039 1040
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1041
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1042 1043
	int i;

1044
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1045 1046
		u64 daddr = px_dma(&ppgtt->pml4);

1047 1048
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1049 1050 1051 1052 1053 1054 1055

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1056 1057
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1069 1070
static void gen8_free_scratch(struct i915_address_space *vm)
{
1071
	struct drm_i915_private *dev_priv = vm->i915;
1072

1073 1074 1075 1076 1077
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1078 1079
}

1080
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1081
				    struct i915_page_directory_pointer *pdp)
1082 1083 1084
{
	int i;

1085
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1086
		if (WARN_ON(!pdp->page_directory[i]))
1087 1088
			continue;

1089 1090
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1091
	}
1092

1093
	free_pdp(dev_priv, pdp);
1094 1095 1096 1097
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1098
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1099 1100 1101 1102 1103 1104
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1105
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1106 1107
	}

1108
	cleanup_px(dev_priv, &ppgtt->pml4);
1109 1110 1111 1112
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1113
	struct drm_i915_private *dev_priv = vm->i915;
1114
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1115

1116
	if (intel_vgpu_active(dev_priv))
1117 1118
		gen8_ppgtt_notify_vgt(ppgtt, false);

1119 1120
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1121 1122
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1123

1124
	gen8_free_scratch(vm);
1125 1126
}

1127 1128
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1129 1130
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1131
 * @start:	Starting virtual address to begin allocations.
1132
 * @length:	Size of the allocations.
1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1145
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1146
				     struct i915_page_directory *pd,
1147
				     uint64_t start,
1148 1149
				     uint64_t length,
				     unsigned long *new_pts)
1150
{
1151
	struct drm_i915_private *dev_priv = vm->i915;
1152
	struct i915_page_table *pt;
1153
	uint32_t pde;
1154

1155
	gen8_for_each_pde(pt, pd, start, length, pde) {
1156
		/* Don't reallocate page tables */
1157
		if (test_bit(pde, pd->used_pdes)) {
1158
			/* Scratch is never allocated this way */
1159
			WARN_ON(pt == vm->scratch_pt);
1160 1161 1162
			continue;
		}

1163
		pt = alloc_pt(dev_priv);
1164
		if (IS_ERR(pt))
1165 1166
			goto unwind_out;

1167
		gen8_initialize_pt(vm, pt);
1168
		pd->page_table[pde] = pt;
1169
		__set_bit(pde, new_pts);
1170
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1171 1172
	}

1173
	return 0;
1174 1175

unwind_out:
1176
	for_each_set_bit(pde, new_pts, I915_PDES)
1177
		free_pt(dev_priv, pd->page_table[pde]);
1178

B
Ben Widawsky 已提交
1179
	return -ENOMEM;
1180 1181
}

1182 1183
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1184
 * @vm:	Master vm structure.
1185 1186
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1187 1188
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1205 1206 1207 1208 1209 1210
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1211
{
1212
	struct drm_i915_private *dev_priv = vm->i915;
1213
	struct i915_page_directory *pd;
1214
	uint32_t pdpe;
1215
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1216

1217
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1218

1219
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1220
		if (test_bit(pdpe, pdp->used_pdpes))
1221
			continue;
1222

1223
		pd = alloc_pd(dev_priv);
1224
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1225
			goto unwind_out;
1226

1227
		gen8_initialize_pd(vm, pd);
1228
		pdp->page_directory[pdpe] = pd;
1229
		__set_bit(pdpe, new_pds);
1230
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1231 1232
	}

1233
	return 0;
B
Ben Widawsky 已提交
1234 1235

unwind_out:
1236
	for_each_set_bit(pdpe, new_pds, pdpes)
1237
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1238 1239

	return -ENOMEM;
1240 1241
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1265
	struct drm_i915_private *dev_priv = vm->i915;
1266 1267 1268 1269 1270
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1271
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1272
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1273
			pdp = alloc_pdp(dev_priv);
1274 1275 1276
			if (IS_ERR(pdp))
				goto unwind_out;

1277
			gen8_initialize_pdp(vm, pdp);
1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1291
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1292 1293 1294 1295

	return -ENOMEM;
}

1296
static void
1297
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1308
					 unsigned long **new_pts,
1309
					 uint32_t pdpes)
1310 1311
{
	unsigned long *pds;
1312
	unsigned long *pts;
1313

1314
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1315 1316 1317
	if (!pds)
		return -ENOMEM;

1318 1319 1320 1321
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1322 1323 1324 1325 1326 1327 1328

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1329
	free_gen8_temp_bitmaps(pds, pts);
1330 1331 1332
	return -ENOMEM;
}

1333 1334 1335 1336
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1337
{
1338
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1339
	unsigned long *new_page_dirs, *new_page_tables;
1340
	struct drm_i915_private *dev_priv = vm->i915;
1341
	struct i915_page_directory *pd;
1342 1343
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1344
	uint32_t pdpe;
1345
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1346 1347
	int ret;

1348
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1349 1350 1351
	if (ret)
		return ret;

1352
	/* Do the allocations first so we can easily bail out */
1353 1354
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1355
	if (ret) {
1356
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1357 1358 1359 1360
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1361
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1362
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1363
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1364 1365 1366 1367
		if (ret)
			goto err_out;
	}

1368 1369 1370
	start = orig_start;
	length = orig_length;

1371 1372
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1373
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1374
		gen8_pde_t *const page_directory = kmap_px(pd);
1375
		struct i915_page_table *pt;
1376
		uint64_t pd_len = length;
1377 1378 1379
		uint64_t pd_start = start;
		uint32_t pde;

1380 1381 1382
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1383
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1395
			__set_bit(pde, pd->used_pdes);
1396 1397

			/* Map the PDE to the page table */
1398 1399
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1400 1401 1402 1403
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1404 1405 1406

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1407
		}
1408

1409
		kunmap_px(ppgtt, page_directory);
1410
		__set_bit(pdpe, pdp->used_pdpes);
1411
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1412 1413
	}

1414
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1415
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1416
	return 0;
1417

B
Ben Widawsky 已提交
1418
err_out:
1419
	while (pdpe--) {
1420 1421
		unsigned long temp;

1422 1423
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1424 1425
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1426 1427
	}

1428
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1429
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1430

1431
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1432
	mark_tlbs_dirty(ppgtt);
1433 1434 1435
	return ret;
}

1436 1437 1438 1439 1440 1441
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1442
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1443
	struct i915_page_directory_pointer *pdp;
1444
	uint64_t pml4e;
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

1459
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1460 1461 1462 1463 1464 1465
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1466
		gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
1467 1468 1469 1470 1471 1472 1473 1474 1475
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1476
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1477 1478 1479 1480 1481 1482 1483

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1484
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1485

1486
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1487 1488 1489 1490 1491
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1492 1493 1494 1495 1496 1497 1498 1499
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1500
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1501 1502 1503 1504 1505 1506 1507 1508 1509
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1510
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1554 1555
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
1556

1557
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1558 1559
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1560
		uint64_t pml4e;
1561 1562 1563
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1564
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1565 1566 1567 1568 1569 1570 1571 1572 1573
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1574 1575
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1576
	unsigned long *new_page_dirs, *new_page_tables;
1577
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1596
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1597 1598 1599 1600

	return ret;
}

1601
/*
1602 1603 1604 1605
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1606
 *
1607
 */
1608
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1609
{
1610
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1611
	int ret;
1612

1613 1614 1615
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1616

1617 1618
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1619
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1620
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1621 1622
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1623
	ppgtt->debug_dump = gen8_dump_ppgtt;
1624

1625 1626
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1627 1628
		if (ret)
			goto free_scratch;
1629

1630 1631
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1632
		ppgtt->base.total = 1ULL << 48;
1633
		ppgtt->switch_mm = gen8_48b_mm_switch;
1634 1635

		ppgtt->base.insert_entries = gen8_ppgtt_insert_4lvl;
1636
	} else {
1637
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1638 1639 1640 1641
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1642
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1643 1644 1645
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1646

1647
		if (intel_vgpu_active(dev_priv)) {
1648 1649 1650 1651
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1652 1653

		ppgtt->base.insert_entries = gen8_ppgtt_insert_3lvl;
1654
	}
1655

1656
	if (intel_vgpu_active(dev_priv))
1657 1658
		gen8_ppgtt_notify_vgt(ppgtt, true);

1659
	return 0;
1660 1661 1662 1663

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1664 1665
}

B
Ben Widawsky 已提交
1666 1667 1668
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1669
	struct i915_page_table *unused;
1670
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1671
	uint32_t pd_entry;
1672
	uint32_t  pte, pde;
1673
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1674

1675
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1676
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1677

1678
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1679
		u32 expected;
1680
		gen6_pte_t *pt_vaddr;
1681
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1682
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1683 1684 1685 1686 1687 1688 1689 1690 1691
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1692 1693
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1694
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1695
			unsigned long va =
1696
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1715
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1716 1717 1718
	}
}

1719
/* Write pde (index) from the page directory @pd to the page table @pt */
1720 1721
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1722
{
1723 1724 1725 1726
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1727

1728
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1729
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1730

1731 1732
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1733

1734 1735 1736
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1737
				  struct i915_page_directory *pd,
1738 1739
				  uint32_t start, uint32_t length)
{
1740
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1741
	struct i915_page_table *pt;
1742
	uint32_t pde;
1743

1744
	gen6_for_each_pde(pt, pd, start, length, pde)
1745 1746 1747 1748
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1749
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1750 1751
}

1752
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1753
{
1754
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1755

1756
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1757 1758
}

1759
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1760
			 struct drm_i915_gem_request *req)
1761
{
1762
	struct intel_engine_cs *engine = req->engine;
1763
	u32 *cs;
1764 1765 1766
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1767
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1768 1769 1770
	if (ret)
		return ret;

1771 1772 1773
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);
1774

1775 1776 1777 1778 1779 1780 1781
	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1782 1783 1784 1785

	return 0;
}

1786
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1787
			  struct drm_i915_gem_request *req)
1788
{
1789
	struct intel_engine_cs *engine = req->engine;
1790
	u32 *cs;
1791 1792 1793
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1794
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1795 1796 1797
	if (ret)
		return ret;

1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
	cs = intel_ring_begin(req, 6);
	if (IS_ERR(cs))
		return PTR_ERR(cs);

	*cs++ = MI_LOAD_REGISTER_IMM(2);
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_DCLV(engine));
	*cs++ = PP_DIR_DCLV_2G;
	*cs++ = i915_mmio_reg_offset(RING_PP_DIR_BASE(engine));
	*cs++ = get_pd_offset(ppgtt);
	*cs++ = MI_NOOP;
	intel_ring_advance(req, cs);
1809

1810
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1811
	if (engine->id != RCS) {
1812
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1813 1814 1815 1816
		if (ret)
			return ret;
	}

1817 1818 1819
	return 0;
}

1820
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1821
			  struct drm_i915_gem_request *req)
1822
{
1823
	struct intel_engine_cs *engine = req->engine;
1824
	struct drm_i915_private *dev_priv = req->i915;
1825

1826 1827
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1828 1829 1830
	return 0;
}

1831
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1832
{
1833
	struct intel_engine_cs *engine;
1834
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1835

1836
	for_each_engine(engine, dev_priv, id) {
1837 1838
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1839
		I915_WRITE(RING_MODE_GEN7(engine),
1840
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1841 1842
	}
}
B
Ben Widawsky 已提交
1843

1844
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1845
{
1846
	struct intel_engine_cs *engine;
1847
	uint32_t ecochk, ecobits;
1848
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1849

1850 1851
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1852

1853
	ecochk = I915_READ(GAM_ECOCHK);
1854
	if (IS_HASWELL(dev_priv)) {
1855 1856 1857 1858 1859 1860
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1861

1862
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1863
		/* GFX_MODE is per-ring on gen7+ */
1864
		I915_WRITE(RING_MODE_GEN7(engine),
1865
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1866
	}
1867
}
B
Ben Widawsky 已提交
1868

1869
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1870 1871
{
	uint32_t ecochk, gab_ctl, ecobits;
1872

1873 1874 1875
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1876

1877 1878 1879 1880 1881 1882 1883
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1884 1885
}

1886
/* PPGTT support for Sandybdrige/Gen6 and later */
1887
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1888
				   uint64_t start,
1889
				   uint64_t length)
1890
{
1891
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1892
	gen6_pte_t *pt_vaddr, scratch_pte;
1893 1894
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1895 1896
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1897
	unsigned last_pte, i;
1898

1899
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1900
				     I915_CACHE_LLC, 0);
1901

1902 1903
	while (num_entries) {
		last_pte = first_pte + num_entries;
1904 1905
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1906

1907
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1908

1909 1910
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1911

1912
		kunmap_px(ppgtt, pt_vaddr);
1913

1914 1915
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1916
		act_pt++;
1917
	}
1918 1919
}

1920
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1921
				      struct sg_table *pages,
1922
				      uint64_t start,
1923
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1924
{
1925
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1926
	unsigned first_entry = start >> PAGE_SHIFT;
1927 1928
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	const u32 pte_encode = vm->pte_encode(0, cache_level, flags);
	struct sgt_dma iter;
	gen6_pte_t *vaddr;

	vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
	iter.sg = pages->sgl;
	iter.dma = sg_dma_address(iter.sg);
	iter.max = iter.dma + iter.sg->length;
	do {
		vaddr[act_pte] = pte_encode | GEN6_PTE_ADDR_ENCODE(iter.dma);
1939

1940 1941 1942 1943 1944
		iter.dma += PAGE_SIZE;
		if (iter.dma == iter.max) {
			iter.sg = __sg_next(iter.sg);
			if (!iter.sg)
				break;
1945

1946 1947 1948
			iter.dma = sg_dma_address(iter.sg);
			iter.max = iter.dma + iter.sg->length;
		}
1949

1950
		if (++act_pte == GEN6_PTES) {
1951 1952
			kunmap_px(ppgtt, vaddr);
			vaddr = kmap_px(ppgtt->pd.page_table[++act_pt]);
1953
			act_pte = 0;
D
Daniel Vetter 已提交
1954
		}
1955 1956
	} while (1);
	kunmap_px(ppgtt, vaddr);
D
Daniel Vetter 已提交
1957 1958
}

1959
static int gen6_alloc_va_range(struct i915_address_space *vm,
1960
			       uint64_t start_in, uint64_t length_in)
1961
{
1962
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1963
	struct drm_i915_private *dev_priv = vm->i915;
1964
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1965
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1966
	struct i915_page_table *pt;
1967
	uint32_t start, length, start_save, length_save;
1968
	uint32_t pde;
1969 1970
	int ret;

1971 1972
	start = start_save = start_in;
	length = length_save = length_in;
1973 1974 1975 1976 1977 1978 1979 1980

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1981
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1982
		if (pt != vm->scratch_pt) {
1983 1984 1985 1986 1987 1988 1989
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1990
		pt = alloc_pt(dev_priv);
1991 1992 1993 1994 1995 1996 1997 1998
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1999
		__set_bit(pde, new_page_tables);
2000
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
2001 2002 2003 2004
	}

	start = start_save;
	length = length_save;
2005

2006
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
2007 2008 2009 2010 2011 2012
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

2013
		if (__test_and_clear_bit(pde, new_page_tables))
2014 2015
			gen6_write_pde(&ppgtt->pd, pde, pt);

2016 2017 2018 2019
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
2020
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
2021 2022 2023
				GEN6_PTES);
	}

2024 2025 2026 2027
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
2028
	readl(ggtt->gsm);
2029

2030
	mark_tlbs_dirty(ppgtt);
2031
	return 0;
2032 2033 2034

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
2035
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
2036

2037
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2038
		free_pt(dev_priv, pt);
2039 2040 2041 2042
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2043 2044
}

2045 2046
static int gen6_init_scratch(struct i915_address_space *vm)
{
2047
	struct drm_i915_private *dev_priv = vm->i915;
2048
	int ret;
2049

2050
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
2051 2052
	if (ret)
		return ret;
2053

2054
	vm->scratch_pt = alloc_pt(dev_priv);
2055
	if (IS_ERR(vm->scratch_pt)) {
2056
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2067
	struct drm_i915_private *dev_priv = vm->i915;
2068

2069 2070
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2071 2072
}

2073
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2074
{
2075
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2076
	struct i915_page_directory *pd = &ppgtt->pd;
2077
	struct drm_i915_private *dev_priv = vm->i915;
2078 2079
	struct i915_page_table *pt;
	uint32_t pde;
2080

2081 2082
	drm_mm_remove_node(&ppgtt->node);

2083
	gen6_for_all_pdes(pt, pd, pde)
2084
		if (pt != vm->scratch_pt)
2085
			free_pt(dev_priv, pt);
2086

2087
	gen6_free_scratch(vm);
2088 2089
}

2090
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2091
{
2092
	struct i915_address_space *vm = &ppgtt->base;
2093
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2094
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2095
	int ret;
2096

B
Ben Widawsky 已提交
2097 2098 2099 2100
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2101
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2102

2103 2104 2105
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2106

2107 2108 2109 2110 2111
	ret = i915_gem_gtt_insert(&ggtt->base, &ppgtt->node,
				  GEN6_PD_SIZE, GEN6_PD_ALIGN,
				  I915_COLOR_UNEVICTABLE,
				  0, ggtt->base.total,
				  PIN_HIGH);
2112
	if (ret)
2113 2114
		goto err_out;

2115
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2116
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2117

2118
	return 0;
2119 2120

err_out:
2121
	gen6_free_scratch(vm);
2122
	return ret;
2123 2124 2125 2126
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2127
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2128
}
2129

2130 2131 2132
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2133
	struct i915_page_table *unused;
2134
	uint32_t pde;
2135

2136
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2137
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2138 2139
}

2140
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2141
{
2142
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2143
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2144 2145
	int ret;

2146
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2147
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2148
		ppgtt->switch_mm = gen6_mm_switch;
2149
	else if (IS_HASWELL(dev_priv))
2150
		ppgtt->switch_mm = hsw_mm_switch;
2151
	else if (IS_GEN7(dev_priv))
2152
		ppgtt->switch_mm = gen7_mm_switch;
2153
	else
2154 2155 2156 2157 2158 2159
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2160
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2161 2162
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2163 2164
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2165 2166
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2167
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2168
	ppgtt->debug_dump = gen6_dump_ppgtt;
2169

2170
	ppgtt->pd.base.ggtt_offset =
2171
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2172

2173
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2174
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2175

2176
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2177

2178 2179
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2180
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2181 2182
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2183

2184
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2185
		  ppgtt->pd.base.ggtt_offset << 10);
2186

2187
	return 0;
2188 2189
}

2190 2191
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2192
{
2193
	ppgtt->base.i915 = dev_priv;
2194

2195
	if (INTEL_INFO(dev_priv)->gen < 8)
2196
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2197
	else
2198
		return gen8_ppgtt_init(ppgtt);
2199
}
2200

2201
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2202 2203
				    struct drm_i915_private *dev_priv,
				    const char *name)
2204
{
C
Chris Wilson 已提交
2205
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2206

2207
	drm_mm_init(&vm->mm, vm->start, vm->total);
2208 2209
	vm->mm.head_node.color = I915_COLOR_UNEVICTABLE;

2210 2211
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2212
	INIT_LIST_HEAD(&vm->unbound_list);
2213

2214 2215 2216
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2217 2218 2219 2220 2221 2222 2223
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2224
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2225 2226 2227 2228 2229
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
2230
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt,kbl,glk */
2231
	if (IS_BROADWELL(dev_priv))
2232
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2233
	else if (IS_CHERRYVIEW(dev_priv))
2234
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2235
	else if (IS_GEN9_BC(dev_priv))
2236
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2237
	else if (IS_GEN9_LP(dev_priv))
2238 2239 2240
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2241 2242
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2243 2244
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2245
{
2246
	int ret;
B
Ben Widawsky 已提交
2247

2248
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2249
	if (ret == 0) {
B
Ben Widawsky 已提交
2250
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2251
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2252
		ppgtt->base.file = file_priv;
2253
	}
2254 2255 2256 2257

	return ret;
}

2258
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2259
{
2260
	gtt_write_workarounds(dev_priv);
2261

2262 2263 2264 2265 2266 2267
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2268
	if (!USES_PPGTT(dev_priv))
2269 2270
		return 0;

2271
	if (IS_GEN6(dev_priv))
2272
		gen6_ppgtt_enable(dev_priv);
2273
	else if (IS_GEN7(dev_priv))
2274 2275 2276
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2277
	else
2278
		MISSING_CASE(INTEL_GEN(dev_priv));
2279

2280 2281
	return 0;
}
2282

2283
struct i915_hw_ppgtt *
2284
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2285 2286
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2287 2288 2289 2290 2291 2292 2293 2294
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2295
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2296 2297 2298 2299 2300
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2301 2302
	trace_i915_ppgtt_create(&ppgtt->base);

2303 2304 2305
	return ppgtt;
}

2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
void i915_ppgtt_close(struct i915_address_space *vm)
{
	struct list_head *phases[] = {
		&vm->active_list,
		&vm->inactive_list,
		&vm->unbound_list,
		NULL,
	}, **phase;

	GEM_BUG_ON(vm->closed);
	vm->closed = true;

	for (phase = phases; *phase; phase++) {
		struct i915_vma *vma, *vn;

		list_for_each_entry_safe(vma, vn, *phase, vm_link)
			if (!i915_vma_is_closed(vma))
				i915_vma_close(vma);
	}
}

2327
void i915_ppgtt_release(struct kref *kref)
2328 2329 2330 2331
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2332 2333
	trace_i915_ppgtt_release(&ppgtt->base);

2334
	/* vmas should already be unbound and destroyed */
2335 2336
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2337
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2338

2339
	i915_address_space_fini(&ppgtt->base);
2340

2341 2342 2343
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2344

2345 2346 2347
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2348
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2349 2350 2351 2352 2353
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2354
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2355 2356 2357 2358 2359
		return true;
#endif
	return false;
}

2360
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2361
{
2362
	struct intel_engine_cs *engine;
2363
	enum intel_engine_id id;
2364

2365
	if (INTEL_INFO(dev_priv)->gen < 6)
2366 2367
		return;

2368
	for_each_engine(engine, dev_priv, id) {
2369
		u32 fault_reg;
2370
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2371 2372
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2373
					 "\tAddr: 0x%08lx\n"
2374 2375 2376 2377 2378 2379 2380
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2381
			I915_WRITE(RING_FAULT_REG(engine),
2382 2383 2384
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2385 2386 2387 2388

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2389 2390
}

2391
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2392
{
2393
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2394 2395 2396 2397

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2398
	if (INTEL_GEN(dev_priv) < 6)
2399 2400
		return;

2401
	i915_check_and_clear_faults(dev_priv);
2402

2403
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2404

2405
	i915_ggtt_invalidate(dev_priv);
2406 2407
}

2408 2409
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2410
{
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2429

2430
	return -ENOSPC;
2431 2432
}

2433
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2434 2435 2436 2437
{
	writeq(pte, addr);
}

2438 2439 2440 2441 2442 2443
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2444
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2445
	gen8_pte_t __iomem *pte =
2446
		(gen8_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2447

2448
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2449

2450
	ggtt->invalidate(vm->i915);
2451 2452
}

B
Ben Widawsky 已提交
2453 2454
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2455
				     uint64_t start,
2456
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2457
{
2458
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2459 2460
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
2461
	const gen8_pte_t pte_encode = gen8_pte_encode(0, level);
2462
	dma_addr_t addr;
2463

2464 2465 2466 2467
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm;
	gtt_entries += start >> PAGE_SHIFT;
	for_each_sgt_dma(addr, sgt_iter, st)
		gen8_set_pte(gtt_entries++, pte_encode | addr);
2468

2469
	wmb();
B
Ben Widawsky 已提交
2470 2471 2472 2473 2474

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2475
	ggtt->invalidate(vm->i915);
B
Ben Widawsky 已提交
2476 2477
}

2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2504 2505 2506 2507 2508 2509
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2510
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2511
	gen6_pte_t __iomem *pte =
2512
		(gen6_pte_t __iomem *)ggtt->gsm + (offset >> PAGE_SHIFT);
2513

2514
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2515

2516
	ggtt->invalidate(vm->i915);
2517 2518
}

2519 2520 2521 2522 2523 2524
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2525
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2526
				     struct sg_table *st,
2527
				     uint64_t start,
2528
				     enum i915_cache_level level, u32 flags)
2529
{
2530
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2531 2532 2533
	gen6_pte_t __iomem *entries = (gen6_pte_t __iomem *)ggtt->gsm;
	unsigned int i = start >> PAGE_SHIFT;
	struct sgt_iter iter;
2534
	dma_addr_t addr;
2535 2536 2537
	for_each_sgt_dma(addr, iter, st)
		iowrite32(vm->pte_encode(addr, level, flags), &entries[i++]);
	wmb();
2538 2539 2540 2541 2542

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
2543
	ggtt->invalidate(vm->i915);
2544 2545
}

2546
static void nop_clear_range(struct i915_address_space *vm,
2547
			    uint64_t start, uint64_t length)
2548 2549 2550
{
}

B
Ben Widawsky 已提交
2551
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2552
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2553
{
2554
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2555 2556
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2557 2558 2559
	const gen8_pte_t scratch_pte =
		gen8_pte_encode(vm->scratch_page.daddr, I915_CACHE_LLC);
	gen8_pte_t __iomem *gtt_base =
2560 2561
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2574
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2575
				  uint64_t start,
2576
				  uint64_t length)
2577
{
2578
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2579 2580
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2581
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2582 2583
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2584 2585 2586 2587 2588 2589 2590
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2591
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2592
				     I915_CACHE_LLC, 0);
2593

2594 2595 2596 2597 2598
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2611 2612 2613 2614
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2615 2616 2617 2618
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2619
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2620

2621 2622
}

2623
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2624
				  uint64_t start,
2625
				  uint64_t length)
2626
{
2627
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2628 2629
}

2630 2631 2632
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2633
{
2634
	struct drm_i915_private *i915 = vma->vm->i915;
2635
	struct drm_i915_gem_object *obj = vma->obj;
2636
	u32 pte_flags;
2637

2638 2639 2640 2641 2642
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2643 2644

	/* Currently applicable only to VLV */
2645
	pte_flags = 0;
2646 2647 2648
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2649
	intel_runtime_pm_get(i915);
2650
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2651
				cache_level, pte_flags);
2652
	intel_runtime_pm_put(i915);
2653 2654 2655 2656 2657 2658

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2659
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2660 2661 2662 2663 2664 2665 2666

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2667
{
2668
	struct drm_i915_private *i915 = vma->vm->i915;
2669
	u32 pte_flags;
2670

2671 2672 2673 2674 2675
	if (unlikely(!vma->pages)) {
		int ret = i915_get_ggtt_vma_pages(vma);
		if (ret)
			return ret;
	}
2676

2677
	/* Currently applicable only to VLV */
2678 2679
	pte_flags = 0;
	if (vma->obj->gt_ro)
2680
		pte_flags |= PTE_READ_ONLY;
2681

2682
	if (flags & I915_VMA_GLOBAL_BIND) {
2683
		intel_runtime_pm_get(i915);
2684
		vma->vm->insert_entries(vma->vm,
2685
					vma->pages, vma->node.start,
2686
					cache_level, pte_flags);
2687
		intel_runtime_pm_put(i915);
2688
	}
2689

2690
	if (flags & I915_VMA_LOCAL_BIND) {
2691
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2692
		appgtt->base.insert_entries(&appgtt->base,
2693
					    vma->pages, vma->node.start,
2694
					    cache_level, pte_flags);
2695
	}
2696 2697

	return 0;
2698 2699
}

2700
static void ggtt_unbind_vma(struct i915_vma *vma)
2701
{
2702
	struct drm_i915_private *i915 = vma->vm->i915;
2703
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2704
	const u64 size = min(vma->size, vma->node.size);
2705

2706 2707
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2708
		vma->vm->clear_range(vma->vm,
2709
				     vma->node.start, size);
2710 2711
		intel_runtime_pm_put(i915);
	}
2712

2713
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2714
		appgtt->base.clear_range(&appgtt->base,
2715
					 vma->node.start, size);
2716 2717
}

2718 2719
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2720
{
D
David Weinehall 已提交
2721 2722
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2723
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2724

2725
	if (unlikely(ggtt->do_idle_maps)) {
2726
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2727 2728 2729 2730 2731
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2732

2733
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2734
}
2735

C
Chris Wilson 已提交
2736
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2737
				  unsigned long color,
2738 2739
				  u64 *start,
				  u64 *end)
2740
{
2741
	if (node->allocated && node->color != color)
2742
		*start += I915_GTT_PAGE_SIZE;
2743

2744 2745 2746 2747 2748
	/* Also leave a space between the unallocated reserved node after the
	 * GTT and any objects within the GTT, i.e. we use the color adjustment
	 * to insert a guard page to prevent prefetches crossing over the
	 * GTT boundary.
	 */
2749
	node = list_next_entry(node, node_list);
2750
	if (node->color != color)
2751
		*end -= I915_GTT_PAGE_SIZE;
2752
}
B
Ben Widawsky 已提交
2753

2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806
int i915_gem_init_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;
	int err;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return -ENOMEM;

	err = __hw_ppgtt_init(ppgtt, i915);
	if (err)
		goto err_ppgtt;

	if (ppgtt->base.allocate_va_range) {
		err = ppgtt->base.allocate_va_range(&ppgtt->base,
						    0, ppgtt->base.total);
		if (err)
			goto err_ppgtt_cleanup;
	}

	ppgtt->base.clear_range(&ppgtt->base,
				ppgtt->base.start,
				ppgtt->base.total);

	i915->mm.aliasing_ppgtt = ppgtt;
	WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
	ggtt->base.bind_vma = aliasing_gtt_bind_vma;

	return 0;

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
	return err;
}

void i915_gem_fini_aliasing_ppgtt(struct drm_i915_private *i915)
{
	struct i915_ggtt *ggtt = &i915->ggtt;
	struct i915_hw_ppgtt *ppgtt;

	ppgtt = fetch_and_zero(&i915->mm.aliasing_ppgtt);
	if (!ppgtt)
		return;

	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);

	ggtt->base.bind_vma = ggtt_bind_vma;
}

2807
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2808
{
2809 2810 2811 2812 2813 2814 2815 2816 2817
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2818
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2819
	unsigned long hole_start, hole_end;
2820
	struct drm_mm_node *entry;
2821
	int ret;
2822

2823 2824 2825
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2826

2827
	/* Reserve a mappable slot for our lockless error capture */
2828 2829 2830 2831
	ret = drm_mm_insert_node_in_range(&ggtt->base.mm, &ggtt->error_capture,
					  PAGE_SIZE, 0, I915_COLOR_UNEVICTABLE,
					  0, ggtt->mappable_end,
					  DRM_MM_INSERT_LOW);
2832 2833 2834
	if (ret)
		return ret;

2835
	/* Clear any non-preallocated blocks */
2836
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2837 2838
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2839
		ggtt->base.clear_range(&ggtt->base, hole_start,
2840
				       hole_end - hole_start);
2841 2842 2843
	}

	/* And finally clear the reserved guard page */
2844
	ggtt->base.clear_range(&ggtt->base,
2845
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2846

2847
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2848
		ret = i915_gem_init_aliasing_ppgtt(dev_priv);
2849
		if (ret)
2850
			goto err;
2851 2852
	}

2853
	return 0;
2854 2855 2856 2857

err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2858 2859
}

2860 2861
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2862
 * @dev_priv: i915 device
2863
 */
2864
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2865
{
2866
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2867 2868 2869 2870 2871 2872 2873 2874 2875
	struct i915_vma *vma, *vn;

	ggtt->base.closed = true;

	mutex_lock(&dev_priv->drm.struct_mutex);
	WARN_ON(!list_empty(&ggtt->base.active_list));
	list_for_each_entry_safe(vma, vn, &ggtt->base.inactive_list, vm_link)
		WARN_ON(i915_vma_unbind(vma));
	mutex_unlock(&dev_priv->drm.struct_mutex);
2876

2877
	i915_gem_fini_aliasing_ppgtt(dev_priv);
2878
	i915_gem_cleanup_stolen(&dev_priv->drm);
2879

2880 2881 2882
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2883
	if (drm_mm_initialized(&ggtt->base.mm)) {
2884
		intel_vgt_deballoon(dev_priv);
2885

2886 2887 2888
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2889 2890
	}

2891
	ggtt->base.cleanup(&ggtt->base);
2892 2893

	arch_phys_wc_del(ggtt->mtrr);
2894
	io_mapping_fini(&ggtt->mappable);
2895
}
2896

2897
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2898 2899 2900 2901 2902 2903
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2904
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2905 2906 2907 2908 2909
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2910 2911 2912 2913 2914 2915 2916

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2917 2918 2919
	return bdw_gmch_ctl << 20;
}

2920
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2921 2922 2923 2924 2925 2926 2927 2928 2929 2930
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2931
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2932 2933 2934 2935 2936 2937
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2938
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2939 2940 2941 2942 2943 2944
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2975
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2976
{
2977 2978
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2979
	phys_addr_t phys_addr;
2980
	int ret;
B
Ben Widawsky 已提交
2981 2982

	/* For Modern GENs the PTEs and register space are split in the BAR */
2983
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2984

I
Imre Deak 已提交
2985 2986 2987 2988 2989 2990 2991
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2992
	if (IS_GEN9_LP(dev_priv))
2993
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2994
	else
2995
		ggtt->gsm = ioremap_wc(phys_addr, size);
2996
	if (!ggtt->gsm) {
2997
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2998 2999 3000
		return -ENOMEM;
	}

3001
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
3002
	if (ret) {
B
Ben Widawsky 已提交
3003 3004
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
3005
		iounmap(ggtt->gsm);
3006
		return ret;
B
Ben Widawsky 已提交
3007 3008
	}

3009
	return 0;
B
Ben Widawsky 已提交
3010 3011
}

B
Ben Widawsky 已提交
3012 3013 3014
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
3015
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

3028
	if (!USES_PPGTT(dev_priv))
3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
3044 3045
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
3046 3047
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
3048 3049
}

3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3081 3082
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3083 3084
}

3085 3086 3087 3088 3089
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3090
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3091 3092
}

3093
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3094
{
3095
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3096
	struct pci_dev *pdev = dev_priv->drm.pdev;
3097
	unsigned int size;
B
Ben Widawsky 已提交
3098 3099 3100
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3101 3102
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3103

3104 3105
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3106

3107
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3108

3109
	if (INTEL_GEN(dev_priv) >= 9) {
3110
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3111
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3112
	} else if (IS_CHERRYVIEW(dev_priv)) {
3113
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3114
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3115
	} else {
3116
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3117
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3118
	}
B
Ben Widawsky 已提交
3119

3120
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3121

3122
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3123 3124 3125
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3126

3127
	ggtt->base.cleanup = gen6_gmch_remove;
3128 3129
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3130
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3131
	ggtt->base.clear_range = nop_clear_range;
3132
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3133 3134 3135 3136 3137 3138
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3139 3140
	ggtt->invalidate = gen6_ggtt_invalidate;

3141
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3142 3143
}

3144
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3145
{
3146
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3147
	struct pci_dev *pdev = dev_priv->drm.pdev;
3148
	unsigned int size;
3149 3150
	u16 snb_gmch_ctl;

3151 3152
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3153

3154 3155
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3156
	 */
3157
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3158
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3159
		return -ENXIO;
3160 3161
	}

3162 3163 3164
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3165

3166
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3167

3168 3169
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3170

3171
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3172
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3173 3174 3175
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3176 3177
	ggtt->base.cleanup = gen6_gmch_remove;

3178 3179
	ggtt->invalidate = gen6_ggtt_invalidate;

3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3190

3191
	return ggtt_probe_common(ggtt, size);
3192 3193
}

3194
static void i915_gmch_remove(struct i915_address_space *vm)
3195
{
3196
	intel_gmch_remove();
3197
}
3198

3199
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3200
{
3201
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3202 3203
	int ret;

3204
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3205 3206 3207 3208 3209
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3210 3211 3212 3213
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3214

3215
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3216
	ggtt->base.insert_page = i915_ggtt_insert_page;
3217 3218 3219 3220
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3221
	ggtt->base.cleanup = i915_gmch_remove;
3222

3223 3224
	ggtt->invalidate = gmch_ggtt_invalidate;

3225
	if (unlikely(ggtt->do_idle_maps))
3226 3227
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3228 3229 3230
	return 0;
}

3231
/**
3232
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3233
 * @dev_priv: i915 device
3234
 */
3235
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3236
{
3237
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3238 3239
	int ret;

3240
	ggtt->base.i915 = dev_priv;
3241

3242 3243 3244 3245 3246 3247
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3248
	if (ret)
3249 3250
		return ret;

3251 3252 3253 3254 3255 3256 3257 3258 3259 3260
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3261 3262
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3263
			  " of address space! Found %lldM!\n",
3264 3265 3266 3267 3268
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3269 3270 3271 3272 3273 3274 3275
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3276
	/* GMADR is the PCI mmio aperture into the global GTT. */
3277
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3278 3279
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3280
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3281 3282 3283 3284
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3285 3286

	return 0;
3287 3288 3289 3290
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3291
 * @dev_priv: i915 device
3292
 */
3293
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3294 3295 3296 3297
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3298 3299
	INIT_LIST_HEAD(&dev_priv->vm_list);

3300 3301 3302 3303
	/* Note that we use page colouring to enforce a guard page at the
	 * end of the address space. This is required as the CS may prefetch
	 * beyond the end of the batch buffer, across the page boundary,
	 * and beyond the end of the GTT if we do not provide a guard.
3304
	 */
C
Chris Wilson 已提交
3305 3306
	mutex_lock(&dev_priv->drm.struct_mutex);
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3307
	if (!HAS_LLC(dev_priv) && !USES_PPGTT(dev_priv))
3308
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3309
	mutex_unlock(&dev_priv->drm.struct_mutex);
3310

3311 3312 3313
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3314 3315 3316 3317 3318 3319
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3320 3321 3322 3323
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3324
	ret = i915_gem_init_stolen(dev_priv);
3325 3326 3327 3328
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3329 3330

out_gtt_cleanup:
3331
	ggtt->base.cleanup(&ggtt->base);
3332
	return ret;
3333
}
3334

3335
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3336
{
3337
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3338 3339 3340 3341 3342
		return -EIO;

	return 0;
}

3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
void i915_ggtt_enable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = guc_ggtt_invalidate;
}

void i915_ggtt_disable_guc(struct drm_i915_private *i915)
{
	i915->ggtt.invalidate = gen6_ggtt_invalidate;
}

3353
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3354
{
3355
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3356
	struct drm_i915_gem_object *obj, *on;
3357

3358
	i915_check_and_clear_faults(dev_priv);
3359 3360

	/* First fill our portion of the GTT with scratch pages */
3361
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3362

3363 3364 3365 3366
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3367
				 &dev_priv->mm.bound_list, global_link) {
3368 3369 3370
		bool ggtt_bound = false;
		struct i915_vma *vma;

3371
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3372
			if (vma->vm != &ggtt->base)
3373
				continue;
3374

3375 3376 3377
			if (!i915_vma_unbind(vma))
				continue;

3378 3379
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3380
			ggtt_bound = true;
3381 3382
		}

3383
		if (ggtt_bound)
3384
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3385
	}
3386

3387 3388
	ggtt->base.closed = false;

3389
	if (INTEL_GEN(dev_priv) >= 8) {
3390
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3391 3392 3393 3394 3395 3396 3397
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3398
	if (USES_PPGTT(dev_priv)) {
3399 3400
		struct i915_address_space *vm;

3401 3402 3403
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3404
			struct i915_hw_ppgtt *ppgtt;
3405

3406
			if (i915_is_ggtt(vm))
3407
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3408 3409
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3410 3411 3412 3413 3414 3415

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

3416
	i915_ggtt_invalidate(dev_priv);
3417 3418
}

3419
static struct scatterlist *
3420
rotate_pages(const dma_addr_t *in, unsigned int offset,
3421
	     unsigned int width, unsigned int height,
3422
	     unsigned int stride,
3423
	     struct sg_table *st, struct scatterlist *sg)
3424 3425 3426 3427 3428
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3429
		src_idx = stride * (height - 1) + column;
3430 3431 3432 3433 3434 3435 3436
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3437
			sg_dma_address(sg) = in[offset + src_idx];
3438 3439
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3440
			src_idx -= stride;
3441 3442
		}
	}
3443 3444

	return sg;
3445 3446
}

3447 3448 3449
static noinline struct sg_table *
intel_rotate_pages(struct intel_rotation_info *rot_info,
		   struct drm_i915_gem_object *obj)
3450
{
3451
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3452
	unsigned int size = intel_rotation_info_size(rot_info);
3453 3454
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3455 3456 3457
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3458
	struct scatterlist *sg;
3459
	int ret = -ENOMEM;
3460 3461

	/* Allocate a temporary list of source pages for random access. */
3462
	page_addr_list = drm_malloc_gfp(n_pages,
3463 3464
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3465 3466 3467 3468 3469 3470 3471 3472
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3473
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3474 3475 3476 3477 3478
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3479
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3480
		page_addr_list[i++] = dma_addr;
3481

3482
	GEM_BUG_ON(i != n_pages);
3483 3484 3485
	st->nents = 0;
	sg = st->sgl;

3486 3487 3488 3489
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3490 3491
	}

3492 3493
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3494 3495 3496 3497 3498 3499 3500 3501 3502 3503

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3504 3505 3506
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3507 3508
	return ERR_PTR(ret);
}
3509

3510
static noinline struct sg_table *
3511 3512 3513 3514
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3515
	struct scatterlist *sg, *iter;
3516
	unsigned int count = view->partial.size;
3517
	unsigned int offset;
3518 3519 3520 3521 3522 3523
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3524
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3525 3526 3527
	if (ret)
		goto err_sg_alloc;

3528
	iter = i915_gem_object_get_sg(obj, view->partial.offset, &offset);
3529 3530
	GEM_BUG_ON(!iter);

3531 3532
	sg = st->sgl;
	st->nents = 0;
3533 3534
	do {
		unsigned int len;
3535

3536 3537 3538 3539 3540 3541
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3542 3543

		st->nents++;
3544 3545 3546 3547 3548
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3549

3550 3551 3552 3553
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3554 3555 3556 3557 3558 3559 3560

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3561
static int
3562
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3563
{
3564
	int ret;
3565

3566 3567 3568 3569 3570 3571 3572
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3573 3574 3575
	switch (vma->ggtt_view.type) {
	case I915_GGTT_VIEW_NORMAL:
		vma->pages = vma->obj->mm.pages;
3576 3577
		return 0;

3578
	case I915_GGTT_VIEW_ROTATED:
3579
		vma->pages =
3580 3581 3582 3583
			intel_rotate_pages(&vma->ggtt_view.rotated, vma->obj);
		break;

	case I915_GGTT_VIEW_PARTIAL:
3584
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3585 3586 3587
		break;

	default:
3588 3589
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);
3590 3591
		return -EINVAL;
	}
3592

3593 3594
	ret = 0;
	if (unlikely(IS_ERR(vma->pages))) {
3595 3596
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3597 3598
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3599
	}
3600
	return ret;
3601 3602
}

3603 3604
/**
 * i915_gem_gtt_reserve - reserve a node in an address_space (GTT)
3605 3606 3607 3608 3609 3610 3611 3612 3613 3614
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.mode)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @offset: where to insert inside the GTT,
 *          must be #I915_GTT_MIN_ALIGNMENT aligned, and the node
 *          (@offset + @size) must fit within the address space
 * @color: color to apply to node, if this node is not from a VMA,
 *         color must be #I915_COLOR_UNEVICTABLE
 * @flags: control search and eviction behaviour
3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638
 *
 * i915_gem_gtt_reserve() tries to insert the @node at the exact @offset inside
 * the address space (using @size and @color). If the @node does not fit, it
 * tries to evict any overlapping nodes from the GTT, including any
 * neighbouring nodes if the colors do not match (to ensure guard pages between
 * differing domains). See i915_gem_evict_for_node() for the gory details
 * on the eviction algorithm. #PIN_NONBLOCK may used to prevent waiting on
 * evicting active overlapping objects, and any overlapping node that is pinned
 * or marked as unevictable will also result in failure.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_reserve(struct i915_address_space *vm,
			 struct drm_mm_node *node,
			 u64 size, u64 offset, unsigned long color,
			 unsigned int flags)
{
	int err;

	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(!IS_ALIGNED(offset, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(range_overflows(offset, size, vm->total));
3639
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3640
	GEM_BUG_ON(drm_mm_node_allocated(node));
3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656

	node->size = size;
	node->start = offset;
	node->color = color;

	err = drm_mm_reserve_node(&vm->mm, node);
	if (err != -ENOSPC)
		return err;

	err = i915_gem_evict_for_node(vm, node, flags);
	if (err == 0)
		err = drm_mm_reserve_node(&vm->mm, node);

	return err;
}

3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681
static u64 random_offset(u64 start, u64 end, u64 len, u64 align)
{
	u64 range, addr;

	GEM_BUG_ON(range_overflows(start, len, end));
	GEM_BUG_ON(round_up(start, align) > round_down(end - len, align));

	range = round_down(end - len, align) - round_up(start, align);
	if (range) {
		if (sizeof(unsigned long) == sizeof(u64)) {
			addr = get_random_long();
		} else {
			addr = get_random_int();
			if (range > U32_MAX) {
				addr <<= 32;
				addr |= get_random_int();
			}
		}
		div64_u64_rem(addr, range, &addr);
		start += addr;
	}

	return round_up(start, align);
}

3682 3683
/**
 * i915_gem_gtt_insert - insert a node into an address_space (GTT)
3684 3685 3686 3687 3688 3689 3690 3691 3692
 * @vm: the &struct i915_address_space
 * @node: the &struct drm_mm_node (typically i915_vma.node)
 * @size: how much space to allocate inside the GTT,
 *        must be #I915_GTT_PAGE_SIZE aligned
 * @alignment: required alignment of starting offset, may be 0 but
 *             if specified, this must be a power-of-two and at least
 *             #I915_GTT_MIN_ALIGNMENT
 * @color: color to apply to node
 * @start: start of any range restriction inside GTT (0 for all),
3693
 *         must be #I915_GTT_PAGE_SIZE aligned
3694 3695 3696
 * @end: end of any range restriction inside GTT (U64_MAX for all),
 *       must be #I915_GTT_PAGE_SIZE aligned if not U64_MAX
 * @flags: control search and eviction behaviour
3697 3698 3699 3700 3701 3702
 *
 * i915_gem_gtt_insert() first searches for an available hole into which
 * is can insert the node. The hole address is aligned to @alignment and
 * its @size must then fit entirely within the [@start, @end] bounds. The
 * nodes on either side of the hole must match @color, or else a guard page
 * will be inserted between the two nodes (or the node evicted). If no
3703 3704
 * suitable hole is found, first a victim is randomly selected and tested
 * for eviction, otherwise then the LRU list of objects within the GTT
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720
 * is scanned to find the first set of replacement nodes to create the hole.
 * Those old overlapping nodes are evicted from the GTT (and so must be
 * rebound before any future use). Any node that is currently pinned cannot
 * be evicted (see i915_vma_pin()). Similar if the node's VMA is currently
 * active and #PIN_NONBLOCK is specified, that node is also skipped when
 * searching for an eviction candidate. See i915_gem_evict_something() for
 * the gory details on the eviction algorithm.
 *
 * Returns: 0 on success, -ENOSPC if no suitable hole is found, -EINTR if
 * asked to wait for eviction and interrupted.
 */
int i915_gem_gtt_insert(struct i915_address_space *vm,
			struct drm_mm_node *node,
			u64 size, u64 alignment, unsigned long color,
			u64 start, u64 end, unsigned int flags)
{
3721
	enum drm_mm_insert_mode mode;
3722
	u64 offset;
3723 3724 3725 3726 3727 3728 3729 3730 3731 3732
	int err;

	lockdep_assert_held(&vm->i915->drm.struct_mutex);
	GEM_BUG_ON(!size);
	GEM_BUG_ON(!IS_ALIGNED(size, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(alignment && !is_power_of_2(alignment));
	GEM_BUG_ON(alignment && !IS_ALIGNED(alignment, I915_GTT_MIN_ALIGNMENT));
	GEM_BUG_ON(start >= end);
	GEM_BUG_ON(start > 0  && !IS_ALIGNED(start, I915_GTT_PAGE_SIZE));
	GEM_BUG_ON(end < U64_MAX && !IS_ALIGNED(end, I915_GTT_PAGE_SIZE));
3733
	GEM_BUG_ON(vm == &vm->i915->mm.aliasing_ppgtt->base);
3734
	GEM_BUG_ON(drm_mm_node_allocated(node));
3735 3736 3737 3738 3739 3740 3741

	if (unlikely(range_overflows(start, size, end)))
		return -ENOSPC;

	if (unlikely(round_up(start, alignment) > round_down(end - size, alignment)))
		return -ENOSPC;

3742 3743 3744 3745 3746
	mode = DRM_MM_INSERT_BEST;
	if (flags & PIN_HIGH)
		mode = DRM_MM_INSERT_HIGH;
	if (flags & PIN_MAPPABLE)
		mode = DRM_MM_INSERT_LOW;
3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757

	/* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
	 * so we know that we always have a minimum alignment of 4096.
	 * The drm_mm range manager is optimised to return results
	 * with zero alignment, so where possible use the optimal
	 * path.
	 */
	BUILD_BUG_ON(I915_GTT_MIN_ALIGNMENT > I915_GTT_PAGE_SIZE);
	if (alignment <= I915_GTT_MIN_ALIGNMENT)
		alignment = 0;

3758 3759 3760
	err = drm_mm_insert_node_in_range(&vm->mm, node,
					  size, alignment, color,
					  start, end, mode);
3761 3762 3763
	if (err != -ENOSPC)
		return err;

3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
	/* No free space, pick a slot at random.
	 *
	 * There is a pathological case here using a GTT shared between
	 * mmap and GPU (i.e. ggtt/aliasing_ppgtt but not full-ppgtt):
	 *
	 *    |<-- 256 MiB aperture -->||<-- 1792 MiB unmappable -->|
	 *         (64k objects)             (448k objects)
	 *
	 * Now imagine that the eviction LRU is ordered top-down (just because
	 * pathology meets real life), and that we need to evict an object to
	 * make room inside the aperture. The eviction scan then has to walk
	 * the 448k list before it finds one within range. And now imagine that
	 * it has to search for a new hole between every byte inside the memcpy,
	 * for several simultaneous clients.
	 *
	 * On a full-ppgtt system, if we have run out of available space, there
	 * will be lots and lots of objects in the eviction list! Again,
	 * searching that LRU list may be slow if we are also applying any
	 * range restrictions (e.g. restriction to low 4GiB) and so, for
	 * simplicity and similarilty between different GTT, try the single
	 * random replacement first.
	 */
	offset = random_offset(start, end,
			       size, alignment ?: I915_GTT_MIN_ALIGNMENT);
	err = i915_gem_gtt_reserve(vm, node, size, offset, color, flags);
	if (err != -ENOSPC)
		return err;

	/* Randomly selected placement is pinned, do a search */
3793 3794 3795 3796 3797
	err = i915_gem_evict_something(vm, size, alignment, color,
				       start, end, flags);
	if (err)
		return err;

3798 3799 3800
	return drm_mm_insert_node_in_range(&vm->mm, node,
					   size, alignment, color,
					   start, end, DRM_MM_INSERT_EVICT);
3801
}
3802 3803 3804

#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
#include "selftests/mock_gtt.c"
3805
#include "selftests/i915_gem_gtt.c"
3806
#endif