i915_gem_gtt.c 78.5 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95
const struct i915_ggtt_view i915_ggtt_view_normal;
96 97 98
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
99

100 101
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151 152 153
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

154 155 156
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
157
{
158
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
159
	pte |= addr;
160 161 162

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
163
		pte |= PPAT_UNCACHED_INDEX;
164 165 166 167 168 169 170 171 172
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
173 174 175
	return pte;
}

176 177 178
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
179
{
180
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
181 182 183 184 185 186 187 188
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

189 190 191
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
192
{
193
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
194
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
195 196

	switch (level) {
197 198 199 200 201 202 203 204
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
205
		MISSING_CASE(level);
206 207 208 209 210
	}

	return pte;
}

211 212 213
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
214
{
215
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
216 217 218 219 220
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
221 222 223 224 225
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
226
		pte |= GEN6_PTE_UNCACHED;
227 228
		break;
	default:
229
		MISSING_CASE(level);
230 231
	}

232 233 234
	return pte;
}

235 236 237
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
238
{
239
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
240 241
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

242 243
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
244 245 246 247 248 249 250

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

251 252 253
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
254
{
255
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
256
	pte |= HSW_PTE_ADDR_ENCODE(addr);
257 258

	if (level != I915_CACHE_NONE)
259
		pte |= HSW_WB_LLC_AGE3;
260 261 262 263

	return pte;
}

264 265 266
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
267
{
268
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
269 270
	pte |= HSW_PTE_ADDR_ENCODE(addr);

271 272 273 274
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
275
		pte |= HSW_WT_ELLC_LLC_AGE3;
276 277
		break;
	default:
278
		pte |= HSW_WB_ELLC_LLC_AGE3;
279 280
		break;
	}
281 282 283 284

	return pte;
}

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define i915_dma_unmap_single(px, dev) \
	__i915_dma_unmap_single((px)->daddr, dev)

static inline void __i915_dma_unmap_single(dma_addr_t daddr,
					struct drm_device *dev)
{
	struct device *device = &dev->pdev->dev;

	dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
}

/**
 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
 * @px:	Page table/dir/etc to get a DMA map for
 * @dev:	drm device
 *
 * Page table allocations are unified across all gens. They always require a
 * single 4k allocation, as well as a DMA mapping. If we keep the structs
 * symmetric here, the simple macro covers us for every page table type.
 *
 * Return: 0 if success.
 */
#define i915_dma_map_single(px, dev) \
	i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)

static inline int i915_dma_map_page_single(struct page *page,
					   struct drm_device *dev,
					   dma_addr_t *daddr)
{
	struct device *device = &dev->pdev->dev;

	*daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317 318 319 320
	if (dma_mapping_error(device, *daddr))
		return -ENOMEM;

	return 0;
321 322
}

323
static void unmap_and_free_pt(struct i915_page_table *pt,
324
			       struct drm_device *dev)
325 326 327
{
	if (WARN_ON(!pt->page))
		return;
328 329

	i915_dma_unmap_single(pt, dev);
330
	__free_page(pt->page);
331
	kfree(pt->used_ptes);
332 333 334
	kfree(pt);
}

335
static void gen8_initialize_pt(struct i915_address_space *vm,
336
			       struct i915_page_table *pt)
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
{
	gen8_pte_t *pt_vaddr, scratch_pte;
	int i;

	pt_vaddr = kmap_atomic(pt->page);
	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC, true);

	for (i = 0; i < GEN8_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
	kunmap_atomic(pt_vaddr);
}

353
static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
354
{
355
	struct i915_page_table *pt;
356 357 358
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
359 360 361 362 363

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

364 365 366 367 368 369
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

370
	pt->page = alloc_page(GFP_KERNEL);
371 372 373 374 375 376
	if (!pt->page)
		goto fail_page;

	ret = i915_dma_map_single(pt, dev);
	if (ret)
		goto fail_dma;
377 378

	return pt;
379 380 381 382 383 384 385 386 387

fail_dma:
	__free_page(pt->page);
fail_page:
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
388 389 390 391 392 393 394 395
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
396
 * @dev:	DRM device.
397 398 399 400 401 402 403
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
404
static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
405
			  struct drm_device *dev)
406 407 408 409
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
410
	if (WARN_ON(pde + count > I915_PDES))
411 412 413
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
414
		struct i915_page_table *pt = alloc_pt_single(dev);
415 416 417 418 419 420

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
421
		     "Leaking page directory entry %d (%p)\n",
422 423 424 425 426 427 428 429
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
430
		unmap_and_free_pt(pd->page_table[i], dev);
431 432 433
	return ret;
}

434 435
static void unmap_and_free_pd(struct i915_page_directory *pd,
			      struct drm_device *dev)
436 437
{
	if (pd->page) {
438
		i915_dma_unmap_single(pd, dev);
439
		__free_page(pd->page);
440
		kfree(pd->used_pdes);
441 442 443 444
		kfree(pd);
	}
}

445
static struct i915_page_directory *alloc_pd_single(struct drm_device *dev)
446
{
447
	struct i915_page_directory *pd;
448
	int ret = -ENOMEM;
449 450 451 452 453

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

454 455 456 457 458
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
		goto free_pd;

459
	pd->page = alloc_page(GFP_KERNEL);
460 461
	if (!pd->page)
		goto free_bitmap;
462

463
	ret = i915_dma_map_single(pd, dev);
464 465
	if (ret)
		goto free_page;
466

467
	return pd;
468 469 470 471 472 473 474 475 476

free_page:
	__free_page(pd->page);
free_bitmap:
	kfree(pd->used_pdes);
free_pd:
	kfree(pd);

	return ERR_PTR(ret);
477 478
}

479
/* Broadwell Page Directory Pointer Descriptors */
480 481 482
static int gen8_write_pdp(struct intel_engine_cs *ring,
			  unsigned entry,
			  dma_addr_t addr)
483 484 485 486 487 488 489 490 491 492 493
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
494
	intel_ring_emit(ring, upper_32_bits(addr));
495 496
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
497
	intel_ring_emit(ring, lower_32_bits(addr));
498 499 500 501 502
	intel_ring_advance(ring);

	return 0;
}

503
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
504
			  struct intel_engine_cs *ring)
505
{
506
	int i, ret;
507

508 509 510 511 512 513
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
		struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
		dma_addr_t pd_daddr = pd ? pd->daddr : ppgtt->scratch_pd->daddr;
		/* The page directory might be NULL, but we need to clear out
		 * whatever the previous context might have used. */
		ret = gen8_write_pdp(ring, i, pd_daddr);
514 515
		if (ret)
			return ret;
516
	}
B
Ben Widawsky 已提交
517

518
	return 0;
519 520
}

521
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
522 523
				   uint64_t start,
				   uint64_t length,
524 525 526 527
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
528
	gen8_pte_t *pt_vaddr, scratch_pte;
529 530 531
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
532
	unsigned num_entries = length >> PAGE_SHIFT;
533 534 535 536 537 538
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
539 540
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
557

558
		last_pte = pte + num_entries;
559 560
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
561 562 563

		pt_vaddr = kmap_atomic(page_table);

564
		for (i = pte; i < last_pte; i++) {
565
			pt_vaddr[i] = scratch_pte;
566 567
			num_entries--;
		}
568

569 570
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
571 572
		kunmap_atomic(pt_vaddr);

573
		pte = 0;
574
		if (++pde == I915_PDES) {
575 576 577
			pdpe++;
			pde = 0;
		}
578 579 580
	}
}

581 582
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
583
				      uint64_t start,
584
				      enum i915_cache_level cache_level, u32 unused)
585 586 587
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
588
	gen8_pte_t *pt_vaddr;
589 590 591
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
592 593
	struct sg_page_iter sg_iter;

594
	pt_vaddr = NULL;
595

596
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
597
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
598 599
			break;

B
Ben Widawsky 已提交
600
		if (pt_vaddr == NULL) {
601 602
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
603
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
604 605 606

			pt_vaddr = kmap_atomic(page_table);
		}
607

608
		pt_vaddr[pte] =
609 610
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
611
		if (++pte == GEN8_PTES) {
612 613
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
614
			kunmap_atomic(pt_vaddr);
615
			pt_vaddr = NULL;
616
			if (++pde == I915_PDES) {
617 618 619 620
				pdpe++;
				pde = 0;
			}
			pte = 0;
621 622
		}
	}
623 624 625
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
626
		kunmap_atomic(pt_vaddr);
627
	}
628 629
}

630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
static void __gen8_do_map_pt(gen8_pde_t * const pde,
			     struct i915_page_table *pt,
			     struct drm_device *dev)
{
	gen8_pde_t entry =
		gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
	*pde = entry;
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	gen8_pde_t *page_directory;
	struct i915_page_table *pt;
	int i;

	page_directory = kmap_atomic(pd->page);
	pt = ppgtt->scratch_pt;
	for (i = 0; i < I915_PDES; i++)
		/* Map the PDE to the page table */
		__gen8_do_map_pt(page_directory + i, pt, vm->dev);

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(page_directory, PAGE_SIZE);
656 657 658
	kunmap_atomic(page_directory);
}

659
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
660 661 662
{
	int i;

663
	if (!pd->page)
664 665
		return;

666
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
667 668
		if (WARN_ON(!pd->page_table[i]))
			continue;
669

670
		unmap_and_free_pt(pd->page_table[i], dev);
671 672
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
673 674 675
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
676 677 678
{
	int i;

679
	for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
680 681 682
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

683
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
684
		unmap_and_free_pd(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
685
	}
686

687
	unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
688
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
689 690
}

B
Ben Widawsky 已提交
691 692 693 694 695
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

696
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
697 698
}

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pd:		Page directory for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
717 718
static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory *pd,
719
				     uint64_t start,
720 721
				     uint64_t length,
				     unsigned long *new_pts)
722
{
723
	struct drm_device *dev = ppgtt->base.dev;
724
	struct i915_page_table *pt;
725 726
	uint64_t temp;
	uint32_t pde;
727

728 729 730 731 732 733 734 735 736 737
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
		if (pt) {
			/* Scratch is never allocated this way */
			WARN_ON(pt == ppgtt->scratch_pt);
			continue;
		}

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt))
738 739
			goto unwind_out;

740 741 742
		gen8_initialize_pt(&ppgtt->base, pt);
		pd->page_table[pde] = pt;
		set_bit(pde, new_pts);
743 744
	}

745
	return 0;
746 747

unwind_out:
748
	for_each_set_bit(pde, new_pts, I915_PDES)
749
		unmap_and_free_pt(pd->page_table[pde], dev);
750

B
Ben Widawsky 已提交
751
	return -ENOMEM;
752 753
}

754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pds	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
777 778
static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory_pointer *pdp,
779
				     uint64_t start,
780 781
				     uint64_t length,
				     unsigned long *new_pds)
782
{
783
	struct drm_device *dev = ppgtt->base.dev;
784
	struct i915_page_directory *pd;
785 786 787
	uint64_t temp;
	uint32_t pdpe;

788 789
	WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));

790 791 792
	/* FIXME: PPGTT container_of won't work for 64b */
	WARN_ON((start + length) > 0x800000000ULL);

793 794 795
	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		if (pd)
			continue;
796

797 798
		pd = alloc_pd_single(dev);
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
799
			goto unwind_out;
800

801 802 803
		gen8_initialize_pd(&ppgtt->base, pd);
		pdp->page_directory[pdpe] = pd;
		set_bit(pdpe, new_pds);
B
Ben Widawsky 已提交
804 805
	}

806
	return 0;
B
Ben Widawsky 已提交
807 808

unwind_out:
809
	for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
810
		unmap_and_free_pd(pdp->page_directory[pdpe], dev);
B
Ben Widawsky 已提交
811 812

	return -ENOMEM;
813 814
}

815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
static void
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
{
	int i;

	for (i = 0; i < GEN8_LEGACY_PDPES; i++)
		kfree(new_pts[i]);
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
					 unsigned long ***new_pts)
{
	int i;
	unsigned long *pds;
	unsigned long **pts;

	pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
	if (!pds)
		return -ENOMEM;

	pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
	if (!pts) {
		kfree(pds);
		return -ENOMEM;
	}

	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
		pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
				 sizeof(unsigned long), GFP_KERNEL);
		if (!pts[i])
			goto err_out;
	}

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
	free_gen8_temp_bitmaps(pds, pts);
	return -ENOMEM;
}

864 865 866
static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start,
			       uint64_t length)
867
{
868 869
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
870
	unsigned long *new_page_dirs, **new_page_tables;
871
	struct i915_page_directory *pd;
872 873
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
874 875
	uint64_t temp;
	uint32_t pdpe;
876 877
	int ret;

878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
#ifndef CONFIG_64BIT
	/* Disallow 64b address on 32b platforms. Nothing is wrong with doing
	 * this in hardware, but a lot of the drm code is not prepared to handle
	 * 64b offset on 32b platforms.
	 * This will be addressed when 48b PPGTT is added */
	if (start + length > 0x100000000ULL)
		return -E2BIG;
#endif

	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
		return -ERANGE;

	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
894 895 896
	if (ret)
		return ret;

897 898 899 900 901 902 903 904 905
	/* Do the allocations first so we can easily bail out */
	ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
					new_page_dirs);
	if (ret) {
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
906
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
907 908
		ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
						new_page_tables[pdpe]);
909 910 911 912
		if (ret)
			goto err_out;
	}

913 914 915
	start = orig_start;
	length = orig_length;

916 917
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
918
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
919
		gen8_pde_t *const page_directory = kmap_atomic(pd->page);
920 921 922 923 924
		struct i915_page_table *pt;
		uint64_t pd_len = gen8_clamp_pd(start, length);
		uint64_t pd_start = start;
		uint32_t pde;

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
940
			set_bit(pde, pd->used_pdes);
941 942 943 944 945 946

			/* Map the PDE to the page table */
			__gen8_do_map_pt(page_directory + pde, pt, vm->dev);

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
947
		}
948 949 950 951 952 953

		if (!HAS_LLC(vm->dev))
			drm_clflush_virt_range(page_directory, PAGE_SIZE);

		kunmap_atomic(page_directory);

954 955 956
		set_bit(pdpe, ppgtt->pdp.used_pdpes);
	}

957
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
B
Ben Widawsky 已提交
958
	return 0;
959

B
Ben Widawsky 已提交
960
err_out:
961 962 963 964 965 966 967 968 969
	while (pdpe--) {
		for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
			unmap_and_free_pt(ppgtt->pdp.page_directory[pdpe]->page_table[temp], vm->dev);
	}

	for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
		unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe], vm->dev);

	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
970 971 972
	return ret;
}

973
/*
974 975 976 977
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
978
 *
979
 */
980
static int gen8_ppgtt_init_common(struct i915_hw_ppgtt *ppgtt, uint64_t size)
B
Ben Widawsky 已提交
981
{
982 983 984 985
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

986
	ppgtt->scratch_pd = alloc_pd_single(ppgtt->base.dev);
987 988 989
	if (IS_ERR(ppgtt->scratch_pd))
		return PTR_ERR(ppgtt->scratch_pd);

990
	gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
991
	gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
992

993 994 995 996
	ppgtt->base.start = 0;
	ppgtt->base.total = size;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
997
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017

	ppgtt->switch_mm = gen8_mm_switch;

	return 0;
}

static int gen8_aliasing_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint64_t start = 0, size = dev_priv->gtt.base.total;
	int ret;

	ret = gen8_ppgtt_init_common(ppgtt, dev_priv->gtt.base.total);
	if (ret)
		return ret;

	/* Aliasing PPGTT has to always work and be mapped because of the way we
	 * use RESTORE_INHIBIT in the context switch. This will be fixed
	 * eventually. */
1018
	ret = gen8_alloc_va_range(&ppgtt->base, start, size);
1019
	if (ret) {
1020
		unmap_and_free_pd(ppgtt->scratch_pd, ppgtt->base.dev);
1021
		unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1022
		return ret;
1023
	}
1024

1025 1026
	ppgtt->base.allocate_va_range = NULL;
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
B
Ben Widawsky 已提交
1027

1028 1029 1030 1031 1032 1033 1034
	return 0;
}

static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

1035
	ret = gen8_ppgtt_init_common(ppgtt, (1ULL << 32));
1036 1037 1038 1039
	if (ret)
		return ret;

	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1040

B
Ben Widawsky 已提交
1041
	return 0;
B
Ben Widawsky 已提交
1042 1043
}

B
Ben Widawsky 已提交
1044 1045 1046
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1047
	struct i915_page_table *unused;
1048
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1049
	uint32_t pd_entry;
1050 1051
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1052

1053
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
1054

1055
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
1056
		u32 expected;
1057
		gen6_pte_t *pt_vaddr;
1058
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
1059
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1060 1061 1062 1063 1064 1065 1066 1067 1068
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1069
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
1070
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1071
			unsigned long va =
1072
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

1095
/* Write pde (index) from the page directory @pd to the page table @pt */
1096 1097
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1098
{
1099 1100 1101 1102
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1103

1104 1105
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1106

1107 1108
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1109

1110 1111 1112
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1113
				  struct i915_page_directory *pd,
1114 1115
				  uint32_t start, uint32_t length)
{
1116
	struct i915_page_table *pt;
1117 1118 1119 1120 1121 1122 1123 1124
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1125 1126
}

1127
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1128
{
1129
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
1130

1131
	return (ppgtt->pd.pd_offset / 64) << 16;
1132 1133
}

1134
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1135
			 struct intel_engine_cs *ring)
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1169
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1170
			  struct intel_engine_cs *ring)
1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1191 1192 1193 1194 1195 1196 1197
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

1198 1199 1200
	return 0;
}

1201
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1202
			  struct intel_engine_cs *ring)
1203 1204 1205 1206
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1207

1208 1209 1210 1211 1212 1213 1214 1215
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1216
static void gen8_ppgtt_enable(struct drm_device *dev)
1217 1218
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1219
	struct intel_engine_cs *ring;
1220
	int j;
B
Ben Widawsky 已提交
1221

1222 1223 1224 1225 1226
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1227

1228
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1229
{
1230
	struct drm_i915_private *dev_priv = dev->dev_private;
1231
	struct intel_engine_cs *ring;
1232
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1233
	int i;
B
Ben Widawsky 已提交
1234

1235 1236
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1237

1238 1239 1240 1241 1242 1243 1244 1245
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1246

1247
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1248
		/* GFX_MODE is per-ring on gen7+ */
1249 1250
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1251
	}
1252
}
B
Ben Widawsky 已提交
1253

1254
static void gen6_ppgtt_enable(struct drm_device *dev)
1255
{
1256
	struct drm_i915_private *dev_priv = dev->dev_private;
1257
	uint32_t ecochk, gab_ctl, ecobits;
1258

1259 1260 1261
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1262

1263 1264 1265 1266 1267 1268 1269
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1270 1271
}

1272
/* PPGTT support for Sandybdrige/Gen6 and later */
1273
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1274 1275
				   uint64_t start,
				   uint64_t length,
1276
				   bool use_scratch)
1277
{
1278 1279
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1280
	gen6_pte_t *pt_vaddr, scratch_pte;
1281 1282
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1283 1284
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1285
	unsigned last_pte, i;
1286

1287
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1288

1289 1290
	while (num_entries) {
		last_pte = first_pte + num_entries;
1291 1292
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1293

1294
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1295

1296 1297
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1298 1299 1300

		kunmap_atomic(pt_vaddr);

1301 1302
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1303
		act_pt++;
1304
	}
1305 1306
}

1307
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1308
				      struct sg_table *pages,
1309
				      uint64_t start,
1310
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1311
{
1312 1313
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1314
	gen6_pte_t *pt_vaddr;
1315
	unsigned first_entry = start >> PAGE_SHIFT;
1316 1317
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1318 1319
	struct sg_page_iter sg_iter;

1320
	pt_vaddr = NULL;
1321
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1322
		if (pt_vaddr == NULL)
1323
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1324

1325 1326
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1327 1328
				       cache_level, true, flags);

1329
		if (++act_pte == GEN6_PTES) {
1330
			kunmap_atomic(pt_vaddr);
1331
			pt_vaddr = NULL;
1332
			act_pt++;
1333
			act_pte = 0;
D
Daniel Vetter 已提交
1334 1335
		}
	}
1336 1337
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1338 1339
}

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349
/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
 * are switching between contexts with the same LRCA, we also must do a force
 * restore.
 */
static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	/* If current vm != vm, */
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1350
static void gen6_initialize_pt(struct i915_address_space *vm,
1351
		struct i915_page_table *pt)
1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368
{
	gen6_pte_t *pt_vaddr, scratch_pte;
	int i;

	WARN_ON(vm->scratch.addr == 0);

	scratch_pte = vm->pte_encode(vm->scratch.addr,
			I915_CACHE_LLC, true, 0);

	pt_vaddr = kmap_atomic(pt->page);

	for (i = 0; i < GEN6_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	kunmap_atomic(pt_vaddr);
}

1369 1370 1371
static int gen6_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1372 1373 1374
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1375 1376
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1377
	struct i915_page_table *pt;
1378
	const uint32_t start_save = start, length_save = length;
1379
	uint32_t pde, temp;
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
	int ret;

	WARN_ON(upper_32_bits(start));

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1410
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1411 1412 1413 1414
	}

	start = start_save;
	length = length_save;
1415 1416 1417 1418 1419 1420 1421 1422

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1423 1424 1425
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1426 1427 1428 1429
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1430
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1431 1432 1433
				GEN6_PTES);
	}

1434 1435 1436 1437 1438 1439
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1440
	mark_tlbs_dirty(ppgtt);
1441
	return 0;
1442 1443 1444

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1445
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1446 1447 1448 1449 1450 1451 1452

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
		unmap_and_free_pt(pt, vm->dev);
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1453 1454
}

1455 1456
static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
1457 1458
	struct i915_page_table *pt;
	uint32_t pde;
1459

1460
	gen6_for_all_pdes(pt, ppgtt, pde) {
1461
		if (pt != ppgtt->scratch_pt)
1462
			unmap_and_free_pt(pt, ppgtt->base.dev);
1463
	}
1464

1465
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1466
	unmap_and_free_pd(&ppgtt->pd, ppgtt->base.dev);
1467 1468
}

1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_free(ppgtt);
}

1479
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1480
{
1481
	struct drm_device *dev = ppgtt->base.dev;
1482
	struct drm_i915_private *dev_priv = dev->dev_private;
1483
	bool retried = false;
1484
	int ret;
1485

B
Ben Widawsky 已提交
1486 1487 1488 1489 1490
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1491 1492 1493 1494 1495 1496
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1497
alloc:
B
Ben Widawsky 已提交
1498 1499 1500 1501
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1502
						  DRM_MM_TOPDOWN);
1503 1504 1505
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1506 1507 1508
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1509
		if (ret)
1510
			goto err_out;
1511 1512 1513 1514

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1515

1516
	if (ret)
1517 1518
		goto err_out;

1519

B
Ben Widawsky 已提交
1520 1521
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1522

1523
	return 0;
1524 1525

err_out:
1526
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1527
	return ret;
1528 1529 1530 1531
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1532
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1533
}
1534

1535 1536 1537
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1538
	struct i915_page_table *unused;
1539
	uint32_t pde, temp;
1540

1541 1542
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1543 1544
}

1545
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1561 1562 1563
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1564 1565 1566 1567
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1568 1569
	if (aliasing) {
		/* preallocate all pts */
1570
		ret = alloc_pt_range(&ppgtt->pd, 0, I915_PDES,
1571 1572 1573 1574 1575 1576 1577 1578
				ppgtt->base.dev);

		if (ret) {
			gen6_ppgtt_cleanup(&ppgtt->base);
			return ret;
		}
	}

1579
	ppgtt->base.allocate_va_range = aliasing ? NULL : gen6_alloc_va_range;
1580 1581 1582 1583
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1584
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1585
	ppgtt->debug_dump = gen6_dump_ppgtt;
1586

1587
	ppgtt->pd.pd_offset =
1588
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1589

1590 1591 1592
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);

1593 1594 1595 1596
	if (aliasing)
		ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
	else
		gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1597

1598 1599
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1600
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1601 1602
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1603

1604
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1605
		  ppgtt->pd.pd_offset << 10);
1606

1607
	return 0;
1608 1609
}

1610 1611
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
		bool aliasing)
1612 1613 1614
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1615
	ppgtt->base.dev = dev;
1616
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1617

B
Ben Widawsky 已提交
1618
	if (INTEL_INFO(dev)->gen < 8)
1619
		return gen6_ppgtt_init(ppgtt, aliasing);
1620 1621
	else if (aliasing)
		return gen8_aliasing_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1622
	else
1623
		return gen8_ppgtt_init(ppgtt);
1624 1625 1626 1627 1628
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1629

1630
	ret = __hw_ppgtt_init(dev, ppgtt, false);
1631
	if (ret == 0) {
B
Ben Widawsky 已提交
1632
		kref_init(&ppgtt->ref);
1633 1634
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1635
		i915_init_vm(dev_priv, &ppgtt->base);
1636
	}
1637 1638 1639 1640

	return ret;
}

1641 1642 1643 1644 1645 1646 1647
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1648 1649 1650 1651 1652 1653
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1654 1655 1656 1657 1658 1659 1660 1661 1662 1663
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1664
		MISSING_CASE(INTEL_INFO(dev)->gen);
1665 1666 1667

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1668
			ret = ppgtt->switch_mm(ppgtt, ring);
1669 1670
			if (ret != 0)
				return ret;
1671
		}
1672
	}
1673 1674 1675

	return ret;
}
1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1694 1695
	trace_i915_ppgtt_create(&ppgtt->base);

1696 1697 1698
	return ppgtt;
}

1699 1700 1701 1702 1703
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1704 1705
	trace_i915_ppgtt_release(&ppgtt->base);

1706 1707 1708 1709
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1710 1711 1712
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1713 1714 1715
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1716

1717
static void
1718 1719 1720
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1721
{
1722 1723 1724 1725
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1726
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1727
				cache_level, flags);
1728 1729
}

1730
static void ppgtt_unbind_vma(struct i915_vma *vma)
1731
{
1732
	vma->vm->clear_range(vma->vm,
1733 1734
			     vma->node.start,
			     vma->obj->base.size,
1735
			     true);
1736 1737
}

1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1754 1755 1756 1757
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1758
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1759
		dev_priv->mm.interruptible = false;
1760
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1772
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1773 1774 1775
		dev_priv->mm.interruptible = interruptible;
}

1776 1777 1778
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1779
	struct intel_engine_cs *ring;
1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1790
					 "\tAddr: 0x%08lx\n"
1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1828 1829
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1830
				       true);
1831 1832

	i915_ggtt_flush(dev_priv);
1833 1834
}

1835 1836 1837
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1838
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1839
	struct i915_address_space *vm;
1840

1841 1842
	i915_check_and_clear_faults(dev);

1843
	/* First fill our portion of the GTT with scratch pages */
1844
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1845 1846
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1847
				       true);
1848

1849
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1850 1851 1852 1853 1854
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1855
		i915_gem_clflush_object(obj, obj->pin_display);
1856 1857 1858
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1859 1860 1861
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1862
		 */
1863
		vma->bound &= ~GLOBAL_BIND;
1864
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1865 1866
	}

B
Ben Widawsky 已提交
1867

1868
	if (INTEL_INFO(dev)->gen >= 8) {
S
Sumit Singh 已提交
1869
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
1870 1871 1872 1873
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1874
		return;
1875
	}
B
Ben Widawsky 已提交
1876

1877 1878 1879 1880 1881 1882 1883
	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);
B
Ben Widawsky 已提交
1884

1885 1886 1887 1888 1889 1890
			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
1891 1892
	}

1893
	i915_ggtt_flush(dev_priv);
1894
}
1895

1896
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1897
{
1898
	if (obj->has_dma_mapping)
1899
		return 0;
1900 1901 1902 1903 1904 1905 1906

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1907 1908
}

1909
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1921
				     uint64_t start,
1922
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1923 1924
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1925
	unsigned first_entry = start >> PAGE_SHIFT;
1926 1927
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1928 1929
	int i = 0;
	struct sg_page_iter sg_iter;
1930
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1959 1960 1961 1962 1963 1964
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1965
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1966
				     struct sg_table *st,
1967
				     uint64_t start,
1968
				     enum i915_cache_level level, u32 flags)
1969
{
1970
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1971
	unsigned first_entry = start >> PAGE_SHIFT;
1972 1973
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1974 1975
	int i = 0;
	struct sg_page_iter sg_iter;
1976
	dma_addr_t addr = 0;
1977

1978
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1979
		addr = sg_page_iter_dma_address(&sg_iter);
1980
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1981
		i++;
1982 1983 1984 1985 1986 1987 1988 1989
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1990 1991 1992 1993
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1994 1995 1996 1997 1998 1999 2000

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2001 2002
}

B
Ben Widawsky 已提交
2003
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2004 2005
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
2006 2007 2008
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2009 2010
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2011 2012
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2029
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2030 2031
				  uint64_t start,
				  uint64_t length,
2032
				  bool use_scratch)
2033
{
2034
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
2035 2036
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2037 2038
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
2039
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
2040 2041 2042 2043 2044 2045 2046
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2047
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
2048

2049 2050 2051 2052 2053
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2054 2055 2056 2057

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
2058
{
2059
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
2060 2061 2062
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2063
	BUG_ON(!i915_is_ggtt(vma->vm));
2064
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
2065
	vma->bound = GLOBAL_BIND;
2066 2067
}

2068
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2069 2070
				  uint64_t start,
				  uint64_t length,
2071
				  bool unused)
2072
{
2073 2074
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2075 2076 2077
	intel_gtt_clear_range(first_entry, num_entries);
}

2078 2079 2080 2081
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
2082

2083
	BUG_ON(!i915_is_ggtt(vma->vm));
2084
	vma->bound = 0;
2085 2086
	intel_gtt_clear_range(first, size);
}
2087

2088 2089 2090
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
2091
{
2092
	struct drm_device *dev = vma->vm->dev;
2093
	struct drm_i915_private *dev_priv = dev->dev_private;
2094
	struct drm_i915_gem_object *obj = vma->obj;
2095
	struct sg_table *pages = obj->pages;
2096

2097 2098 2099 2100
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

2101 2102 2103
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
2116
		if (!(vma->bound & GLOBAL_BIND) ||
2117
		    (cache_level != obj->cache_level)) {
2118
			vma->vm->insert_entries(vma->vm, pages,
2119
						vma->node.start,
2120
						cache_level, flags);
2121
			vma->bound |= GLOBAL_BIND;
2122 2123
		}
	}
2124

2125
	if (dev_priv->mm.aliasing_ppgtt &&
2126
	    (!(vma->bound & LOCAL_BIND) ||
2127 2128
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2129
		appgtt->base.insert_entries(&appgtt->base, pages,
2130
					    vma->node.start,
2131
					    cache_level, flags);
2132
		vma->bound |= LOCAL_BIND;
2133
	}
2134 2135
}

2136
static void ggtt_unbind_vma(struct i915_vma *vma)
2137
{
2138
	struct drm_device *dev = vma->vm->dev;
2139
	struct drm_i915_private *dev_priv = dev->dev_private;
2140 2141
	struct drm_i915_gem_object *obj = vma->obj;

2142
	if (vma->bound & GLOBAL_BIND) {
2143 2144 2145
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
2146
				     true);
2147
		vma->bound &= ~GLOBAL_BIND;
2148
	}
2149

2150
	if (vma->bound & LOCAL_BIND) {
2151 2152
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
2153 2154
					 vma->node.start,
					 obj->base.size,
2155
					 true);
2156
		vma->bound &= ~LOCAL_BIND;
2157
	}
2158 2159 2160
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2161
{
B
Ben Widawsky 已提交
2162 2163 2164 2165 2166 2167
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2168 2169 2170 2171
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2172 2173

	undo_idling(dev_priv, interruptible);
2174
}
2175

2176 2177
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2178 2179
				  u64 *start,
				  u64 *end)
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2192

D
Daniel Vetter 已提交
2193 2194 2195 2196
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2197
{
2198 2199 2200 2201 2202 2203 2204 2205 2206
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2207 2208
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2209 2210 2211
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2212
	int ret;
2213

2214 2215
	BUG_ON(mappable_end > end);

2216
	/* Subtract the guard page ... */
2217
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2218 2219 2220 2221 2222 2223 2224 2225 2226 2227

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2228
	if (!HAS_LLC(dev))
2229
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2230

2231
	/* Mark any preallocated objects as occupied */
2232
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2233
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2234

B
Ben Widawsky 已提交
2235
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2236 2237 2238
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2239
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2240 2241 2242 2243
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2244
		vma->bound |= GLOBAL_BIND;
2245 2246 2247
	}

	/* Clear any non-preallocated blocks */
2248
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2249 2250
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2251 2252
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2253 2254 2255
	}

	/* And finally clear the reserved guard page */
2256
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2257

2258 2259 2260 2261 2262 2263 2264
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2265 2266 2267
		ret = __hw_ppgtt_init(dev, ppgtt, true);
		if (ret) {
			kfree(ppgtt);
2268
			return ret;
2269
		}
2270 2271 2272 2273

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2274
	return 0;
2275 2276
}

2277 2278 2279 2280 2281
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

2282
	gtt_size = dev_priv->gtt.base.total;
2283
	mappable_size = dev_priv->gtt.mappable_end;
2284

2285
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2286 2287
}

2288 2289 2290 2291 2292
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2293 2294 2295 2296 2297 2298
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2299
	if (drm_mm_initialized(&vm->mm)) {
2300 2301 2302
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2303 2304 2305 2306 2307 2308
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2309

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
2329 2330
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2331 2332 2333 2334 2335 2336 2337

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2338 2339 2340 2341
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2342
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2343
	__free_page(page);
2344 2345 2346 2347 2348 2349 2350 2351 2352
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2353 2354 2355 2356 2357 2358
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2359 2360 2361 2362 2363 2364 2365

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2366 2367 2368
	return bdw_gmch_ctl << 20;
}

2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2380
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2381 2382 2383 2384 2385 2386
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2387 2388 2389 2390 2391 2392 2393
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2424 2425 2426 2427
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2428
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2429 2430 2431
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2432
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2433 2434
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2461 2462 2463
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2464
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2493 2494 2495 2496 2497 2498
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2554 2555 2556 2557
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2558 2559 2560 2561 2562 2563
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2564

2565
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2566

S
Sumit Singh 已提交
2567
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2568 2569 2570
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2571

B
Ben Widawsky 已提交
2572 2573
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2574 2575
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2576 2577 2578 2579

	return ret;
}

2580 2581
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2582 2583 2584
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2585 2586
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2587
	unsigned int gtt_size;
2588 2589 2590
	u16 snb_gmch_ctl;
	int ret;

2591 2592 2593
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2594 2595
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2596
	 */
2597
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2598 2599 2600
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2601 2602 2603 2604 2605 2606
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2607
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2608

B
Ben Widawsky 已提交
2609
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2610
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2611

B
Ben Widawsky 已提交
2612
	ret = ggtt_probe_common(dev, gtt_size);
2613

2614 2615
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2616

2617 2618 2619
	return ret;
}

2620
static void gen6_gmch_remove(struct i915_address_space *vm)
2621
{
2622 2623

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2624

2625 2626
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2627
}
2628 2629 2630

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2631 2632 2633
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2644
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2645 2646

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2647
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2648

2649 2650 2651
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2652 2653 2654
	return 0;
}

2655
static void i915_gmch_remove(struct i915_address_space *vm)
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2667
		gtt->gtt_probe = i915_gmch_probe;
2668
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2669
	} else if (INTEL_INFO(dev)->gen < 8) {
2670
		gtt->gtt_probe = gen6_gmch_probe;
2671
		gtt->base.cleanup = gen6_gmch_remove;
2672
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2673
			gtt->base.pte_encode = iris_pte_encode;
2674
		else if (IS_HASWELL(dev))
2675
			gtt->base.pte_encode = hsw_pte_encode;
2676
		else if (IS_VALLEYVIEW(dev))
2677
			gtt->base.pte_encode = byt_pte_encode;
2678 2679
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2680
		else
2681
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2682 2683 2684
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2685 2686
	}

2687
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2688
			     &gtt->mappable_base, &gtt->mappable_end);
2689
	if (ret)
2690 2691
		return ret;

2692 2693
	gtt->base.dev = dev;

2694
	/* GMADR is the PCI mmio aperture into the global GTT. */
2695 2696
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2697 2698
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2699 2700 2701 2702
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2703 2704 2705 2706 2707 2708 2709 2710
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2711 2712 2713

	return 0;
}
2714

2715 2716 2717 2718
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2719
{
2720
	struct i915_vma *vma;
2721

2722 2723
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2724 2725

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
2726 2727
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2728

2729 2730 2731 2732 2733 2734
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

R
Rodrigo Vivi 已提交
2735
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2736
		if (i915_is_ggtt(vm)) {
2737 2738
			vma->ggtt_view = *ggtt_view;

2739 2740 2741 2742 2743 2744
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2745
	} else {
2746
		BUG_ON(!i915_is_ggtt(vm));
2747
		vma->ggtt_view = *ggtt_view;
2748 2749 2750 2751
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2752 2753
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2754
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2755 2756 2757 2758 2759

	return vma;
}

struct i915_vma *
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2775
				       const struct i915_ggtt_view *view)
2776
{
2777
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2778 2779
	struct i915_vma *vma;

2780 2781 2782 2783 2784 2785 2786 2787
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2788
	if (!vma)
2789
		vma = __i915_gem_vma_create(obj, ggtt, view);
2790 2791

	return vma;
2792

2793
}
2794

2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
	unsigned long size, pages, rot_pages;
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
	unsigned int tile_pitch, tile_height;
	unsigned int width_pages, height_pages;
2835
	int ret = -ENOMEM;
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893

	pages = obj->base.size / PAGE_SIZE;

	/* Calculate tiling geometry. */
	tile_height = intel_tile_height(dev, rot_info->pixel_format,
					rot_info->fb_modifier);
	tile_pitch = PAGE_SIZE / tile_height;
	width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
	height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
	rot_pages = width_pages * height_pages;
	size = rot_pages * PAGE_SIZE;

	/* Allocate a temporary list of source pages for random access. */
	page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
	rotate_pages(page_addr_list, width_pages, height_pages, st);

	DRM_DEBUG_KMS(
		      "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
		      size, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
		      "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
		      size, ret, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);
	return ERR_PTR(ret);
}
2894

2895 2896
static inline int
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2897
{
2898 2899
	int ret = 0;

2900 2901 2902 2903 2904
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2905 2906 2907
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2908 2909 2910 2911 2912
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2913
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2914
			  vma->ggtt_view.type);
2915 2916 2917 2918 2919 2920
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2921 2922
	}

2923
	return ret;
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952
	int ret;

	if (vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm, vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

2953
	if (i915_is_ggtt(vma->vm)) {
2954
		ret = i915_get_ggtt_vma_pages(vma);
2955

2956 2957 2958
		if (ret)
			return ret;
	}
2959 2960 2961 2962 2963

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}