i915_gem_gtt.c 93.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

102 103 104
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
105
const struct i915_ggtt_view i915_ggtt_view_rotated = {
106
	.type = I915_GGTT_VIEW_ROTATED,
107
};
108

109 110
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
111
{
112 113
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
114
	bool has_full_48bit_ppgtt;
115

116 117 118
	has_aliasing_ppgtt = dev_priv->info.has_aliasing_ppgtt;
	has_full_ppgtt = dev_priv->info.has_full_ppgtt;
	has_full_48bit_ppgtt = dev_priv->info.has_full_48bit_ppgtt;
119

120 121 122 123 124
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
125

126 127 128
	if (!has_aliasing_ppgtt)
		return 0;

129 130 131 132
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
133
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
134 135 136 137 138
		return 0;

	if (enable_ppgtt == 1)
		return 1;

139
	if (enable_ppgtt == 2 && has_full_ppgtt)
140 141
		return 2;

142 143 144
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

145 146
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
147
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
148
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
149
		return 0;
150 151 152
	}
#endif

153
	/* Early VLV doesn't have this */
154
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
155 156 157 158
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

159
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
160
		return has_full_48bit_ppgtt ? 3 : 2;
161 162
	else
		return has_aliasing_ppgtt ? 1 : 0;
163 164
}

165 166 167
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
168 169 170
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
171
	vma->pages = vma->obj->mm.pages;
172

173 174 175 176
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

177
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
178
				cache_level, pte_flags);
179 180

	return 0;
181 182 183 184 185 186
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
187
			     vma->size);
188
}
189

190
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
191
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
192
{
193
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
194
	pte |= addr;
195 196 197

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
198
		pte |= PPAT_UNCACHED_INDEX;
199 200 201 202 203 204 205 206 207
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
208 209 210
	return pte;
}

211 212
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
213
{
214
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
215 216 217 218 219 220 221 222
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

223 224 225
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

226 227
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
228
				 u32 unused)
229
{
230
	gen6_pte_t pte = GEN6_PTE_VALID;
231
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
232 233

	switch (level) {
234 235 236 237 238 239 240 241
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
242
		MISSING_CASE(level);
243 244 245 246 247
	}

	return pte;
}

248 249
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
250
				 u32 unused)
251
{
252
	gen6_pte_t pte = GEN6_PTE_VALID;
253 254 255 256 257
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
258 259 260 261 262
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
263
		pte |= GEN6_PTE_UNCACHED;
264 265
		break;
	default:
266
		MISSING_CASE(level);
267 268
	}

269 270 271
	return pte;
}

272 273
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
274
				 u32 flags)
275
{
276
	gen6_pte_t pte = GEN6_PTE_VALID;
277 278
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

279 280
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
281 282 283 284 285 286 287

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

288 289
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
290
				 u32 unused)
291
{
292
	gen6_pte_t pte = GEN6_PTE_VALID;
293
	pte |= HSW_PTE_ADDR_ENCODE(addr);
294 295

	if (level != I915_CACHE_NONE)
296
		pte |= HSW_WB_LLC_AGE3;
297 298 299 300

	return pte;
}

301 302
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
303
				  u32 unused)
304
{
305
	gen6_pte_t pte = GEN6_PTE_VALID;
306 307
	pte |= HSW_PTE_ADDR_ENCODE(addr);

308 309 310 311
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
312
		pte |= HSW_WT_ELLC_LLC_AGE3;
313 314
		break;
	default:
315
		pte |= HSW_WB_ELLC_LLC_AGE3;
316 317
		break;
	}
318 319 320 321

	return pte;
}

322
static int __setup_page_dma(struct drm_i915_private *dev_priv,
323
			    struct i915_page_dma *p, gfp_t flags)
324
{
325
	struct device *kdev = &dev_priv->drm.pdev->dev;
326

327
	p->page = alloc_page(flags);
328 329
	if (!p->page)
		return -ENOMEM;
330

331
	p->daddr = dma_map_page(kdev,
332
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
333

334
	if (dma_mapping_error(kdev, p->daddr)) {
335 336 337
		__free_page(p->page);
		return -EINVAL;
	}
338 339

	return 0;
340 341
}

342 343
static int setup_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p)
344
{
345
	return __setup_page_dma(dev_priv, p, I915_GFP_DMA);
346 347
}

348 349
static void cleanup_page_dma(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p)
350
{
351
	struct pci_dev *pdev = dev_priv->drm.pdev;
D
David Weinehall 已提交
352

353
	if (WARN_ON(!p->page))
354
		return;
355

D
David Weinehall 已提交
356
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
357 358 359 360
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

361
static void *kmap_page_dma(struct i915_page_dma *p)
362
{
363 364
	return kmap_atomic(p->page);
}
365

366 367 368
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
369
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
370
{
371 372 373
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
374
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
375 376 377 378 379
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

380
#define kmap_px(px) kmap_page_dma(px_base(px))
381
#define kunmap_px(ppgtt, vaddr) \
382
		kunmap_page_dma((ppgtt)->base.i915, (vaddr))
383

384 385
#define setup_px(dev_priv, px) setup_page_dma((dev_priv), px_base(px))
#define cleanup_px(dev_priv, px) cleanup_page_dma((dev_priv), px_base(px))
386 387 388
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
389

390 391
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
392 393 394 395 396 397 398
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

399
	kunmap_page_dma(dev_priv, vaddr);
400 401
}

402 403
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
404 405 406 407 408
{
	uint64_t v = val32;

	v = v << 32 | val32;

409
	fill_page_dma(dev_priv, p, v);
410 411
}

412
static int
413
setup_scratch_page(struct drm_i915_private *dev_priv,
414 415
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
416
{
417
	return __setup_page_dma(dev_priv, scratch, gfp | __GFP_ZERO);
418 419
}

420
static void cleanup_scratch_page(struct drm_i915_private *dev_priv,
421
				 struct i915_page_dma *scratch)
422
{
423
	cleanup_page_dma(dev_priv, scratch);
424 425
}

426
static struct i915_page_table *alloc_pt(struct drm_i915_private *dev_priv)
427
{
428
	struct i915_page_table *pt;
429
	const size_t count = INTEL_GEN(dev_priv) >= 8 ? GEN8_PTES : GEN6_PTES;
430
	int ret = -ENOMEM;
431 432 433 434 435

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

436 437 438 439 440 441
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

442
	ret = setup_px(dev_priv, pt);
443
	if (ret)
444
		goto fail_page_m;
445 446

	return pt;
447

448
fail_page_m:
449 450 451 452 453
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
454 455
}

456 457
static void free_pt(struct drm_i915_private *dev_priv,
		    struct i915_page_table *pt)
458
{
459
	cleanup_px(dev_priv, pt);
460 461 462 463 464 465 466 467 468
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

469
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
470
				      I915_CACHE_LLC);
471

472
	fill_px(vm->i915, pt, scratch_pte);
473 474 475 476 477 478 479
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

480
	WARN_ON(vm->scratch_page.daddr == 0);
481

482
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
483
				     I915_CACHE_LLC, 0);
484

485
	fill32_px(vm->i915, pt, scratch_pte);
486 487
}

488
static struct i915_page_directory *alloc_pd(struct drm_i915_private *dev_priv)
489
{
490
	struct i915_page_directory *pd;
491
	int ret = -ENOMEM;
492 493 494 495 496

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

497 498 499
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
500
		goto fail_bitmap;
501

502
	ret = setup_px(dev_priv, pd);
503
	if (ret)
504
		goto fail_page_m;
505

506
	return pd;
507

508
fail_page_m:
509
	kfree(pd->used_pdes);
510
fail_bitmap:
511 512 513
	kfree(pd);

	return ERR_PTR(ret);
514 515
}

516 517
static void free_pd(struct drm_i915_private *dev_priv,
		    struct i915_page_directory *pd)
518 519
{
	if (px_page(pd)) {
520
		cleanup_px(dev_priv, pd);
521 522 523 524 525 526 527 528 529 530 531 532
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

533
	fill_px(vm->i915, pd, scratch_pde);
534 535
}

536
static int __pdp_init(struct drm_i915_private *dev_priv,
537 538
		      struct i915_page_directory_pointer *pdp)
{
539
	size_t pdpes = I915_PDPES_PER_PDP(dev_priv);
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

567
static struct
568
i915_page_directory_pointer *alloc_pdp(struct drm_i915_private *dev_priv)
569 570 571 572
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

573
	WARN_ON(!USES_FULL_48BIT_PPGTT(dev_priv));
574 575 576 577 578

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

579
	ret = __pdp_init(dev_priv, pdp);
580 581 582
	if (ret)
		goto fail_bitmap;

583
	ret = setup_px(dev_priv, pdp);
584 585 586 587 588 589 590 591 592 593 594 595 596
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

597
static void free_pdp(struct drm_i915_private *dev_priv,
598 599 600
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
601 602
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		cleanup_px(dev_priv, pdp);
603 604 605 606
		kfree(pdp);
	}
}

607 608 609 610 611 612 613
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

614
	fill_px(vm->i915, pdp, scratch_pdpe);
615 616 617 618 619 620 621 622 623 624
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

625
	fill_px(vm->i915, pml4, scratch_pml4e);
626 627
}

628
static void
629 630 631 632
gen8_setup_pdpe(struct i915_hw_ppgtt *ppgtt,
		struct i915_page_directory_pointer *pdp,
		struct i915_page_directory *pd,
		int index)
633 634 635
{
	gen8_ppgtt_pdpe_t *page_directorypo;

636
	if (!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)))
637 638 639 640 641 642 643 644
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
645 646 647 648
gen8_setup_pml4e(struct i915_hw_ppgtt *ppgtt,
		 struct i915_pml4 *pml4,
		 struct i915_page_directory_pointer *pdp,
		 int index)
649 650 651
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

652
	WARN_ON(!USES_FULL_48BIT_PPGTT(to_i915(ppgtt->base.dev)));
653 654
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
655 656
}

657
/* Broadwell Page Directory Pointer Descriptors */
658
static int gen8_write_pdp(struct drm_i915_gem_request *req,
659 660
			  unsigned entry,
			  dma_addr_t addr)
661
{
662
	struct intel_ring *ring = req->ring;
663
	struct intel_engine_cs *engine = req->engine;
664 665 666 667
	int ret;

	BUG_ON(entry >= 4);

668
	ret = intel_ring_begin(req, 6);
669 670 671
	if (ret)
		return ret;

672 673 674 675 676 677 678
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
679 680 681 682

	return 0;
}

683 684
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
685
{
686
	int i, ret;
687

688
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
689 690
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

691
		ret = gen8_write_pdp(req, i, pd_daddr);
692 693
		if (ret)
			return ret;
694
	}
B
Ben Widawsky 已提交
695

696
	return 0;
697 698
}

699 700 701 702 703 704
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

705 706 707 708 709 710 711
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
712
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.i915)->ring_mask;
713 714
}

715 716 717 718
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
719 720 721
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
722
{
723
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
724
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
725 726
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
727
	gen8_pte_t *pt_vaddr;
728 729
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
730

731
	if (WARN_ON(!px_page(pt)))
732
		return false;
733

M
Mika Kuoppala 已提交
734 735 736
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
737

738
	if (bitmap_empty(pt->used_ptes, GEN8_PTES))
739 740
		return true;

741 742
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
743 744
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
745

746
	kunmap_px(ppgtt, pt_vaddr);
747 748

	return false;
749
}
750

751 752 753 754
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
755 756 757 758
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
759
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
760 761
	struct i915_page_table *pt;
	uint64_t pde;
762 763 764
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
765 766

	gen8_for_each_pde(pt, pd, start, length, pde) {
767
		if (WARN_ON(!pd->page_table[pde]))
768
			break;
769

770 771 772 773 774
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
775
			free_pt(vm->i915, pt);
776 777 778
		}
	}

779
	if (bitmap_empty(pd->used_pdes, I915_PDES))
780 781 782
		return true;

	return false;
783
}
784

785 786 787 788
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
789 790 791 792
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
793
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
794 795
	struct i915_page_directory *pd;
	uint64_t pdpe;
796

797 798 799
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
800

801 802
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
803
			gen8_setup_pdpe(ppgtt, pdp, vm->scratch_pd, pdpe);
804
			free_pd(vm->i915, pd);
805 806 807
		}
	}

808 809
	mark_tlbs_dirty(ppgtt);

810
	if (bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)))
811 812 813
		return true;

	return false;
814
}
815

816 817 818 819
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
820 821 822 823 824
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
825
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
826 827
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
828

829
	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->i915));
830

831 832 833
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
834

835 836
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
837
			gen8_setup_pml4e(ppgtt, pml4, vm->scratch_pdp, pml4e);
838
			free_pdp(vm->i915, pdp);
839
		}
840 841 842
	}
}

843
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
844
				   uint64_t start, uint64_t length)
845
{
846
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
847

848
	if (USES_FULL_48BIT_PPGTT(vm->i915))
849 850 851
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
852 853 854 855 856
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
857
			      struct sg_page_iter *sg_iter,
858 859 860
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
861
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
862
	gen8_pte_t *pt_vaddr;
863 864 865
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
866

867
	pt_vaddr = NULL;
868

869
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
870
		if (pt_vaddr == NULL) {
871
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
872
			struct i915_page_table *pt = pd->page_table[pde];
873
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
874
		}
875

876
		pt_vaddr[pte] =
877
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
878
					cache_level);
879
		if (++pte == GEN8_PTES) {
880
			kunmap_px(ppgtt, pt_vaddr);
881
			pt_vaddr = NULL;
882
			if (++pde == I915_PDES) {
883
				if (++pdpe == I915_PDPES_PER_PDP(vm->i915))
884
					break;
885 886 887
				pde = 0;
			}
			pte = 0;
888 889
		}
	}
890 891 892

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
893 894
}

895 896 897 898 899 900
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
901
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
902
	struct sg_page_iter sg_iter;
903

904
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
905

906
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
907 908 909 910
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
911
		uint64_t pml4e;
912 913
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

914
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
915 916 917 918
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
919 920
}

921
static void gen8_free_page_tables(struct drm_i915_private *dev_priv,
922
				  struct i915_page_directory *pd)
923 924 925
{
	int i;

926
	if (!px_page(pd))
927 928
		return;

929
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
930 931
		if (WARN_ON(!pd->page_table[i]))
			continue;
932

933
		free_pt(dev_priv, pd->page_table[i]);
934 935
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
936 937
}

938 939
static int gen8_init_scratch(struct i915_address_space *vm)
{
940
	struct drm_i915_private *dev_priv = vm->i915;
941
	int ret;
942

943
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
944 945
	if (ret)
		return ret;
946

947
	vm->scratch_pt = alloc_pt(dev_priv);
948
	if (IS_ERR(vm->scratch_pt)) {
949 950
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
951 952
	}

953
	vm->scratch_pd = alloc_pd(dev_priv);
954
	if (IS_ERR(vm->scratch_pd)) {
955 956
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
957 958
	}

959 960
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		vm->scratch_pdp = alloc_pdp(dev_priv);
961
		if (IS_ERR(vm->scratch_pdp)) {
962 963
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
964 965 966
		}
	}

967 968
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
969
	if (USES_FULL_48BIT_PPGTT(dev_priv))
970
		gen8_initialize_pdp(vm, vm->scratch_pdp);
971 972

	return 0;
973 974

free_pd:
975
	free_pd(dev_priv, vm->scratch_pd);
976
free_pt:
977
	free_pt(dev_priv, vm->scratch_pt);
978
free_scratch_page:
979
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
980 981

	return ret;
982 983
}

984 985 986
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
987
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
988 989
	int i;

990
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
991 992
		u64 daddr = px_dma(&ppgtt->pml4);

993 994
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
995 996 997 998 999 1000 1001

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1002 1003
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1015 1016
static void gen8_free_scratch(struct i915_address_space *vm)
{
1017
	struct drm_i915_private *dev_priv = vm->i915;
1018

1019 1020 1021 1022 1023
	if (USES_FULL_48BIT_PPGTT(dev_priv))
		free_pdp(dev_priv, vm->scratch_pdp);
	free_pd(dev_priv, vm->scratch_pd);
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
1024 1025
}

1026
static void gen8_ppgtt_cleanup_3lvl(struct drm_i915_private *dev_priv,
1027
				    struct i915_page_directory_pointer *pdp)
1028 1029 1030
{
	int i;

1031
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev_priv)) {
1032
		if (WARN_ON(!pdp->page_directory[i]))
1033 1034
			continue;

1035 1036
		gen8_free_page_tables(dev_priv, pdp->page_directory[i]);
		free_pd(dev_priv, pdp->page_directory[i]);
1037
	}
1038

1039
	free_pdp(dev_priv, pdp);
1040 1041 1042 1043
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
1044
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1045 1046 1047 1048 1049 1050
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

1051
		gen8_ppgtt_cleanup_3lvl(dev_priv, ppgtt->pml4.pdps[i]);
1052 1053
	}

1054
	cleanup_px(dev_priv, &ppgtt->pml4);
1055 1056 1057 1058
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1059
	struct drm_i915_private *dev_priv = vm->i915;
1060
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1061

1062
	if (intel_vgpu_active(dev_priv))
1063 1064
		gen8_ppgtt_notify_vgt(ppgtt, false);

1065 1066
	if (!USES_FULL_48BIT_PPGTT(dev_priv))
		gen8_ppgtt_cleanup_3lvl(dev_priv, &ppgtt->pdp);
1067 1068
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1069

1070
	gen8_free_scratch(vm);
1071 1072
}

1073 1074
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1075 1076
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1077
 * @start:	Starting virtual address to begin allocations.
1078
 * @length:	Size of the allocations.
1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1091
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1092
				     struct i915_page_directory *pd,
1093
				     uint64_t start,
1094 1095
				     uint64_t length,
				     unsigned long *new_pts)
1096
{
1097
	struct drm_i915_private *dev_priv = vm->i915;
1098
	struct i915_page_table *pt;
1099
	uint32_t pde;
1100

1101
	gen8_for_each_pde(pt, pd, start, length, pde) {
1102
		/* Don't reallocate page tables */
1103
		if (test_bit(pde, pd->used_pdes)) {
1104
			/* Scratch is never allocated this way */
1105
			WARN_ON(pt == vm->scratch_pt);
1106 1107 1108
			continue;
		}

1109
		pt = alloc_pt(dev_priv);
1110
		if (IS_ERR(pt))
1111 1112
			goto unwind_out;

1113
		gen8_initialize_pt(vm, pt);
1114
		pd->page_table[pde] = pt;
1115
		__set_bit(pde, new_pts);
1116
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1117 1118
	}

1119
	return 0;
1120 1121

unwind_out:
1122
	for_each_set_bit(pde, new_pts, I915_PDES)
1123
		free_pt(dev_priv, pd->page_table[pde]);
1124

B
Ben Widawsky 已提交
1125
	return -ENOMEM;
1126 1127
}

1128 1129
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1130
 * @vm:	Master vm structure.
1131 1132
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1133 1134
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1151 1152 1153 1154 1155 1156
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1157
{
1158
	struct drm_i915_private *dev_priv = vm->i915;
1159
	struct i915_page_directory *pd;
1160
	uint32_t pdpe;
1161
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1162

1163
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1164

1165
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1166
		if (test_bit(pdpe, pdp->used_pdpes))
1167
			continue;
1168

1169
		pd = alloc_pd(dev_priv);
1170
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1171
			goto unwind_out;
1172

1173
		gen8_initialize_pd(vm, pd);
1174
		pdp->page_directory[pdpe] = pd;
1175
		__set_bit(pdpe, new_pds);
1176
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1177 1178
	}

1179
	return 0;
B
Ben Widawsky 已提交
1180 1181

unwind_out:
1182
	for_each_set_bit(pdpe, new_pds, pdpes)
1183
		free_pd(dev_priv, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1184 1185

	return -ENOMEM;
1186 1187
}

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
1211
	struct drm_i915_private *dev_priv = vm->i915;
1212 1213 1214 1215 1216
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1217
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1218
		if (!test_bit(pml4e, pml4->used_pml4es)) {
1219
			pdp = alloc_pdp(dev_priv);
1220 1221 1222
			if (IS_ERR(pdp))
				goto unwind_out;

1223
			gen8_initialize_pdp(vm, pdp);
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1237
		free_pdp(dev_priv, pml4->pdps[pml4e]);
1238 1239 1240 1241

	return -ENOMEM;
}

1242
static void
1243
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1254
					 unsigned long **new_pts,
1255
					 uint32_t pdpes)
1256 1257
{
	unsigned long *pds;
1258
	unsigned long *pts;
1259

1260
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1261 1262 1263
	if (!pds)
		return -ENOMEM;

1264 1265 1266 1267
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1268 1269 1270 1271 1272 1273 1274

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1275
	free_gen8_temp_bitmaps(pds, pts);
1276 1277 1278
	return -ENOMEM;
}

1279 1280 1281 1282
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1283
{
1284
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1285
	unsigned long *new_page_dirs, *new_page_tables;
1286
	struct drm_i915_private *dev_priv = vm->i915;
1287
	struct i915_page_directory *pd;
1288 1289
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1290
	uint32_t pdpe;
1291
	uint32_t pdpes = I915_PDPES_PER_PDP(dev_priv);
1292 1293
	int ret;

1294
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1295 1296 1297
	if (ret)
		return ret;

1298
	/* Do the allocations first so we can easily bail out */
1299 1300
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1301
	if (ret) {
1302
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1303 1304 1305 1306
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1307
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1308
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1309
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1310 1311 1312 1313
		if (ret)
			goto err_out;
	}

1314 1315 1316
	start = orig_start;
	length = orig_length;

1317 1318
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1319
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1320
		gen8_pde_t *const page_directory = kmap_px(pd);
1321
		struct i915_page_table *pt;
1322
		uint64_t pd_len = length;
1323 1324 1325
		uint64_t pd_start = start;
		uint32_t pde;

1326 1327 1328
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1329
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1341
			__set_bit(pde, pd->used_pdes);
1342 1343

			/* Map the PDE to the page table */
1344 1345
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1346 1347 1348 1349
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1350 1351 1352

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1353
		}
1354

1355
		kunmap_px(ppgtt, page_directory);
1356
		__set_bit(pdpe, pdp->used_pdpes);
1357
		gen8_setup_pdpe(ppgtt, pdp, pd, pdpe);
1358 1359
	}

1360
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1361
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1362
	return 0;
1363

B
Ben Widawsky 已提交
1364
err_out:
1365
	while (pdpe--) {
1366 1367
		unsigned long temp;

1368 1369
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1370 1371
			free_pt(dev_priv,
				pdp->page_directory[pdpe]->page_table[temp]);
1372 1373
	}

1374
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1375
		free_pd(dev_priv, pdp->page_directory[pdpe]);
1376

1377
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1378
	mark_tlbs_dirty(ppgtt);
1379 1380 1381
	return ret;
}

1382 1383 1384 1385 1386 1387
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1388
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1389
	struct i915_page_directory_pointer *pdp;
1390
	uint64_t pml4e;
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1409
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1410 1411 1412 1413 1414 1415
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

1416
		gen8_setup_pml4e(ppgtt, pml4, pdp, pml4e);
1417 1418 1419 1420 1421 1422 1423 1424 1425
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1426
		gen8_ppgtt_cleanup_3lvl(vm->i915, pml4->pdps[pml4e]);
1427 1428 1429 1430 1431 1432 1433

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1434
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1435

1436
	if (USES_FULL_48BIT_PPGTT(vm->i915))
1437 1438 1439 1440 1441
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1442 1443 1444 1445 1446 1447 1448 1449
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1450
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1451 1452 1453 1454 1455 1456 1457 1458 1459
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1460
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1504
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1505
						 I915_CACHE_LLC);
1506

1507
	if (!USES_FULL_48BIT_PPGTT(vm->i915)) {
1508 1509
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1510
		uint64_t pml4e;
1511 1512 1513
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1514
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1515 1516 1517 1518 1519 1520 1521 1522 1523
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1524 1525
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1526
	unsigned long *new_page_dirs, *new_page_tables;
1527
	uint32_t pdpes = I915_PDPES_PER_PDP(to_i915(ppgtt->base.dev));
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1546
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1547 1548 1549 1550

	return ret;
}

1551
/*
1552 1553 1554 1555
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1556
 *
1557
 */
1558
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1559
{
1560
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
1561
	int ret;
1562

1563 1564 1565
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1566

1567 1568
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1569
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1570
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1571
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1572 1573
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1574
	ppgtt->debug_dump = gen8_dump_ppgtt;
1575

1576 1577
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
		ret = setup_px(dev_priv, &ppgtt->pml4);
1578 1579
		if (ret)
			goto free_scratch;
1580

1581 1582
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1583
		ppgtt->base.total = 1ULL << 48;
1584
		ppgtt->switch_mm = gen8_48b_mm_switch;
1585
	} else {
1586
		ret = __pdp_init(dev_priv, &ppgtt->pdp);
1587 1588 1589 1590
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1591
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1592 1593 1594
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1595

1596
		if (intel_vgpu_active(dev_priv)) {
1597 1598 1599 1600
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1601
	}
1602

1603
	if (intel_vgpu_active(dev_priv))
1604 1605
		gen8_ppgtt_notify_vgt(ppgtt, true);

1606
	return 0;
1607 1608 1609 1610

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1611 1612
}

B
Ben Widawsky 已提交
1613 1614 1615
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1616
	struct i915_page_table *unused;
1617
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1618
	uint32_t pd_entry;
1619
	uint32_t  pte, pde;
1620
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1621

1622
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1623
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1624

1625
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1626
		u32 expected;
1627
		gen6_pte_t *pt_vaddr;
1628
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1629
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1639 1640
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1641
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1642
			unsigned long va =
1643
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1662
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1663 1664 1665
	}
}

1666
/* Write pde (index) from the page directory @pd to the page table @pt */
1667 1668
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1669
{
1670 1671 1672 1673
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1674

1675
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1676
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1677

1678 1679
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1680

1681 1682 1683
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1684
				  struct i915_page_directory *pd,
1685 1686
				  uint32_t start, uint32_t length)
{
1687
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1688
	struct i915_page_table *pt;
1689
	uint32_t pde;
1690

1691
	gen6_for_each_pde(pt, pd, start, length, pde)
1692 1693 1694 1695
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1696
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1697 1698
}

1699
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1700
{
1701
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1702

1703
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1704 1705
}

1706
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1707
			 struct drm_i915_gem_request *req)
1708
{
1709
	struct intel_ring *ring = req->ring;
1710
	struct intel_engine_cs *engine = req->engine;
1711 1712 1713
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1714
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1715 1716 1717
	if (ret)
		return ret;

1718
	ret = intel_ring_begin(req, 6);
1719 1720 1721
	if (ret)
		return ret;

1722 1723 1724 1725 1726 1727 1728
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1729 1730 1731 1732

	return 0;
}

1733
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1734
			  struct drm_i915_gem_request *req)
1735
{
1736
	struct intel_ring *ring = req->ring;
1737
	struct intel_engine_cs *engine = req->engine;
1738 1739 1740
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1741
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1742 1743 1744
	if (ret)
		return ret;

1745
	ret = intel_ring_begin(req, 6);
1746 1747 1748
	if (ret)
		return ret;

1749 1750 1751 1752 1753 1754 1755
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1756

1757
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1758
	if (engine->id != RCS) {
1759
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1760 1761 1762 1763
		if (ret)
			return ret;
	}

1764 1765 1766
	return 0;
}

1767
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1768
			  struct drm_i915_gem_request *req)
1769
{
1770
	struct intel_engine_cs *engine = req->engine;
1771
	struct drm_i915_private *dev_priv = req->i915;
1772

1773 1774
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1775 1776 1777
	return 0;
}

1778
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1779
{
1780
	struct intel_engine_cs *engine;
1781
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1782

1783
	for_each_engine(engine, dev_priv, id) {
1784 1785
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1786
		I915_WRITE(RING_MODE_GEN7(engine),
1787
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1788 1789
	}
}
B
Ben Widawsky 已提交
1790

1791
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1792
{
1793
	struct intel_engine_cs *engine;
1794
	uint32_t ecochk, ecobits;
1795
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1796

1797 1798
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1799

1800
	ecochk = I915_READ(GAM_ECOCHK);
1801
	if (IS_HASWELL(dev_priv)) {
1802 1803 1804 1805 1806 1807
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1808

1809
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1810
		/* GFX_MODE is per-ring on gen7+ */
1811
		I915_WRITE(RING_MODE_GEN7(engine),
1812
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1813
	}
1814
}
B
Ben Widawsky 已提交
1815

1816
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1817 1818
{
	uint32_t ecochk, gab_ctl, ecobits;
1819

1820 1821 1822
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1823

1824 1825 1826 1827 1828 1829 1830
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1831 1832
}

1833
/* PPGTT support for Sandybdrige/Gen6 and later */
1834
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1835
				   uint64_t start,
1836
				   uint64_t length)
1837
{
1838
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1839
	gen6_pte_t *pt_vaddr, scratch_pte;
1840 1841
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1842 1843
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1844
	unsigned last_pte, i;
1845

1846
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1847
				     I915_CACHE_LLC, 0);
1848

1849 1850
	while (num_entries) {
		last_pte = first_pte + num_entries;
1851 1852
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1853

1854
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1855

1856 1857
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1858

1859
		kunmap_px(ppgtt, pt_vaddr);
1860

1861 1862
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1863
		act_pt++;
1864
	}
1865 1866
}

1867
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1868
				      struct sg_table *pages,
1869
				      uint64_t start,
1870
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1871
{
1872
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1873
	unsigned first_entry = start >> PAGE_SHIFT;
1874 1875
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1876 1877 1878
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1879

1880
	for_each_sgt_dma(addr, sgt_iter, pages) {
1881
		if (pt_vaddr == NULL)
1882
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1883

1884
		pt_vaddr[act_pte] =
1885
			vm->pte_encode(addr, cache_level, flags);
1886

1887
		if (++act_pte == GEN6_PTES) {
1888
			kunmap_px(ppgtt, pt_vaddr);
1889
			pt_vaddr = NULL;
1890
			act_pt++;
1891
			act_pte = 0;
D
Daniel Vetter 已提交
1892 1893
		}
	}
1894

1895
	if (pt_vaddr)
1896
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1897 1898
}

1899
static int gen6_alloc_va_range(struct i915_address_space *vm,
1900
			       uint64_t start_in, uint64_t length_in)
1901
{
1902
	DECLARE_BITMAP(new_page_tables, I915_PDES);
1903
	struct drm_i915_private *dev_priv = vm->i915;
1904
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1905
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1906
	struct i915_page_table *pt;
1907
	uint32_t start, length, start_save, length_save;
1908
	uint32_t pde;
1909 1910
	int ret;

1911 1912
	start = start_save = start_in;
	length = length_save = length_in;
1913 1914 1915 1916 1917 1918 1919 1920

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1921
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1922
		if (pt != vm->scratch_pt) {
1923 1924 1925 1926 1927 1928 1929
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1930
		pt = alloc_pt(dev_priv);
1931 1932 1933 1934 1935 1936 1937 1938
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1939
		__set_bit(pde, new_page_tables);
1940
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1941 1942 1943 1944
	}

	start = start_save;
	length = length_save;
1945

1946
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1947 1948 1949 1950 1951 1952
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1953
		if (__test_and_clear_bit(pde, new_page_tables))
1954 1955
			gen6_write_pde(&ppgtt->pd, pde, pt);

1956 1957 1958 1959
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1960
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1961 1962 1963
				GEN6_PTES);
	}

1964 1965 1966 1967
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1968
	readl(ggtt->gsm);
1969

1970
	mark_tlbs_dirty(ppgtt);
1971
	return 0;
1972 1973 1974

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1975
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1976

1977
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
1978
		free_pt(dev_priv, pt);
1979 1980 1981 1982
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1983 1984
}

1985 1986
static int gen6_init_scratch(struct i915_address_space *vm)
{
1987
	struct drm_i915_private *dev_priv = vm->i915;
1988
	int ret;
1989

1990
	ret = setup_scratch_page(dev_priv, &vm->scratch_page, I915_GFP_DMA);
1991 1992
	if (ret)
		return ret;
1993

1994
	vm->scratch_pt = alloc_pt(dev_priv);
1995
	if (IS_ERR(vm->scratch_pt)) {
1996
		cleanup_scratch_page(dev_priv, &vm->scratch_page);
1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
2007
	struct drm_i915_private *dev_priv = vm->i915;
2008

2009 2010
	free_pt(dev_priv, vm->scratch_pt);
	cleanup_scratch_page(dev_priv, &vm->scratch_page);
2011 2012
}

2013
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2014
{
2015
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2016
	struct i915_page_directory *pd = &ppgtt->pd;
2017
	struct drm_i915_private *dev_priv = vm->i915;
2018 2019
	struct i915_page_table *pt;
	uint32_t pde;
2020

2021 2022
	drm_mm_remove_node(&ppgtt->node);

2023
	gen6_for_all_pdes(pt, pd, pde)
2024
		if (pt != vm->scratch_pt)
2025
			free_pt(dev_priv, pt);
2026

2027
	gen6_free_scratch(vm);
2028 2029
}

2030
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2031
{
2032
	struct i915_address_space *vm = &ppgtt->base;
2033
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2034
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2035
	bool retried = false;
2036
	int ret;
2037

B
Ben Widawsky 已提交
2038 2039 2040 2041
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2042
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2043

2044 2045 2046
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2047

2048
alloc:
2049 2050 2051
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm, &ppgtt->node,
						  GEN6_PD_SIZE, GEN6_PD_ALIGN,
						  I915_COLOR_UNEVICTABLE,
2052
						  0, ggtt->base.total,
2053
						  DRM_MM_TOPDOWN);
2054
	if (ret == -ENOSPC && !retried) {
2055
		ret = i915_gem_evict_something(&ggtt->base,
2056
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2057
					       I915_COLOR_UNEVICTABLE,
2058
					       0, ggtt->base.total,
2059
					       0);
2060
		if (ret)
2061
			goto err_out;
2062 2063 2064 2065

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2066

2067
	if (ret)
2068 2069
		goto err_out;

2070

2071
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2072
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2073

2074
	return 0;
2075 2076

err_out:
2077
	gen6_free_scratch(vm);
2078
	return ret;
2079 2080 2081 2082
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2083
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2084
}
2085

2086 2087 2088
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2089
	struct i915_page_table *unused;
2090
	uint32_t pde;
2091

2092
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2093
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2094 2095
}

2096
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2097
{
2098
	struct drm_i915_private *dev_priv = ppgtt->base.i915;
2099
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2100 2101
	int ret;

2102
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2103
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2104
		ppgtt->switch_mm = gen6_mm_switch;
2105
	else if (IS_HASWELL(dev_priv))
2106
		ppgtt->switch_mm = hsw_mm_switch;
2107
	else if (IS_GEN7(dev_priv))
2108
		ppgtt->switch_mm = gen7_mm_switch;
2109
	else
2110 2111 2112 2113 2114 2115
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2116
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2117 2118
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2119 2120
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2121 2122
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2123
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2124
	ppgtt->debug_dump = gen6_dump_ppgtt;
2125

2126
	ppgtt->pd.base.ggtt_offset =
2127
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2128

2129
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2130
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2131

2132
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2133

2134 2135
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2136
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2137 2138
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2139

2140
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2141
		  ppgtt->pd.base.ggtt_offset << 10);
2142

2143
	return 0;
2144 2145
}

2146 2147
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2148
{
2149
	ppgtt->base.i915 = dev_priv;
2150

2151
	if (INTEL_INFO(dev_priv)->gen < 8)
2152
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2153
	else
2154
		return gen8_ppgtt_init(ppgtt);
2155
}
2156

2157
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2158 2159
				    struct drm_i915_private *dev_priv,
				    const char *name)
2160
{
C
Chris Wilson 已提交
2161
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2162 2163 2164
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2165
	INIT_LIST_HEAD(&vm->unbound_list);
2166 2167 2168
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2169 2170 2171 2172 2173 2174 2175
static void i915_address_space_fini(struct i915_address_space *vm)
{
	i915_gem_timeline_fini(&vm->timeline);
	drm_mm_takedown(&vm->mm);
	list_del(&vm->global_link);
}

2176
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2177 2178 2179 2180 2181 2182
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2183
	if (IS_BROADWELL(dev_priv))
2184
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2185
	else if (IS_CHERRYVIEW(dev_priv))
2186
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2187
	else if (IS_SKYLAKE(dev_priv))
2188
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2189
	else if (IS_BROXTON(dev_priv))
2190 2191 2192
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2193 2194
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2195 2196
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2197
{
2198
	int ret;
B
Ben Widawsky 已提交
2199

2200
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2201
	if (ret == 0) {
B
Ben Widawsky 已提交
2202
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2203
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2204
		ppgtt->base.file = file_priv;
2205
	}
2206 2207 2208 2209

	return ret;
}

2210
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2211
{
2212
	gtt_write_workarounds(dev_priv);
2213

2214 2215 2216 2217 2218 2219
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2220
	if (!USES_PPGTT(dev_priv))
2221 2222
		return 0;

2223
	if (IS_GEN6(dev_priv))
2224
		gen6_ppgtt_enable(dev_priv);
2225
	else if (IS_GEN7(dev_priv))
2226 2227 2228
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2229
	else
2230
		MISSING_CASE(INTEL_GEN(dev_priv));
2231

2232 2233
	return 0;
}
2234

2235
struct i915_hw_ppgtt *
2236
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2237 2238
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2239 2240 2241 2242 2243 2244 2245 2246
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2247
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2248 2249 2250 2251 2252
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2253 2254
	trace_i915_ppgtt_create(&ppgtt->base);

2255 2256 2257
	return ppgtt;
}

2258
void i915_ppgtt_release(struct kref *kref)
2259 2260 2261 2262
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2263 2264
	trace_i915_ppgtt_release(&ppgtt->base);

2265
	/* vmas should already be unbound and destroyed */
2266 2267
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2268
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2269

2270
	i915_address_space_fini(&ppgtt->base);
2271

2272 2273 2274
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2275

2276 2277 2278
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2279
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2280 2281 2282 2283 2284
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2285
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2286 2287 2288 2289 2290
		return true;
#endif
	return false;
}

2291
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2292
{
2293
	struct intel_engine_cs *engine;
2294
	enum intel_engine_id id;
2295

2296
	if (INTEL_INFO(dev_priv)->gen < 6)
2297 2298
		return;

2299
	for_each_engine(engine, dev_priv, id) {
2300
		u32 fault_reg;
2301
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2302 2303
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2304
					 "\tAddr: 0x%08lx\n"
2305 2306 2307 2308 2309 2310 2311
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2312
			I915_WRITE(RING_FAULT_REG(engine),
2313 2314 2315
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2316 2317 2318 2319

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2320 2321
}

2322 2323
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2324
	if (INTEL_INFO(dev_priv)->gen < 6) {
2325 2326 2327 2328 2329 2330 2331
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2332
void i915_gem_suspend_gtt_mappings(struct drm_i915_private *dev_priv)
2333
{
2334
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2335 2336 2337 2338

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
2339
	if (INTEL_GEN(dev_priv) < 6)
2340 2341
		return;

2342
	i915_check_and_clear_faults(dev_priv);
2343

2344
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2345 2346

	i915_ggtt_flush(dev_priv);
2347 2348
}

2349 2350
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2351
{
2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	do {
		if (dma_map_sg(&obj->base.dev->pdev->dev,
			       pages->sgl, pages->nents,
			       PCI_DMA_BIDIRECTIONAL))
			return 0;

		/* If the DMA remap fails, one cause can be that we have
		 * too many objects pinned in a small remapping table,
		 * such as swiotlb. Incrementally purge all other objects and
		 * try again - if there are no more pages to remove from
		 * the DMA remapper, i915_gem_shrink will return 0.
		 */
		GEM_BUG_ON(obj->mm.pages == pages);
	} while (i915_gem_shrink(to_i915(obj->base.dev),
				 obj->base.size >> PAGE_SHIFT,
				 I915_SHRINK_BOUND |
				 I915_SHRINK_UNBOUND |
				 I915_SHRINK_ACTIVE));
2370

2371
	return -ENOSPC;
2372 2373
}

2374
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2375 2376 2377 2378
{
	writeq(pte, addr);
}

2379 2380 2381 2382 2383 2384
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
2385
	struct drm_i915_private *dev_priv = vm->i915;
2386 2387 2388 2389
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2390
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2391 2392 2393 2394 2395

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2396 2397
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2398
				     uint64_t start,
2399
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2400
{
2401
	struct drm_i915_private *dev_priv = vm->i915;
2402
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2403 2404 2405 2406 2407
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2408

2409 2410 2411
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2412
		gtt_entry = gen8_pte_encode(addr, level);
2413
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2424
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2425 2426 2427 2428 2429 2430 2431 2432 2433

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2460 2461 2462 2463 2464 2465
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
2466
	struct drm_i915_private *dev_priv = vm->i915;
2467 2468 2469 2470
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2471
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2472 2473 2474 2475 2476

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2477 2478 2479 2480 2481 2482
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2483
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2484
				     struct sg_table *st,
2485
				     uint64_t start,
2486
				     enum i915_cache_level level, u32 flags)
2487
{
2488
	struct drm_i915_private *dev_priv = vm->i915;
2489
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2490 2491 2492 2493 2494
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2495

2496 2497 2498
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2499
		gtt_entry = vm->pte_encode(addr, level, flags);
2500
		iowrite32(gtt_entry, &gtt_entries[i++]);
2501 2502 2503 2504 2505 2506 2507 2508
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2509 2510
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2511 2512 2513 2514 2515 2516 2517

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2518 2519
}

2520
static void nop_clear_range(struct i915_address_space *vm,
2521
			    uint64_t start, uint64_t length)
2522 2523 2524
{
}

B
Ben Widawsky 已提交
2525
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2526
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2527
{
2528
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2529 2530
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2531
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2532 2533
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2534 2535 2536 2537 2538 2539 2540
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2541
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2542
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2543 2544 2545 2546 2547
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2548
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2549
				  uint64_t start,
2550
				  uint64_t length)
2551
{
2552
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2553 2554
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2555
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2556 2557
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2558 2559 2560 2561 2562 2563 2564
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2565
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2566
				     I915_CACHE_LLC, 0);
2567

2568 2569 2570 2571 2572
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2585 2586 2587 2588
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2589 2590 2591 2592
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2593
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2594

2595 2596
}

2597
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2598
				  uint64_t start,
2599
				  uint64_t length)
2600
{
2601
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2602 2603
}

2604 2605 2606
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2607
{
2608
	struct drm_i915_private *i915 = vma->vm->i915;
2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2621
	intel_runtime_pm_get(i915);
2622
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2623
				cache_level, pte_flags);
2624
	intel_runtime_pm_put(i915);
2625 2626 2627 2628 2629 2630

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2631
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2632 2633 2634 2635 2636 2637 2638

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2639
{
2640
	struct drm_i915_private *i915 = vma->vm->i915;
2641
	u32 pte_flags;
2642 2643 2644 2645 2646
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2647

2648
	/* Currently applicable only to VLV */
2649 2650
	pte_flags = 0;
	if (vma->obj->gt_ro)
2651
		pte_flags |= PTE_READ_ONLY;
2652

2653

2654
	if (flags & I915_VMA_GLOBAL_BIND) {
2655
		intel_runtime_pm_get(i915);
2656
		vma->vm->insert_entries(vma->vm,
2657
					vma->pages, vma->node.start,
2658
					cache_level, pte_flags);
2659
		intel_runtime_pm_put(i915);
2660
	}
2661

2662
	if (flags & I915_VMA_LOCAL_BIND) {
2663
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2664
		appgtt->base.insert_entries(&appgtt->base,
2665
					    vma->pages, vma->node.start,
2666
					    cache_level, pte_flags);
2667
	}
2668 2669

	return 0;
2670 2671
}

2672
static void ggtt_unbind_vma(struct i915_vma *vma)
2673
{
2674
	struct drm_i915_private *i915 = vma->vm->i915;
2675
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2676
	const u64 size = min(vma->size, vma->node.size);
2677

2678 2679
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2680
		vma->vm->clear_range(vma->vm,
2681
				     vma->node.start, size);
2682 2683
		intel_runtime_pm_put(i915);
	}
2684

2685
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2686
		appgtt->base.clear_range(&appgtt->base,
2687
					 vma->node.start, size);
2688 2689
}

2690 2691
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2692
{
D
David Weinehall 已提交
2693 2694
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2695
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2696

2697
	if (unlikely(ggtt->do_idle_maps)) {
2698
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2699 2700 2701 2702 2703
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2704

2705
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2706
}
2707

C
Chris Wilson 已提交
2708
static void i915_gtt_color_adjust(const struct drm_mm_node *node,
2709
				  unsigned long color,
2710 2711
				  u64 *start,
				  u64 *end)
2712 2713 2714 2715
{
	if (node->color != color)
		*start += 4096;

2716 2717
	node = list_next_entry(node, node_list);
	if (node->allocated && node->color != color)
2718
		*end -= 4096;
2719
}
B
Ben Widawsky 已提交
2720

2721
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2722
{
2723 2724 2725 2726 2727 2728 2729 2730 2731
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2732
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2733
	unsigned long hole_start, hole_end;
2734
	struct i915_hw_ppgtt *ppgtt;
2735
	struct drm_mm_node *entry;
2736
	int ret;
2737

2738 2739 2740
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2741

2742 2743 2744
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
2745 2746
						  4096, 0,
						  I915_COLOR_UNEVICTABLE,
2747 2748 2749 2750 2751
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2752
	/* Clear any non-preallocated blocks */
2753
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2754 2755
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2756
		ggtt->base.clear_range(&ggtt->base, hole_start,
2757
				       hole_end - hole_start);
2758 2759 2760
	}

	/* And finally clear the reserved guard page */
2761
	ggtt->base.clear_range(&ggtt->base,
2762
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2763

2764
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2765
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2766 2767 2768 2769
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2770

2771
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2772 2773
		if (ret)
			goto err_ppgtt;
2774

2775
		if (ppgtt->base.allocate_va_range) {
2776 2777
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2778 2779
			if (ret)
				goto err_ppgtt_cleanup;
2780
		}
2781

2782 2783
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2784
					ppgtt->base.total);
2785

2786
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2787 2788
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2789 2790
	}

2791
	return 0;
2792 2793 2794 2795 2796 2797 2798 2799

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2800 2801
}

2802 2803
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2804
 * @dev_priv: i915 device
2805
 */
2806
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2807
{
2808
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2809

2810 2811 2812
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2813
		kfree(ppgtt);
2814 2815
	}

2816
	i915_gem_cleanup_stolen(&dev_priv->drm);
2817

2818 2819 2820
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2821
	if (drm_mm_initialized(&ggtt->base.mm)) {
2822
		intel_vgt_deballoon(dev_priv);
2823

2824 2825 2826
		mutex_lock(&dev_priv->drm.struct_mutex);
		i915_address_space_fini(&ggtt->base);
		mutex_unlock(&dev_priv->drm.struct_mutex);
2827 2828
	}

2829
	ggtt->base.cleanup(&ggtt->base);
2830 2831

	arch_phys_wc_del(ggtt->mtrr);
2832
	io_mapping_fini(&ggtt->mappable);
2833
}
2834

2835
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2836 2837 2838 2839 2840 2841
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2842
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2843 2844 2845 2846 2847
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2848 2849 2850 2851 2852 2853 2854

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2855 2856 2857
	return bdw_gmch_ctl << 20;
}

2858
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2859 2860 2861 2862 2863 2864 2865 2866 2867 2868
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2869
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2870 2871 2872 2873 2874 2875
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2876
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2877 2878 2879 2880 2881 2882
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2913
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2914
{
2915 2916
	struct drm_i915_private *dev_priv = ggtt->base.i915;
	struct pci_dev *pdev = dev_priv->drm.pdev;
2917
	phys_addr_t phys_addr;
2918
	int ret;
B
Ben Widawsky 已提交
2919 2920

	/* For Modern GENs the PTEs and register space are split in the BAR */
2921
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2922

I
Imre Deak 已提交
2923 2924 2925 2926 2927 2928 2929
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2930
	if (IS_GEN9_LP(dev_priv))
2931
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2932
	else
2933
		ggtt->gsm = ioremap_wc(phys_addr, size);
2934
	if (!ggtt->gsm) {
2935
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2936 2937 2938
		return -ENOMEM;
	}

2939
	ret = setup_scratch_page(dev_priv, &ggtt->base.scratch_page, GFP_DMA32);
2940
	if (ret) {
B
Ben Widawsky 已提交
2941 2942
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2943
		iounmap(ggtt->gsm);
2944
		return ret;
B
Ben Widawsky 已提交
2945 2946
	}

2947
	return 0;
B
Ben Widawsky 已提交
2948 2949
}

B
Ben Widawsky 已提交
2950 2951 2952
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2953
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2966
	if (!USES_PPGTT(dev_priv))
2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2982 2983
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2984 2985
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2986 2987
}

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3009 3010 3011 3012 3013 3014 3015 3016 3017 3018
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3019 3020
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3021 3022
}

3023 3024 3025 3026 3027
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3028
	cleanup_scratch_page(vm->i915, &vm->scratch_page);
3029 3030
}

3031
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3032
{
3033
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3034
	struct pci_dev *pdev = dev_priv->drm.pdev;
3035
	unsigned int size;
B
Ben Widawsky 已提交
3036 3037 3038
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3039 3040
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3041

3042 3043
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3044

3045
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3046

3047
	if (INTEL_GEN(dev_priv) >= 9) {
3048
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3049
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3050
	} else if (IS_CHERRYVIEW(dev_priv)) {
3051
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3052
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3053
	} else {
3054
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3055
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3056
	}
B
Ben Widawsky 已提交
3057

3058
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3059

3060
	if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3061 3062 3063
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3064

3065
	ggtt->base.cleanup = gen6_gmch_remove;
3066 3067
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3068
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3069
	ggtt->base.clear_range = nop_clear_range;
3070
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3071 3072 3073 3074 3075 3076
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3077
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3078 3079
}

3080
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3081
{
3082
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3083
	struct pci_dev *pdev = dev_priv->drm.pdev;
3084
	unsigned int size;
3085 3086
	u16 snb_gmch_ctl;

3087 3088
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3089

3090 3091
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3092
	 */
3093
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3094
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3095
		return -ENXIO;
3096 3097
	}

3098 3099 3100
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3101

3102
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3103

3104 3105
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3106

3107
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3108
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3109 3110 3111
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3124

3125
	return ggtt_probe_common(ggtt, size);
3126 3127
}

3128
static void i915_gmch_remove(struct i915_address_space *vm)
3129
{
3130
	intel_gmch_remove();
3131
}
3132

3133
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3134
{
3135
	struct drm_i915_private *dev_priv = ggtt->base.i915;
3136 3137
	int ret;

3138
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3139 3140 3141 3142 3143
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3144 3145 3146 3147
	intel_gtt_get(&ggtt->base.total,
		      &ggtt->stolen_size,
		      &ggtt->mappable_base,
		      &ggtt->mappable_end);
3148

3149
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3150
	ggtt->base.insert_page = i915_ggtt_insert_page;
3151 3152 3153 3154
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3155
	ggtt->base.cleanup = i915_gmch_remove;
3156

3157
	if (unlikely(ggtt->do_idle_maps))
3158 3159
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3160 3161 3162
	return 0;
}

3163
/**
3164
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3165
 * @dev_priv: i915 device
3166
 */
3167
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3168
{
3169
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3170 3171
	int ret;

3172
	ggtt->base.i915 = dev_priv;
3173

3174 3175 3176 3177 3178 3179
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3180
	if (ret)
3181 3182
		return ret;

3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
	/* Trim the GGTT to fit the GuC mappable upper range (when enabled).
	 * This is easier than doing range restriction on the fly, as we
	 * currently don't have any bits spare to pass in this upper
	 * restriction!
	 */
	if (HAS_GUC(dev_priv) && i915.enable_guc_loading) {
		ggtt->base.total = min_t(u64, ggtt->base.total, GUC_GGTT_TOP);
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3193 3194
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3195
			  " of address space! Found %lldM!\n",
3196 3197 3198 3199 3200
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3201 3202 3203 3204 3205 3206 3207
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3208
	/* GMADR is the PCI mmio aperture into the global GTT. */
3209
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3210 3211
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3212
	DRM_DEBUG_DRIVER("GTT stolen size = %uM\n", ggtt->stolen_size >> 20);
3213 3214 3215 3216
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3217 3218

	return 0;
3219 3220 3221 3222
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3223
 * @dev_priv: i915 device
3224
 */
3225
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3226 3227 3228 3229
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3230 3231 3232 3233 3234
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3235
	mutex_lock(&dev_priv->drm.struct_mutex);
3236
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3237
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3238 3239 3240
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3241
	mutex_unlock(&dev_priv->drm.struct_mutex);
3242

3243 3244 3245
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3246 3247 3248 3249 3250 3251
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3252 3253 3254 3255
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3256
	ret = i915_gem_init_stolen(dev_priv);
3257 3258 3259 3260
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3261 3262

out_gtt_cleanup:
3263
	ggtt->base.cleanup(&ggtt->base);
3264
	return ret;
3265
}
3266

3267
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3268
{
3269
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3270 3271 3272 3273 3274
		return -EIO;

	return 0;
}

3275
void i915_gem_restore_gtt_mappings(struct drm_i915_private *dev_priv)
3276
{
3277
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3278
	struct drm_i915_gem_object *obj, *on;
3279

3280
	i915_check_and_clear_faults(dev_priv);
3281 3282

	/* First fill our portion of the GTT with scratch pages */
3283
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3284

3285 3286 3287 3288
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3289
				 &dev_priv->mm.bound_list, global_link) {
3290 3291 3292
		bool ggtt_bound = false;
		struct i915_vma *vma;

3293
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3294
			if (vma->vm != &ggtt->base)
3295
				continue;
3296

3297 3298 3299
			if (!i915_vma_unbind(vma))
				continue;

3300 3301
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3302
			ggtt_bound = true;
3303 3304
		}

3305
		if (ggtt_bound)
3306
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3307
	}
3308

3309 3310
	ggtt->base.closed = false;

3311
	if (INTEL_GEN(dev_priv) >= 8) {
3312
		if (IS_CHERRYVIEW(dev_priv) || IS_GEN9_LP(dev_priv))
3313 3314 3315 3316 3317 3318 3319
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

3320
	if (USES_PPGTT(dev_priv)) {
3321 3322
		struct i915_address_space *vm;

3323 3324 3325
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3326
			struct i915_hw_ppgtt *ppgtt;
3327

3328
			if (i915_is_ggtt(vm))
3329
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3330 3331
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3332 3333 3334 3335 3336 3337 3338 3339 3340

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3341
struct i915_vma *
C
Chris Wilson 已提交
3342 3343 3344
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3345
{
3346
	struct rb_node *rb;
3347

3348 3349 3350 3351 3352
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3353
		cmp = i915_vma_compare(vma, vm, view);
3354
		if (cmp == 0)
C
Chris Wilson 已提交
3355
			return vma;
3356

3357 3358 3359 3360 3361 3362
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3363
	return NULL;
3364 3365 3366
}

struct i915_vma *
C
Chris Wilson 已提交
3367 3368 3369
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3370
{
C
Chris Wilson 已提交
3371
	struct i915_vma *vma;
3372

3373
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3374
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3375

C
Chris Wilson 已提交
3376
	vma = i915_gem_obj_to_vma(obj, vm, view);
3377
	if (!vma) {
J
Joonas Lahtinen 已提交
3378
		vma = i915_vma_create(obj, vm, view);
3379 3380
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3381

3382
	GEM_BUG_ON(i915_vma_is_closed(vma));
3383 3384
	return vma;
}
3385

3386
static struct scatterlist *
3387
rotate_pages(const dma_addr_t *in, unsigned int offset,
3388
	     unsigned int width, unsigned int height,
3389
	     unsigned int stride,
3390
	     struct sg_table *st, struct scatterlist *sg)
3391 3392 3393 3394 3395
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3396
		src_idx = stride * (height - 1) + column;
3397 3398 3399 3400 3401 3402 3403
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3404
			sg_dma_address(sg) = in[offset + src_idx];
3405 3406
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3407
			src_idx -= stride;
3408 3409
		}
	}
3410 3411

	return sg;
3412 3413 3414
}

static struct sg_table *
3415
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3416 3417
			  struct drm_i915_gem_object *obj)
{
3418
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3419
	unsigned int size = intel_rotation_info_size(rot_info);
3420 3421
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3422 3423 3424
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3425
	struct scatterlist *sg;
3426
	int ret = -ENOMEM;
3427 3428

	/* Allocate a temporary list of source pages for random access. */
3429
	page_addr_list = drm_malloc_gfp(n_pages,
3430 3431
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3432 3433 3434 3435 3436 3437 3438 3439
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3440
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3441 3442 3443 3444 3445
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3446
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3447
		page_addr_list[i++] = dma_addr;
3448

3449
	GEM_BUG_ON(i != n_pages);
3450 3451 3452
	st->nents = 0;
	sg = st->sgl;

3453 3454 3455 3456
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3457 3458
	}

3459 3460
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3461 3462 3463 3464 3465 3466 3467 3468 3469 3470

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3471 3472 3473
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3474 3475
	return ERR_PTR(ret);
}
3476

3477 3478 3479 3480 3481
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3482 3483 3484
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3485 3486 3487 3488 3489 3490
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3491
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3492 3493 3494
	if (ret)
		goto err_sg_alloc;

3495 3496 3497 3498 3499
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3500 3501
	sg = st->sgl;
	st->nents = 0;
3502 3503
	do {
		unsigned int len;
3504

3505 3506 3507 3508 3509 3510
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3511 3512

		st->nents++;
3513 3514 3515 3516 3517
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3518

3519 3520 3521 3522
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3523 3524 3525 3526 3527 3528 3529

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3530
static int
3531
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3532
{
3533 3534
	int ret = 0;

3535 3536 3537 3538 3539 3540 3541
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3542
	if (vma->pages)
3543 3544 3545
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3546
		vma->pages = vma->obj->mm.pages;
3547
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3548
		vma->pages =
3549
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3550
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3551
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3552 3553 3554 3555
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3556
	if (!vma->pages) {
3557
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3558
			  vma->ggtt_view.type);
3559
		ret = -EINVAL;
3560 3561 3562
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3563 3564
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3565 3566
	}

3567
	return ret;
3568 3569
}