i915_gem_gtt.c 55.4 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29 30 31 32
#include "i915_drv.h"
#include "i915_trace.h"
#include "intel_drv.h"

33 34
#define GEN6_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
B
Ben Widawsky 已提交
35
typedef uint64_t gen8_gtt_pte_t;
B
Ben Widawsky 已提交
36
typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
37

38 39
/* PPGTT stuff */
#define GEN6_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0xff0))
40
#define HSW_GTT_ADDR_ENCODE(addr)	((addr) | (((addr) >> 28) & 0x7f0))
41 42 43 44 45 46 47 48 49

#define GEN6_PDE_VALID			(1 << 0)
/* gen6+ has bit 11-4 for physical addr bit 39-32 */
#define GEN6_PDE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)

#define GEN6_PTE_VALID			(1 << 0)
#define GEN6_PTE_UNCACHED		(1 << 1)
#define HSW_PTE_UNCACHED		(0)
#define GEN6_PTE_CACHE_LLC		(2 << 1)
50
#define GEN7_PTE_CACHE_L3_LLC		(3 << 1)
51
#define GEN6_PTE_ADDR_ENCODE(addr)	GEN6_GTT_ADDR_ENCODE(addr)
52 53 54 55 56 57 58
#define HSW_PTE_ADDR_ENCODE(addr)	HSW_GTT_ADDR_ENCODE(addr)

/* Cacheability Control is a 4-bit value. The low three bits are stored in *
 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
 */
#define HSW_CACHEABILITY_CONTROL(bits)	((((bits) & 0x7) << 1) | \
					 (((bits) & 0x8) << (11 - 3)))
59
#define HSW_WB_LLC_AGE3			HSW_CACHEABILITY_CONTROL(0x2)
60
#define HSW_WB_LLC_AGE0			HSW_CACHEABILITY_CONTROL(0x3)
61
#define HSW_WB_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0xb)
62
#define HSW_WB_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x8)
63
#define HSW_WT_ELLC_LLC_AGE0		HSW_CACHEABILITY_CONTROL(0x6)
64
#define HSW_WT_ELLC_LLC_AGE3		HSW_CACHEABILITY_CONTROL(0x7)
65

66
#define GEN8_PTES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_gtt_pte_t))
B
Ben Widawsky 已提交
67
#define GEN8_PDES_PER_PAGE		(PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
68 69 70 71 72 73 74 75 76 77 78 79 80

/* GEN8 legacy style addressis defined as a 3 level page table:
 * 31:30 | 29:21 | 20:12 |  11:0
 * PDPE  |  PDE  |  PTE  | offset
 * The difference as compared to normal x86 3 level page table is the PDPEs are
 * programmed via register.
 */
#define GEN8_PDPE_SHIFT			30
#define GEN8_PDPE_MASK			0x3
#define GEN8_PDE_SHIFT			21
#define GEN8_PDE_MASK			0x1ff
#define GEN8_PTE_SHIFT			12
#define GEN8_PTE_MASK			0x1ff
B
Ben Widawsky 已提交
81

B
Ben Widawsky 已提交
82 83 84 85 86
#define PPAT_UNCACHED_INDEX		(_PAGE_PWT | _PAGE_PCD)
#define PPAT_CACHED_PDE_INDEX		0 /* WB LLC */
#define PPAT_CACHED_INDEX		_PAGE_PAT /* WB LLCeLLC */
#define PPAT_DISPLAY_ELLC_INDEX		_PAGE_PCD /* WT eLLC */

87 88 89 90
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);
91
static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt);
92

B
Ben Widawsky 已提交
93 94 95 96 97 98
static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
					     enum i915_cache_level level,
					     bool valid)
{
	gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
	pte |= addr;
B
Ben Widawsky 已提交
99 100 101 102
	if (level != I915_CACHE_NONE)
		pte |= PPAT_CACHED_INDEX;
	else
		pte |= PPAT_UNCACHED_INDEX;
B
Ben Widawsky 已提交
103 104 105
	return pte;
}

B
Ben Widawsky 已提交
106 107 108 109 110 111 112 113 114 115 116 117 118
static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
					     dma_addr_t addr,
					     enum i915_cache_level level)
{
	gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

119
static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
120 121
				     enum i915_cache_level level,
				     bool valid)
122
{
123
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
124
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
125 126

	switch (level) {
127 128 129 130 131 132 133 134 135 136 137 138 139 140 141
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
		WARN_ON(1);
	}

	return pte;
}

static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
142 143
				     enum i915_cache_level level,
				     bool valid)
144
{
145
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
146 147 148 149 150
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
151 152 153 154 155
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
156
		pte |= GEN6_PTE_UNCACHED;
157 158
		break;
	default:
159
		WARN_ON(1);
160 161
	}

162 163 164
	return pte;
}

165 166 167
#define BYT_PTE_WRITEABLE		(1 << 1)
#define BYT_PTE_SNOOPED_BY_CPU_CACHES	(1 << 2)

168
static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
169 170
				     enum i915_cache_level level,
				     bool valid)
171
{
172
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
173 174 175 176 177 178 179 180 181 182 183 184 185
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	/* Mark the page as writeable.  Other platforms don't have a
	 * setting for read-only/writable, so this matches that behavior.
	 */
	pte |= BYT_PTE_WRITEABLE;

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

186
static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
187 188
				     enum i915_cache_level level,
				     bool valid)
189
{
190
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
191
	pte |= HSW_PTE_ADDR_ENCODE(addr);
192 193

	if (level != I915_CACHE_NONE)
194
		pte |= HSW_WB_LLC_AGE3;
195 196 197 198

	return pte;
}

199
static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
200 201
				      enum i915_cache_level level,
				      bool valid)
202
{
203
	gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
204 205
	pte |= HSW_PTE_ADDR_ENCODE(addr);

206 207 208 209
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
210
		pte |= HSW_WT_ELLC_LLC_AGE3;
211 212
		break;
	default:
213
		pte |= HSW_WB_ELLC_LLC_AGE3;
214 215
		break;
	}
216 217 218 219

	return pte;
}

220 221
/* Broadwell Page Directory Pointer Descriptors */
static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
222
			   uint64_t val, bool synchronous)
223
{
224
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
225 226 227 228
	int ret;

	BUG_ON(entry >= 4);

229 230 231 232 233 234
	if (synchronous) {
		I915_WRITE(GEN8_RING_PDP_UDW(ring, entry), val >> 32);
		I915_WRITE(GEN8_RING_PDP_LDW(ring, entry), (u32)val);
		return 0;
	}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

250 251 252
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
253
{
254
	int i, ret;
255 256 257 258 259 260

	/* bit of a hack to find the actual last used pd */
	int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;

	for (i = used_pd - 1; i >= 0; i--) {
		dma_addr_t addr = ppgtt->pd_dma_addr[i];
261 262 263
		ret = gen8_write_pdp(ring, i, addr, synchronous);
		if (ret)
			return ret;
264
	}
B
Ben Widawsky 已提交
265

266
	return 0;
267 268
}

269
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
270 271
				   uint64_t start,
				   uint64_t length,
272 273 274 275 276
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr, scratch_pte;
277 278 279
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
280
	unsigned num_entries = length >> PAGE_SHIFT;
281 282 283 284 285 286
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
287
		struct page *page_table = ppgtt->gen8_pt_pages[pdpe][pde];
288

289
		last_pte = pte + num_entries;
290 291 292 293 294
		if (last_pte > GEN8_PTES_PER_PAGE)
			last_pte = GEN8_PTES_PER_PAGE;

		pt_vaddr = kmap_atomic(page_table);

295
		for (i = pte; i < last_pte; i++) {
296
			pt_vaddr[i] = scratch_pte;
297 298
			num_entries--;
		}
299 300 301

		kunmap_atomic(pt_vaddr);

302 303 304 305 306
		pte = 0;
		if (++pde == GEN8_PDES_PER_PAGE) {
			pdpe++;
			pde = 0;
		}
307 308 309
	}
}

310 311
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
312
				      uint64_t start,
313 314 315 316 317
				      enum i915_cache_level cache_level)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_gtt_pte_t *pt_vaddr;
318 319 320
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
321 322
	struct sg_page_iter sg_iter;

323
	pt_vaddr = NULL;
324

325
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
326 327 328
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPS))
			break;

329
		if (pt_vaddr == NULL)
330
			pt_vaddr = kmap_atomic(ppgtt->gen8_pt_pages[pdpe][pde]);
331

332
		pt_vaddr[pte] =
333 334
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
335
		if (++pte == GEN8_PTES_PER_PAGE) {
336
			kunmap_atomic(pt_vaddr);
337
			pt_vaddr = NULL;
338 339 340 341 342
			if (++pde == GEN8_PDES_PER_PAGE) {
				pdpe++;
				pde = 0;
			}
			pte = 0;
343 344
		}
	}
345 346
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
347 348
}

349 350 351 352 353 354 355 356 357 358 359 360 361
static void gen8_free_page_tables(struct page **pt_pages)
{
	int i;

	if (pt_pages == NULL)
		return;

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++)
		if (pt_pages[i])
			__free_pages(pt_pages[i], 0);
}

static void gen8_ppgtt_free(const struct i915_hw_ppgtt *ppgtt)
362 363 364
{
	int i;

365 366 367
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		gen8_free_page_tables(ppgtt->gen8_pt_pages[i]);
		kfree(ppgtt->gen8_pt_pages[i]);
368
		kfree(ppgtt->gen8_pt_dma_addr[i]);
369
	}
370 371 372 373 374 375

	__free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
}

static void gen8_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
{
376
	struct pci_dev *hwdev = ppgtt->base.dev->pdev;
377 378 379 380 381 382 383 384
	int i, j;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		/* TODO: In the future we'll support sparse mappings, so this
		 * will have to change. */
		if (!ppgtt->pd_dma_addr[i])
			continue;

385 386
		pci_unmap_page(hwdev, ppgtt->pd_dma_addr[i], PAGE_SIZE,
			       PCI_DMA_BIDIRECTIONAL);
387 388 389 390

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			if (addr)
391 392
				pci_unmap_page(hwdev, addr, PAGE_SIZE,
					       PCI_DMA_BIDIRECTIONAL);
393 394 395 396
		}
	}
}

B
Ben Widawsky 已提交
397 398 399 400 401
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

402
	list_del(&vm->global_link);
403 404
	drm_mm_takedown(&vm->mm);

405 406
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
407 408
}

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431
static struct page **__gen8_alloc_page_tables(void)
{
	struct page **pt_pages;
	int i;

	pt_pages = kcalloc(GEN8_PDES_PER_PAGE, sizeof(struct page *), GFP_KERNEL);
	if (!pt_pages)
		return ERR_PTR(-ENOMEM);

	for (i = 0; i < GEN8_PDES_PER_PAGE; i++) {
		pt_pages[i] = alloc_page(GFP_KERNEL);
		if (!pt_pages[i])
			goto bail;
	}

	return pt_pages;

bail:
	gen8_free_page_tables(pt_pages);
	kfree(pt_pages);
	return ERR_PTR(-ENOMEM);
}

432 433 434
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt,
					   const int max_pdp)
{
435 436
	struct page **pt_pages[GEN8_LEGACY_PDPS];
	int i, ret;
437

438 439 440 441 442 443 444 445 446 447 448 449 450
	for (i = 0; i < max_pdp; i++) {
		pt_pages[i] = __gen8_alloc_page_tables();
		if (IS_ERR(pt_pages[i])) {
			ret = PTR_ERR(pt_pages[i]);
			goto unwind_out;
		}
	}

	/* NB: Avoid touching gen8_pt_pages until last to keep the allocation,
	 * "atomic" - for cleanup purposes.
	 */
	for (i = 0; i < max_pdp; i++)
		ppgtt->gen8_pt_pages[i] = pt_pages[i];
451 452

	return 0;
453 454 455 456 457 458 459 460

unwind_out:
	while (i--) {
		gen8_free_page_tables(pt_pages[i]);
		kfree(pt_pages[i]);
	}

	return ret;
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541
}

static int gen8_ppgtt_allocate_dma(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for (i = 0; i < ppgtt->num_pd_pages; i++) {
		ppgtt->gen8_pt_dma_addr[i] = kcalloc(GEN8_PDES_PER_PAGE,
						     sizeof(dma_addr_t),
						     GFP_KERNEL);
		if (!ppgtt->gen8_pt_dma_addr[i])
			return -ENOMEM;
	}

	return 0;
}

static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
{
	ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
	if (!ppgtt->pd_pages)
		return -ENOMEM;

	ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);

	return 0;
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

	ret = gen8_ppgtt_allocate_page_tables(ppgtt, max_pdp);
	if (ret) {
		__free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
		return ret;
	}

	ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;

	ret = gen8_ppgtt_allocate_dma(ppgtt);
	if (ret)
		gen8_ppgtt_free(ppgtt);

	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
			       &ppgtt->pd_pages[pd], 0,
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

	ppgtt->pd_dma_addr[pd] = pd_addr;

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
	struct page *p;
	int ret;

542
	p = ppgtt->gen8_pt_pages[pd][pt];
543 544 545 546 547 548 549 550 551 552 553
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

	ppgtt->gen8_pt_dma_addr[pd][pt] = pt_addr;

	return 0;
}

B
Ben Widawsky 已提交
554
/**
555 556 557 558
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
559
 *
560 561
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
562
 * TODO: Do something with the size parameter
563
 */
B
Ben Widawsky 已提交
564 565 566
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
567
	const int min_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
568
	int i, j, ret;
B
Ben Widawsky 已提交
569 570 571 572

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

573 574 575 576
	/* 1. Do all our allocations for page directories and page tables. */
	ret = gen8_ppgtt_alloc(ppgtt, max_pdp);
	if (ret)
		return ret;
577

B
Ben Widawsky 已提交
578
	/*
579
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
580 581
	 */
	for (i = 0; i < max_pdp; i++) {
582
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
583 584
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
585 586

		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
587
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
588 589
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
590 591 592
		}
	}

593 594 595 596 597
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
598
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
599 600
	 * will never need to touch the PDEs again.
	 */
B
Ben Widawsky 已提交
601 602 603 604 605 606 607 608 609 610 611
	for (i = 0; i < max_pdp; i++) {
		gen8_ppgtt_pde_t *pd_vaddr;
		pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
		for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
			dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
		kunmap_atomic(pd_vaddr);
	}

612 613 614 615 616 617
	ppgtt->enable = gen8_ppgtt_enable;
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;
618
	ppgtt->base.total = ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE * PAGE_SIZE;
619

620
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
621

B
Ben Widawsky 已提交
622 623 624
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
625 626
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
627
	return 0;
B
Ben Widawsky 已提交
628

629 630 631
bail:
	gen8_ppgtt_unmap_pages(ppgtt);
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
632 633 634
	return ret;
}

B
Ben Widawsky 已提交
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
	gen6_gtt_pte_t __iomem *pd_addr;
	gen6_gtt_pte_t scratch_pte;
	uint32_t pd_entry;
	int pte, pde;

	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);

	pd_addr = (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
		   ppgtt->pd_offset, ppgtt->pd_offset + ppgtt->num_pd_entries);
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
		gen6_gtt_pte_t *pt_vaddr;
		dma_addr_t pt_addr = ppgtt->pt_dma_addr[pde];
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

		pt_vaddr = kmap_atomic(ppgtt->pt_pages[pde]);
		for (pte = 0; pte < I915_PPGTT_PT_ENTRIES; pte+=4) {
			unsigned long va =
				(pde * PAGE_SIZE * I915_PPGTT_PT_ENTRIES) +
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

B
Ben Widawsky 已提交
691
static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
692
{
693
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
B
Ben Widawsky 已提交
694 695 696 697
	gen6_gtt_pte_t __iomem *pd_addr;
	uint32_t pd_entry;
	int i;

B
Ben Widawsky 已提交
698
	WARN_ON(ppgtt->pd_offset & 0x3f);
B
Ben Widawsky 已提交
699 700 701 702 703 704 705 706 707 708 709 710
	pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
		ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;

		pt_addr = ppgtt->pt_dma_addr[i];
		pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
		pd_entry |= GEN6_PDE_VALID;

		writel(pd_entry, pd_addr + i);
	}
	readl(pd_addr);
B
Ben Widawsky 已提交
711 712
}

713
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
714
{
715 716 717 718 719
	BUG_ON(ppgtt->pd_offset & 0x3f);

	return (ppgtt->pd_offset / 64) << 16;
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
			 struct intel_ring_buffer *ring,
			 bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* If we're in reset, we can assume the GPU is sufficiently idle to
	 * manually frob these bits. Ideally we could use the ring functions,
	 * except our error handling makes it quite difficult (can't use
	 * intel_ring_begin, ring->flush, or intel_ring_advance)
	 *
	 * FIXME: We should try not to special case reset
	 */
	if (synchronous ||
	    i915_reset_in_progress(&dev_priv->gpu_error)) {
		WARN_ON(ppgtt != dev_priv->mm.aliasing_ppgtt);
		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
		POSTING_READ(RING_PP_DIR_BASE(ring));
		return 0;
	}

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

805 806 807 808 809 810 811
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

812 813 814
	return 0;
}

815 816 817 818 819 820 821
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_ring_buffer *ring,
			  bool synchronous)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

822 823 824
	if (!synchronous)
		return 0;

825 826 827 828 829 830 831 832 833 834 835 836
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

static int gen8_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
837
	struct intel_ring_buffer *ring;
838
	int j, ret;
B
Ben Widawsky 已提交
839

840 841 842
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
843

844 845 846 847
		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;
B
Ben Widawsky 已提交
848

849 850 851 852
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			goto err_out;
	}
B
Ben Widawsky 已提交
853

854
	return 0;
B
Ben Widawsky 已提交
855

856 857 858 859 860 861
err_out:
	for_each_ring(ring, dev_priv, j)
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
	return ret;
}
B
Ben Widawsky 已提交
862

863
static int gen7_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
864
{
865
	struct drm_device *dev = ppgtt->base.dev;
B
Ben Widawsky 已提交
866 867
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
868
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
869
	int i;
B
Ben Widawsky 已提交
870

871 872
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
873

874 875 876 877 878 879 880 881
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
882

883
	for_each_ring(ring, dev_priv, i) {
884
		int ret;
B
Ben Widawsky 已提交
885
		/* GFX_MODE is per-ring on gen7+ */
886 887
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
888 889 890 891 892 893

		/* We promise to do a switch later with FULL PPGTT. If this is
		 * aliasing, this is the one and only switch we'll do */
		if (USES_FULL_PPGTT(dev))
			continue;

894 895 896
		ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
897 898
	}

899 900
	return 0;
}
B
Ben Widawsky 已提交
901

902 903 904 905 906 907 908
static int gen6_ppgtt_enable(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	uint32_t ecochk, gab_ctl, ecobits;
	int i;
909

910 911 912
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
913

914 915 916 917 918 919 920
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
921

922
	for_each_ring(ring, dev_priv, i) {
923 924 925
		int ret = ppgtt->switch_mm(ppgtt, ring, true);
		if (ret)
			return ret;
B
Ben Widawsky 已提交
926
	}
927

928
	return 0;
B
Ben Widawsky 已提交
929 930
}

931
/* PPGTT support for Sandybdrige/Gen6 and later */
932
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
933 934
				   uint64_t start,
				   uint64_t length,
935
				   bool use_scratch)
936
{
937 938
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
939
	gen6_gtt_pte_t *pt_vaddr, scratch_pte;
940 941
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
942
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
943 944
	unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	unsigned last_pte, i;
945

946
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
947

948 949 950 951 952
	while (num_entries) {
		last_pte = first_pte + num_entries;
		if (last_pte > I915_PPGTT_PT_ENTRIES)
			last_pte = I915_PPGTT_PT_ENTRIES;

953
		pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
954

955 956
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
957 958 959

		kunmap_atomic(pt_vaddr);

960 961
		num_entries -= last_pte - first_pte;
		first_pte = 0;
962
		act_pt++;
963
	}
964 965
}

966
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
967
				      struct sg_table *pages,
968
				      uint64_t start,
D
Daniel Vetter 已提交
969 970
				      enum i915_cache_level cache_level)
{
971 972
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
973
	gen6_gtt_pte_t *pt_vaddr;
974
	unsigned first_entry = start >> PAGE_SHIFT;
975
	unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
976 977 978
	unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
	struct sg_page_iter sg_iter;

979
	pt_vaddr = NULL;
980
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
981 982
		if (pt_vaddr == NULL)
			pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
983

984 985 986
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
				       cache_level, true);
987 988
		if (++act_pte == I915_PPGTT_PT_ENTRIES) {
			kunmap_atomic(pt_vaddr);
989
			pt_vaddr = NULL;
990
			act_pt++;
991
			act_pte = 0;
D
Daniel Vetter 已提交
992 993
		}
	}
994 995
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
996 997
}

998
static void gen6_ppgtt_unmap_pages(struct i915_hw_ppgtt *ppgtt)
999
{
1000 1001 1002 1003
	int i;

	if (ppgtt->pt_dma_addr) {
		for (i = 0; i < ppgtt->num_pd_entries; i++)
1004
			pci_unmap_page(ppgtt->base.dev->pdev,
1005 1006 1007
				       ppgtt->pt_dma_addr[i],
				       4096, PCI_DMA_BIDIRECTIONAL);
	}
1008 1009 1010 1011 1012
}

static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1013 1014 1015 1016 1017 1018 1019

	kfree(ppgtt->pt_dma_addr);
	for (i = 0; i < ppgtt->num_pd_entries; i++)
		__free_page(ppgtt->pt_pages[i]);
	kfree(ppgtt->pt_pages);
}

1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	list_del(&vm->global_link);
	drm_mm_takedown(&ppgtt->base.mm);
	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_unmap_pages(ppgtt);
	gen6_ppgtt_free(ppgtt);
}

1033
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1034
{
B
Ben Widawsky 已提交
1035 1036
#define GEN6_PD_ALIGN (PAGE_SIZE * 16)
#define GEN6_PD_SIZE (GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE)
1037
	struct drm_device *dev = ppgtt->base.dev;
1038
	struct drm_i915_private *dev_priv = dev->dev_private;
1039
	bool retried = false;
1040
	int ret;
1041

B
Ben Widawsky 已提交
1042 1043 1044 1045 1046
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1047
alloc:
B
Ben Widawsky 已提交
1048 1049 1050 1051 1052
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
						  DRM_MM_SEARCH_DEFAULT);
1053 1054 1055
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1056
					       I915_CACHE_NONE, 0);
1057 1058 1059 1060 1061 1062
		if (ret)
			return ret;

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1063 1064 1065

	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1066

1067
	ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
1068 1069 1070 1071 1072 1073 1074
	return ret;
}

static int gen6_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	int i;

D
Daniel Vetter 已提交
1075
	ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1076
				  GFP_KERNEL);
1077 1078

	if (!ppgtt->pt_pages)
1079
		return -ENOMEM;
1080 1081 1082

	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
		if (!ppgtt->pt_pages[i]) {
			gen6_ppgtt_free(ppgtt);
			return -ENOMEM;
		}
	}

	return 0;
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
	int ret;

	ret = gen6_ppgtt_allocate_page_directories(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_allocate_page_tables(ppgtt);
	if (ret) {
		drm_mm_remove_node(&ppgtt->node);
		return ret;
1104 1105
	}

D
Daniel Vetter 已提交
1106
	ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
B
Ben Widawsky 已提交
1107
				     GFP_KERNEL);
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
	if (!ppgtt->pt_dma_addr) {
		drm_mm_remove_node(&ppgtt->node);
		gen6_ppgtt_free(ppgtt);
		return -ENOMEM;
	}

	return 0;
}

static int gen6_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	int i;
1121

B
Ben Widawsky 已提交
1122 1123
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
		dma_addr_t pt_addr;
D
Daniel Vetter 已提交
1124

B
Ben Widawsky 已提交
1125 1126
		pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
				       PCI_DMA_BIDIRECTIONAL);
1127

B
Ben Widawsky 已提交
1128
		if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
1129 1130
			gen6_ppgtt_unmap_pages(ppgtt);
			return -EIO;
D
Daniel Vetter 已提交
1131
		}
1132

B
Ben Widawsky 已提交
1133
		ppgtt->pt_dma_addr[i] = pt_addr;
1134 1135
	}

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
	return 0;
}

static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->enable = gen6_ppgtt_enable;
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->enable = gen7_ppgtt_enable;
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

	ret = gen6_ppgtt_setup_page_tables(ppgtt);
	if (ret) {
		gen6_ppgtt_free(ppgtt);
		return ret;
	}

	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
	ppgtt->base.start = 0;
	ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
B
Ben Widawsky 已提交
1174
	ppgtt->debug_dump = gen6_dump_ppgtt;
1175

B
Ben Widawsky 已提交
1176 1177
	ppgtt->pd_offset =
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_gtt_pte_t);
1178

1179
	ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
1180

1181 1182 1183
	DRM_DEBUG_DRIVER("Allocated pde space (%ldM) at GTT entry: %lx\n",
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1184

1185
	return 0;
1186 1187
}

1188
int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1189 1190
{
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1191
	int ret = 0;
1192

1193
	ppgtt->base.dev = dev;
1194

B
Ben Widawsky 已提交
1195 1196
	if (INTEL_INFO(dev)->gen < 8)
		ret = gen6_ppgtt_init(ppgtt);
1197
	else if (IS_GEN8(dev))
B
Ben Widawsky 已提交
1198
		ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
B
Ben Widawsky 已提交
1199 1200 1201
	else
		BUG();

B
Ben Widawsky 已提交
1202
	if (!ret) {
1203
		struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1204
		kref_init(&ppgtt->ref);
1205 1206
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1207 1208
		i915_init_vm(dev_priv, &ppgtt->base);
		if (INTEL_INFO(dev)->gen < 8) {
1209
			gen6_write_pdes(ppgtt);
1210 1211 1212
			DRM_DEBUG("Adding PPGTT at offset %x\n",
				  ppgtt->pd_offset << 10);
		}
1213
	}
1214 1215 1216 1217

	return ret;
}

1218
static void
1219 1220 1221
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1222
{
1223
	WARN_ON(flags);
1224

1225 1226
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level);
1227 1228
}

1229
static void ppgtt_unbind_vma(struct i915_vma *vma)
1230
{
1231
	vma->vm->clear_range(vma->vm,
1232 1233
			     vma->node.start,
			     vma->obj->base.size,
1234
			     true);
1235 1236
}

1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1253 1254 1255 1256
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1257
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1258
		dev_priv->mm.interruptible = false;
1259
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1271
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1272 1273 1274
		dev_priv->mm.interruptible = interruptible;
}

1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring;
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
					 "\tAddr: 0x%08lx\\n"
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1317 1318
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1319 1320 1321
				       false);
}

1322 1323 1324
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1325
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1326
	struct i915_address_space *vm;
1327

1328 1329
	i915_check_and_clear_faults(dev);

1330
	/* First fill our portion of the GTT with scratch pages */
1331
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1332 1333
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1334
				       true);
1335

1336
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1337 1338 1339 1340 1341
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1342
		i915_gem_clflush_object(obj, obj->pin_display);
1343 1344 1345 1346 1347 1348
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
		 */
		obj->has_global_gtt_mapping = 0;
		vma->bind_vma(vma, obj->cache_level, GLOBAL_BIND);
1349 1350
	}

B
Ben Widawsky 已提交
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363

	if (INTEL_INFO(dev)->gen >= 8)
		return;

	list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
		/* TODO: Perhaps it shouldn't be gen6 specific */
		if (i915_is_ggtt(vm)) {
			if (dev_priv->mm.aliasing_ppgtt)
				gen6_write_pdes(dev_priv->mm.aliasing_ppgtt);
			continue;
		}

		gen6_write_pdes(container_of(vm, struct i915_hw_ppgtt, base));
1364 1365
	}

1366
	i915_gem_chipset_flush(dev);
1367
}
1368

1369
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1370
{
1371
	if (obj->has_dma_mapping)
1372
		return 0;
1373 1374 1375 1376 1377 1378 1379

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1380 1381
}

B
Ben Widawsky 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1394
				     uint64_t start,
B
Ben Widawsky 已提交
1395 1396 1397
				     enum i915_cache_level level)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1398
	unsigned first_entry = start >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
	gen8_gtt_pte_t __iomem *gtt_entries =
		(gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
	int i = 0;
	struct sg_page_iter sg_iter;
	dma_addr_t addr;

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1432 1433 1434 1435 1436 1437
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1438
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1439
				     struct sg_table *st,
1440
				     uint64_t start,
1441
				     enum i915_cache_level level)
1442
{
1443
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1444
	unsigned first_entry = start >> PAGE_SHIFT;
1445 1446
	gen6_gtt_pte_t __iomem *gtt_entries =
		(gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1447 1448
	int i = 0;
	struct sg_page_iter sg_iter;
1449 1450
	dma_addr_t addr;

1451
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1452
		addr = sg_page_iter_dma_address(&sg_iter);
1453
		iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
1454
		i++;
1455 1456 1457 1458 1459 1460 1461 1462 1463
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
1464
		WARN_ON(readl(&gtt_entries[i-1]) !=
1465
			vm->pte_encode(addr, level, true));
1466 1467 1468 1469 1470 1471 1472

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1473 1474
}

B
Ben Widawsky 已提交
1475
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1476 1477
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1478 1479 1480
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1481 1482
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
B
Ben Widawsky 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
	gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1501
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1502 1503
				  uint64_t start,
				  uint64_t length,
1504
				  bool use_scratch)
1505
{
1506
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1507 1508
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1509 1510
	gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1511
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1512 1513 1514 1515 1516 1517 1518
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1519 1520
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);

1521 1522 1523 1524 1525
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1526 1527 1528 1529

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1530
{
1531
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1532 1533 1534
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1535 1536 1537
	BUG_ON(!i915_is_ggtt(vma->vm));
	intel_gtt_insert_sg_entries(vma->obj->pages, entry, flags);
	vma->obj->has_global_gtt_mapping = 1;
1538 1539
}

1540
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1541 1542
				  uint64_t start,
				  uint64_t length,
1543
				  bool unused)
1544
{
1545 1546
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1547 1548 1549
	intel_gtt_clear_range(first_entry, num_entries);
}

1550 1551 1552 1553
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1554

1555 1556 1557 1558
	BUG_ON(!i915_is_ggtt(vma->vm));
	vma->obj->has_global_gtt_mapping = 0;
	intel_gtt_clear_range(first, size);
}
1559

1560 1561 1562
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1563
{
1564
	struct drm_device *dev = vma->vm->dev;
1565
	struct drm_i915_private *dev_priv = dev->dev_private;
1566
	struct drm_i915_gem_object *obj = vma->obj;
1567

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
		if (!obj->has_global_gtt_mapping ||
		    (cache_level != obj->cache_level)) {
1582 1583
			vma->vm->insert_entries(vma->vm, obj->pages,
						vma->node.start,
1584 1585 1586 1587
						cache_level);
			obj->has_global_gtt_mapping = 1;
		}
	}
1588

1589 1590 1591 1592 1593
	if (dev_priv->mm.aliasing_ppgtt &&
	    (!obj->has_aliasing_ppgtt_mapping ||
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.insert_entries(&appgtt->base,
1594 1595 1596
					    vma->obj->pages,
					    vma->node.start,
					    cache_level);
1597 1598
		vma->obj->has_aliasing_ppgtt_mapping = 1;
	}
1599 1600
}

1601
static void ggtt_unbind_vma(struct i915_vma *vma)
1602
{
1603
	struct drm_device *dev = vma->vm->dev;
1604
	struct drm_i915_private *dev_priv = dev->dev_private;
1605 1606 1607
	struct drm_i915_gem_object *obj = vma->obj;

	if (obj->has_global_gtt_mapping) {
1608 1609 1610
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1611 1612 1613
				     true);
		obj->has_global_gtt_mapping = 0;
	}
1614

1615 1616 1617
	if (obj->has_aliasing_ppgtt_mapping) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1618 1619
					 vma->node.start,
					 obj->base.size,
1620 1621 1622
					 true);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
1623 1624 1625
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1626
{
B
Ben Widawsky 已提交
1627 1628 1629 1630 1631 1632
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1633 1634 1635 1636
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1637 1638

	undo_idling(dev_priv, interruptible);
1639
}
1640

1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
				  unsigned long *start,
				  unsigned long *end)
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1657

1658 1659 1660 1661
void i915_gem_setup_global_gtt(struct drm_device *dev,
			       unsigned long start,
			       unsigned long mappable_end,
			       unsigned long end)
1662
{
1663 1664 1665 1666 1667 1668 1669 1670 1671
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
1672 1673
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
1674 1675 1676
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
1677

1678 1679
	BUG_ON(mappable_end > end);

1680
	/* Subtract the guard page ... */
1681
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
1682
	if (!HAS_LLC(dev))
1683
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
1684

1685
	/* Mark any preallocated objects as occupied */
1686
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1687
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
1688
		int ret;
B
Ben Widawsky 已提交
1689
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
1690 1691 1692
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
1693
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
1694
		if (ret)
1695
			DRM_DEBUG_KMS("Reservation failed\n");
1696 1697 1698
		obj->has_global_gtt_mapping = 1;
	}

1699 1700
	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;
1701

1702
	/* Clear any non-preallocated blocks */
1703
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
1704 1705
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
1706 1707
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
1708 1709 1710
	}

	/* And finally clear the reserved guard page */
1711
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
1712 1713
}

1714 1715 1716 1717 1718
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

1719
	gtt_size = dev_priv->gtt.base.total;
1720
	mappable_size = dev_priv->gtt.mappable_end;
1721

1722
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
}

static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	get_page(page);
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
1745 1746
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
1747 1748 1749 1750 1751 1752 1753

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1754 1755 1756 1757
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
1758
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
1759 1760
	put_page(page);
	__free_page(page);
1761 1762 1763 1764 1765 1766 1767 1768 1769
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

1770 1771 1772 1773 1774 1775 1776 1777 1778
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
	return bdw_gmch_ctl << 20;
}

1779
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
1780 1781 1782 1783 1784 1785
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

1786 1787 1788 1789 1790 1791 1792
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

B
Ben Widawsky 已提交
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	phys_addr_t gtt_bus_addr;
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
	gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
		(pci_resource_len(dev->pdev, 0) / 2);

	dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
{
#define GEN8_PPAT_UC		(0<<0)
#define GEN8_PPAT_WC		(1<<0)
#define GEN8_PPAT_WT		(2<<0)
#define GEN8_PPAT_WB		(3<<0)
#define GEN8_PPAT_ELLC_OVERRIDE	(0<<2)
/* FIXME(BDW): Bspec is completely confused about cache control bits. */
#define GEN8_PPAT_LLC		(1<<2)
#define GEN8_PPAT_LLCELLC	(2<<2)
#define GEN8_PPAT_LLCeLLC	(3<<2)
#define GEN8_PPAT_AGE(x)	(x<<4)
#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

	*stolen = gen8_get_stolen_size(snb_gmch_ctl);

	gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
B
Ben Widawsky 已提交
1876
	*gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
1877

B
Ben Widawsky 已提交
1878 1879
	gen8_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1880 1881
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
1882 1883
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
1884 1885 1886 1887

	return ret;
}

1888 1889
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1890 1891 1892
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1893 1894
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1895
	unsigned int gtt_size;
1896 1897 1898
	u16 snb_gmch_ctl;
	int ret;

1899 1900 1901
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

1902 1903
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
1904
	 */
1905
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
1906 1907 1908
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
1909 1910 1911 1912 1913 1914
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

1915
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
1916

B
Ben Widawsky 已提交
1917 1918
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
	*gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
1919

B
Ben Widawsky 已提交
1920
	ret = ggtt_probe_common(dev, gtt_size);
1921

1922 1923
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
1924

1925 1926 1927
	return ret;
}

1928
static void gen6_gmch_remove(struct i915_address_space *vm)
1929
{
1930 1931

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
1932 1933

	drm_mm_takedown(&vm->mm);
1934 1935
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
1936
}
1937 1938 1939

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
1940 1941 1942
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

1953
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
1954 1955

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
1956
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
1957

1958 1959 1960
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

1961 1962 1963
	return 0;
}

1964
static void i915_gmch_remove(struct i915_address_space *vm)
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
1976
		gtt->gtt_probe = i915_gmch_probe;
1977
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
1978
	} else if (INTEL_INFO(dev)->gen < 8) {
1979
		gtt->gtt_probe = gen6_gmch_probe;
1980
		gtt->base.cleanup = gen6_gmch_remove;
1981
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
1982
			gtt->base.pte_encode = iris_pte_encode;
1983
		else if (IS_HASWELL(dev))
1984
			gtt->base.pte_encode = hsw_pte_encode;
1985
		else if (IS_VALLEYVIEW(dev))
1986
			gtt->base.pte_encode = byt_pte_encode;
1987 1988
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
1989
		else
1990
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
1991 1992 1993
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
1994 1995
	}

1996
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
1997
			     &gtt->mappable_base, &gtt->mappable_end);
1998
	if (ret)
1999 2000
		return ret;

2001 2002
	gtt->base.dev = dev;

2003
	/* GMADR is the PCI mmio aperture into the global GTT. */
2004 2005
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2006 2007
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2008 2009 2010

	return 0;
}
2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028

static struct i915_vma *__i915_gem_vma_create(struct drm_i915_gem_object *obj,
					      struct i915_address_space *vm)
{
	struct i915_vma *vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);

	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

	switch (INTEL_INFO(vm->dev)->gen) {
	case 8:
	case 7:
	case 6:
2029 2030 2031 2032 2033 2034 2035
		if (i915_is_ggtt(vm)) {
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
		break;
	case 5:
	case 4:
	case 3:
	case 2:
		BUG_ON(!i915_is_ggtt(vm));
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
		break;
	default:
		BUG();
	}

	/* Keep GGTT vmas first to make debug easier */
	if (i915_is_ggtt(vm))
		list_add(&vma->vma_link, &obj->vma_list);
	else
		list_add_tail(&vma->vma_link, &obj->vma_list);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm);

	return vma;
}