i915_gem_gtt.c 74.0 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95
const struct i915_ggtt_view i915_ggtt_view_normal;
96 97 98
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
99

100 101
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151 152 153
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

154 155 156
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
157
{
158
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
159
	pte |= addr;
160 161 162

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
163
		pte |= PPAT_UNCACHED_INDEX;
164 165 166 167 168 169 170 171 172
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
173 174 175
	return pte;
}

176 177 178
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
179
{
180
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
181 182 183 184 185 186 187 188
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

189 190 191
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
192
{
193
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
194
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
195 196

	switch (level) {
197 198 199 200 201 202 203 204
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
205
		MISSING_CASE(level);
206 207 208 209 210
	}

	return pte;
}

211 212 213
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
214
{
215
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
216 217 218 219 220
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
221 222 223 224 225
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
226
		pte |= GEN6_PTE_UNCACHED;
227 228
		break;
	default:
229
		MISSING_CASE(level);
230 231
	}

232 233 234
	return pte;
}

235 236 237
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
238
{
239
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
240 241
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

242 243
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
244 245 246 247 248 249 250

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

251 252 253
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
254
{
255
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
256
	pte |= HSW_PTE_ADDR_ENCODE(addr);
257 258

	if (level != I915_CACHE_NONE)
259
		pte |= HSW_WB_LLC_AGE3;
260 261 262 263

	return pte;
}

264 265 266
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
267
{
268
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
269 270
	pte |= HSW_PTE_ADDR_ENCODE(addr);

271 272 273 274
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
275
		pte |= HSW_WT_ELLC_LLC_AGE3;
276 277
		break;
	default:
278
		pte |= HSW_WB_ELLC_LLC_AGE3;
279 280
		break;
	}
281 282 283 284

	return pte;
}

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define i915_dma_unmap_single(px, dev) \
	__i915_dma_unmap_single((px)->daddr, dev)

static inline void __i915_dma_unmap_single(dma_addr_t daddr,
					struct drm_device *dev)
{
	struct device *device = &dev->pdev->dev;

	dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
}

/**
 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
 * @px:	Page table/dir/etc to get a DMA map for
 * @dev:	drm device
 *
 * Page table allocations are unified across all gens. They always require a
 * single 4k allocation, as well as a DMA mapping. If we keep the structs
 * symmetric here, the simple macro covers us for every page table type.
 *
 * Return: 0 if success.
 */
#define i915_dma_map_single(px, dev) \
	i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)

static inline int i915_dma_map_page_single(struct page *page,
					   struct drm_device *dev,
					   dma_addr_t *daddr)
{
	struct device *device = &dev->pdev->dev;

	*daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317 318 319 320
	if (dma_mapping_error(device, *daddr))
		return -ENOMEM;

	return 0;
321 322
}

323
static void unmap_and_free_pt(struct i915_page_table *pt,
324
			       struct drm_device *dev)
325 326 327
{
	if (WARN_ON(!pt->page))
		return;
328 329

	i915_dma_unmap_single(pt, dev);
330
	__free_page(pt->page);
331
	kfree(pt->used_ptes);
332 333 334
	kfree(pt);
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static void gen8_initialize_pt(struct i915_address_space *vm,
				struct i915_page_table *pt)
{
	gen8_pte_t *pt_vaddr, scratch_pte;
	int i;

	pt_vaddr = kmap_atomic(pt->page);
	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC, true);

	for (i = 0; i < GEN8_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
	kunmap_atomic(pt_vaddr);
}

353
static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
354
{
355
	struct i915_page_table *pt;
356 357 358
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
359 360 361 362 363

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

364 365 366 367 368 369
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

370
	pt->page = alloc_page(GFP_KERNEL);
371 372 373 374 375 376
	if (!pt->page)
		goto fail_page;

	ret = i915_dma_map_single(pt, dev);
	if (ret)
		goto fail_dma;
377 378

	return pt;
379 380 381 382 383 384 385 386 387

fail_dma:
	__free_page(pt->page);
fail_page:
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
388 389 390 391 392 393 394 395
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
396
 * @dev:	DRM device.
397 398 399 400 401 402 403
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
404
static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
405
			  struct drm_device *dev)
406 407 408 409
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
410
	if (WARN_ON(pde + count > I915_PDES))
411 412 413
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
414
		struct i915_page_table *pt = alloc_pt_single(dev);
415 416 417 418 419 420

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
421
		     "Leaking page directory entry %d (%p)\n",
422 423 424 425 426 427 428 429
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
430
		unmap_and_free_pt(pd->page_table[i], dev);
431 432 433
	return ret;
}

434
static void unmap_and_free_pd(struct i915_page_directory *pd)
435 436 437 438 439 440 441
{
	if (pd->page) {
		__free_page(pd->page);
		kfree(pd);
	}
}

442
static struct i915_page_directory *alloc_pd_single(void)
443
{
444
	struct i915_page_directory *pd;
445 446 447 448 449

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

450
	pd->page = alloc_page(GFP_KERNEL);
451 452 453 454 455 456 457 458
	if (!pd->page) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}

	return pd;
}

459
/* Broadwell Page Directory Pointer Descriptors */
460
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
461
			   uint64_t val)
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

482
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
483
			  struct intel_engine_cs *ring)
484
{
485
	int i, ret;
486 487

	/* bit of a hack to find the actual last used pd */
488
	int used_pd = ppgtt->num_pd_entries / I915_PDES;
489 490

	for (i = used_pd - 1; i >= 0; i--) {
491
		dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
492
		ret = gen8_write_pdp(ring, i, addr);
493 494
		if (ret)
			return ret;
495
	}
B
Ben Widawsky 已提交
496

497
	return 0;
498 499
}

500
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
501 502
				   uint64_t start,
				   uint64_t length,
503 504 505 506
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
507
	gen8_pte_t *pt_vaddr, scratch_pte;
508 509 510
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
511
	unsigned num_entries = length >> PAGE_SHIFT;
512 513 514 515 516 517
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
518 519
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
536

537
		last_pte = pte + num_entries;
538 539
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
540 541 542

		pt_vaddr = kmap_atomic(page_table);

543
		for (i = pte; i < last_pte; i++) {
544
			pt_vaddr[i] = scratch_pte;
545 546
			num_entries--;
		}
547

548 549
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
550 551
		kunmap_atomic(pt_vaddr);

552
		pte = 0;
553
		if (++pde == I915_PDES) {
554 555 556
			pdpe++;
			pde = 0;
		}
557 558 559
	}
}

560 561
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
562
				      uint64_t start,
563
				      enum i915_cache_level cache_level, u32 unused)
564 565 566
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
567
	gen8_pte_t *pt_vaddr;
568 569 570
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
571 572
	struct sg_page_iter sg_iter;

573
	pt_vaddr = NULL;
574

575
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
576
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
577 578
			break;

B
Ben Widawsky 已提交
579
		if (pt_vaddr == NULL) {
580 581
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
582
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
583 584 585

			pt_vaddr = kmap_atomic(page_table);
		}
586

587
		pt_vaddr[pte] =
588 589
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
590
		if (++pte == GEN8_PTES) {
591 592
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
593
			kunmap_atomic(pt_vaddr);
594
			pt_vaddr = NULL;
595
			if (++pde == I915_PDES) {
596 597 598 599
				pdpe++;
				pde = 0;
			}
			pte = 0;
600 601
		}
	}
602 603 604
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
605
		kunmap_atomic(pt_vaddr);
606
	}
607 608
}

609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638
static void __gen8_do_map_pt(gen8_pde_t * const pde,
			     struct i915_page_table *pt,
			     struct drm_device *dev)
{
	gen8_pde_t entry =
		gen8_pde_encode(dev, pt->daddr, I915_CACHE_LLC);
	*pde = entry;
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	struct i915_hw_ppgtt *ppgtt =
			container_of(vm, struct i915_hw_ppgtt, base);
	gen8_pde_t *page_directory;
	struct i915_page_table *pt;
	int i;

	page_directory = kmap_atomic(pd->page);
	pt = ppgtt->scratch_pt;
	for (i = 0; i < I915_PDES; i++)
		/* Map the PDE to the page table */
		__gen8_do_map_pt(page_directory + i, pt, vm->dev);

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(page_directory, PAGE_SIZE);

	kunmap_atomic(page_directory);
}

639
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
640 641 642
{
	int i;

643
	if (!pd->page)
644 645
		return;

646
	for (i = 0; i < I915_PDES; i++) {
647 648
		if (WARN_ON(!pd->page_table[i]))
			continue;
649

650
		unmap_and_free_pt(pd->page_table[i], dev);
651 652
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
653 654 655
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
656 657 658
{
	int i;

659
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
660 661 662
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

663
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
664
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
665
	}
666 667

	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
668 669
}

B
Ben Widawsky 已提交
670 671 672 673 674
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

675
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
676 677
}

B
Ben Widawsky 已提交
678
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
679
{
680
	int i, ret;
681

B
Ben Widawsky 已提交
682
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
683
		ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
684
				     0, I915_PDES, ppgtt->base.dev);
685 686
		if (ret)
			goto unwind_out;
687 688
	}

689
	return 0;
690 691

unwind_out:
B
Ben Widawsky 已提交
692
	while (i--)
693
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
694

B
Ben Widawsky 已提交
695
	return -ENOMEM;
696 697
}

698 699 700
static int gen8_ppgtt_alloc_page_directories(struct i915_page_directory_pointer *pdp,
				     uint64_t start,
				     uint64_t length)
701
{
702 703 704 705 706 707 708 709 710 711 712 713 714 715
	struct i915_hw_ppgtt *ppgtt =
		container_of(pdp, struct i915_hw_ppgtt, pdp);
	struct i915_page_directory *unused;
	uint64_t temp;
	uint32_t pdpe;

	/* FIXME: PPGTT container_of won't work for 64b */
	WARN_ON((start + length) > 0x800000000ULL);

	gen8_for_each_pdpe(unused, pdp, start, length, temp, pdpe) {
		WARN_ON(unused);
		pdp->page_directory[pdpe] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[pdpe]))
			goto unwind_out;
716

717 718 719 720 721 722 723 724 725 726 727
		gen8_initialize_pd(&ppgtt->base,
				   ppgtt->pdp.page_directory[pdpe]);
		ppgtt->num_pd_pages++;
	}

	/* XXX: Still alloc all page directories in systems with less than
	 * 4GB of memory. This won't be needed after a subsequent patch.
	 */
	while (ppgtt->num_pd_pages < GEN8_LEGACY_PDPES) {
		ppgtt->pdp.page_directory[ppgtt->num_pd_pages] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[ppgtt->num_pd_pages]))
B
Ben Widawsky 已提交
728
			goto unwind_out;
729 730 731 732 733

		gen8_initialize_pd(&ppgtt->base,
				   ppgtt->pdp.page_directory[ppgtt->num_pd_pages]);
		pdpe++;
		ppgtt->num_pd_pages++;
B
Ben Widawsky 已提交
734 735
	}

736
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
737 738

	return 0;
B
Ben Widawsky 已提交
739 740

unwind_out:
741 742 743 744 745 746
	while (pdpe--) {
		unmap_and_free_pd(ppgtt->pdp.page_directory[pdpe]);
		ppgtt->num_pd_pages--;
	}

	WARN_ON(ppgtt->num_pd_pages);
B
Ben Widawsky 已提交
747 748

	return -ENOMEM;
749 750 751 752 753 754 755
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

756 757
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->pdp, ppgtt->base.start,
					ppgtt->base.total);
758 759 760
	if (ret)
		return ret;

B
Ben Widawsky 已提交
761 762 763
	ret = gen8_ppgtt_allocate_page_tables(ppgtt);
	if (ret)
		goto err_out;
764

765
	ppgtt->num_pd_entries = max_pdp * I915_PDES;
766

B
Ben Widawsky 已提交
767
	return 0;
768

B
Ben Widawsky 已提交
769 770
err_out:
	gen8_ppgtt_free(ppgtt);
771 772 773 774 775 776 777 778 779 780
	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
781
			       ppgtt->pdp.page_directory[pd]->page, 0,
782 783 784 785 786 787
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

788
	ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
789 790 791 792 793 794 795 796 797

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
798 799
	struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
	struct i915_page_table *ptab = pdir->page_table[pt];
800
	struct page *p = ptab->page;
801 802
	int ret;

803 804
	gen8_initialize_pt(&ppgtt->base, ptab);

805 806 807 808 809 810
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

811
	ptab->daddr = pt_addr;
812 813 814 815

	return 0;
}

816
/*
817 818 819 820
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
821
 *
822 823
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
824
 * TODO: Do something with the size parameter
825
 */
B
Ben Widawsky 已提交
826 827 828
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
829
	const int min_pt_pages = I915_PDES * max_pdp;
830
	int i, j, ret;
B
Ben Widawsky 已提交
831 832 833 834

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

835 836 837 838 839 840 841 842 843 844 845
	ppgtt->base.start = 0;
	/* This is the area that we advertise as usable for the caller */
	ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
	WARN_ON(ppgtt->base.total == 0);

	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

846 847 848 849 850 851
	/* 1. Do all our allocations for page directories and page tables.
	 * We allocate more than was asked so that we can point the unused parts
	 * to valid entries that point to scratch page. Dynamic page tables
	 * will fix this eventually.
	 */
	ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
852 853
	if (ret)
		return ret;
854

B
Ben Widawsky 已提交
855
	/*
856
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
857
	 */
858
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
859
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
860 861
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
862

863
		for (j = 0; j < I915_PDES; j++) {
864
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
865 866
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
867 868 869
		}
	}

870
	/*
871
	 * 3. Map all the page directory entries to point to the page tables
872 873 874
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
875
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
876 877
	 * will never need to touch the PDEs again.
	 */
878
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
879
		struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
880
		gen8_pde_t *pd_vaddr;
881
		pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
882
		for (j = 0; j < I915_PDES; j++) {
883
			struct i915_page_table *pt = pd->page_table[j];
884
			dma_addr_t addr = pt->daddr;
B
Ben Widawsky 已提交
885 886 887
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
888 889
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
890 891 892
		kunmap_atomic(pd_vaddr);
	}

893 894 895 896
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
897 898 899

	/* Set all ptes to a valid scratch page. Also above requested space */
	ppgtt->base.clear_range(&ppgtt->base, 0,
900
				ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
901
				true);
902

B
Ben Widawsky 已提交
903 904 905
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
906 907
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
908
	return 0;
B
Ben Widawsky 已提交
909

910 911
bail:
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
912 913 914
	return ret;
}

B
Ben Widawsky 已提交
915 916 917 918
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
919 920
	gen6_pte_t __iomem *pd_addr;
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
921 922 923
	uint32_t pd_entry;
	int pte, pde;

924
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
925

926 927
	pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
B
Ben Widawsky 已提交
928 929

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
930 931
		   ppgtt->pd.pd_offset,
		   ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
932 933
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
934
		gen6_pte_t *pt_vaddr;
935
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
B
Ben Widawsky 已提交
936 937 938 939 940 941 942 943 944 945
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

946
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
947
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
948
			unsigned long va =
949
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

972
/* Write pde (index) from the page directory @pd to the page table @pt */
973 974
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
975
{
976 977 978 979
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
980

981 982
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
983

984 985
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
986

987 988 989
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
990
				  struct i915_page_directory *pd,
991 992
				  uint32_t start, uint32_t length)
{
993
	struct i915_page_table *pt;
994 995 996 997 998 999 1000 1001
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1002 1003
}

1004
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1005
{
1006
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
1007

1008
	return (ppgtt->pd.pd_offset / 64) << 16;
1009 1010
}

1011
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1012
			 struct intel_engine_cs *ring)
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1046
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1047
			  struct intel_engine_cs *ring)
1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1068 1069 1070 1071 1072 1073 1074
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

1075 1076 1077
	return 0;
}

1078
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1079
			  struct intel_engine_cs *ring)
1080 1081 1082 1083
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1084

1085 1086 1087 1088 1089 1090 1091 1092
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1093
static void gen8_ppgtt_enable(struct drm_device *dev)
1094 1095
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1096
	struct intel_engine_cs *ring;
1097
	int j;
B
Ben Widawsky 已提交
1098

1099 1100 1101 1102 1103
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1104

1105
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1106
{
1107
	struct drm_i915_private *dev_priv = dev->dev_private;
1108
	struct intel_engine_cs *ring;
1109
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1110
	int i;
B
Ben Widawsky 已提交
1111

1112 1113
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1114

1115 1116 1117 1118 1119 1120 1121 1122
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1123

1124
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1125
		/* GFX_MODE is per-ring on gen7+ */
1126 1127
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1128
	}
1129
}
B
Ben Widawsky 已提交
1130

1131
static void gen6_ppgtt_enable(struct drm_device *dev)
1132
{
1133
	struct drm_i915_private *dev_priv = dev->dev_private;
1134
	uint32_t ecochk, gab_ctl, ecobits;
1135

1136 1137 1138
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1139

1140 1141 1142 1143 1144 1145 1146
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1147 1148
}

1149
/* PPGTT support for Sandybdrige/Gen6 and later */
1150
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1151 1152
				   uint64_t start,
				   uint64_t length,
1153
				   bool use_scratch)
1154
{
1155 1156
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1157
	gen6_pte_t *pt_vaddr, scratch_pte;
1158 1159
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1160 1161
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1162
	unsigned last_pte, i;
1163

1164
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1165

1166 1167
	while (num_entries) {
		last_pte = first_pte + num_entries;
1168 1169
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1170

1171
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1172

1173 1174
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1175 1176 1177

		kunmap_atomic(pt_vaddr);

1178 1179
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1180
		act_pt++;
1181
	}
1182 1183
}

1184
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1185
				      struct sg_table *pages,
1186
				      uint64_t start,
1187
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1188
{
1189 1190
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1191
	gen6_pte_t *pt_vaddr;
1192
	unsigned first_entry = start >> PAGE_SHIFT;
1193 1194
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1195 1196
	struct sg_page_iter sg_iter;

1197
	pt_vaddr = NULL;
1198
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1199
		if (pt_vaddr == NULL)
1200
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1201

1202 1203
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1204 1205
				       cache_level, true, flags);

1206
		if (++act_pte == GEN6_PTES) {
1207
			kunmap_atomic(pt_vaddr);
1208
			pt_vaddr = NULL;
1209
			act_pt++;
1210
			act_pte = 0;
D
Daniel Vetter 已提交
1211 1212
		}
	}
1213 1214
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1215 1216
}

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
 * are switching between contexts with the same LRCA, we also must do a force
 * restore.
 */
static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	/* If current vm != vm, */
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1227
static void gen6_initialize_pt(struct i915_address_space *vm,
1228
		struct i915_page_table *pt)
1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
{
	gen6_pte_t *pt_vaddr, scratch_pte;
	int i;

	WARN_ON(vm->scratch.addr == 0);

	scratch_pte = vm->pte_encode(vm->scratch.addr,
			I915_CACHE_LLC, true, 0);

	pt_vaddr = kmap_atomic(pt->page);

	for (i = 0; i < GEN6_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	kunmap_atomic(pt_vaddr);
}

1246 1247 1248
static int gen6_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1249 1250 1251
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1252 1253
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1254
	struct i915_page_table *pt;
1255
	const uint32_t start_save = start, length_save = length;
1256
	uint32_t pde, temp;
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
	int ret;

	WARN_ON(upper_32_bits(start));

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1287
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1288 1289 1290 1291
	}

	start = start_save;
	length = length_save;
1292 1293 1294 1295 1296 1297 1298 1299

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1300 1301 1302
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1303 1304 1305 1306
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1307
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1308 1309 1310
				GEN6_PTES);
	}

1311 1312 1313 1314 1315 1316
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1317
	mark_tlbs_dirty(ppgtt);
1318
	return 0;
1319 1320 1321

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1322
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1323 1324 1325 1326 1327 1328 1329

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
		unmap_and_free_pt(pt, vm->dev);
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1330 1331
}

1332 1333 1334
static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1335

1336
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
1337
		struct i915_page_table *pt = ppgtt->pd.page_table[i];
1338 1339 1340 1341

		if (pt != ppgtt->scratch_pt)
			unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
	}
1342

1343
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1344
	unmap_and_free_pd(&ppgtt->pd);
1345 1346
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_free(ppgtt);
}

1357
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1358
{
1359
	struct drm_device *dev = ppgtt->base.dev;
1360
	struct drm_i915_private *dev_priv = dev->dev_private;
1361
	bool retried = false;
1362
	int ret;
1363

B
Ben Widawsky 已提交
1364 1365 1366 1367 1368
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1369 1370 1371 1372 1373 1374
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1375
alloc:
B
Ben Widawsky 已提交
1376 1377 1378 1379
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1380
						  DRM_MM_TOPDOWN);
1381 1382 1383
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1384 1385 1386
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1387
		if (ret)
1388
			goto err_out;
1389 1390 1391 1392

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1393

1394
	if (ret)
1395 1396
		goto err_out;

1397

B
Ben Widawsky 已提交
1398 1399
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1400

1401
	ppgtt->num_pd_entries = I915_PDES;
1402
	return 0;
1403 1404

err_out:
1405
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1406
	return ret;
1407 1408 1409 1410
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1411
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1412
}
1413

1414 1415 1416
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1417
	struct i915_page_table *unused;
1418
	uint32_t pde, temp;
1419

1420 1421
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1422 1423
}

1424
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1440 1441 1442
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1443 1444 1445 1446
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
	if (aliasing) {
		/* preallocate all pts */
		ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
				ppgtt->base.dev);

		if (ret) {
			gen6_ppgtt_cleanup(&ppgtt->base);
			return ret;
		}
	}

1458
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1459 1460 1461 1462
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1463
	ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1464
	ppgtt->debug_dump = gen6_dump_ppgtt;
1465

1466
	ppgtt->pd.pd_offset =
1467
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1468

1469 1470 1471
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);

1472 1473 1474 1475
	if (aliasing)
		ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
	else
		gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1476

1477 1478
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1479
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1480 1481
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1482

1483
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1484
		  ppgtt->pd.pd_offset << 10);
1485

1486
	return 0;
1487 1488
}

1489 1490
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
		bool aliasing)
1491 1492 1493
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1494
	ppgtt->base.dev = dev;
1495
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1496

B
Ben Widawsky 已提交
1497
	if (INTEL_INFO(dev)->gen < 8)
1498
		return gen6_ppgtt_init(ppgtt, aliasing);
B
Ben Widawsky 已提交
1499
	else
R
Rodrigo Vivi 已提交
1500
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1501 1502 1503 1504 1505
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1506

1507
	ret = __hw_ppgtt_init(dev, ppgtt, false);
1508
	if (ret == 0) {
B
Ben Widawsky 已提交
1509
		kref_init(&ppgtt->ref);
1510 1511
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1512
		i915_init_vm(dev_priv, &ppgtt->base);
1513
	}
1514 1515 1516 1517

	return ret;
}

1518 1519 1520 1521 1522 1523 1524
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1525 1526 1527 1528 1529 1530
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1541
		MISSING_CASE(INTEL_INFO(dev)->gen);
1542 1543 1544

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1545
			ret = ppgtt->switch_mm(ppgtt, ring);
1546 1547
			if (ret != 0)
				return ret;
1548
		}
1549
	}
1550 1551 1552

	return ret;
}
1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1571 1572
	trace_i915_ppgtt_create(&ppgtt->base);

1573 1574 1575
	return ppgtt;
}

1576 1577 1578 1579 1580
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1581 1582
	trace_i915_ppgtt_release(&ppgtt->base);

1583 1584 1585 1586
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1587 1588 1589
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1590 1591 1592
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1593

1594
static void
1595 1596 1597
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1598
{
1599 1600 1601 1602
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1603
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1604
				cache_level, flags);
1605 1606
}

1607
static void ppgtt_unbind_vma(struct i915_vma *vma)
1608
{
1609
	vma->vm->clear_range(vma->vm,
1610 1611
			     vma->node.start,
			     vma->obj->base.size,
1612
			     true);
1613 1614
}

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1631 1632 1633 1634
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1635
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1636
		dev_priv->mm.interruptible = false;
1637
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1649
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1650 1651 1652
		dev_priv->mm.interruptible = interruptible;
}

1653 1654 1655
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1656
	struct intel_engine_cs *ring;
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1667
					 "\tAddr: 0x%08lx\n"
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1705 1706
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1707
				       true);
1708 1709

	i915_ggtt_flush(dev_priv);
1710 1711
}

1712 1713 1714
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1715
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1716
	struct i915_address_space *vm;
1717

1718 1719
	i915_check_and_clear_faults(dev);

1720
	/* First fill our portion of the GTT with scratch pages */
1721
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1722 1723
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1724
				       true);
1725

1726
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1727 1728 1729 1730 1731
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1732
		i915_gem_clflush_object(obj, obj->pin_display);
1733 1734 1735
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1736 1737 1738
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1739
		 */
1740
		vma->bound &= ~GLOBAL_BIND;
1741
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1742 1743
	}

B
Ben Widawsky 已提交
1744

1745
	if (INTEL_INFO(dev)->gen >= 8) {
1746 1747 1748 1749 1750
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1751
		return;
1752
	}
B
Ben Widawsky 已提交
1753

1754 1755 1756 1757 1758 1759 1760
	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);
B
Ben Widawsky 已提交
1761

1762 1763 1764 1765 1766 1767
			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
1768 1769
	}

1770
	i915_ggtt_flush(dev_priv);
1771
}
1772

1773
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1774
{
1775
	if (obj->has_dma_mapping)
1776
		return 0;
1777 1778 1779 1780 1781 1782 1783

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1784 1785
}

1786
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1798
				     uint64_t start,
1799
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1800 1801
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1802
	unsigned first_entry = start >> PAGE_SHIFT;
1803 1804
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1805 1806
	int i = 0;
	struct sg_page_iter sg_iter;
1807
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1836 1837 1838 1839 1840 1841
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1842
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1843
				     struct sg_table *st,
1844
				     uint64_t start,
1845
				     enum i915_cache_level level, u32 flags)
1846
{
1847
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1848
	unsigned first_entry = start >> PAGE_SHIFT;
1849 1850
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1851 1852
	int i = 0;
	struct sg_page_iter sg_iter;
1853
	dma_addr_t addr = 0;
1854

1855
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1856
		addr = sg_page_iter_dma_address(&sg_iter);
1857
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1858
		i++;
1859 1860 1861 1862 1863 1864 1865 1866
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1867 1868 1869 1870
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1871 1872 1873 1874 1875 1876 1877

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1878 1879
}

B
Ben Widawsky 已提交
1880
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1881 1882
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1883 1884 1885
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1886 1887
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1888 1889
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1906
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1907 1908
				  uint64_t start,
				  uint64_t length,
1909
				  bool use_scratch)
1910
{
1911
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1912 1913
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1914 1915
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1916
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1917 1918 1919 1920 1921 1922 1923
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1924
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1925

1926 1927 1928 1929 1930
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1931 1932 1933 1934

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1935
{
1936
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1937 1938 1939
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1940
	BUG_ON(!i915_is_ggtt(vma->vm));
1941
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1942
	vma->bound = GLOBAL_BIND;
1943 1944
}

1945
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1946 1947
				  uint64_t start,
				  uint64_t length,
1948
				  bool unused)
1949
{
1950 1951
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1952 1953 1954
	intel_gtt_clear_range(first_entry, num_entries);
}

1955 1956 1957 1958
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1959

1960
	BUG_ON(!i915_is_ggtt(vma->vm));
1961
	vma->bound = 0;
1962 1963
	intel_gtt_clear_range(first, size);
}
1964

1965 1966 1967
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1968
{
1969
	struct drm_device *dev = vma->vm->dev;
1970
	struct drm_i915_private *dev_priv = dev->dev_private;
1971
	struct drm_i915_gem_object *obj = vma->obj;
1972
	struct sg_table *pages = obj->pages;
1973

1974 1975 1976 1977
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1978 1979 1980
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1993
		if (!(vma->bound & GLOBAL_BIND) ||
1994
		    (cache_level != obj->cache_level)) {
1995
			vma->vm->insert_entries(vma->vm, pages,
1996
						vma->node.start,
1997
						cache_level, flags);
1998
			vma->bound |= GLOBAL_BIND;
1999 2000
		}
	}
2001

2002
	if (dev_priv->mm.aliasing_ppgtt &&
2003
	    (!(vma->bound & LOCAL_BIND) ||
2004 2005
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
2006
		appgtt->base.insert_entries(&appgtt->base, pages,
2007
					    vma->node.start,
2008
					    cache_level, flags);
2009
		vma->bound |= LOCAL_BIND;
2010
	}
2011 2012
}

2013
static void ggtt_unbind_vma(struct i915_vma *vma)
2014
{
2015
	struct drm_device *dev = vma->vm->dev;
2016
	struct drm_i915_private *dev_priv = dev->dev_private;
2017 2018
	struct drm_i915_gem_object *obj = vma->obj;

2019
	if (vma->bound & GLOBAL_BIND) {
2020 2021 2022
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
2023
				     true);
2024
		vma->bound &= ~GLOBAL_BIND;
2025
	}
2026

2027
	if (vma->bound & LOCAL_BIND) {
2028 2029
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
2030 2031
					 vma->node.start,
					 obj->base.size,
2032
					 true);
2033
		vma->bound &= ~LOCAL_BIND;
2034
	}
2035 2036 2037
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2038
{
B
Ben Widawsky 已提交
2039 2040 2041 2042 2043 2044
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

2045 2046 2047 2048
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
2049 2050

	undo_idling(dev_priv, interruptible);
2051
}
2052

2053 2054
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2055 2056
				  u64 *start,
				  u64 *end)
2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
2069

D
Daniel Vetter 已提交
2070 2071 2072 2073
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2074
{
2075 2076 2077 2078 2079 2080 2081 2082 2083
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2084 2085
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2086 2087 2088
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2089
	int ret;
2090

2091 2092
	BUG_ON(mappable_end > end);

2093
	/* Subtract the guard page ... */
2094
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2095 2096 2097 2098 2099 2100 2101 2102 2103 2104

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2105
	if (!HAS_LLC(dev))
2106
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2107

2108
	/* Mark any preallocated objects as occupied */
2109
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2110
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2111

B
Ben Widawsky 已提交
2112
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2113 2114 2115
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2116
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2117 2118 2119 2120
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2121
		vma->bound |= GLOBAL_BIND;
2122 2123 2124
	}

	/* Clear any non-preallocated blocks */
2125
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2126 2127
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2128 2129
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2130 2131 2132
	}

	/* And finally clear the reserved guard page */
2133
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2134

2135 2136 2137 2138 2139 2140 2141
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2142 2143 2144
		ret = __hw_ppgtt_init(dev, ppgtt, true);
		if (ret) {
			kfree(ppgtt);
2145
			return ret;
2146
		}
2147 2148 2149 2150

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2151
	return 0;
2152 2153
}

2154 2155 2156 2157 2158
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

2159
	gtt_size = dev_priv->gtt.base.total;
2160
	mappable_size = dev_priv->gtt.mappable_end;
2161

2162
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2163 2164
}

2165 2166 2167 2168 2169
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2170 2171 2172 2173 2174 2175
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2176
	if (drm_mm_initialized(&vm->mm)) {
2177 2178 2179
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2180 2181 2182 2183 2184 2185
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2186

2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
2206 2207
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2208 2209 2210 2211 2212 2213 2214

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2215 2216 2217 2218
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2219
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2220
	__free_page(page);
2221 2222 2223 2224 2225 2226 2227 2228 2229
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2230 2231 2232 2233 2234 2235
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2236 2237 2238 2239 2240 2241 2242

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2243 2244 2245
	return bdw_gmch_ctl << 20;
}

2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2257
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2258 2259 2260 2261 2262 2263
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2264 2265 2266 2267 2268 2269 2270
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2301 2302 2303 2304
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2305
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2306 2307 2308
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2309
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2310 2311
		(pci_resource_len(dev->pdev, 0) / 2);

2312
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2328 2329 2330
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2331
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2360 2361 2362 2363 2364 2365
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2421 2422 2423 2424
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2425 2426 2427 2428 2429 2430
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2431

2432
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2433

2434 2435 2436 2437
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2438

B
Ben Widawsky 已提交
2439 2440
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2441 2442
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2443 2444 2445 2446

	return ret;
}

2447 2448
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2449 2450 2451
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2452 2453
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2454
	unsigned int gtt_size;
2455 2456 2457
	u16 snb_gmch_ctl;
	int ret;

2458 2459 2460
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2461 2462
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2463
	 */
2464
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2465 2466 2467
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2468 2469 2470 2471 2472 2473
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2474
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2475

B
Ben Widawsky 已提交
2476
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2477
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2478

B
Ben Widawsky 已提交
2479
	ret = ggtt_probe_common(dev, gtt_size);
2480

2481 2482
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2483

2484 2485 2486
	return ret;
}

2487
static void gen6_gmch_remove(struct i915_address_space *vm)
2488
{
2489 2490

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2491

2492 2493
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2494
}
2495 2496 2497

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2498 2499 2500
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2511
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2512 2513

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2514
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2515

2516 2517 2518
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2519 2520 2521
	return 0;
}

2522
static void i915_gmch_remove(struct i915_address_space *vm)
2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2534
		gtt->gtt_probe = i915_gmch_probe;
2535
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2536
	} else if (INTEL_INFO(dev)->gen < 8) {
2537
		gtt->gtt_probe = gen6_gmch_probe;
2538
		gtt->base.cleanup = gen6_gmch_remove;
2539
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2540
			gtt->base.pte_encode = iris_pte_encode;
2541
		else if (IS_HASWELL(dev))
2542
			gtt->base.pte_encode = hsw_pte_encode;
2543
		else if (IS_VALLEYVIEW(dev))
2544
			gtt->base.pte_encode = byt_pte_encode;
2545 2546
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2547
		else
2548
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2549 2550 2551
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2552 2553
	}

2554
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2555
			     &gtt->mappable_base, &gtt->mappable_end);
2556
	if (ret)
2557 2558
		return ret;

2559 2560
	gtt->base.dev = dev;

2561
	/* GMADR is the PCI mmio aperture into the global GTT. */
2562 2563
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2564 2565
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2566 2567 2568 2569
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2570 2571 2572 2573 2574 2575 2576 2577
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2578 2579 2580

	return 0;
}
2581

2582 2583 2584 2585
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2586
{
2587
	struct i915_vma *vma;
2588

2589 2590
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2591 2592 2593
	vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2594

2595 2596 2597 2598 2599 2600
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

R
Rodrigo Vivi 已提交
2601
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2602
		if (i915_is_ggtt(vm)) {
2603 2604
			vma->ggtt_view = *ggtt_view;

2605 2606 2607 2608 2609 2610
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2611
	} else {
2612
		BUG_ON(!i915_is_ggtt(vm));
2613
		vma->ggtt_view = *ggtt_view;
2614 2615 2616 2617
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2618 2619
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2620
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2621 2622 2623 2624 2625

	return vma;
}

struct i915_vma *
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2641
				       const struct i915_ggtt_view *view)
2642
{
2643
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2644 2645
	struct i915_vma *vma;

2646 2647 2648 2649 2650 2651 2652 2653
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2654
	if (!vma)
2655
		vma = __i915_gem_vma_create(obj, ggtt, view);
2656 2657

	return vma;
2658

2659
}
2660

2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
	unsigned long size, pages, rot_pages;
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
	unsigned int tile_pitch, tile_height;
	unsigned int width_pages, height_pages;
2701
	int ret = -ENOMEM;
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759

	pages = obj->base.size / PAGE_SIZE;

	/* Calculate tiling geometry. */
	tile_height = intel_tile_height(dev, rot_info->pixel_format,
					rot_info->fb_modifier);
	tile_pitch = PAGE_SIZE / tile_height;
	width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
	height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
	rot_pages = width_pages * height_pages;
	size = rot_pages * PAGE_SIZE;

	/* Allocate a temporary list of source pages for random access. */
	page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
	rotate_pages(page_addr_list, width_pages, height_pages, st);

	DRM_DEBUG_KMS(
		      "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
		      size, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
		      "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
		      size, ret, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);
	return ERR_PTR(ret);
}
2760

2761 2762
static inline int
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2763
{
2764 2765
	int ret = 0;

2766 2767 2768 2769 2770
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2771 2772 2773
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2774 2775 2776 2777 2778
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2779
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2780
			  vma->ggtt_view.type);
2781 2782 2783 2784 2785 2786
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2787 2788
	}

2789
	return ret;
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2805 2806
	if (i915_is_ggtt(vma->vm)) {
		int ret = i915_get_ggtt_vma_pages(vma);
2807

2808 2809 2810
		if (ret)
			return ret;
	}
2811 2812 2813 2814 2815

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}