i915_gem_gtt.c 72.1 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95
const struct i915_ggtt_view i915_ggtt_view_normal;
96 97 98
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
99

100 101
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv);
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv);
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151 152 153
static void ppgtt_bind_vma(struct i915_vma *vma,
			   enum i915_cache_level cache_level,
			   u32 flags);
static void ppgtt_unbind_vma(struct i915_vma *vma);

154 155 156
static inline gen8_pte_t gen8_pte_encode(dma_addr_t addr,
					 enum i915_cache_level level,
					 bool valid)
B
Ben Widawsky 已提交
157
{
158
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
159
	pte |= addr;
160 161 162

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
163
		pte |= PPAT_UNCACHED_INDEX;
164 165 166 167 168 169 170 171 172
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
173 174 175
	return pte;
}

176 177 178
static inline gen8_pde_t gen8_pde_encode(struct drm_device *dev,
					  dma_addr_t addr,
					  enum i915_cache_level level)
B
Ben Widawsky 已提交
179
{
180
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
181 182 183 184 185 186 187 188
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

189 190 191
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
192
{
193
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
194
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
195 196

	switch (level) {
197 198 199 200 201 202 203 204
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
205
		MISSING_CASE(level);
206 207 208 209 210
	}

	return pte;
}

211 212 213
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
214
{
215
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
216 217 218 219 220
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
221 222 223 224 225
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
226
		pte |= GEN6_PTE_UNCACHED;
227 228
		break;
	default:
229
		MISSING_CASE(level);
230 231
	}

232 233 234
	return pte;
}

235 236 237
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
238
{
239
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
240 241
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

242 243
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
244 245 246 247 248 249 250

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

251 252 253
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
254
{
255
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
256
	pte |= HSW_PTE_ADDR_ENCODE(addr);
257 258

	if (level != I915_CACHE_NONE)
259
		pte |= HSW_WB_LLC_AGE3;
260 261 262 263

	return pte;
}

264 265 266
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
267
{
268
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
269 270
	pte |= HSW_PTE_ADDR_ENCODE(addr);

271 272 273 274
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
275
		pte |= HSW_WT_ELLC_LLC_AGE3;
276 277
		break;
	default:
278
		pte |= HSW_WB_ELLC_LLC_AGE3;
279 280
		break;
	}
281 282 283 284

	return pte;
}

285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define i915_dma_unmap_single(px, dev) \
	__i915_dma_unmap_single((px)->daddr, dev)

static inline void __i915_dma_unmap_single(dma_addr_t daddr,
					struct drm_device *dev)
{
	struct device *device = &dev->pdev->dev;

	dma_unmap_page(device, daddr, 4096, PCI_DMA_BIDIRECTIONAL);
}

/**
 * i915_dma_map_single() - Create a dma mapping for a page table/dir/etc.
 * @px:	Page table/dir/etc to get a DMA map for
 * @dev:	drm device
 *
 * Page table allocations are unified across all gens. They always require a
 * single 4k allocation, as well as a DMA mapping. If we keep the structs
 * symmetric here, the simple macro covers us for every page table type.
 *
 * Return: 0 if success.
 */
#define i915_dma_map_single(px, dev) \
	i915_dma_map_page_single((px)->page, (dev), &(px)->daddr)

static inline int i915_dma_map_page_single(struct page *page,
					   struct drm_device *dev,
					   dma_addr_t *daddr)
{
	struct device *device = &dev->pdev->dev;

	*daddr = dma_map_page(device, page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
317 318 319 320
	if (dma_mapping_error(device, *daddr))
		return -ENOMEM;

	return 0;
321 322
}

323
static void unmap_and_free_pt(struct i915_page_table *pt,
324
			       struct drm_device *dev)
325 326 327
{
	if (WARN_ON(!pt->page))
		return;
328 329

	i915_dma_unmap_single(pt, dev);
330
	__free_page(pt->page);
331
	kfree(pt->used_ptes);
332 333 334
	kfree(pt);
}

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
static void gen8_initialize_pt(struct i915_address_space *vm,
				struct i915_page_table *pt)
{
	gen8_pte_t *pt_vaddr, scratch_pte;
	int i;

	pt_vaddr = kmap_atomic(pt->page);
	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC, true);

	for (i = 0; i < GEN8_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	if (!HAS_LLC(vm->dev))
		drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
	kunmap_atomic(pt_vaddr);
}

353
static struct i915_page_table *alloc_pt_single(struct drm_device *dev)
354
{
355
	struct i915_page_table *pt;
356 357 358
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
359 360 361 362 363

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

364 365 366 367 368 369
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

370
	pt->page = alloc_page(GFP_KERNEL);
371 372 373 374 375 376
	if (!pt->page)
		goto fail_page;

	ret = i915_dma_map_single(pt, dev);
	if (ret)
		goto fail_dma;
377 378

	return pt;
379 380 381 382 383 384 385 386 387

fail_dma:
	__free_page(pt->page);
fail_page:
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
388 389 390 391 392 393 394 395
}

/**
 * alloc_pt_range() - Allocate a multiple page tables
 * @pd:		The page directory which will have at least @count entries
 *		available to point to the allocated page tables.
 * @pde:	First page directory entry for which we are allocating.
 * @count:	Number of pages to allocate.
396
 * @dev:	DRM device.
397 398 399 400 401 402 403
 *
 * Allocates multiple page table pages and sets the appropriate entries in the
 * page table structure within the page directory. Function cleans up after
 * itself on any failures.
 *
 * Return: 0 if allocation succeeded.
 */
404
static int alloc_pt_range(struct i915_page_directory *pd, uint16_t pde, size_t count,
405
			  struct drm_device *dev)
406 407 408 409
{
	int i, ret;

	/* 512 is the max page tables per page_directory on any platform. */
410
	if (WARN_ON(pde + count > I915_PDES))
411 412 413
		return -EINVAL;

	for (i = pde; i < pde + count; i++) {
414
		struct i915_page_table *pt = alloc_pt_single(dev);
415 416 417 418 419 420

		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto err_out;
		}
		WARN(pd->page_table[i],
D
Dan Carpenter 已提交
421
		     "Leaking page directory entry %d (%p)\n",
422 423 424 425 426 427 428 429
		     i, pd->page_table[i]);
		pd->page_table[i] = pt;
	}

	return 0;

err_out:
	while (i-- > pde)
430
		unmap_and_free_pt(pd->page_table[i], dev);
431 432 433
	return ret;
}

434
static void unmap_and_free_pd(struct i915_page_directory *pd)
435 436 437 438 439 440 441
{
	if (pd->page) {
		__free_page(pd->page);
		kfree(pd);
	}
}

442
static struct i915_page_directory *alloc_pd_single(void)
443
{
444
	struct i915_page_directory *pd;
445 446 447 448 449

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

450
	pd->page = alloc_page(GFP_KERNEL);
451 452 453 454 455 456 457 458
	if (!pd->page) {
		kfree(pd);
		return ERR_PTR(-ENOMEM);
	}

	return pd;
}

459
/* Broadwell Page Directory Pointer Descriptors */
460
static int gen8_write_pdp(struct intel_engine_cs *ring, unsigned entry,
461
			   uint64_t val)
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481
{
	int ret;

	BUG_ON(entry >= 4);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
	intel_ring_emit(ring, (u32)(val >> 32));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
	intel_ring_emit(ring, (u32)(val));
	intel_ring_advance(ring);

	return 0;
}

482
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
483
			  struct intel_engine_cs *ring)
484
{
485
	int i, ret;
486 487

	/* bit of a hack to find the actual last used pd */
488
	int used_pd = ppgtt->num_pd_entries / I915_PDES;
489 490

	for (i = used_pd - 1; i >= 0; i--) {
491
		dma_addr_t addr = ppgtt->pdp.page_directory[i]->daddr;
492
		ret = gen8_write_pdp(ring, i, addr);
493 494
		if (ret)
			return ret;
495
	}
B
Ben Widawsky 已提交
496

497
	return 0;
498 499
}

500
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
501 502
				   uint64_t start,
				   uint64_t length,
503 504 505 506
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
507
	gen8_pte_t *pt_vaddr, scratch_pte;
508 509 510
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
511
	unsigned num_entries = length >> PAGE_SHIFT;
512 513 514 515 516 517
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
518 519
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

		if (WARN_ON(!pt->page))
			continue;

		page_table = pt->page;
536

537
		last_pte = pte + num_entries;
538 539
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
540 541 542

		pt_vaddr = kmap_atomic(page_table);

543
		for (i = pte; i < last_pte; i++) {
544
			pt_vaddr[i] = scratch_pte;
545 546
			num_entries--;
		}
547

548 549
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
550 551
		kunmap_atomic(pt_vaddr);

552
		pte = 0;
553
		if (++pde == I915_PDES) {
554 555 556
			pdpe++;
			pde = 0;
		}
557 558 559
	}
}

560 561
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
562
				      uint64_t start,
563
				      enum i915_cache_level cache_level, u32 unused)
564 565 566
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
567
	gen8_pte_t *pt_vaddr;
568 569 570
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
571 572
	struct sg_page_iter sg_iter;

573
	pt_vaddr = NULL;
574

575
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
576
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
577 578
			break;

B
Ben Widawsky 已提交
579
		if (pt_vaddr == NULL) {
580 581
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
582
			struct page *page_table = pt->page;
B
Ben Widawsky 已提交
583 584 585

			pt_vaddr = kmap_atomic(page_table);
		}
586

587
		pt_vaddr[pte] =
588 589
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
590
		if (++pte == GEN8_PTES) {
591 592
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
593
			kunmap_atomic(pt_vaddr);
594
			pt_vaddr = NULL;
595
			if (++pde == I915_PDES) {
596 597 598 599
				pdpe++;
				pde = 0;
			}
			pte = 0;
600 601
		}
	}
602 603 604
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
605
		kunmap_atomic(pt_vaddr);
606
	}
607 608
}

609
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
610 611 612
{
	int i;

613
	if (!pd->page)
614 615
		return;

616
	for (i = 0; i < I915_PDES; i++) {
617 618
		if (WARN_ON(!pd->page_table[i]))
			continue;
619

620
		unmap_and_free_pt(pd->page_table[i], dev);
621 622
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
623 624 625
}

static void gen8_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
626 627 628
{
	int i;

629
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
630 631 632
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

633
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
634
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
635
	}
636 637
}

B
Ben Widawsky 已提交
638 639 640 641 642
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

643
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
644 645
}

B
Ben Widawsky 已提交
646
static int gen8_ppgtt_allocate_page_tables(struct i915_hw_ppgtt *ppgtt)
647
{
648
	int i, ret;
649

B
Ben Widawsky 已提交
650
	for (i = 0; i < ppgtt->num_pd_pages; i++) {
651
		ret = alloc_pt_range(ppgtt->pdp.page_directory[i],
652
				     0, I915_PDES, ppgtt->base.dev);
653 654
		if (ret)
			goto unwind_out;
655 656
	}

657
	return 0;
658 659

unwind_out:
B
Ben Widawsky 已提交
660
	while (i--)
661
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
662

B
Ben Widawsky 已提交
663
	return -ENOMEM;
664 665
}

B
Ben Widawsky 已提交
666 667
static int gen8_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt,
						const int max_pdp)
668 669 670
{
	int i;

B
Ben Widawsky 已提交
671
	for (i = 0; i < max_pdp; i++) {
672 673
		ppgtt->pdp.page_directory[i] = alloc_pd_single();
		if (IS_ERR(ppgtt->pdp.page_directory[i]))
B
Ben Widawsky 已提交
674 675 676 677
			goto unwind_out;
	}

	ppgtt->num_pd_pages = max_pdp;
678
	BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPES);
679 680

	return 0;
B
Ben Widawsky 已提交
681 682

unwind_out:
683 684
	while (i--)
		unmap_and_free_pd(ppgtt->pdp.page_directory[i]);
B
Ben Widawsky 已提交
685 686

	return -ENOMEM;
687 688 689 690 691 692 693 694 695 696 697
}

static int gen8_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt,
			    const int max_pdp)
{
	int ret;

	ret = gen8_ppgtt_allocate_page_directories(ppgtt, max_pdp);
	if (ret)
		return ret;

B
Ben Widawsky 已提交
698 699 700
	ret = gen8_ppgtt_allocate_page_tables(ppgtt);
	if (ret)
		goto err_out;
701

702
	ppgtt->num_pd_entries = max_pdp * I915_PDES;
703

B
Ben Widawsky 已提交
704
	return 0;
705

B
Ben Widawsky 已提交
706 707
err_out:
	gen8_ppgtt_free(ppgtt);
708 709 710 711 712 713 714 715 716 717
	return ret;
}

static int gen8_ppgtt_setup_page_directories(struct i915_hw_ppgtt *ppgtt,
					     const int pd)
{
	dma_addr_t pd_addr;
	int ret;

	pd_addr = pci_map_page(ppgtt->base.dev->pdev,
718
			       ppgtt->pdp.page_directory[pd]->page, 0,
719 720 721 722 723 724
			       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);

	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pd_addr);
	if (ret)
		return ret;

725
	ppgtt->pdp.page_directory[pd]->daddr = pd_addr;
726 727 728 729 730 731 732 733 734

	return 0;
}

static int gen8_ppgtt_setup_page_tables(struct i915_hw_ppgtt *ppgtt,
					const int pd,
					const int pt)
{
	dma_addr_t pt_addr;
735 736
	struct i915_page_directory *pdir = ppgtt->pdp.page_directory[pd];
	struct i915_page_table *ptab = pdir->page_table[pt];
737
	struct page *p = ptab->page;
738 739
	int ret;

740 741
	gen8_initialize_pt(&ppgtt->base, ptab);

742 743 744 745 746 747
	pt_addr = pci_map_page(ppgtt->base.dev->pdev,
			       p, 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
	ret = pci_dma_mapping_error(ppgtt->base.dev->pdev, pt_addr);
	if (ret)
		return ret;

748
	ptab->daddr = pt_addr;
749 750 751 752

	return 0;
}

753
/*
754 755 756 757
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
758
 *
759 760
 * FIXME: split allocation into smaller pieces. For now we only ever do this
 * once, but with full PPGTT, the multiple contiguous allocations will be bad.
B
Ben Widawsky 已提交
761
 * TODO: Do something with the size parameter
762
 */
B
Ben Widawsky 已提交
763 764 765
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
{
	const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
766
	const int min_pt_pages = I915_PDES * max_pdp;
767
	int i, j, ret;
B
Ben Widawsky 已提交
768 769 770 771

	if (size % (1<<30))
		DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);

772 773 774 775 776 777
	/* 1. Do all our allocations for page directories and page tables.
	 * We allocate more than was asked so that we can point the unused parts
	 * to valid entries that point to scratch page. Dynamic page tables
	 * will fix this eventually.
	 */
	ret = gen8_ppgtt_alloc(ppgtt, GEN8_LEGACY_PDPES);
778 779
	if (ret)
		return ret;
780

B
Ben Widawsky 已提交
781
	/*
782
	 * 2. Create DMA mappings for the page directories and page tables.
B
Ben Widawsky 已提交
783
	 */
784
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
785
		ret = gen8_ppgtt_setup_page_directories(ppgtt, i);
786 787
		if (ret)
			goto bail;
B
Ben Widawsky 已提交
788

789
		for (j = 0; j < I915_PDES; j++) {
790
			ret = gen8_ppgtt_setup_page_tables(ppgtt, i, j);
791 792
			if (ret)
				goto bail;
B
Ben Widawsky 已提交
793 794 795
		}
	}

796 797 798 799 800
	/*
	 * 3. Map all the page directory entires to point to the page tables
	 * we've allocated.
	 *
	 * For now, the PPGTT helper functions all require that the PDEs are
B
Ben Widawsky 已提交
801
	 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
802 803
	 * will never need to touch the PDEs again.
	 */
804
	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
805
		struct i915_page_directory *pd = ppgtt->pdp.page_directory[i];
806
		gen8_pde_t *pd_vaddr;
807
		pd_vaddr = kmap_atomic(ppgtt->pdp.page_directory[i]->page);
808
		for (j = 0; j < I915_PDES; j++) {
809
			struct i915_page_table *pt = pd->page_table[j];
810
			dma_addr_t addr = pt->daddr;
B
Ben Widawsky 已提交
811 812 813
			pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
						      I915_CACHE_LLC);
		}
814 815
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pd_vaddr, PAGE_SIZE);
B
Ben Widawsky 已提交
816 817 818
		kunmap_atomic(pd_vaddr);
	}

819 820 821 822 823 824
	ppgtt->switch_mm = gen8_mm_switch;
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
	ppgtt->base.start = 0;

825
	/* This is the area that we advertise as usable for the caller */
826
	ppgtt->base.total = max_pdp * I915_PDES * GEN8_PTES * PAGE_SIZE;
827 828 829

	/* Set all ptes to a valid scratch page. Also above requested space */
	ppgtt->base.clear_range(&ppgtt->base, 0,
830
				ppgtt->num_pd_pages * GEN8_PTES * PAGE_SIZE,
831
				true);
832

B
Ben Widawsky 已提交
833 834 835
	DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
			 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
	DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
836 837
			 ppgtt->num_pd_entries,
			 (ppgtt->num_pd_entries - min_pt_pages) + size % (1<<30));
B
Ben Widawsky 已提交
838
	return 0;
B
Ben Widawsky 已提交
839

840 841
bail:
	gen8_ppgtt_free(ppgtt);
B
Ben Widawsky 已提交
842 843 844
	return ret;
}

B
Ben Widawsky 已提交
845 846 847 848
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
	struct i915_address_space *vm = &ppgtt->base;
849 850
	gen6_pte_t __iomem *pd_addr;
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
851 852 853
	uint32_t pd_entry;
	int pte, pde;

854
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
855

856 857
	pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);
B
Ben Widawsky 已提交
858 859

	seq_printf(m, "  VM %p (pd_offset %x-%x):\n", vm,
860 861
		   ppgtt->pd.pd_offset,
		   ppgtt->pd.pd_offset + ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
862 863
	for (pde = 0; pde < ppgtt->num_pd_entries; pde++) {
		u32 expected;
864
		gen6_pte_t *pt_vaddr;
865
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->daddr;
B
Ben Widawsky 已提交
866 867 868 869 870 871 872 873 874 875
		pd_entry = readl(pd_addr + pde);
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

876
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->page);
877
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
878
			unsigned long va =
879
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

902
/* Write pde (index) from the page directory @pd to the page table @pt */
903 904
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
905
{
906 907 908 909
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
910

911 912
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->daddr);
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
913

914 915
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
916

917 918 919
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
920
				  struct i915_page_directory *pd,
921 922
				  uint32_t start, uint32_t length)
{
923
	struct i915_page_table *pt;
924 925 926 927 928 929 930 931
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
932 933
}

934
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
935
{
936
	BUG_ON(ppgtt->pd.pd_offset & 0x3f);
937

938
	return (ppgtt->pd.pd_offset / 64) << 16;
939 940
}

941
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
942
			 struct intel_engine_cs *ring)
943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

966 967 968 969 970 971 972 973 974 975
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
			  struct intel_engine_cs *ring)
{
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

976
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
977
			  struct intel_engine_cs *ring)
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
{
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
	ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
	if (ret)
		return ret;

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

998 999 1000 1001 1002 1003 1004
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
		ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
		if (ret)
			return ret;
	}

1005 1006 1007
	return 0;
}

1008
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1009
			  struct intel_engine_cs *ring)
1010 1011 1012 1013
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1014

1015 1016 1017 1018 1019 1020 1021 1022
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1023
static void gen8_ppgtt_enable(struct drm_device *dev)
1024 1025
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1026
	struct intel_engine_cs *ring;
1027
	int j;
B
Ben Widawsky 已提交
1028

1029 1030 1031 1032 1033
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1034

1035
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1036
{
1037
	struct drm_i915_private *dev_priv = dev->dev_private;
1038
	struct intel_engine_cs *ring;
1039
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1040
	int i;
B
Ben Widawsky 已提交
1041

1042 1043
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1044

1045 1046 1047 1048 1049 1050 1051 1052
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1053

1054
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1055
		/* GFX_MODE is per-ring on gen7+ */
1056 1057
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1058
	}
1059
}
B
Ben Widawsky 已提交
1060

1061
static void gen6_ppgtt_enable(struct drm_device *dev)
1062
{
1063
	struct drm_i915_private *dev_priv = dev->dev_private;
1064
	uint32_t ecochk, gab_ctl, ecobits;
1065

1066 1067 1068
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1069

1070 1071 1072 1073 1074 1075 1076
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1077 1078
}

1079
/* PPGTT support for Sandybdrige/Gen6 and later */
1080
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1081 1082
				   uint64_t start,
				   uint64_t length,
1083
				   bool use_scratch)
1084
{
1085 1086
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1087
	gen6_pte_t *pt_vaddr, scratch_pte;
1088 1089
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1090 1091
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1092
	unsigned last_pte, i;
1093

1094
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1095

1096 1097
	while (num_entries) {
		last_pte = first_pte + num_entries;
1098 1099
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1100

1101
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1102

1103 1104
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1105 1106 1107

		kunmap_atomic(pt_vaddr);

1108 1109
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1110
		act_pt++;
1111
	}
1112 1113
}

1114
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1115
				      struct sg_table *pages,
1116
				      uint64_t start,
1117
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1118
{
1119 1120
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1121
	gen6_pte_t *pt_vaddr;
1122
	unsigned first_entry = start >> PAGE_SHIFT;
1123 1124
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1125 1126
	struct sg_page_iter sg_iter;

1127
	pt_vaddr = NULL;
1128
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1129
		if (pt_vaddr == NULL)
1130
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->page);
1131

1132 1133
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1134 1135
				       cache_level, true, flags);

1136
		if (++act_pte == GEN6_PTES) {
1137
			kunmap_atomic(pt_vaddr);
1138
			pt_vaddr = NULL;
1139
			act_pt++;
1140
			act_pte = 0;
D
Daniel Vetter 已提交
1141 1142
		}
	}
1143 1144
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1145 1146
}

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
/* PDE TLBs are a pain invalidate pre GEN8. It requires a context reload. If we
 * are switching between contexts with the same LRCA, we also must do a force
 * restore.
 */
static inline void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	/* If current vm != vm, */
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

1157
static void gen6_initialize_pt(struct i915_address_space *vm,
1158
		struct i915_page_table *pt)
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
{
	gen6_pte_t *pt_vaddr, scratch_pte;
	int i;

	WARN_ON(vm->scratch.addr == 0);

	scratch_pte = vm->pte_encode(vm->scratch.addr,
			I915_CACHE_LLC, true, 0);

	pt_vaddr = kmap_atomic(pt->page);

	for (i = 0; i < GEN6_PTES; i++)
		pt_vaddr[i] = scratch_pte;

	kunmap_atomic(pt_vaddr);
}

1176 1177 1178
static int gen6_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1179 1180 1181
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1182 1183
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1184
	struct i915_page_table *pt;
1185
	const uint32_t start_save = start, length_save = length;
1186
	uint32_t pde, temp;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
	int ret;

	WARN_ON(upper_32_bits(start));

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

		pt = alloc_pt_single(dev);
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1217
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1218 1219 1220 1221
	}

	start = start_save;
	length = length_save;
1222 1223 1224 1225 1226 1227 1228 1229

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1230 1231 1232
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1233 1234 1235 1236
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1237
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1238 1239 1240
				GEN6_PTES);
	}

1241 1242 1243 1244 1245 1246
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1247
	mark_tlbs_dirty(ppgtt);
1248
	return 0;
1249 1250 1251

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1252
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1253 1254 1255 1256 1257 1258 1259

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
		unmap_and_free_pt(pt, vm->dev);
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1260 1261
}

1262 1263 1264
static void gen6_ppgtt_free(struct i915_hw_ppgtt *ppgtt)
{
	int i;
1265

1266
	for (i = 0; i < ppgtt->num_pd_entries; i++) {
1267
		struct i915_page_table *pt = ppgtt->pd.page_table[i];
1268 1269 1270 1271

		if (pt != ppgtt->scratch_pt)
			unmap_and_free_pt(ppgtt->pd.page_table[i], ppgtt->base.dev);
	}
1272

1273
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1274
	unmap_and_free_pd(&ppgtt->pd);
1275 1276
}

1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);

	drm_mm_remove_node(&ppgtt->node);

	gen6_ppgtt_free(ppgtt);
}

1287
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1288
{
1289
	struct drm_device *dev = ppgtt->base.dev;
1290
	struct drm_i915_private *dev_priv = dev->dev_private;
1291
	bool retried = false;
1292
	int ret;
1293

B
Ben Widawsky 已提交
1294 1295 1296 1297 1298
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1299 1300 1301 1302 1303 1304
	ppgtt->scratch_pt = alloc_pt_single(ppgtt->base.dev);
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1305
alloc:
B
Ben Widawsky 已提交
1306 1307 1308 1309
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1310
						  DRM_MM_TOPDOWN);
1311 1312 1313
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1314 1315 1316
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1317
		if (ret)
1318
			goto err_out;
1319 1320 1321 1322

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1323

1324
	if (ret)
1325 1326
		goto err_out;

1327

B
Ben Widawsky 已提交
1328 1329
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1330

1331
	ppgtt->num_pd_entries = I915_PDES;
1332
	return 0;
1333 1334

err_out:
1335
	unmap_and_free_pt(ppgtt->scratch_pt, ppgtt->base.dev);
1336
	return ret;
1337 1338 1339 1340
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1341
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1342
}
1343

1344 1345 1346
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1347
	struct i915_page_table *unused;
1348
	uint32_t pde, temp;
1349

1350 1351
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1352 1353
}

1354
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt, bool aliasing)
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1370 1371 1372
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1373 1374 1375 1376
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	if (aliasing) {
		/* preallocate all pts */
		ret = alloc_pt_range(&ppgtt->pd, 0, ppgtt->num_pd_entries,
				ppgtt->base.dev);

		if (ret) {
			gen6_ppgtt_cleanup(&ppgtt->base);
			return ret;
		}
	}

1388
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1389 1390 1391 1392
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1393
	ppgtt->base.total = ppgtt->num_pd_entries * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1394
	ppgtt->debug_dump = gen6_dump_ppgtt;
1395

1396
	ppgtt->pd.pd_offset =
1397
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1398

1399 1400 1401
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
		ppgtt->pd.pd_offset / sizeof(gen6_pte_t);

1402 1403 1404 1405
	if (aliasing)
		ppgtt->base.clear_range(&ppgtt->base, 0, ppgtt->base.total, true);
	else
		gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1406

1407 1408
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1409
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1410 1411
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1412

1413
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1414
		  ppgtt->pd.pd_offset << 10);
1415

1416
	return 0;
1417 1418
}

1419 1420
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt,
		bool aliasing)
1421 1422 1423
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1424
	ppgtt->base.dev = dev;
1425
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1426

B
Ben Widawsky 已提交
1427
	if (INTEL_INFO(dev)->gen < 8)
1428
		return gen6_ppgtt_init(ppgtt, aliasing);
B
Ben Widawsky 已提交
1429
	else
R
Rodrigo Vivi 已提交
1430
		return gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
1431 1432 1433 1434 1435
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1436

1437
	ret = __hw_ppgtt_init(dev, ppgtt, false);
1438
	if (ret == 0) {
B
Ben Widawsky 已提交
1439
		kref_init(&ppgtt->ref);
1440 1441
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1442
		i915_init_vm(dev_priv, &ppgtt->base);
1443
	}
1444 1445 1446 1447

	return ret;
}

1448 1449 1450 1451 1452 1453 1454
int i915_ppgtt_init_hw(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_engine_cs *ring;
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int i, ret = 0;

1455 1456 1457 1458 1459 1460
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1471
		MISSING_CASE(INTEL_INFO(dev)->gen);
1472 1473 1474

	if (ppgtt) {
		for_each_ring(ring, dev_priv, i) {
1475
			ret = ppgtt->switch_mm(ppgtt, ring);
1476 1477
			if (ret != 0)
				return ret;
1478
		}
1479
	}
1480 1481 1482

	return ret;
}
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1501 1502
	trace_i915_ppgtt_create(&ppgtt->base);

1503 1504 1505
	return ppgtt;
}

1506 1507 1508 1509 1510
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1511 1512
	trace_i915_ppgtt_release(&ppgtt->base);

1513 1514 1515 1516
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1517 1518 1519
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1520 1521 1522
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1523

1524
static void
1525 1526 1527
ppgtt_bind_vma(struct i915_vma *vma,
	       enum i915_cache_level cache_level,
	       u32 flags)
1528
{
1529 1530 1531 1532
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		flags |= PTE_READ_ONLY;

1533
	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
1534
				cache_level, flags);
1535 1536
}

1537
static void ppgtt_unbind_vma(struct i915_vma *vma)
1538
{
1539
	vma->vm->clear_range(vma->vm,
1540 1541
			     vma->node.start,
			     vma->obj->base.size,
1542
			     true);
1543 1544
}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
static inline bool needs_idle_maps(struct drm_device *dev)
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1561 1562 1563 1564
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1565
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1566
		dev_priv->mm.interruptible = false;
1567
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1579
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1580 1581 1582
		dev_priv->mm.interruptible = interruptible;
}

1583 1584 1585
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1586
	struct intel_engine_cs *ring;
1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1597
					 "\tAddr: 0x%08lx\n"
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1635 1636
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1637
				       true);
1638 1639

	i915_ggtt_flush(dev_priv);
1640 1641
}

1642 1643 1644
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1645
	struct drm_i915_gem_object *obj;
B
Ben Widawsky 已提交
1646
	struct i915_address_space *vm;
1647

1648 1649
	i915_check_and_clear_faults(dev);

1650
	/* First fill our portion of the GTT with scratch pages */
1651
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1652 1653
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1654
				       true);
1655

1656
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
1657 1658 1659 1660 1661
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

1662
		i915_gem_clflush_object(obj, obj->pin_display);
1663 1664 1665
		/* The bind_vma code tries to be smart about tracking mappings.
		 * Unfortunately above, we've just wiped out the mappings
		 * without telling our object about it. So we need to fake it.
1666 1667 1668
		 *
		 * Bind is not expected to fail since this is only called on
		 * resume and assumption is all requirements exist already.
1669
		 */
1670
		vma->bound &= ~GLOBAL_BIND;
1671
		WARN_ON(i915_vma_bind(vma, obj->cache_level, GLOBAL_BIND));
1672 1673
	}

B
Ben Widawsky 已提交
1674

1675
	if (INTEL_INFO(dev)->gen >= 8) {
1676 1677 1678 1679 1680
		if (IS_CHERRYVIEW(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

B
Ben Widawsky 已提交
1681
		return;
1682
	}
B
Ben Widawsky 已提交
1683

1684 1685 1686 1687 1688 1689 1690
	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);
B
Ben Widawsky 已提交
1691

1692 1693 1694 1695 1696 1697
			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
1698 1699
	}

1700
	i915_ggtt_flush(dev_priv);
1701
}
1702

1703
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1704
{
1705
	if (obj->has_dma_mapping)
1706
		return 0;
1707 1708 1709 1710 1711 1712 1713

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1714 1715
}

1716
static inline void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1728
				     uint64_t start,
1729
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1730 1731
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1732
	unsigned first_entry = start >> PAGE_SHIFT;
1733 1734
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1735 1736
	int i = 0;
	struct sg_page_iter sg_iter;
1737
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1766 1767 1768 1769 1770 1771
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1772
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1773
				     struct sg_table *st,
1774
				     uint64_t start,
1775
				     enum i915_cache_level level, u32 flags)
1776
{
1777
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1778
	unsigned first_entry = start >> PAGE_SHIFT;
1779 1780
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1781 1782
	int i = 0;
	struct sg_page_iter sg_iter;
1783
	dma_addr_t addr = 0;
1784

1785
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1786
		addr = sg_page_iter_dma_address(&sg_iter);
1787
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1788
		i++;
1789 1790 1791 1792 1793 1794 1795 1796
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1797 1798 1799 1800
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1801 1802 1803 1804 1805 1806 1807

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1808 1809
}

B
Ben Widawsky 已提交
1810
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1811 1812
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1813 1814 1815
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1816 1817
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1818 1819
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1836
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1837 1838
				  uint64_t start,
				  uint64_t length,
1839
				  bool use_scratch)
1840
{
1841
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1842 1843
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1844 1845
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1846
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1847 1848 1849 1850 1851 1852 1853
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1854
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1855

1856 1857 1858 1859 1860
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1861 1862 1863 1864

static void i915_ggtt_bind_vma(struct i915_vma *vma,
			       enum i915_cache_level cache_level,
			       u32 unused)
1865
{
1866
	const unsigned long entry = vma->node.start >> PAGE_SHIFT;
1867 1868 1869
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1870
	BUG_ON(!i915_is_ggtt(vma->vm));
1871
	intel_gtt_insert_sg_entries(vma->ggtt_view.pages, entry, flags);
1872
	vma->bound = GLOBAL_BIND;
1873 1874
}

1875
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1876 1877
				  uint64_t start,
				  uint64_t length,
1878
				  bool unused)
1879
{
1880 1881
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1882 1883 1884
	intel_gtt_clear_range(first_entry, num_entries);
}

1885 1886 1887 1888
static void i915_ggtt_unbind_vma(struct i915_vma *vma)
{
	const unsigned int first = vma->node.start >> PAGE_SHIFT;
	const unsigned int size = vma->obj->base.size >> PAGE_SHIFT;
1889

1890
	BUG_ON(!i915_is_ggtt(vma->vm));
1891
	vma->bound = 0;
1892 1893
	intel_gtt_clear_range(first, size);
}
1894

1895 1896 1897
static void ggtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 flags)
1898
{
1899
	struct drm_device *dev = vma->vm->dev;
1900
	struct drm_i915_private *dev_priv = dev->dev_private;
1901
	struct drm_i915_gem_object *obj = vma->obj;
1902
	struct sg_table *pages = obj->pages;
1903

1904 1905 1906 1907
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		flags |= PTE_READ_ONLY;

1908 1909 1910
	if (i915_is_ggtt(vma->vm))
		pages = vma->ggtt_view.pages;

1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
	/* If there is no aliasing PPGTT, or the caller needs a global mapping,
	 * or we have a global mapping already but the cacheability flags have
	 * changed, set the global PTEs.
	 *
	 * If there is an aliasing PPGTT it is anecdotally faster, so use that
	 * instead if none of the above hold true.
	 *
	 * NB: A global mapping should only be needed for special regions like
	 * "gtt mappable", SNB errata, or if specified via special execbuf
	 * flags. At all other times, the GPU will use the aliasing PPGTT.
	 */
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1923
		if (!(vma->bound & GLOBAL_BIND) ||
1924
		    (cache_level != obj->cache_level)) {
1925
			vma->vm->insert_entries(vma->vm, pages,
1926
						vma->node.start,
1927
						cache_level, flags);
1928
			vma->bound |= GLOBAL_BIND;
1929 1930
		}
	}
1931

1932
	if (dev_priv->mm.aliasing_ppgtt &&
1933
	    (!(vma->bound & LOCAL_BIND) ||
1934 1935
	     (cache_level != obj->cache_level))) {
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1936
		appgtt->base.insert_entries(&appgtt->base, pages,
1937
					    vma->node.start,
1938
					    cache_level, flags);
1939
		vma->bound |= LOCAL_BIND;
1940
	}
1941 1942
}

1943
static void ggtt_unbind_vma(struct i915_vma *vma)
1944
{
1945
	struct drm_device *dev = vma->vm->dev;
1946
	struct drm_i915_private *dev_priv = dev->dev_private;
1947 1948
	struct drm_i915_gem_object *obj = vma->obj;

1949
	if (vma->bound & GLOBAL_BIND) {
1950 1951 1952
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
				     obj->base.size,
1953
				     true);
1954
		vma->bound &= ~GLOBAL_BIND;
1955
	}
1956

1957
	if (vma->bound & LOCAL_BIND) {
1958 1959
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
		appgtt->base.clear_range(&appgtt->base,
1960 1961
					 vma->node.start,
					 obj->base.size,
1962
					 true);
1963
		vma->bound &= ~LOCAL_BIND;
1964
	}
1965 1966 1967
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1968
{
B
Ben Widawsky 已提交
1969 1970 1971 1972 1973 1974
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1975 1976 1977 1978
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1979 1980

	undo_idling(dev_priv, interruptible);
1981
}
1982

1983 1984
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1985 1986
				  u64 *start,
				  u64 *end)
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1999

D
Daniel Vetter 已提交
2000 2001 2002 2003
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
2004
{
2005 2006 2007 2008 2009 2010 2011 2012 2013
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2014 2015
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2016 2017 2018
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2019
	int ret;
2020

2021 2022
	BUG_ON(mappable_end > end);

2023
	/* Subtract the guard page ... */
2024
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2035
	if (!HAS_LLC(dev))
2036
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2037

2038
	/* Mark any preallocated objects as occupied */
2039
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2040
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2041

B
Ben Widawsky 已提交
2042
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2043 2044 2045
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2046
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2047 2048 2049 2050
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2051
		vma->bound |= GLOBAL_BIND;
2052 2053 2054
	}

	/* Clear any non-preallocated blocks */
2055
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2056 2057
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2058 2059
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2060 2061 2062
	}

	/* And finally clear the reserved guard page */
2063
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2064

2065 2066 2067 2068 2069 2070 2071
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2072 2073 2074
		ret = __hw_ppgtt_init(dev, ppgtt, true);
		if (ret) {
			kfree(ppgtt);
2075
			return ret;
2076
		}
2077 2078 2079 2080

		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2081
	return 0;
2082 2083
}

2084 2085 2086 2087 2088
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned long gtt_size, mappable_size;

2089
	gtt_size = dev_priv->gtt.base.total;
2090
	mappable_size = dev_priv->gtt.mappable_end;
2091

2092
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2093 2094
}

2095 2096 2097 2098 2099
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2100 2101 2102 2103 2104 2105
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2106
	if (drm_mm_initialized(&vm->mm)) {
2107 2108 2109
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2110 2111 2112 2113 2114 2115
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2116

2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
	if (pci_dma_mapping_error(dev->pdev, dma_addr))
		return -EINVAL;
#else
	dma_addr = page_to_phys(page);
#endif
2136 2137
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2138 2139 2140 2141 2142 2143 2144

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2145 2146 2147 2148
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2149
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2150
	__free_page(page);
2151 2152 2153 2154 2155 2156 2157 2158 2159
}

static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2160 2161 2162 2163 2164 2165
static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2166 2167 2168 2169 2170 2171 2172

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2173 2174 2175
	return bdw_gmch_ctl << 20;
}

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
static inline unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2187
static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2188 2189 2190 2191 2192 2193
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2194 2195 2196 2197 2198 2199 2200
static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2231 2232 2233 2234
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2235
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2236 2237 2238
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2239
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2240 2241
		(pci_resource_len(dev->pdev, 0) / 2);

2242
	dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2258 2259 2260
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2261
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2290 2291 2292 2293 2294 2295
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350
static int gen8_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	unsigned int gtt_size;
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2351 2352 2353 2354
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2355 2356 2357 2358 2359 2360
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2361

2362
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2363

2364 2365 2366 2367
	if (IS_CHERRYVIEW(dev))
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2368

B
Ben Widawsky 已提交
2369 2370
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2371 2372
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
B
Ben Widawsky 已提交
2373 2374 2375 2376

	return ret;
}

2377 2378
static int gen6_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2379 2380 2381
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2382 2383
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2384
	unsigned int gtt_size;
2385 2386 2387
	u16 snb_gmch_ctl;
	int ret;

2388 2389 2390
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2391 2392
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2393
	 */
2394
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2395 2396 2397
		DRM_ERROR("Unknown GMADR size (%lx)\n",
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2398 2399 2400 2401 2402 2403
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2404
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2405

B
Ben Widawsky 已提交
2406
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2407
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2408

B
Ben Widawsky 已提交
2409
	ret = ggtt_probe_common(dev, gtt_size);
2410

2411 2412
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2413

2414 2415 2416
	return ret;
}

2417
static void gen6_gmch_remove(struct i915_address_space *vm)
2418
{
2419 2420

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2421

2422 2423
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2424
}
2425 2426 2427

static int i915_gmch_probe(struct drm_device *dev,
			   size_t *gtt_total,
2428 2429 2430
			   size_t *stolen,
			   phys_addr_t *mappable_base,
			   unsigned long *mappable_end)
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2441
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2442 2443

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2444
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2445

2446 2447 2448
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2449 2450 2451
	return 0;
}

2452
static void i915_gmch_remove(struct i915_address_space *vm)
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2464
		gtt->gtt_probe = i915_gmch_probe;
2465
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2466
	} else if (INTEL_INFO(dev)->gen < 8) {
2467
		gtt->gtt_probe = gen6_gmch_probe;
2468
		gtt->base.cleanup = gen6_gmch_remove;
2469
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2470
			gtt->base.pte_encode = iris_pte_encode;
2471
		else if (IS_HASWELL(dev))
2472
			gtt->base.pte_encode = hsw_pte_encode;
2473
		else if (IS_VALLEYVIEW(dev))
2474
			gtt->base.pte_encode = byt_pte_encode;
2475 2476
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2477
		else
2478
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2479 2480 2481
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2482 2483
	}

2484
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2485
			     &gtt->mappable_base, &gtt->mappable_end);
2486
	if (ret)
2487 2488
		return ret;

2489 2490
	gtt->base.dev = dev;

2491
	/* GMADR is the PCI mmio aperture into the global GTT. */
2492 2493
	DRM_INFO("Memory usable by graphics device = %zdM\n",
		 gtt->base.total >> 20);
2494 2495
	DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2496 2497 2498 2499
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2500 2501 2502 2503 2504 2505 2506 2507
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2508 2509 2510

	return 0;
}
2511

2512 2513 2514 2515
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2516
{
2517
	struct i915_vma *vma;
2518

2519 2520
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2521 2522 2523
	vma = kzalloc(sizeof(*vma), GFP_KERNEL);
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2524

2525 2526 2527 2528 2529 2530
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

R
Rodrigo Vivi 已提交
2531
	if (INTEL_INFO(vm->dev)->gen >= 6) {
2532
		if (i915_is_ggtt(vm)) {
2533 2534
			vma->ggtt_view = *ggtt_view;

2535 2536 2537 2538 2539 2540
			vma->unbind_vma = ggtt_unbind_vma;
			vma->bind_vma = ggtt_bind_vma;
		} else {
			vma->unbind_vma = ppgtt_unbind_vma;
			vma->bind_vma = ppgtt_bind_vma;
		}
R
Rodrigo Vivi 已提交
2541
	} else {
2542
		BUG_ON(!i915_is_ggtt(vm));
2543
		vma->ggtt_view = *ggtt_view;
2544 2545 2546 2547
		vma->unbind_vma = i915_ggtt_unbind_vma;
		vma->bind_vma = i915_ggtt_bind_vma;
	}

2548 2549
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2550
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2551 2552 2553 2554 2555

	return vma;
}

struct i915_vma *
2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2571
				       const struct i915_ggtt_view *view)
2572
{
2573
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2574 2575
	struct i915_vma *vma;

2576 2577 2578 2579 2580 2581 2582 2583
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2584
	if (!vma)
2585
		vma = __i915_gem_vma_create(obj, ggtt, view);
2586 2587

	return vma;
2588

2589
}
2590

2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
	unsigned long size, pages, rot_pages;
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
	unsigned int tile_pitch, tile_height;
	unsigned int width_pages, height_pages;
2631
	int ret = -ENOMEM;
2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

	pages = obj->base.size / PAGE_SIZE;

	/* Calculate tiling geometry. */
	tile_height = intel_tile_height(dev, rot_info->pixel_format,
					rot_info->fb_modifier);
	tile_pitch = PAGE_SIZE / tile_height;
	width_pages = DIV_ROUND_UP(rot_info->pitch, tile_pitch);
	height_pages = DIV_ROUND_UP(rot_info->height, tile_height);
	rot_pages = width_pages * height_pages;
	size = rot_pages * PAGE_SIZE;

	/* Allocate a temporary list of source pages for random access. */
	page_addr_list = drm_malloc_ab(pages, sizeof(dma_addr_t));
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, rot_pages, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
	rotate_pages(page_addr_list, width_pages, height_pages, st);

	DRM_DEBUG_KMS(
		      "Created rotated page mapping for object size %lu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages).\n",
		      size, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
		      "Failed to create rotated mapping for object size %lu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %lu pages)\n",
		      size, ret, rot_info->pitch, rot_info->height,
		      rot_info->pixel_format, width_pages, height_pages,
		      rot_pages);
	return ERR_PTR(ret);
}
2690

2691 2692
static inline int
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2693
{
2694 2695
	int ret = 0;

2696 2697 2698 2699 2700
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2701 2702 2703
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2704 2705 2706 2707 2708
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2709
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2710
			  vma->ggtt_view.type);
2711 2712 2713 2714 2715 2716
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2717 2718
	}

2719
	return ret;
2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2735 2736
	if (i915_is_ggtt(vma->vm)) {
		int ret = i915_get_ggtt_vma_pages(vma);
2737

2738 2739 2740
		if (ret)
			return ret;
	}
2741 2742 2743 2744 2745

	vma->bind_vma(vma, cache_level, flags);

	return 0;
}