i915_gem_gtt.c 92.5 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27
#include <linux/stop_machine.h>
28 29
#include <drm/drmP.h>
#include <drm/i915_drm.h>
30
#include "i915_drv.h"
31
#include "i915_vgpu.h"
32 33
#include "i915_trace.h"
#include "intel_drv.h"
34
#include "intel_frontbuffer.h"
35

36 37
#define I915_GFP_DMA (GFP_KERNEL | __GFP_HIGHMEM)

38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
74 75 76
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

99 100 101
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

102 103 104
const struct i915_ggtt_view i915_ggtt_view_normal = {
	.type = I915_GGTT_VIEW_NORMAL,
};
105
const struct i915_ggtt_view i915_ggtt_view_rotated = {
106
	.type = I915_GGTT_VIEW_ROTATED,
107
};
108

109 110
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt)
111
{
112 113
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;
114
	bool has_full_48bit_ppgtt;
115

116 117 118 119
	has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
	has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
	has_full_48bit_ppgtt =
	       	IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
120

121 122 123 124 125
	if (intel_vgpu_active(dev_priv)) {
		/* emulation is too hard */
		has_full_ppgtt = false;
		has_full_48bit_ppgtt = false;
	}
126

127 128 129
	if (!has_aliasing_ppgtt)
		return 0;

130 131 132 133
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
134
	if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
135 136 137 138 139
		return 0;

	if (enable_ppgtt == 1)
		return 1;

140
	if (enable_ppgtt == 2 && has_full_ppgtt)
141 142
		return 2;

143 144 145
	if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
		return 3;

146 147
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
148
	if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
149
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
150
		return 0;
151 152 153
	}
#endif

154
	/* Early VLV doesn't have this */
155
	if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
156 157 158 159
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

160
	if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
161
		return has_full_48bit_ppgtt ? 3 : 2;
162 163
	else
		return has_aliasing_ppgtt ? 1 : 0;
164 165
}

166 167 168
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
169 170 171
{
	u32 pte_flags = 0;

C
Chris Wilson 已提交
172
	vma->pages = vma->obj->mm.pages;
173

174 175 176 177
	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

178
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
179
				cache_level, pte_flags);
180 181

	return 0;
182 183 184 185 186 187
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
188
			     vma->size);
189
}
190

191
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
192
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
193
{
194
	gen8_pte_t pte = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
195
	pte |= addr;
196 197 198

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
199
		pte |= PPAT_UNCACHED_INDEX;
200 201 202 203 204 205 206 207 208
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
209 210 211
	return pte;
}

212 213
static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
				  const enum i915_cache_level level)
B
Ben Widawsky 已提交
214
{
215
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
216 217 218 219 220 221 222 223
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

224 225 226
#define gen8_pdpe_encode gen8_pde_encode
#define gen8_pml4e_encode gen8_pde_encode

227 228
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
229
				 u32 unused)
230
{
231
	gen6_pte_t pte = GEN6_PTE_VALID;
232
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
233 234

	switch (level) {
235 236 237 238 239 240 241 242
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
243
		MISSING_CASE(level);
244 245 246 247 248
	}

	return pte;
}

249 250
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
251
				 u32 unused)
252
{
253
	gen6_pte_t pte = GEN6_PTE_VALID;
254 255 256 257 258
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
259 260 261 262 263
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
264
		pte |= GEN6_PTE_UNCACHED;
265 266
		break;
	default:
267
		MISSING_CASE(level);
268 269
	}

270 271 272
	return pte;
}

273 274
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
275
				 u32 flags)
276
{
277
	gen6_pte_t pte = GEN6_PTE_VALID;
278 279
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

280 281
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
282 283 284 285 286 287 288

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

289 290
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
291
				 u32 unused)
292
{
293
	gen6_pte_t pte = GEN6_PTE_VALID;
294
	pte |= HSW_PTE_ADDR_ENCODE(addr);
295 296

	if (level != I915_CACHE_NONE)
297
		pte |= HSW_WB_LLC_AGE3;
298 299 300 301

	return pte;
}

302 303
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
304
				  u32 unused)
305
{
306
	gen6_pte_t pte = GEN6_PTE_VALID;
307 308
	pte |= HSW_PTE_ADDR_ENCODE(addr);

309 310 311 312
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
313
		pte |= HSW_WT_ELLC_LLC_AGE3;
314 315
		break;
	default:
316
		pte |= HSW_WB_ELLC_LLC_AGE3;
317 318
		break;
	}
319 320 321 322

	return pte;
}

323 324
static int __setup_page_dma(struct drm_device *dev,
			    struct i915_page_dma *p, gfp_t flags)
325
{
326
	struct device *kdev = &dev->pdev->dev;
327

328
	p->page = alloc_page(flags);
329 330
	if (!p->page)
		return -ENOMEM;
331

332
	p->daddr = dma_map_page(kdev,
333
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
334

335
	if (dma_mapping_error(kdev, p->daddr)) {
336 337 338
		__free_page(p->page);
		return -EINVAL;
	}
339 340

	return 0;
341 342
}

343 344
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
{
345
	return __setup_page_dma(dev, p, I915_GFP_DMA);
346 347
}

348
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
349
{
D
David Weinehall 已提交
350 351
	struct pci_dev *pdev = dev->pdev;

352
	if (WARN_ON(!p->page))
353
		return;
354

D
David Weinehall 已提交
355
	dma_unmap_page(&pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
356 357 358 359
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

360
static void *kmap_page_dma(struct i915_page_dma *p)
361
{
362 363
	return kmap_atomic(p->page);
}
364

365 366 367
/* We use the flushing unmap only with ppgtt structures:
 * page directories, page tables and scratch pages.
 */
368
static void kunmap_page_dma(struct drm_i915_private *dev_priv, void *vaddr)
369
{
370 371 372
	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
373
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
374 375 376 377 378
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

379
#define kmap_px(px) kmap_page_dma(px_base(px))
380 381
#define kunmap_px(ppgtt, vaddr) \
		kunmap_page_dma(to_i915((ppgtt)->base.dev), (vaddr))
382

383 384
#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
385 386 387
#define fill_px(dev_priv, px, v) fill_page_dma((dev_priv), px_base(px), (v))
#define fill32_px(dev_priv, px, v) \
		fill_page_dma_32((dev_priv), px_base(px), (v))
388

389 390
static void fill_page_dma(struct drm_i915_private *dev_priv,
			  struct i915_page_dma *p, const uint64_t val)
391 392 393 394 395 396 397
{
	int i;
	uint64_t * const vaddr = kmap_page_dma(p);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

398
	kunmap_page_dma(dev_priv, vaddr);
399 400
}

401 402
static void fill_page_dma_32(struct drm_i915_private *dev_priv,
			     struct i915_page_dma *p, const uint32_t val32)
403 404 405 406 407
{
	uint64_t v = val32;

	v = v << 32 | val32;

408
	fill_page_dma(dev_priv, p, v);
409 410
}

411
static int
412 413 414
setup_scratch_page(struct drm_device *dev,
		   struct i915_page_dma *scratch,
		   gfp_t gfp)
415
{
416
	return __setup_page_dma(dev, scratch, gfp | __GFP_ZERO);
417 418
}

419 420
static void cleanup_scratch_page(struct drm_device *dev,
				 struct i915_page_dma *scratch)
421
{
422
	cleanup_page_dma(dev, scratch);
423 424
}

425
static struct i915_page_table *alloc_pt(struct drm_device *dev)
426
{
427
	struct i915_page_table *pt;
428 429 430
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
431 432 433 434 435

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

436 437 438 439 440 441
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

442
	ret = setup_px(dev, pt);
443
	if (ret)
444
		goto fail_page_m;
445 446

	return pt;
447

448
fail_page_m:
449 450 451 452 453
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
454 455
}

456
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
457
{
458 459 460 461 462 463 464 465 466 467
	cleanup_px(dev, pt);
	kfree(pt->used_ptes);
	kfree(pt);
}

static void gen8_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen8_pte_t scratch_pte;

468
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
469
				      I915_CACHE_LLC);
470

471
	fill_px(to_i915(vm->dev), pt, scratch_pte);
472 473 474 475 476 477 478
}

static void gen6_initialize_pt(struct i915_address_space *vm,
			       struct i915_page_table *pt)
{
	gen6_pte_t scratch_pte;

479
	WARN_ON(vm->scratch_page.daddr == 0);
480

481
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
482
				     I915_CACHE_LLC, 0);
483

484
	fill32_px(to_i915(vm->dev), pt, scratch_pte);
485 486
}

487
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
488
{
489
	struct i915_page_directory *pd;
490
	int ret = -ENOMEM;
491 492 493 494 495

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

496 497 498
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
499
		goto fail_bitmap;
500

501
	ret = setup_px(dev, pd);
502
	if (ret)
503
		goto fail_page_m;
504

505
	return pd;
506

507
fail_page_m:
508
	kfree(pd->used_pdes);
509
fail_bitmap:
510 511 512
	kfree(pd);

	return ERR_PTR(ret);
513 514
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
{
	if (px_page(pd)) {
		cleanup_px(dev, pd);
		kfree(pd->used_pdes);
		kfree(pd);
	}
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	gen8_pde_t scratch_pde;

	scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);

531
	fill_px(to_i915(vm->dev), pd, scratch_pde);
532 533
}

534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564
static int __pdp_init(struct drm_device *dev,
		      struct i915_page_directory_pointer *pdp)
{
	size_t pdpes = I915_PDPES_PER_PDP(dev);

	pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
				  sizeof(unsigned long),
				  GFP_KERNEL);
	if (!pdp->used_pdpes)
		return -ENOMEM;

	pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
				      GFP_KERNEL);
	if (!pdp->page_directory) {
		kfree(pdp->used_pdpes);
		/* the PDP might be the statically allocated top level. Keep it
		 * as clean as possible */
		pdp->used_pdpes = NULL;
		return -ENOMEM;
	}

	return 0;
}

static void __pdp_fini(struct i915_page_directory_pointer *pdp)
{
	kfree(pdp->used_pdpes);
	kfree(pdp->page_directory);
	pdp->page_directory = NULL;
}

565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594
static struct
i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
{
	struct i915_page_directory_pointer *pdp;
	int ret = -ENOMEM;

	WARN_ON(!USES_FULL_48BIT_PPGTT(dev));

	pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
	if (!pdp)
		return ERR_PTR(-ENOMEM);

	ret = __pdp_init(dev, pdp);
	if (ret)
		goto fail_bitmap;

	ret = setup_px(dev, pdp);
	if (ret)
		goto fail_page_m;

	return pdp;

fail_page_m:
	__pdp_fini(pdp);
fail_bitmap:
	kfree(pdp);

	return ERR_PTR(ret);
}

595 596 597 598
static void free_pdp(struct drm_device *dev,
		     struct i915_page_directory_pointer *pdp)
{
	__pdp_fini(pdp);
599 600 601 602 603 604
	if (USES_FULL_48BIT_PPGTT(dev)) {
		cleanup_px(dev, pdp);
		kfree(pdp);
	}
}

605 606 607 608 609 610 611
static void gen8_initialize_pdp(struct i915_address_space *vm,
				struct i915_page_directory_pointer *pdp)
{
	gen8_ppgtt_pdpe_t scratch_pdpe;

	scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);

612
	fill_px(to_i915(vm->dev), pdp, scratch_pdpe);
613 614 615 616 617 618 619 620 621 622
}

static void gen8_initialize_pml4(struct i915_address_space *vm,
				 struct i915_pml4 *pml4)
{
	gen8_ppgtt_pml4e_t scratch_pml4e;

	scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
					  I915_CACHE_LLC);

623
	fill_px(to_i915(vm->dev), pml4, scratch_pml4e);
624 625
}

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
static void
gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
			  struct i915_page_directory_pointer *pdp,
			  struct i915_page_directory *pd,
			  int index)
{
	gen8_ppgtt_pdpe_t *page_directorypo;

	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		return;

	page_directorypo = kmap_px(pdp);
	page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
	kunmap_px(ppgtt, page_directorypo);
}

static void
gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
				  struct i915_pml4 *pml4,
				  struct i915_page_directory_pointer *pdp,
				  int index)
{
	gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);

	WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
	pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
	kunmap_px(ppgtt, pagemap);
653 654
}

655
/* Broadwell Page Directory Pointer Descriptors */
656
static int gen8_write_pdp(struct drm_i915_gem_request *req,
657 658
			  unsigned entry,
			  dma_addr_t addr)
659
{
660
	struct intel_ring *ring = req->ring;
661
	struct intel_engine_cs *engine = req->engine;
662 663 664 665
	int ret;

	BUG_ON(entry >= 4);

666
	ret = intel_ring_begin(req, 6);
667 668 669
	if (ret)
		return ret;

670 671 672 673 674 675 676
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_UDW(engine, entry));
	intel_ring_emit(ring, upper_32_bits(addr));
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit_reg(ring, GEN8_RING_PDP_LDW(engine, entry));
	intel_ring_emit(ring, lower_32_bits(addr));
	intel_ring_advance(ring);
677 678 679 680

	return 0;
}

681 682
static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
				 struct drm_i915_gem_request *req)
683
{
684
	int i, ret;
685

686
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
687 688
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

689
		ret = gen8_write_pdp(req, i, pd_daddr);
690 691
		if (ret)
			return ret;
692
	}
B
Ben Widawsky 已提交
693

694
	return 0;
695 696
}

697 698 699 700 701 702
static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_request *req)
{
	return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
}

703 704 705 706 707 708 709
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
710
	ppgtt->pd_dirty_rings = INTEL_INFO(to_i915(ppgtt->base.dev))->ring_mask;
711 712
}

713 714 715 716
/* Removes entries from a single page table, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries.
 */
static bool gen8_ppgtt_clear_pt(struct i915_address_space *vm,
717 718 719
				struct i915_page_table *pt,
				uint64_t start,
				uint64_t length)
720
{
721
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
722
	unsigned int num_entries = gen8_pte_count(start, length);
M
Mika Kuoppala 已提交
723 724
	unsigned int pte = gen8_pte_index(start);
	unsigned int pte_end = pte + num_entries;
725
	gen8_pte_t *pt_vaddr;
726 727
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
						 I915_CACHE_LLC);
728

729
	if (WARN_ON(!px_page(pt)))
730
		return false;
731

M
Mika Kuoppala 已提交
732 733 734
	GEM_BUG_ON(pte_end > GEN8_PTES);

	bitmap_clear(pt->used_ptes, pte, num_entries);
735

736 737 738 739 740
	if (bitmap_empty(pt->used_ptes, GEN8_PTES)) {
		free_pt(vm->dev, pt);
		return true;
	}

741 742
	pt_vaddr = kmap_px(pt);

M
Mika Kuoppala 已提交
743 744
	while (pte < pte_end)
		pt_vaddr[pte++] = scratch_pte;
745

746
	kunmap_px(ppgtt, pt_vaddr);
747 748

	return false;
749
}
750

751 752 753 754
/* Removes entries from a single page dir, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pd(struct i915_address_space *vm,
755 756 757 758
				struct i915_page_directory *pd,
				uint64_t start,
				uint64_t length)
{
759
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
760 761
	struct i915_page_table *pt;
	uint64_t pde;
762 763 764
	gen8_pde_t *pde_vaddr;
	gen8_pde_t scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt),
						 I915_CACHE_LLC);
765 766

	gen8_for_each_pde(pt, pd, start, length, pde) {
767
		if (WARN_ON(!pd->page_table[pde]))
768
			break;
769

770 771 772 773 774 775 776 777 778 779 780
		if (gen8_ppgtt_clear_pt(vm, pt, start, length)) {
			__clear_bit(pde, pd->used_pdes);
			pde_vaddr = kmap_px(pd);
			pde_vaddr[pde] = scratch_pde;
			kunmap_px(ppgtt, pde_vaddr);
		}
	}

	if (bitmap_empty(pd->used_pdes, I915_PDES)) {
		free_pd(vm->dev, pd);
		return true;
781
	}
782 783

	return false;
784
}
785

786 787 788 789
/* Removes entries from a single page dir pointer, releasing it if it's empty.
 * Caller can use the return value to update higher-level entries
 */
static bool gen8_ppgtt_clear_pdp(struct i915_address_space *vm,
790 791 792 793
				 struct i915_page_directory_pointer *pdp,
				 uint64_t start,
				 uint64_t length)
{
794
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
795 796
	struct i915_page_directory *pd;
	uint64_t pdpe;
797 798 799
	gen8_ppgtt_pdpe_t *pdpe_vaddr;
	gen8_ppgtt_pdpe_t scratch_pdpe =
		gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
800

801 802 803
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
		if (WARN_ON(!pdp->page_directory[pdpe]))
			break;
804

805 806 807 808 809 810 811 812 813 814
		if (gen8_ppgtt_clear_pd(vm, pd, start, length)) {
			__clear_bit(pdpe, pdp->used_pdpes);
			if (USES_FULL_48BIT_PPGTT(vm->dev)) {
				pdpe_vaddr = kmap_px(pdp);
				pdpe_vaddr[pdpe] = scratch_pdpe;
				kunmap_px(ppgtt, pdpe_vaddr);
			}
		}
	}

815 816
	mark_tlbs_dirty(ppgtt);

817 818 819 820
	if (USES_FULL_48BIT_PPGTT(vm->dev) &&
	    bitmap_empty(pdp->used_pdpes, I915_PDPES_PER_PDP(vm->dev))) {
		free_pdp(vm->dev, pdp);
		return true;
821
	}
822 823

	return false;
824
}
825

826 827 828 829
/* Removes entries from a single pml4.
 * This is the top-level structure in 4-level page tables used on gen8+.
 * Empty entries are always scratch pml4e.
 */
830 831 832 833 834
static void gen8_ppgtt_clear_pml4(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length)
{
835
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
836 837
	struct i915_page_directory_pointer *pdp;
	uint64_t pml4e;
838 839 840 841 842
	gen8_ppgtt_pml4e_t *pml4e_vaddr;
	gen8_ppgtt_pml4e_t scratch_pml4e =
		gen8_pml4e_encode(px_dma(vm->scratch_pdp), I915_CACHE_LLC);

	GEM_BUG_ON(!USES_FULL_48BIT_PPGTT(vm->dev));
843

844 845 846
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
		if (WARN_ON(!pml4->pdps[pml4e]))
			break;
847

848 849 850 851 852 853
		if (gen8_ppgtt_clear_pdp(vm, pdp, start, length)) {
			__clear_bit(pml4e, pml4->used_pml4es);
			pml4e_vaddr = kmap_px(pml4);
			pml4e_vaddr[pml4e] = scratch_pml4e;
			kunmap_px(ppgtt, pml4e_vaddr);
		}
854 855 856
	}
}

857
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
858
				   uint64_t start, uint64_t length)
859
{
860
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
861

862 863 864 865
	if (USES_FULL_48BIT_PPGTT(vm->dev))
		gen8_ppgtt_clear_pml4(vm, &ppgtt->pml4, start, length);
	else
		gen8_ppgtt_clear_pdp(vm, &ppgtt->pdp, start, length);
866 867 868 869 870
}

static void
gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
			      struct i915_page_directory_pointer *pdp,
871
			      struct sg_page_iter *sg_iter,
872 873 874
			      uint64_t start,
			      enum i915_cache_level cache_level)
{
875
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
876
	gen8_pte_t *pt_vaddr;
877 878 879
	unsigned pdpe = gen8_pdpe_index(start);
	unsigned pde = gen8_pde_index(start);
	unsigned pte = gen8_pte_index(start);
880

881
	pt_vaddr = NULL;
882

883
	while (__sg_page_iter_next(sg_iter)) {
B
Ben Widawsky 已提交
884
		if (pt_vaddr == NULL) {
885
			struct i915_page_directory *pd = pdp->page_directory[pdpe];
886
			struct i915_page_table *pt = pd->page_table[pde];
887
			pt_vaddr = kmap_px(pt);
B
Ben Widawsky 已提交
888
		}
889

890
		pt_vaddr[pte] =
891
			gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
892
					cache_level);
893
		if (++pte == GEN8_PTES) {
894
			kunmap_px(ppgtt, pt_vaddr);
895
			pt_vaddr = NULL;
896
			if (++pde == I915_PDES) {
897 898
				if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
					break;
899 900 901
				pde = 0;
			}
			pte = 0;
902 903
		}
	}
904 905 906

	if (pt_vaddr)
		kunmap_px(ppgtt, pt_vaddr);
907 908
}

909 910 911 912 913 914
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
				      uint64_t start,
				      enum i915_cache_level cache_level,
				      u32 unused)
{
915
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
916
	struct sg_page_iter sg_iter;
917

918
	__sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
919 920 921 922 923 924

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
					      cache_level);
	} else {
		struct i915_page_directory_pointer *pdp;
925
		uint64_t pml4e;
926 927
		uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;

928
		gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
929 930 931 932
			gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
						      start, cache_level);
		}
	}
933 934
}

935 936
static void gen8_free_page_tables(struct drm_device *dev,
				  struct i915_page_directory *pd)
937 938 939
{
	int i;

940
	if (!px_page(pd))
941 942
		return;

943
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
944 945
		if (WARN_ON(!pd->page_table[i]))
			continue;
946

947
		free_pt(dev, pd->page_table[i]);
948 949
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
950 951
}

952 953 954
static int gen8_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
955
	int ret;
956

957
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
958 959
	if (ret)
		return ret;
960 961 962

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
963 964
		ret = PTR_ERR(vm->scratch_pt);
		goto free_scratch_page;
965 966 967 968
	}

	vm->scratch_pd = alloc_pd(dev);
	if (IS_ERR(vm->scratch_pd)) {
969 970
		ret = PTR_ERR(vm->scratch_pd);
		goto free_pt;
971 972
	}

973 974 975
	if (USES_FULL_48BIT_PPGTT(dev)) {
		vm->scratch_pdp = alloc_pdp(dev);
		if (IS_ERR(vm->scratch_pdp)) {
976 977
			ret = PTR_ERR(vm->scratch_pdp);
			goto free_pd;
978 979 980
		}
	}

981 982
	gen8_initialize_pt(vm, vm->scratch_pt);
	gen8_initialize_pd(vm, vm->scratch_pd);
983 984
	if (USES_FULL_48BIT_PPGTT(dev))
		gen8_initialize_pdp(vm, vm->scratch_pdp);
985 986

	return 0;
987 988 989 990 991 992

free_pd:
	free_pd(dev, vm->scratch_pd);
free_pt:
	free_pt(dev, vm->scratch_pt);
free_scratch_page:
993
	cleanup_scratch_page(dev, &vm->scratch_page);
994 995

	return ret;
996 997
}

998 999 1000
static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
{
	enum vgt_g2v_type msg;
1001
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
1002 1003
	int i;

1004
	if (USES_FULL_48BIT_PPGTT(dev_priv)) {
1005 1006
		u64 daddr = px_dma(&ppgtt->pml4);

1007 1008
		I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
		I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
1009 1010 1011 1012 1013 1014 1015

		msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
	} else {
		for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
			u64 daddr = i915_page_dir_dma_addr(ppgtt, i);

1016 1017
			I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
			I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		}

		msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
				VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
	}

	I915_WRITE(vgtif_reg(g2v_notify), msg);

	return 0;
}

1029 1030 1031 1032
static void gen8_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

1033 1034
	if (USES_FULL_48BIT_PPGTT(dev))
		free_pdp(dev, vm->scratch_pdp);
1035 1036
	free_pd(dev, vm->scratch_pd);
	free_pt(dev, vm->scratch_pt);
1037
	cleanup_scratch_page(dev, &vm->scratch_page);
1038 1039
}

1040 1041
static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
				    struct i915_page_directory_pointer *pdp)
1042 1043 1044
{
	int i;

1045 1046
	for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
		if (WARN_ON(!pdp->page_directory[i]))
1047 1048
			continue;

1049 1050
		gen8_free_page_tables(dev, pdp->page_directory[i]);
		free_pd(dev, pdp->page_directory[i]);
1051
	}
1052

1053
	free_pdp(dev, pdp);
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
}

static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
{
	int i;

	for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
		if (WARN_ON(!ppgtt->pml4.pdps[i]))
			continue;

		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
	}

	cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
}

static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
{
1072
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1073

1074
	if (intel_vgpu_active(to_i915(vm->dev)))
1075 1076
		gen8_ppgtt_notify_vgt(ppgtt, false);

1077 1078 1079 1080
	if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
		gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
	else
		gen8_ppgtt_cleanup_4lvl(ppgtt);
1081

1082
	gen8_free_scratch(vm);
1083 1084
}

1085 1086
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
1087 1088
 * @vm:	Master vm structure.
 * @pd:	Page directory for this address range.
1089
 * @start:	Starting virtual address to begin allocations.
1090
 * @length:	Size of the allocations.
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1103
static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
1104
				     struct i915_page_directory *pd,
1105
				     uint64_t start,
1106 1107
				     uint64_t length,
				     unsigned long *new_pts)
1108
{
1109
	struct drm_device *dev = vm->dev;
1110
	struct i915_page_table *pt;
1111
	uint32_t pde;
1112

1113
	gen8_for_each_pde(pt, pd, start, length, pde) {
1114
		/* Don't reallocate page tables */
1115
		if (test_bit(pde, pd->used_pdes)) {
1116
			/* Scratch is never allocated this way */
1117
			WARN_ON(pt == vm->scratch_pt);
1118 1119 1120
			continue;
		}

1121
		pt = alloc_pt(dev);
1122
		if (IS_ERR(pt))
1123 1124
			goto unwind_out;

1125
		gen8_initialize_pt(vm, pt);
1126
		pd->page_table[pde] = pt;
1127
		__set_bit(pde, new_pts);
1128
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
1129 1130
	}

1131
	return 0;
1132 1133

unwind_out:
1134
	for_each_set_bit(pde, new_pts, I915_PDES)
1135
		free_pt(dev, pd->page_table[pde]);
1136

B
Ben Widawsky 已提交
1137
	return -ENOMEM;
1138 1139
}

1140 1141
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
1142
 * @vm:	Master vm structure.
1143 1144
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
1145 1146
 * @length:	Size of the allocations.
 * @new_pds:	Bitmap set by function with new allocations. Likely used by the
1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
1163 1164 1165 1166 1167 1168
static int
gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
				  struct i915_page_directory_pointer *pdp,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pds)
1169
{
1170
	struct drm_device *dev = vm->dev;
1171
	struct i915_page_directory *pd;
1172
	uint32_t pdpe;
1173
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1174

1175
	WARN_ON(!bitmap_empty(new_pds, pdpes));
1176

1177
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1178
		if (test_bit(pdpe, pdp->used_pdpes))
1179
			continue;
1180

1181
		pd = alloc_pd(dev);
1182
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
1183
			goto unwind_out;
1184

1185
		gen8_initialize_pd(vm, pd);
1186
		pdp->page_directory[pdpe] = pd;
1187
		__set_bit(pdpe, new_pds);
1188
		trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
B
Ben Widawsky 已提交
1189 1190
	}

1191
	return 0;
B
Ben Widawsky 已提交
1192 1193

unwind_out:
1194
	for_each_set_bit(pdpe, new_pds, pdpes)
1195
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
1196 1197

	return -ENOMEM;
1198 1199
}

1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
/**
 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
 * @vm:	Master vm structure.
 * @pml4:	Page map level 4 for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length:	Size of the allocations.
 * @new_pdps:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directory pointers. Extremely similar to
 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
 * The main difference is here we are limited by the pml4 boundary (instead of
 * the page directory pointer).
 *
 * Return: 0 if success; negative error code otherwise.
 */
static int
gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
				  struct i915_pml4 *pml4,
				  uint64_t start,
				  uint64_t length,
				  unsigned long *new_pdps)
{
	struct drm_device *dev = vm->dev;
	struct i915_page_directory_pointer *pdp;
	uint32_t pml4e;

	WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));

1229
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1230 1231 1232 1233 1234
		if (!test_bit(pml4e, pml4->used_pml4es)) {
			pdp = alloc_pdp(dev);
			if (IS_ERR(pdp))
				goto unwind_out;

1235
			gen8_initialize_pdp(vm, pdp);
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
			pml4->pdps[pml4e] = pdp;
			__set_bit(pml4e, new_pdps);
			trace_i915_page_directory_pointer_entry_alloc(vm,
								      pml4e,
								      start,
								      GEN8_PML4E_SHIFT);
		}
	}

	return 0;

unwind_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		free_pdp(dev, pml4->pdps[pml4e]);

	return -ENOMEM;
}

1254
static void
1255
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
1266
					 unsigned long **new_pts,
1267
					 uint32_t pdpes)
1268 1269
{
	unsigned long *pds;
1270
	unsigned long *pts;
1271

1272
	pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
1273 1274 1275
	if (!pds)
		return -ENOMEM;

1276 1277 1278 1279
	pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
		      GFP_TEMPORARY);
	if (!pts)
		goto err_out;
1280 1281 1282 1283 1284 1285 1286

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
1287
	free_gen8_temp_bitmaps(pds, pts);
1288 1289 1290
	return -ENOMEM;
}

1291 1292 1293 1294
static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
				    struct i915_page_directory_pointer *pdp,
				    uint64_t start,
				    uint64_t length)
1295
{
1296
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1297
	unsigned long *new_page_dirs, *new_page_tables;
1298
	struct drm_device *dev = vm->dev;
1299
	struct i915_page_directory *pd;
1300 1301
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
1302
	uint32_t pdpe;
1303
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1304 1305
	int ret;

1306 1307 1308 1309
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
1310 1311
		return -ENODEV;

1312
	if (WARN_ON(start + length > vm->total))
1313
		return -ENODEV;
1314

1315
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1316 1317 1318
	if (ret)
		return ret;

1319
	/* Do the allocations first so we can easily bail out */
1320 1321
	ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
						new_page_dirs);
1322
	if (ret) {
1323
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1324 1325 1326 1327
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
1328
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1329
		ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
1330
						new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
1331 1332 1333 1334
		if (ret)
			goto err_out;
	}

1335 1336 1337
	start = orig_start;
	length = orig_length;

1338 1339
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
1340
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1341
		gen8_pde_t *const page_directory = kmap_px(pd);
1342
		struct i915_page_table *pt;
1343
		uint64_t pd_len = length;
1344 1345 1346
		uint64_t pd_start = start;
		uint32_t pde;

1347 1348 1349
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

1350
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
1362
			__set_bit(pde, pd->used_pdes);
1363 1364

			/* Map the PDE to the page table */
1365 1366
			page_directory[pde] = gen8_pde_encode(px_dma(pt),
							      I915_CACHE_LLC);
1367 1368 1369 1370
			trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
							gen8_pte_index(start),
							gen8_pte_count(start, length),
							GEN8_PTES);
1371 1372 1373

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
1374
		}
1375

1376
		kunmap_px(ppgtt, page_directory);
1377
		__set_bit(pdpe, pdp->used_pdpes);
1378
		gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
1379 1380
	}

1381
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1382
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
1383
	return 0;
1384

B
Ben Widawsky 已提交
1385
err_out:
1386
	while (pdpe--) {
1387 1388
		unsigned long temp;

1389 1390
		for_each_set_bit(temp, new_page_tables + pdpe *
				BITS_TO_LONGS(I915_PDES), I915_PDES)
1391
			free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
1392 1393
	}

1394
	for_each_set_bit(pdpe, new_page_dirs, pdpes)
1395
		free_pd(dev, pdp->page_directory[pdpe]);
1396

1397
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1398
	mark_tlbs_dirty(ppgtt);
1399 1400 1401
	return ret;
}

1402 1403 1404 1405 1406 1407
static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
				    struct i915_pml4 *pml4,
				    uint64_t start,
				    uint64_t length)
{
	DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
1408
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1409
	struct i915_page_directory_pointer *pdp;
1410
	uint64_t pml4e;
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
	int ret = 0;

	/* Do the pml4 allocations first, so we don't need to track the newly
	 * allocated tables below the pdp */
	bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);

	/* The pagedirectory and pagetable allocations are done in the shared 3
	 * and 4 level code. Just allocate the pdps.
	 */
	ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
						new_pdps);
	if (ret)
		return ret;

	WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
	     "The allocation has spanned more than 512GB. "
	     "It is highly likely this is incorrect.");

1429
	gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
		WARN_ON(!pdp);

		ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
		if (ret)
			goto err_out;

		gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
	}

	bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
		  GEN8_PML4ES_PER_PML4);

	return 0;

err_out:
	for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
		gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);

	return ret;
}

static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start, uint64_t length)
{
1454
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1455 1456 1457 1458 1459 1460 1461

	if (USES_FULL_48BIT_PPGTT(vm->dev))
		return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
	else
		return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
}

1462 1463 1464 1465 1466 1467 1468 1469
static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
			  uint64_t start, uint64_t length,
			  gen8_pte_t scratch_pte,
			  struct seq_file *m)
{
	struct i915_page_directory *pd;
	uint32_t pdpe;

1470
	gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
1471 1472 1473 1474 1475 1476 1477 1478 1479
		struct i915_page_table *pt;
		uint64_t pd_len = length;
		uint64_t pd_start = start;
		uint32_t pde;

		if (!test_bit(pdpe, pdp->used_pdpes))
			continue;

		seq_printf(m, "\tPDPE #%d\n", pdpe);
1480
		gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
			uint32_t  pte;
			gen8_pte_t *pt_vaddr;

			if (!test_bit(pde, pd->used_pdes))
				continue;

			pt_vaddr = kmap_px(pt);
			for (pte = 0; pte < GEN8_PTES; pte += 4) {
				uint64_t va =
					(pdpe << GEN8_PDPE_SHIFT) |
					(pde << GEN8_PDE_SHIFT) |
					(pte << GEN8_PTE_SHIFT);
				int i;
				bool found = false;

				for (i = 0; i < 4; i++)
					if (pt_vaddr[pte + i] != scratch_pte)
						found = true;
				if (!found)
					continue;

				seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
				for (i = 0; i < 4; i++) {
					if (pt_vaddr[pte + i] != scratch_pte)
						seq_printf(m, " %llx", pt_vaddr[pte + i]);
					else
						seq_puts(m, "  SCRATCH ");
				}
				seq_puts(m, "\n");
			}
			/* don't use kunmap_px, it could trigger
			 * an unnecessary flush.
			 */
			kunmap_atomic(pt_vaddr);
		}
	}
}

static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
	uint64_t start = ppgtt->base.start;
	uint64_t length = ppgtt->base.total;
1524
	gen8_pte_t scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
1525
						 I915_CACHE_LLC);
1526 1527 1528 1529

	if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
		gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
	} else {
1530
		uint64_t pml4e;
1531 1532 1533
		struct i915_pml4 *pml4 = &ppgtt->pml4;
		struct i915_page_directory_pointer *pdp;

1534
		gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
1535 1536 1537 1538 1539 1540 1541 1542 1543
			if (!test_bit(pml4e, pml4->used_pml4es))
				continue;

			seq_printf(m, "    PML4E #%llu\n", pml4e);
			gen8_dump_pdp(pdp, start, length, scratch_pte, m);
		}
	}
}

1544 1545
static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
{
1546
	unsigned long *new_page_dirs, *new_page_tables;
1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
	uint32_t pdpes = I915_PDPES_PER_PDP(dev);
	int ret;

	/* We allocate temp bitmap for page tables for no gain
	 * but as this is for init only, lets keep the things simple
	 */
	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
	if (ret)
		return ret;

	/* Allocate for all pdps regardless of how the ppgtt
	 * was defined.
	 */
	ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
						0, 1ULL << 32,
						new_page_dirs);
	if (!ret)
		*ppgtt->pdp.used_pdpes = *new_page_dirs;

1566
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
1567 1568 1569 1570

	return ret;
}

1571
/*
1572 1573 1574 1575
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
1576
 *
1577
 */
1578
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1579
{
1580
	int ret;
1581

1582 1583 1584
	ret = gen8_init_scratch(&ppgtt->base);
	if (ret)
		return ret;
1585

1586 1587
	ppgtt->base.start = 0;
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
1588
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
1589
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
1590
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
1591 1592
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1593
	ppgtt->debug_dump = gen8_dump_ppgtt;
1594

1595 1596 1597 1598
	if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
		ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
		if (ret)
			goto free_scratch;
1599

1600 1601
		gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);

1602
		ppgtt->base.total = 1ULL << 48;
1603
		ppgtt->switch_mm = gen8_48b_mm_switch;
1604
	} else {
1605
		ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
1606 1607 1608 1609
		if (ret)
			goto free_scratch;

		ppgtt->base.total = 1ULL << 32;
1610
		ppgtt->switch_mm = gen8_legacy_mm_switch;
1611 1612 1613
		trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
							      0, 0,
							      GEN8_PML4E_SHIFT);
1614

1615
		if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
1616 1617 1618 1619
			ret = gen8_preallocate_top_level_pdps(ppgtt);
			if (ret)
				goto free_scratch;
		}
1620
	}
1621

1622
	if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
1623 1624
		gen8_ppgtt_notify_vgt(ppgtt, true);

1625
	return 0;
1626 1627 1628 1629

free_scratch:
	gen8_free_scratch(&ppgtt->base);
	return ret;
1630 1631
}

B
Ben Widawsky 已提交
1632 1633 1634
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
1635
	struct i915_page_table *unused;
1636
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
1637
	uint32_t pd_entry;
1638
	uint32_t  pte, pde;
1639
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
1640

1641
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1642
				     I915_CACHE_LLC, 0);
B
Ben Widawsky 已提交
1643

1644
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
B
Ben Widawsky 已提交
1645
		u32 expected;
1646
		gen6_pte_t *pt_vaddr;
1647
		const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
1648
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

1658 1659
		pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);

1660
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
1661
			unsigned long va =
1662
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
1681
		kunmap_px(ppgtt, pt_vaddr);
B
Ben Widawsky 已提交
1682 1683 1684
	}
}

1685
/* Write pde (index) from the page directory @pd to the page table @pt */
1686 1687
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1688
{
1689 1690 1691 1692
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1693

1694
	pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
1695
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1696

1697 1698
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1699

1700 1701 1702
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1703
				  struct i915_page_directory *pd,
1704 1705
				  uint32_t start, uint32_t length)
{
1706
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1707
	struct i915_page_table *pt;
1708
	uint32_t pde;
1709

1710
	gen6_for_each_pde(pt, pd, start, length, pde)
1711 1712 1713 1714
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1715
	readl(ggtt->gsm);
B
Ben Widawsky 已提交
1716 1717
}

1718
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1719
{
1720
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1721

1722
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1723 1724
}

1725
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1726
			 struct drm_i915_gem_request *req)
1727
{
1728
	struct intel_ring *ring = req->ring;
1729
	struct intel_engine_cs *engine = req->engine;
1730 1731 1732
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1733
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1734 1735 1736
	if (ret)
		return ret;

1737
	ret = intel_ring_begin(req, 6);
1738 1739 1740
	if (ret)
		return ret;

1741 1742 1743 1744 1745 1746 1747
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1748 1749 1750 1751

	return 0;
}

1752
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1753
			  struct drm_i915_gem_request *req)
1754
{
1755
	struct intel_ring *ring = req->ring;
1756
	struct intel_engine_cs *engine = req->engine;
1757 1758 1759
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1760
	ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1761 1762 1763
	if (ret)
		return ret;

1764
	ret = intel_ring_begin(req, 6);
1765 1766 1767
	if (ret)
		return ret;

1768 1769 1770 1771 1772 1773 1774
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit_reg(ring, RING_PP_DIR_DCLV(engine));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit_reg(ring, RING_PP_DIR_BASE(engine));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
1775

1776
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
1777
	if (engine->id != RCS) {
1778
		ret = engine->emit_flush(req, EMIT_INVALIDATE | EMIT_FLUSH);
1779 1780 1781 1782
		if (ret)
			return ret;
	}

1783 1784 1785
	return 0;
}

1786
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1787
			  struct drm_i915_gem_request *req)
1788
{
1789
	struct intel_engine_cs *engine = req->engine;
1790
	struct drm_i915_private *dev_priv = req->i915;
1791

1792 1793
	I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
1794 1795 1796
	return 0;
}

1797
static void gen8_ppgtt_enable(struct drm_i915_private *dev_priv)
1798
{
1799
	struct intel_engine_cs *engine;
1800
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1801

1802
	for_each_engine(engine, dev_priv, id) {
1803 1804
		u32 four_level = USES_FULL_48BIT_PPGTT(dev_priv) ?
				 GEN8_GFX_PPGTT_48B : 0;
1805
		I915_WRITE(RING_MODE_GEN7(engine),
1806
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
1807 1808
	}
}
B
Ben Widawsky 已提交
1809

1810
static void gen7_ppgtt_enable(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
1811
{
1812
	struct intel_engine_cs *engine;
1813
	uint32_t ecochk, ecobits;
1814
	enum intel_engine_id id;
B
Ben Widawsky 已提交
1815

1816 1817
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1818

1819
	ecochk = I915_READ(GAM_ECOCHK);
1820
	if (IS_HASWELL(dev_priv)) {
1821 1822 1823 1824 1825 1826
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1827

1828
	for_each_engine(engine, dev_priv, id) {
B
Ben Widawsky 已提交
1829
		/* GFX_MODE is per-ring on gen7+ */
1830
		I915_WRITE(RING_MODE_GEN7(engine),
1831
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1832
	}
1833
}
B
Ben Widawsky 已提交
1834

1835
static void gen6_ppgtt_enable(struct drm_i915_private *dev_priv)
1836 1837
{
	uint32_t ecochk, gab_ctl, ecobits;
1838

1839 1840 1841
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1842

1843 1844 1845 1846 1847 1848 1849
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1850 1851
}

1852
/* PPGTT support for Sandybdrige/Gen6 and later */
1853
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1854
				   uint64_t start,
1855
				   uint64_t length)
1856
{
1857
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1858
	gen6_pte_t *pt_vaddr, scratch_pte;
1859 1860
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1861 1862
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1863
	unsigned last_pte, i;
1864

1865
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
1866
				     I915_CACHE_LLC, 0);
1867

1868 1869
	while (num_entries) {
		last_pte = first_pte + num_entries;
1870 1871
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1872

1873
		pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1874

1875 1876
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1877

1878
		kunmap_px(ppgtt, pt_vaddr);
1879

1880 1881
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1882
		act_pt++;
1883
	}
1884 1885
}

1886
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1887
				      struct sg_table *pages,
1888
				      uint64_t start,
1889
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1890
{
1891
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1892
	unsigned first_entry = start >> PAGE_SHIFT;
1893 1894
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1895 1896 1897
	gen6_pte_t *pt_vaddr = NULL;
	struct sgt_iter sgt_iter;
	dma_addr_t addr;
1898

1899
	for_each_sgt_dma(addr, sgt_iter, pages) {
1900
		if (pt_vaddr == NULL)
1901
			pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
1902

1903
		pt_vaddr[act_pte] =
1904
			vm->pte_encode(addr, cache_level, flags);
1905

1906
		if (++act_pte == GEN6_PTES) {
1907
			kunmap_px(ppgtt, pt_vaddr);
1908
			pt_vaddr = NULL;
1909
			act_pt++;
1910
			act_pte = 0;
D
Daniel Vetter 已提交
1911 1912
		}
	}
1913

1914
	if (pt_vaddr)
1915
		kunmap_px(ppgtt, pt_vaddr);
D
Daniel Vetter 已提交
1916 1917
}

1918
static int gen6_alloc_va_range(struct i915_address_space *vm,
1919
			       uint64_t start_in, uint64_t length_in)
1920
{
1921 1922
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
1923 1924
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
1925
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
1926
	struct i915_page_table *pt;
1927
	uint32_t start, length, start_save, length_save;
1928
	uint32_t pde;
1929 1930
	int ret;

1931 1932 1933 1934 1935
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1936 1937 1938 1939 1940 1941 1942 1943

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
1944
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1945
		if (pt != vm->scratch_pt) {
1946 1947 1948 1949 1950 1951 1952
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1953
		pt = alloc_pt(dev);
1954 1955 1956 1957 1958 1959 1960 1961
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
1962
		__set_bit(pde, new_page_tables);
1963
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1964 1965 1966 1967
	}

	start = start_save;
	length = length_save;
1968

1969
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
1970 1971 1972 1973 1974 1975
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1976
		if (__test_and_clear_bit(pde, new_page_tables))
1977 1978
			gen6_write_pde(&ppgtt->pd, pde, pt);

1979 1980 1981 1982
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1983
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1984 1985 1986
				GEN6_PTES);
	}

1987 1988 1989 1990
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
1991
	readl(ggtt->gsm);
1992

1993
	mark_tlbs_dirty(ppgtt);
1994
	return 0;
1995 1996 1997

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1998
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1999

2000
		ppgtt->pd.page_table[pde] = vm->scratch_pt;
2001
		free_pt(vm->dev, pt);
2002 2003 2004 2005
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
2006 2007
}

2008 2009 2010
static int gen6_init_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;
2011
	int ret;
2012

2013
	ret = setup_scratch_page(dev, &vm->scratch_page, I915_GFP_DMA);
2014 2015
	if (ret)
		return ret;
2016 2017 2018

	vm->scratch_pt = alloc_pt(dev);
	if (IS_ERR(vm->scratch_pt)) {
2019
		cleanup_scratch_page(dev, &vm->scratch_page);
2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
		return PTR_ERR(vm->scratch_pt);
	}

	gen6_initialize_pt(vm, vm->scratch_pt);

	return 0;
}

static void gen6_free_scratch(struct i915_address_space *vm)
{
	struct drm_device *dev = vm->dev;

	free_pt(dev, vm->scratch_pt);
2033
	cleanup_scratch_page(dev, &vm->scratch_page);
2034 2035
}

2036
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
2037
{
2038
	struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
2039 2040
	struct i915_page_directory *pd = &ppgtt->pd;
	struct drm_device *dev = vm->dev;
2041 2042
	struct i915_page_table *pt;
	uint32_t pde;
2043

2044 2045
	drm_mm_remove_node(&ppgtt->node);

2046
	gen6_for_all_pdes(pt, pd, pde)
2047
		if (pt != vm->scratch_pt)
2048
			free_pt(dev, pt);
2049

2050
	gen6_free_scratch(vm);
2051 2052
}

2053
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
2054
{
2055
	struct i915_address_space *vm = &ppgtt->base;
2056
	struct drm_device *dev = ppgtt->base.dev;
2057 2058
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2059
	bool retried = false;
2060
	int ret;
2061

B
Ben Widawsky 已提交
2062 2063 2064 2065
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
2066
	BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
2067

2068 2069 2070
	ret = gen6_init_scratch(vm);
	if (ret)
		return ret;
2071

2072
alloc:
2073
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
B
Ben Widawsky 已提交
2074 2075
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
2076
						  0, ggtt->base.total,
2077
						  DRM_MM_TOPDOWN);
2078
	if (ret == -ENOSPC && !retried) {
2079
		ret = i915_gem_evict_something(&ggtt->base,
2080
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
2081
					       I915_CACHE_NONE,
2082
					       0, ggtt->base.total,
2083
					       0);
2084
		if (ret)
2085
			goto err_out;
2086 2087 2088 2089

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
2090

2091
	if (ret)
2092 2093
		goto err_out;

2094

2095
	if (ppgtt->node.start < ggtt->mappable_end)
B
Ben Widawsky 已提交
2096
		DRM_DEBUG("Forced to use aperture for PDEs\n");
2097

2098
	return 0;
2099 2100

err_out:
2101
	gen6_free_scratch(vm);
2102
	return ret;
2103 2104 2105 2106
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
2107
	return gen6_ppgtt_allocate_page_directories(ppgtt);
2108
}
2109

2110 2111 2112
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
2113
	struct i915_page_table *unused;
2114
	uint32_t pde;
2115

2116
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
2117
		ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
2118 2119
}

2120
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
2121 2122
{
	struct drm_device *dev = ppgtt->base.dev;
2123 2124
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2125 2126
	int ret;

2127
	ppgtt->base.pte_encode = ggtt->base.pte_encode;
2128
	if (intel_vgpu_active(dev_priv) || IS_GEN6(dev_priv))
2129
		ppgtt->switch_mm = gen6_mm_switch;
2130
	else if (IS_HASWELL(dev_priv))
2131
		ppgtt->switch_mm = hsw_mm_switch;
2132
	else if (IS_GEN7(dev_priv))
2133
		ppgtt->switch_mm = gen7_mm_switch;
2134
	else
2135 2136 2137 2138 2139 2140
		BUG();

	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

2141
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
2142 2143
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
2144 2145
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
2146 2147
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
2148
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
2149
	ppgtt->debug_dump = gen6_dump_ppgtt;
2150

2151
	ppgtt->pd.base.ggtt_offset =
2152
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
2153

2154
	ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
2155
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
2156

2157
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
2158

2159 2160
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

2161
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
2162 2163
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
2164

2165
	DRM_DEBUG("Adding PPGTT at offset %x\n",
2166
		  ppgtt->pd.base.ggtt_offset << 10);
2167

2168
	return 0;
2169 2170
}

2171 2172
static int __hw_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv)
2173
{
2174
	ppgtt->base.dev = &dev_priv->drm;
2175

2176
	if (INTEL_INFO(dev_priv)->gen < 8)
2177
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
2178
	else
2179
		return gen8_ppgtt_init(ppgtt);
2180
}
2181

2182
static void i915_address_space_init(struct i915_address_space *vm,
C
Chris Wilson 已提交
2183 2184
				    struct drm_i915_private *dev_priv,
				    const char *name)
2185
{
C
Chris Wilson 已提交
2186
	i915_gem_timeline_init(dev_priv, &vm->timeline, name);
2187 2188 2189
	drm_mm_init(&vm->mm, vm->start, vm->total);
	INIT_LIST_HEAD(&vm->active_list);
	INIT_LIST_HEAD(&vm->inactive_list);
2190
	INIT_LIST_HEAD(&vm->unbound_list);
2191 2192 2193
	list_add_tail(&vm->global_link, &dev_priv->vm_list);
}

2194
static void gtt_write_workarounds(struct drm_i915_private *dev_priv)
2195 2196 2197 2198 2199 2200
{
	/* This function is for gtt related workarounds. This function is
	 * called on driver load and after a GPU reset, so you can place
	 * workarounds here even if they get overwritten by GPU reset.
	 */
	/* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2201
	if (IS_BROADWELL(dev_priv))
2202
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2203
	else if (IS_CHERRYVIEW(dev_priv))
2204
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2205
	else if (IS_SKYLAKE(dev_priv))
2206
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2207
	else if (IS_BROXTON(dev_priv))
2208 2209 2210
		I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
}

2211 2212
static int i915_ppgtt_init(struct i915_hw_ppgtt *ppgtt,
			   struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2213 2214
			   struct drm_i915_file_private *file_priv,
			   const char *name)
2215
{
2216
	int ret;
B
Ben Widawsky 已提交
2217

2218
	ret = __hw_ppgtt_init(ppgtt, dev_priv);
2219
	if (ret == 0) {
B
Ben Widawsky 已提交
2220
		kref_init(&ppgtt->ref);
C
Chris Wilson 已提交
2221
		i915_address_space_init(&ppgtt->base, dev_priv, name);
2222
		ppgtt->base.file = file_priv;
2223
	}
2224 2225 2226 2227

	return ret;
}

2228
int i915_ppgtt_init_hw(struct drm_i915_private *dev_priv)
2229
{
2230
	gtt_write_workarounds(dev_priv);
2231

2232 2233 2234 2235 2236 2237
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

2238
	if (!USES_PPGTT(dev_priv))
2239 2240
		return 0;

2241
	if (IS_GEN6(dev_priv))
2242
		gen6_ppgtt_enable(dev_priv);
2243
	else if (IS_GEN7(dev_priv))
2244 2245 2246
		gen7_ppgtt_enable(dev_priv);
	else if (INTEL_GEN(dev_priv) >= 8)
		gen8_ppgtt_enable(dev_priv);
2247
	else
2248
		MISSING_CASE(INTEL_GEN(dev_priv));
2249

2250 2251
	return 0;
}
2252

2253
struct i915_hw_ppgtt *
2254
i915_ppgtt_create(struct drm_i915_private *dev_priv,
C
Chris Wilson 已提交
2255 2256
		  struct drm_i915_file_private *fpriv,
		  const char *name)
2257 2258 2259 2260 2261 2262 2263 2264
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

C
Chris Wilson 已提交
2265
	ret = i915_ppgtt_init(ppgtt, dev_priv, fpriv, name);
2266 2267 2268 2269 2270
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

2271 2272
	trace_i915_ppgtt_create(&ppgtt->base);

2273 2274 2275
	return ppgtt;
}

2276 2277 2278 2279 2280
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

2281 2282
	trace_i915_ppgtt_release(&ppgtt->base);

2283
	/* vmas should already be unbound and destroyed */
2284 2285
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2286
	WARN_ON(!list_empty(&ppgtt->base.unbound_list));
2287

C
Chris Wilson 已提交
2288
	i915_gem_timeline_fini(&ppgtt->base.timeline);
2289 2290 2291
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

2292 2293 2294
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
2295

2296 2297 2298
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
2299
static bool needs_idle_maps(struct drm_i915_private *dev_priv)
2300 2301 2302 2303 2304
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
2305
	if (IS_GEN5(dev_priv) && IS_MOBILE(dev_priv) && intel_iommu_gfx_mapped)
2306 2307 2308 2309 2310
		return true;
#endif
	return false;
}

2311
void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
2312
{
2313
	struct intel_engine_cs *engine;
2314
	enum intel_engine_id id;
2315

2316
	if (INTEL_INFO(dev_priv)->gen < 6)
2317 2318
		return;

2319
	for_each_engine(engine, dev_priv, id) {
2320
		u32 fault_reg;
2321
		fault_reg = I915_READ(RING_FAULT_REG(engine));
2322 2323
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
2324
					 "\tAddr: 0x%08lx\n"
2325 2326 2327 2328 2329 2330 2331
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
2332
			I915_WRITE(RING_FAULT_REG(engine),
2333 2334 2335
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
2336 2337 2338 2339

	/* Engine specific init may not have been done till this point. */
	if (dev_priv->engine[RCS])
		POSTING_READ(RING_FAULT_REG(dev_priv->engine[RCS]));
2340 2341
}

2342 2343
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
2344
	if (INTEL_INFO(dev_priv)->gen < 6) {
2345 2346 2347 2348 2349 2350 2351
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

2352 2353
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
2354 2355
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2356 2357 2358 2359 2360 2361 2362

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

2363
	i915_check_and_clear_faults(dev_priv);
2364

2365
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
2366 2367

	i915_ggtt_flush(dev_priv);
2368 2369
}

2370 2371
int i915_gem_gtt_prepare_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2372
{
2373 2374 2375 2376
	if (dma_map_sg(&obj->base.dev->pdev->dev,
		       pages->sgl, pages->nents,
		       PCI_DMA_BIDIRECTIONAL))
		return 0;
2377

2378
	return -ENOSPC;
2379 2380
}

2381
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
2382 2383 2384 2385
{
	writeq(pte, addr);
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
static void gen8_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 unused)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen8_pte_t __iomem *pte =
		(gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2397
	gen8_set_pte(pte, gen8_pte_encode(addr, level));
2398 2399 2400 2401 2402

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

B
Ben Widawsky 已提交
2403 2404
static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
2405
				     uint64_t start,
2406
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
2407
{
2408
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2409
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2410 2411 2412 2413 2414
	struct sgt_iter sgt_iter;
	gen8_pte_t __iomem *gtt_entries;
	gen8_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2415

2416 2417 2418
	gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2419
		gtt_entry = gen8_pte_encode(addr, level);
2420
		gen8_set_pte(&gtt_entries[i++], gtt_entry);
B
Ben Widawsky 已提交
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
2431
		WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
B
Ben Widawsky 已提交
2432 2433 2434 2435 2436 2437 2438 2439 2440

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466
struct insert_entries {
	struct i915_address_space *vm;
	struct sg_table *st;
	uint64_t start;
	enum i915_cache_level level;
	u32 flags;
};

static int gen8_ggtt_insert_entries__cb(void *_arg)
{
	struct insert_entries *arg = _arg;
	gen8_ggtt_insert_entries(arg->vm, arg->st,
				 arg->start, arg->level, arg->flags);
	return 0;
}

static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
					  struct sg_table *st,
					  uint64_t start,
					  enum i915_cache_level level,
					  u32 flags)
{
	struct insert_entries arg = { vm, st, start, level, flags };
	stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
}

2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
static void gen6_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level level,
				  u32 flags)
{
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
	gen6_pte_t __iomem *pte =
		(gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
		(offset >> PAGE_SHIFT);

2478
	iowrite32(vm->pte_encode(addr, level, flags), pte);
2479 2480 2481 2482 2483

	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

2484 2485 2486 2487 2488 2489
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
2490
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
2491
				     struct sg_table *st,
2492
				     uint64_t start,
2493
				     enum i915_cache_level level, u32 flags)
2494
{
2495
	struct drm_i915_private *dev_priv = to_i915(vm->dev);
2496
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2497 2498 2499 2500 2501
	struct sgt_iter sgt_iter;
	gen6_pte_t __iomem *gtt_entries;
	gen6_pte_t gtt_entry;
	dma_addr_t addr;
	int i = 0;
2502

2503 2504 2505
	gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);

	for_each_sgt_dma(addr, sgt_iter, st) {
2506
		gtt_entry = vm->pte_encode(addr, level, flags);
2507
		iowrite32(gtt_entry, &gtt_entries[i++]);
2508 2509 2510 2511 2512 2513 2514 2515
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
2516 2517
	if (i != 0)
		WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
2518 2519 2520 2521 2522 2523 2524

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
2525 2526
}

2527
static void nop_clear_range(struct i915_address_space *vm,
2528
			    uint64_t start, uint64_t length)
2529 2530 2531
{
}

B
Ben Widawsky 已提交
2532
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
2533
				  uint64_t start, uint64_t length)
B
Ben Widawsky 已提交
2534
{
2535
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2536 2537
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2538
	gen8_pte_t scratch_pte, __iomem *gtt_base =
2539 2540
		(gen8_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
B
Ben Widawsky 已提交
2541 2542 2543 2544 2545 2546 2547
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2548
	scratch_pte = gen8_pte_encode(vm->scratch_page.daddr,
2549
				      I915_CACHE_LLC);
B
Ben Widawsky 已提交
2550 2551 2552 2553 2554
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

2555
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
2556
				  uint64_t start,
2557
				  uint64_t length)
2558
{
2559
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
2560 2561
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
2562
	gen6_pte_t scratch_pte, __iomem *gtt_base =
2563 2564
		(gen6_pte_t __iomem *)ggtt->gsm + first_entry;
	const int max_entries = ggtt_total_entries(ggtt) - first_entry;
2565 2566 2567 2568 2569 2570 2571
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

2572
	scratch_pte = vm->pte_encode(vm->scratch_page.daddr,
2573
				     I915_CACHE_LLC, 0);
2574

2575 2576 2577 2578 2579
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591
static void i915_ggtt_insert_page(struct i915_address_space *vm,
				  dma_addr_t addr,
				  uint64_t offset,
				  enum i915_cache_level cache_level,
				  u32 unused)
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

	intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
}

2592 2593 2594 2595
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
2596 2597 2598 2599
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

2600
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
2601

2602 2603
}

2604
static void i915_ggtt_clear_range(struct i915_address_space *vm,
2605
				  uint64_t start,
2606
				  uint64_t length)
2607
{
2608
	intel_gtt_clear_range(start >> PAGE_SHIFT, length >> PAGE_SHIFT);
2609 2610
}

2611 2612 2613
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
2614
{
2615
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	struct drm_i915_gem_object *obj = vma->obj;
	u32 pte_flags = 0;
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;

	/* Currently applicable only to VLV */
	if (obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

2628
	intel_runtime_pm_get(i915);
2629
	vma->vm->insert_entries(vma->vm, vma->pages, vma->node.start,
2630
				cache_level, pte_flags);
2631
	intel_runtime_pm_put(i915);
2632 2633 2634 2635 2636 2637

	/*
	 * Without aliasing PPGTT there's no difference between
	 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
	 * upgrade to both bound if we bind either to avoid double-binding.
	 */
2638
	vma->flags |= I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND;
2639 2640 2641 2642 2643 2644 2645

	return 0;
}

static int aliasing_gtt_bind_vma(struct i915_vma *vma,
				 enum i915_cache_level cache_level,
				 u32 flags)
2646
{
2647
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
2648
	u32 pte_flags;
2649 2650 2651 2652 2653
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
2654

2655
	/* Currently applicable only to VLV */
2656 2657
	pte_flags = 0;
	if (vma->obj->gt_ro)
2658
		pte_flags |= PTE_READ_ONLY;
2659

2660

2661
	if (flags & I915_VMA_GLOBAL_BIND) {
2662
		intel_runtime_pm_get(i915);
2663
		vma->vm->insert_entries(vma->vm,
2664
					vma->pages, vma->node.start,
2665
					cache_level, pte_flags);
2666
		intel_runtime_pm_put(i915);
2667
	}
2668

2669
	if (flags & I915_VMA_LOCAL_BIND) {
2670
		struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2671
		appgtt->base.insert_entries(&appgtt->base,
2672
					    vma->pages, vma->node.start,
2673
					    cache_level, pte_flags);
2674
	}
2675 2676

	return 0;
2677 2678
}

2679
static void ggtt_unbind_vma(struct i915_vma *vma)
2680
{
2681 2682
	struct drm_i915_private *i915 = to_i915(vma->vm->dev);
	struct i915_hw_ppgtt *appgtt = i915->mm.aliasing_ppgtt;
2683
	const u64 size = min(vma->size, vma->node.size);
2684

2685 2686
	if (vma->flags & I915_VMA_GLOBAL_BIND) {
		intel_runtime_pm_get(i915);
2687
		vma->vm->clear_range(vma->vm,
2688
				     vma->node.start, size);
2689 2690
		intel_runtime_pm_put(i915);
	}
2691

2692
	if (vma->flags & I915_VMA_LOCAL_BIND && appgtt)
2693
		appgtt->base.clear_range(&appgtt->base,
2694
					 vma->node.start, size);
2695 2696
}

2697 2698
void i915_gem_gtt_finish_pages(struct drm_i915_gem_object *obj,
			       struct sg_table *pages)
2699
{
D
David Weinehall 已提交
2700 2701
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct device *kdev = &dev_priv->drm.pdev->dev;
2702
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
B
Ben Widawsky 已提交
2703

2704
	if (unlikely(ggtt->do_idle_maps)) {
2705
		if (i915_gem_wait_for_idle(dev_priv, I915_WAIT_LOCKED)) {
2706 2707 2708 2709 2710
			DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}
B
Ben Widawsky 已提交
2711

2712
	dma_unmap_sg(kdev, pages->sgl, pages->nents, PCI_DMA_BIDIRECTIONAL);
2713
}
2714

2715 2716
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
2717 2718
				  u64 *start,
				  u64 *end)
2719 2720 2721 2722
{
	if (node->color != color)
		*start += 4096;

2723 2724 2725 2726 2727
	node = list_first_entry_or_null(&node->node_list,
					struct drm_mm_node,
					node_list);
	if (node && node->allocated && node->color != color)
		*end -= 4096;
2728
}
B
Ben Widawsky 已提交
2729

2730
int i915_gem_init_ggtt(struct drm_i915_private *dev_priv)
2731
{
2732 2733 2734 2735 2736 2737 2738 2739 2740
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2741
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2742
	unsigned long hole_start, hole_end;
2743
	struct i915_hw_ppgtt *ppgtt;
2744
	struct drm_mm_node *entry;
2745
	int ret;
2746

2747 2748 2749
	ret = intel_vgt_balloon(dev_priv);
	if (ret)
		return ret;
2750

2751 2752 2753 2754 2755 2756 2757 2758 2759
	/* Reserve a mappable slot for our lockless error capture */
	ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
						  &ggtt->error_capture,
						  4096, 0, -1,
						  0, ggtt->mappable_end,
						  0, 0);
	if (ret)
		return ret;

2760
	/* Clear any non-preallocated blocks */
2761
	drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
2762 2763
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2764
		ggtt->base.clear_range(&ggtt->base, hole_start,
2765
				       hole_end - hole_start);
2766 2767 2768
	}

	/* And finally clear the reserved guard page */
2769
	ggtt->base.clear_range(&ggtt->base,
2770
			       ggtt->base.total - PAGE_SIZE, PAGE_SIZE);
2771

2772
	if (USES_PPGTT(dev_priv) && !USES_FULL_PPGTT(dev_priv)) {
2773
		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2774 2775 2776 2777
		if (!ppgtt) {
			ret = -ENOMEM;
			goto err;
		}
2778

2779
		ret = __hw_ppgtt_init(ppgtt, dev_priv);
2780 2781
		if (ret)
			goto err_ppgtt;
2782

2783
		if (ppgtt->base.allocate_va_range) {
2784 2785
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2786 2787
			if (ret)
				goto err_ppgtt_cleanup;
2788
		}
2789

2790 2791
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
2792
					ppgtt->base.total);
2793

2794
		dev_priv->mm.aliasing_ppgtt = ppgtt;
2795 2796
		WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
		ggtt->base.bind_vma = aliasing_gtt_bind_vma;
2797 2798
	}

2799
	return 0;
2800 2801 2802 2803 2804 2805 2806 2807

err_ppgtt_cleanup:
	ppgtt->base.cleanup(&ppgtt->base);
err_ppgtt:
	kfree(ppgtt);
err:
	drm_mm_remove_node(&ggtt->error_capture);
	return ret;
2808 2809
}

2810 2811
/**
 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2812
 * @dev_priv: i915 device
2813
 */
2814
void i915_ggtt_cleanup_hw(struct drm_i915_private *dev_priv)
2815
{
2816
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
2817

2818 2819 2820
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
		ppgtt->base.cleanup(&ppgtt->base);
M
Matthew Auld 已提交
2821
		kfree(ppgtt);
2822 2823
	}

2824
	i915_gem_cleanup_stolen(&dev_priv->drm);
2825

2826 2827 2828
	if (drm_mm_node_allocated(&ggtt->error_capture))
		drm_mm_remove_node(&ggtt->error_capture);

2829
	if (drm_mm_initialized(&ggtt->base.mm)) {
2830
		intel_vgt_deballoon(dev_priv);
2831

2832 2833
		drm_mm_takedown(&ggtt->base.mm);
		list_del(&ggtt->base.global_link);
2834 2835
	}

2836
	ggtt->base.cleanup(&ggtt->base);
2837 2838

	arch_phys_wc_del(ggtt->mtrr);
2839
	io_mapping_fini(&ggtt->mappable);
2840
}
2841

2842
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2843 2844 2845 2846 2847 2848
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2849
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2850 2851 2852 2853 2854
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2855 2856 2857 2858 2859 2860 2861

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2862 2863 2864
	return bdw_gmch_ctl << 20;
}

2865
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2866 2867 2868 2869 2870 2871 2872 2873 2874 2875
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2876
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2877 2878 2879 2880 2881 2882
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2883
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2884 2885 2886 2887 2888 2889
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

2920
static int ggtt_probe_common(struct i915_ggtt *ggtt, u64 size)
B
Ben Widawsky 已提交
2921
{
2922 2923
	struct pci_dev *pdev = ggtt->base.dev->pdev;
	phys_addr_t phys_addr;
2924
	int ret;
B
Ben Widawsky 已提交
2925 2926

	/* For Modern GENs the PTEs and register space are split in the BAR */
2927
	phys_addr = pci_resource_start(pdev, 0) + pci_resource_len(pdev, 0) / 2;
B
Ben Widawsky 已提交
2928

I
Imre Deak 已提交
2929 2930 2931 2932 2933 2934 2935
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
2936
	if (IS_BROXTON(to_i915(ggtt->base.dev)))
2937
		ggtt->gsm = ioremap_nocache(phys_addr, size);
I
Imre Deak 已提交
2938
	else
2939
		ggtt->gsm = ioremap_wc(phys_addr, size);
2940
	if (!ggtt->gsm) {
2941
		DRM_ERROR("Failed to map the ggtt page table\n");
B
Ben Widawsky 已提交
2942 2943 2944
		return -ENOMEM;
	}

2945 2946 2947
	ret = setup_scratch_page(ggtt->base.dev,
				 &ggtt->base.scratch_page,
				 GFP_DMA32);
2948
	if (ret) {
B
Ben Widawsky 已提交
2949 2950
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
2951
		iounmap(ggtt->gsm);
2952
		return ret;
B
Ben Widawsky 已提交
2953 2954
	}

2955
	return 0;
B
Ben Widawsky 已提交
2956 2957
}

B
Ben Widawsky 已提交
2958 2959 2960
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2961
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2974
	if (!USES_PPGTT(dev_priv))
2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2990 2991
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
2992 2993
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
B
Ben Widawsky 已提交
2994 2995
}

2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

3027 3028
	I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
	I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
3029 3030
}

3031 3032 3033 3034 3035
static void gen6_gmch_remove(struct i915_address_space *vm)
{
	struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);

	iounmap(ggtt->gsm);
3036
	cleanup_scratch_page(vm->dev, &vm->scratch_page);
3037 3038
}

3039
static int gen8_gmch_probe(struct i915_ggtt *ggtt)
B
Ben Widawsky 已提交
3040
{
3041 3042
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3043
	unsigned int size;
B
Ben Widawsky 已提交
3044 3045 3046
	u16 snb_gmch_ctl;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
3047 3048
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
B
Ben Widawsky 已提交
3049

3050 3051
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(39));
B
Ben Widawsky 已提交
3052

3053
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
B
Ben Widawsky 已提交
3054

3055
	if (INTEL_GEN(dev_priv) >= 9) {
3056
		ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3057
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3058
	} else if (IS_CHERRYVIEW(dev_priv)) {
3059
		ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3060
		size = chv_get_total_gtt_size(snb_gmch_ctl);
3061
	} else {
3062
		ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3063
		size = gen8_get_total_gtt_size(snb_gmch_ctl);
3064
	}
B
Ben Widawsky 已提交
3065

3066
	ggtt->base.total = (size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
3067

3068
	if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3069 3070 3071
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
3072

3073
	ggtt->base.cleanup = gen6_gmch_remove;
3074 3075
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3076
	ggtt->base.insert_page = gen8_ggtt_insert_page;
3077
	ggtt->base.clear_range = nop_clear_range;
3078
	if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
3079 3080 3081 3082 3083 3084
		ggtt->base.clear_range = gen8_ggtt_clear_range;

	ggtt->base.insert_entries = gen8_ggtt_insert_entries;
	if (IS_CHERRYVIEW(dev_priv))
		ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;

3085
	return ggtt_probe_common(ggtt, size);
B
Ben Widawsky 已提交
3086 3087
}

3088
static int gen6_gmch_probe(struct i915_ggtt *ggtt)
3089
{
3090 3091
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
	struct pci_dev *pdev = dev_priv->drm.pdev;
3092
	unsigned int size;
3093 3094
	u16 snb_gmch_ctl;

3095 3096
	ggtt->mappable_base = pci_resource_start(pdev, 2);
	ggtt->mappable_end = pci_resource_len(pdev, 2);
3097

3098 3099
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
3100
	 */
3101
	if (ggtt->mappable_end < (64<<20) || ggtt->mappable_end > (512<<20)) {
3102
		DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
3103
		return -ENXIO;
3104 3105
	}

3106 3107 3108
	if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40));
	pci_read_config_word(pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3109

3110
	ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3111

3112 3113
	size = gen6_get_total_gtt_size(snb_gmch_ctl);
	ggtt->base.total = (size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
3114

3115
	ggtt->base.clear_range = gen6_ggtt_clear_range;
3116
	ggtt->base.insert_page = gen6_ggtt_insert_page;
3117 3118 3119
	ggtt->base.insert_entries = gen6_ggtt_insert_entries;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131
	ggtt->base.cleanup = gen6_gmch_remove;

	if (HAS_EDRAM(dev_priv))
		ggtt->base.pte_encode = iris_pte_encode;
	else if (IS_HASWELL(dev_priv))
		ggtt->base.pte_encode = hsw_pte_encode;
	else if (IS_VALLEYVIEW(dev_priv))
		ggtt->base.pte_encode = byt_pte_encode;
	else if (INTEL_GEN(dev_priv) >= 7)
		ggtt->base.pte_encode = ivb_pte_encode;
	else
		ggtt->base.pte_encode = snb_pte_encode;
3132

3133
	return ggtt_probe_common(ggtt, size);
3134 3135
}

3136
static void i915_gmch_remove(struct i915_address_space *vm)
3137
{
3138
	intel_gmch_remove();
3139
}
3140

3141
static int i915_gmch_probe(struct i915_ggtt *ggtt)
3142
{
3143
	struct drm_i915_private *dev_priv = to_i915(ggtt->base.dev);
3144 3145
	int ret;

3146
	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
3147 3148 3149 3150 3151
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

3152 3153
	intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
		      &ggtt->mappable_base, &ggtt->mappable_end);
3154

3155
	ggtt->do_idle_maps = needs_idle_maps(dev_priv);
3156
	ggtt->base.insert_page = i915_ggtt_insert_page;
3157 3158 3159 3160
	ggtt->base.insert_entries = i915_ggtt_insert_entries;
	ggtt->base.clear_range = i915_ggtt_clear_range;
	ggtt->base.bind_vma = ggtt_bind_vma;
	ggtt->base.unbind_vma = ggtt_unbind_vma;
3161
	ggtt->base.cleanup = i915_gmch_remove;
3162

3163
	if (unlikely(ggtt->do_idle_maps))
3164 3165
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

3166 3167 3168
	return 0;
}

3169
/**
3170
 * i915_ggtt_probe_hw - Probe GGTT hardware location
3171
 * @dev_priv: i915 device
3172
 */
3173
int i915_ggtt_probe_hw(struct drm_i915_private *dev_priv)
3174
{
3175
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3176 3177
	int ret;

3178
	ggtt->base.dev = &dev_priv->drm;
3179

3180 3181 3182 3183 3184 3185
	if (INTEL_GEN(dev_priv) <= 5)
		ret = i915_gmch_probe(ggtt);
	else if (INTEL_GEN(dev_priv) < 8)
		ret = gen6_gmch_probe(ggtt);
	else
		ret = gen8_gmch_probe(ggtt);
3186
	if (ret)
3187 3188
		return ret;

3189 3190
	if ((ggtt->base.total - 1) >> 32) {
		DRM_ERROR("We never expected a Global GTT with more than 32bits"
3191
			  " of address space! Found %lldM!\n",
3192 3193 3194 3195 3196
			  ggtt->base.total >> 20);
		ggtt->base.total = 1ULL << 32;
		ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
	}

3197 3198 3199 3200 3201 3202 3203
	if (ggtt->mappable_end > ggtt->base.total) {
		DRM_ERROR("mappable aperture extends past end of GGTT,"
			  " aperture=%llx, total=%llx\n",
			  ggtt->mappable_end, ggtt->base.total);
		ggtt->mappable_end = ggtt->base.total;
	}

3204
	/* GMADR is the PCI mmio aperture into the global GTT. */
3205
	DRM_INFO("Memory usable by graphics device = %lluM\n",
3206 3207 3208
		 ggtt->base.total >> 20);
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
3209 3210 3211 3212
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
3213 3214

	return 0;
3215 3216 3217 3218
}

/**
 * i915_ggtt_init_hw - Initialize GGTT hardware
3219
 * @dev_priv: i915 device
3220
 */
3221
int i915_ggtt_init_hw(struct drm_i915_private *dev_priv)
3222 3223 3224 3225
{
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
	int ret;

3226 3227 3228 3229 3230
	INIT_LIST_HEAD(&dev_priv->vm_list);

	/* Subtract the guard page before address space initialization to
	 * shrink the range used by drm_mm.
	 */
C
Chris Wilson 已提交
3231
	mutex_lock(&dev_priv->drm.struct_mutex);
3232
	ggtt->base.total -= PAGE_SIZE;
C
Chris Wilson 已提交
3233
	i915_address_space_init(&ggtt->base, dev_priv, "[global]");
3234 3235 3236
	ggtt->base.total += PAGE_SIZE;
	if (!HAS_LLC(dev_priv))
		ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
C
Chris Wilson 已提交
3237
	mutex_unlock(&dev_priv->drm.struct_mutex);
3238

3239 3240 3241
	if (!io_mapping_init_wc(&dev_priv->ggtt.mappable,
				dev_priv->ggtt.mappable_base,
				dev_priv->ggtt.mappable_end)) {
3242 3243 3244 3245 3246 3247
		ret = -EIO;
		goto out_gtt_cleanup;
	}

	ggtt->mtrr = arch_phys_wc_add(ggtt->mappable_base, ggtt->mappable_end);

3248 3249 3250 3251
	/*
	 * Initialise stolen early so that we may reserve preallocated
	 * objects for the BIOS to KMS transition.
	 */
3252
	ret = i915_gem_init_stolen(&dev_priv->drm);
3253 3254 3255 3256
	if (ret)
		goto out_gtt_cleanup;

	return 0;
3257 3258

out_gtt_cleanup:
3259
	ggtt->base.cleanup(&ggtt->base);
3260
	return ret;
3261
}
3262

3263
int i915_ggtt_enable_hw(struct drm_i915_private *dev_priv)
3264
{
3265
	if (INTEL_GEN(dev_priv) < 6 && !intel_enable_gtt())
3266 3267 3268 3269 3270
		return -EIO;

	return 0;
}

3271 3272
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
3273 3274
	struct drm_i915_private *dev_priv = to_i915(dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
3275
	struct drm_i915_gem_object *obj, *on;
3276

3277
	i915_check_and_clear_faults(dev_priv);
3278 3279

	/* First fill our portion of the GTT with scratch pages */
3280
	ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total);
3281

3282 3283 3284 3285
	ggtt->base.closed = true; /* skip rewriting PTE on VMA unbind */

	/* clflush objects bound into the GGTT and rebind them. */
	list_for_each_entry_safe(obj, on,
3286
				 &dev_priv->mm.bound_list, global_link) {
3287 3288 3289
		bool ggtt_bound = false;
		struct i915_vma *vma;

3290
		list_for_each_entry(vma, &obj->vma_list, obj_link) {
3291
			if (vma->vm != &ggtt->base)
3292
				continue;
3293

3294 3295 3296
			if (!i915_vma_unbind(vma))
				continue;

3297 3298
			WARN_ON(i915_vma_bind(vma, obj->cache_level,
					      PIN_UPDATE));
3299
			ggtt_bound = true;
3300 3301
		}

3302
		if (ggtt_bound)
3303
			WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
3304
	}
3305

3306 3307
	ggtt->base.closed = false;

3308
	if (INTEL_INFO(dev)->gen >= 8) {
3309
		if (IS_CHERRYVIEW(dev_priv) || IS_BROXTON(dev_priv))
3310 3311 3312 3313 3314 3315 3316 3317
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
3318 3319
		struct i915_address_space *vm;

3320 3321 3322
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

3323
			struct i915_hw_ppgtt *ppgtt;
3324

3325
			if (i915_is_ggtt(vm))
3326
				ppgtt = dev_priv->mm.aliasing_ppgtt;
3327 3328
			else
				ppgtt = i915_vm_to_ppgtt(vm);
3329 3330 3331 3332 3333 3334 3335 3336 3337

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

3338
struct i915_vma *
C
Chris Wilson 已提交
3339 3340 3341
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    const struct i915_ggtt_view *view)
3342
{
3343
	struct rb_node *rb;
3344

3345 3346 3347 3348 3349
	rb = obj->vma_tree.rb_node;
	while (rb) {
		struct i915_vma *vma = rb_entry(rb, struct i915_vma, obj_node);
		long cmp;

J
Joonas Lahtinen 已提交
3350
		cmp = i915_vma_compare(vma, vm, view);
3351
		if (cmp == 0)
C
Chris Wilson 已提交
3352
			return vma;
3353

3354 3355 3356 3357 3358 3359
		if (cmp < 0)
			rb = rb->rb_right;
		else
			rb = rb->rb_left;
	}

C
Chris Wilson 已提交
3360
	return NULL;
3361 3362 3363
}

struct i915_vma *
C
Chris Wilson 已提交
3364 3365 3366
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm,
				  const struct i915_ggtt_view *view)
3367
{
C
Chris Wilson 已提交
3368
	struct i915_vma *vma;
3369

3370
	lockdep_assert_held(&obj->base.dev->struct_mutex);
C
Chris Wilson 已提交
3371
	GEM_BUG_ON(view && !i915_is_ggtt(vm));
3372

C
Chris Wilson 已提交
3373
	vma = i915_gem_obj_to_vma(obj, vm, view);
3374
	if (!vma) {
J
Joonas Lahtinen 已提交
3375
		vma = i915_vma_create(obj, vm, view);
3376 3377
		GEM_BUG_ON(vma != i915_gem_obj_to_vma(obj, vm, view));
	}
3378

3379
	GEM_BUG_ON(i915_vma_is_closed(vma));
3380 3381
	return vma;
}
3382

3383
static struct scatterlist *
3384
rotate_pages(const dma_addr_t *in, unsigned int offset,
3385
	     unsigned int width, unsigned int height,
3386
	     unsigned int stride,
3387
	     struct sg_table *st, struct scatterlist *sg)
3388 3389 3390 3391 3392
{
	unsigned int column, row;
	unsigned int src_idx;

	for (column = 0; column < width; column++) {
3393
		src_idx = stride * (height - 1) + column;
3394 3395 3396 3397 3398 3399 3400
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
3401
			sg_dma_address(sg) = in[offset + src_idx];
3402 3403
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
3404
			src_idx -= stride;
3405 3406
		}
	}
3407 3408

	return sg;
3409 3410 3411
}

static struct sg_table *
3412
intel_rotate_fb_obj_pages(const struct intel_rotation_info *rot_info,
3413 3414
			  struct drm_i915_gem_object *obj)
{
3415
	const size_t n_pages = obj->base.size / PAGE_SIZE;
3416
	unsigned int size = intel_rotation_info_size(rot_info);
3417 3418
	struct sgt_iter sgt_iter;
	dma_addr_t dma_addr;
3419 3420 3421
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
3422
	struct scatterlist *sg;
3423
	int ret = -ENOMEM;
3424 3425

	/* Allocate a temporary list of source pages for random access. */
3426
	page_addr_list = drm_malloc_gfp(n_pages,
3427 3428
					sizeof(dma_addr_t),
					GFP_TEMPORARY);
3429 3430 3431 3432 3433 3434 3435 3436
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3437
	ret = sg_alloc_table(st, size, GFP_KERNEL);
3438 3439 3440 3441 3442
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
C
Chris Wilson 已提交
3443
	for_each_sgt_dma(dma_addr, sgt_iter, obj->mm.pages)
3444
		page_addr_list[i++] = dma_addr;
3445

3446
	GEM_BUG_ON(i != n_pages);
3447 3448 3449
	st->nents = 0;
	sg = st->sgl;

3450 3451 3452 3453
	for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++) {
		sg = rotate_pages(page_addr_list, rot_info->plane[i].offset,
				  rot_info->plane[i].width, rot_info->plane[i].height,
				  rot_info->plane[i].stride, st, sg);
3454 3455
	}

3456 3457
	DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);
3458 3459 3460 3461 3462 3463 3464 3465 3466 3467

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

3468 3469 3470
	DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%ux%u tiles, %u pages)\n",
		      obj->base.size, rot_info->plane[0].width, rot_info->plane[0].height, size);

3471 3472
	return ERR_PTR(ret);
}
3473

3474 3475 3476 3477 3478
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
3479 3480 3481
	struct scatterlist *sg, *iter;
	unsigned int count = view->params.partial.size;
	unsigned int offset;
3482 3483 3484 3485 3486 3487
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

3488
	ret = sg_alloc_table(st, count, GFP_KERNEL);
3489 3490 3491
	if (ret)
		goto err_sg_alloc;

3492 3493 3494 3495 3496
	iter = i915_gem_object_get_sg(obj,
				      view->params.partial.offset,
				      &offset);
	GEM_BUG_ON(!iter);

3497 3498
	sg = st->sgl;
	st->nents = 0;
3499 3500
	do {
		unsigned int len;
3501

3502 3503 3504 3505 3506 3507
		len = min(iter->length - (offset << PAGE_SHIFT),
			  count << PAGE_SHIFT);
		sg_set_page(sg, NULL, len, 0);
		sg_dma_address(sg) =
			sg_dma_address(iter) + (offset << PAGE_SHIFT);
		sg_dma_len(sg) = len;
3508 3509

		st->nents++;
3510 3511 3512 3513 3514
		count -= len >> PAGE_SHIFT;
		if (count == 0) {
			sg_mark_end(sg);
			return st;
		}
3515

3516 3517 3518 3519
		sg = __sg_next(sg);
		iter = __sg_next(iter);
		offset = 0;
	} while (1);
3520 3521 3522 3523 3524 3525 3526

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

3527
static int
3528
i915_get_ggtt_vma_pages(struct i915_vma *vma)
3529
{
3530 3531
	int ret = 0;

3532 3533 3534 3535 3536 3537 3538
	/* The vma->pages are only valid within the lifespan of the borrowed
	 * obj->mm.pages. When the obj->mm.pages sg_table is regenerated, so
	 * must be the vma->pages. A simple rule is that vma->pages must only
	 * be accessed when the obj->mm.pages are pinned.
	 */
	GEM_BUG_ON(!i915_gem_object_has_pinned_pages(vma->obj));

3539
	if (vma->pages)
3540 3541 3542
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
C
Chris Wilson 已提交
3543
		vma->pages = vma->obj->mm.pages;
3544
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3545
		vma->pages =
3546
			intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
3547
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3548
		vma->pages = intel_partial_pages(&vma->ggtt_view, vma->obj);
3549 3550 3551 3552
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

3553
	if (!vma->pages) {
3554
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
3555
			  vma->ggtt_view.type);
3556
		ret = -EINVAL;
3557 3558 3559
	} else if (IS_ERR(vma->pages)) {
		ret = PTR_ERR(vma->pages);
		vma->pages = NULL;
3560 3561
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
3562 3563
	}

3564
	return ret;
3565 3566
}