i915_gem_gtt.c 75.7 KB
Newer Older
1 2
/*
 * Copyright © 2010 Daniel Vetter
3
 * Copyright © 2011-2014 Intel Corporation
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */

26
#include <linux/seq_file.h>
27 28
#include <drm/drmP.h>
#include <drm/i915_drm.h>
29
#include "i915_drv.h"
30
#include "i915_vgpu.h"
31 32 33
#include "i915_trace.h"
#include "intel_drv.h"

34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
/**
 * DOC: Global GTT views
 *
 * Background and previous state
 *
 * Historically objects could exists (be bound) in global GTT space only as
 * singular instances with a view representing all of the object's backing pages
 * in a linear fashion. This view will be called a normal view.
 *
 * To support multiple views of the same object, where the number of mapped
 * pages is not equal to the backing store, or where the layout of the pages
 * is not linear, concept of a GGTT view was added.
 *
 * One example of an alternative view is a stereo display driven by a single
 * image. In this case we would have a framebuffer looking like this
 * (2x2 pages):
 *
 *    12
 *    34
 *
 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
 * rendering. In contrast, fed to the display engine would be an alternative
 * view which could look something like this:
 *
 *   1212
 *   3434
 *
 * In this example both the size and layout of pages in the alternative view is
 * different from the normal view.
 *
 * Implementation and usage
 *
 * GGTT views are implemented using VMAs and are distinguished via enum
 * i915_ggtt_view_type and struct i915_ggtt_view.
 *
 * A new flavour of core GEM functions which work with GGTT bound objects were
70 71 72
 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
 * renaming  in large amounts of code. They take the struct i915_ggtt_view
 * parameter encapsulating all metadata required to implement a view.
73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94
 *
 * As a helper for callers which are only interested in the normal view,
 * globally const i915_ggtt_view_normal singleton instance exists. All old core
 * GEM API functions, the ones not taking the view parameter, are operating on,
 * or with the normal GGTT view.
 *
 * Code wanting to add or use a new GGTT view needs to:
 *
 * 1. Add a new enum with a suitable name.
 * 2. Extend the metadata in the i915_ggtt_view structure if required.
 * 3. Add support to i915_get_vma_pages().
 *
 * New views are required to build a scatter-gather table from within the
 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
 * exists for the lifetime of an VMA.
 *
 * Core API is designed to have copy semantics which means that passed in
 * struct i915_ggtt_view does not need to be persistent (left around after
 * calling the core API functions).
 *
 */

95 96 97
static int
i915_get_ggtt_vma_pages(struct i915_vma *vma);

98
const struct i915_ggtt_view i915_ggtt_view_normal;
99 100 101
const struct i915_ggtt_view i915_ggtt_view_rotated = {
        .type = I915_GGTT_VIEW_ROTATED
};
102

103 104
static int sanitize_enable_ppgtt(struct drm_device *dev, int enable_ppgtt)
{
105 106 107 108 109 110
	bool has_aliasing_ppgtt;
	bool has_full_ppgtt;

	has_aliasing_ppgtt = INTEL_INFO(dev)->gen >= 6;
	has_full_ppgtt = INTEL_INFO(dev)->gen >= 7;

111 112 113
	if (intel_vgpu_active(dev))
		has_full_ppgtt = false; /* emulation is too hard */

114 115 116 117 118 119
	/*
	 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
	 * execlists, the sole mechanism available to submit work.
	 */
	if (INTEL_INFO(dev)->gen < 9 &&
	    (enable_ppgtt == 0 || !has_aliasing_ppgtt))
120 121 122 123 124
		return 0;

	if (enable_ppgtt == 1)
		return 1;

125
	if (enable_ppgtt == 2 && has_full_ppgtt)
126 127
		return 2;

128 129 130 131
#ifdef CONFIG_INTEL_IOMMU
	/* Disable ppgtt on SNB if VT-d is on. */
	if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
		DRM_INFO("Disabling PPGTT because VT-d is on\n");
132
		return 0;
133 134 135
	}
#endif

136
	/* Early VLV doesn't have this */
137 138
	if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
	    dev->pdev->revision < 0xb) {
139 140 141 142
		DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
		return 0;
	}

143 144 145 146
	if (INTEL_INFO(dev)->gen >= 8 && i915.enable_execlists)
		return 2;
	else
		return has_aliasing_ppgtt ? 1 : 0;
147 148
}

149 150 151
static int ppgtt_bind_vma(struct i915_vma *vma,
			  enum i915_cache_level cache_level,
			  u32 unused)
152 153 154 155 156 157 158 159 160
{
	u32 pte_flags = 0;

	/* Currently applicable only to VLV */
	if (vma->obj->gt_ro)
		pte_flags |= PTE_READ_ONLY;

	vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
				cache_level, pte_flags);
161 162

	return 0;
163 164 165 166 167 168 169 170 171
}

static void ppgtt_unbind_vma(struct i915_vma *vma)
{
	vma->vm->clear_range(vma->vm,
			     vma->node.start,
			     vma->obj->base.size,
			     true);
}
172

173 174 175
static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid)
B
Ben Widawsky 已提交
176
{
177
	gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
B
Ben Widawsky 已提交
178
	pte |= addr;
179 180 181

	switch (level) {
	case I915_CACHE_NONE:
B
Ben Widawsky 已提交
182
		pte |= PPAT_UNCACHED_INDEX;
183 184 185 186 187 188 189 190 191
		break;
	case I915_CACHE_WT:
		pte |= PPAT_DISPLAY_ELLC_INDEX;
		break;
	default:
		pte |= PPAT_CACHED_INDEX;
		break;
	}

B
Ben Widawsky 已提交
192 193 194
	return pte;
}

195 196 197
static gen8_pde_t gen8_pde_encode(struct drm_device *dev,
				  dma_addr_t addr,
				  enum i915_cache_level level)
B
Ben Widawsky 已提交
198
{
199
	gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
B
Ben Widawsky 已提交
200 201 202 203 204 205 206 207
	pde |= addr;
	if (level != I915_CACHE_NONE)
		pde |= PPAT_CACHED_PDE_INDEX;
	else
		pde |= PPAT_UNCACHED_INDEX;
	return pde;
}

208 209 210
static gen6_pte_t snb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
211
{
212
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
213
	pte |= GEN6_PTE_ADDR_ENCODE(addr);
214 215

	switch (level) {
216 217 218 219 220 221 222 223
	case I915_CACHE_L3_LLC:
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
		pte |= GEN6_PTE_UNCACHED;
		break;
	default:
224
		MISSING_CASE(level);
225 226 227 228 229
	}

	return pte;
}

230 231 232
static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
233
{
234
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
235 236 237 238 239
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

	switch (level) {
	case I915_CACHE_L3_LLC:
		pte |= GEN7_PTE_CACHE_L3_LLC;
240 241 242 243 244
		break;
	case I915_CACHE_LLC:
		pte |= GEN6_PTE_CACHE_LLC;
		break;
	case I915_CACHE_NONE:
245
		pte |= GEN6_PTE_UNCACHED;
246 247
		break;
	default:
248
		MISSING_CASE(level);
249 250
	}

251 252 253
	return pte;
}

254 255 256
static gen6_pte_t byt_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 flags)
257
{
258
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
259 260
	pte |= GEN6_PTE_ADDR_ENCODE(addr);

261 262
	if (!(flags & PTE_READ_ONLY))
		pte |= BYT_PTE_WRITEABLE;
263 264 265 266 267 268 269

	if (level != I915_CACHE_NONE)
		pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;

	return pte;
}

270 271 272
static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
				 enum i915_cache_level level,
				 bool valid, u32 unused)
273
{
274
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
275
	pte |= HSW_PTE_ADDR_ENCODE(addr);
276 277

	if (level != I915_CACHE_NONE)
278
		pte |= HSW_WB_LLC_AGE3;
279 280 281 282

	return pte;
}

283 284 285
static gen6_pte_t iris_pte_encode(dma_addr_t addr,
				  enum i915_cache_level level,
				  bool valid, u32 unused)
286
{
287
	gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
288 289
	pte |= HSW_PTE_ADDR_ENCODE(addr);

290 291 292 293
	switch (level) {
	case I915_CACHE_NONE:
		break;
	case I915_CACHE_WT:
294
		pte |= HSW_WT_ELLC_LLC_AGE3;
295 296
		break;
	default:
297
		pte |= HSW_WB_ELLC_LLC_AGE3;
298 299
		break;
	}
300 301 302 303

	return pte;
}

304
static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
305 306 307
{
	struct device *device = &dev->pdev->dev;

308 309 310
	p->page = alloc_page(GFP_KERNEL);
	if (!p->page)
		return -ENOMEM;
311

312 313
	p->daddr = dma_map_page(device,
				p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
314

315 316 317 318
	if (dma_mapping_error(device, p->daddr)) {
		__free_page(p->page);
		return -EINVAL;
	}
319 320

	return 0;
321 322
}

323
static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
324
{
325
	if (WARN_ON(!p->page))
326
		return;
327

328 329 330 331 332
	dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
	__free_page(p->page);
	memset(p, 0, sizeof(*p));
}

333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
			  const uint64_t val)
{
	int i;
	uint64_t * const vaddr = kmap_atomic(p->page);

	for (i = 0; i < 512; i++)
		vaddr[i] = val;

	/* There are only few exceptions for gen >=6. chv and bxt.
	 * And we are not sure about the latter so play safe for now.
	 */
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
		drm_clflush_virt_range(vaddr, PAGE_SIZE);

	kunmap_atomic(vaddr);
}

static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
			     const uint32_t val32)
{
	uint64_t v = val32;

	v = v << 32 | val32;

	fill_page_dma(dev, p, v);
}

361
static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
362 363
{
	cleanup_page_dma(dev, &pt->base);
364
	kfree(pt->used_ptes);
365 366 367
	kfree(pt);
}

368
static void gen8_initialize_pt(struct i915_address_space *vm,
369
			       struct i915_page_table *pt)
370
{
371
	gen8_pte_t scratch_pte;
372

373
	scratch_pte = gen8_pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
374

375
	fill_page_dma(vm->dev, &pt->base, scratch_pte);
376 377
}

378
static struct i915_page_table *alloc_pt(struct drm_device *dev)
379
{
380
	struct i915_page_table *pt;
381 382 383
	const size_t count = INTEL_INFO(dev)->gen >= 8 ?
		GEN8_PTES : GEN6_PTES;
	int ret = -ENOMEM;
384 385 386 387 388

	pt = kzalloc(sizeof(*pt), GFP_KERNEL);
	if (!pt)
		return ERR_PTR(-ENOMEM);

389 390 391 392 393 394
	pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
				GFP_KERNEL);

	if (!pt->used_ptes)
		goto fail_bitmap;

395
	ret = setup_page_dma(dev, &pt->base);
396
	if (ret)
397
		goto fail_page_m;
398 399

	return pt;
400

401
fail_page_m:
402 403 404 405 406
	kfree(pt->used_ptes);
fail_bitmap:
	kfree(pt);

	return ERR_PTR(ret);
407 408
}

409
static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
410
{
411 412
	if (pd->base.page) {
		cleanup_page_dma(dev, &pd->base);
413
		kfree(pd->used_pdes);
414 415 416 417
		kfree(pd);
	}
}

418
static struct i915_page_directory *alloc_pd(struct drm_device *dev)
419
{
420
	struct i915_page_directory *pd;
421
	int ret = -ENOMEM;
422 423 424 425 426

	pd = kzalloc(sizeof(*pd), GFP_KERNEL);
	if (!pd)
		return ERR_PTR(-ENOMEM);

427 428 429
	pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
				sizeof(*pd->used_pdes), GFP_KERNEL);
	if (!pd->used_pdes)
430
		goto fail_bitmap;
431

432
	ret = setup_page_dma(dev, &pd->base);
433
	if (ret)
434
		goto fail_page_m;
435

436
	return pd;
437

438
fail_page_m:
439
	kfree(pd->used_pdes);
440
fail_bitmap:
441 442 443
	kfree(pd);

	return ERR_PTR(ret);
444 445
}

446
/* Broadwell Page Directory Pointer Descriptors */
447
static int gen8_write_pdp(struct drm_i915_gem_request *req,
448 449
			  unsigned entry,
			  dma_addr_t addr)
450
{
451
	struct intel_engine_cs *ring = req->ring;
452 453 454 455
	int ret;

	BUG_ON(entry >= 4);

456
	ret = intel_ring_begin(req, 6);
457 458 459 460 461
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
462
	intel_ring_emit(ring, upper_32_bits(addr));
463 464
	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
	intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
465
	intel_ring_emit(ring, lower_32_bits(addr));
466 467 468 469 470
	intel_ring_advance(ring);

	return 0;
}

471
static int gen8_mm_switch(struct i915_hw_ppgtt *ppgtt,
472
			  struct drm_i915_gem_request *req)
473
{
474
	int i, ret;
475

476
	for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
477 478
		const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);

479
		ret = gen8_write_pdp(req, i, pd_daddr);
480 481
		if (ret)
			return ret;
482
	}
B
Ben Widawsky 已提交
483

484
	return 0;
485 486
}

487
static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
488 489
				   uint64_t start,
				   uint64_t length,
490 491 492 493
				   bool use_scratch)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
494
	gen8_pte_t *pt_vaddr, scratch_pte;
495 496 497
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
498
	unsigned num_entries = length >> PAGE_SHIFT;
499 500 501 502 503 504
	unsigned last_pte, i;

	scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
				      I915_CACHE_LLC, use_scratch);

	while (num_entries) {
505 506
		struct i915_page_directory *pd;
		struct i915_page_table *pt;
507 508 509 510 511 512 513 514 515 516 517 518
		struct page *page_table;

		if (WARN_ON(!ppgtt->pdp.page_directory[pdpe]))
			continue;

		pd = ppgtt->pdp.page_directory[pdpe];

		if (WARN_ON(!pd->page_table[pde]))
			continue;

		pt = pd->page_table[pde];

519
		if (WARN_ON(!pt->base.page))
520 521
			continue;

522
		page_table = pt->base.page;
523

524
		last_pte = pte + num_entries;
525 526
		if (last_pte > GEN8_PTES)
			last_pte = GEN8_PTES;
527 528 529

		pt_vaddr = kmap_atomic(page_table);

530
		for (i = pte; i < last_pte; i++) {
531
			pt_vaddr[i] = scratch_pte;
532 533
			num_entries--;
		}
534

535 536
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
537 538
		kunmap_atomic(pt_vaddr);

539
		pte = 0;
540
		if (++pde == I915_PDES) {
541 542 543
			pdpe++;
			pde = 0;
		}
544 545 546
	}
}

547 548
static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
				      struct sg_table *pages,
549
				      uint64_t start,
550
				      enum i915_cache_level cache_level, u32 unused)
551 552 553
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
554
	gen8_pte_t *pt_vaddr;
555 556 557
	unsigned pdpe = start >> GEN8_PDPE_SHIFT & GEN8_PDPE_MASK;
	unsigned pde = start >> GEN8_PDE_SHIFT & GEN8_PDE_MASK;
	unsigned pte = start >> GEN8_PTE_SHIFT & GEN8_PTE_MASK;
558 559
	struct sg_page_iter sg_iter;

560
	pt_vaddr = NULL;
561

562
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
563
		if (WARN_ON(pdpe >= GEN8_LEGACY_PDPES))
564 565
			break;

B
Ben Widawsky 已提交
566
		if (pt_vaddr == NULL) {
567 568
			struct i915_page_directory *pd = ppgtt->pdp.page_directory[pdpe];
			struct i915_page_table *pt = pd->page_table[pde];
569
			struct page *page_table = pt->base.page;
B
Ben Widawsky 已提交
570 571 572

			pt_vaddr = kmap_atomic(page_table);
		}
573

574
		pt_vaddr[pte] =
575 576
			gen8_pte_encode(sg_page_iter_dma_address(&sg_iter),
					cache_level, true);
577
		if (++pte == GEN8_PTES) {
578 579
			if (!HAS_LLC(ppgtt->base.dev))
				drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
580
			kunmap_atomic(pt_vaddr);
581
			pt_vaddr = NULL;
582
			if (++pde == I915_PDES) {
583 584 585 586
				pdpe++;
				pde = 0;
			}
			pte = 0;
587 588
		}
	}
589 590 591
	if (pt_vaddr) {
		if (!HAS_LLC(ppgtt->base.dev))
			drm_clflush_virt_range(pt_vaddr, PAGE_SIZE);
592
		kunmap_atomic(pt_vaddr);
593
	}
594 595
}

596 597 598 599 600
static void __gen8_do_map_pt(gen8_pde_t * const pde,
			     struct i915_page_table *pt,
			     struct drm_device *dev)
{
	gen8_pde_t entry =
601
		gen8_pde_encode(dev, pt->base.daddr, I915_CACHE_LLC);
602 603 604 605 606 607 608
	*pde = entry;
}

static void gen8_initialize_pd(struct i915_address_space *vm,
			       struct i915_page_directory *pd)
{
	struct i915_hw_ppgtt *ppgtt =
609 610
		container_of(vm, struct i915_hw_ppgtt, base);
	gen8_pde_t scratch_pde;
611

612 613
	scratch_pde = gen8_pde_encode(vm->dev, ppgtt->scratch_pt->base.daddr,
				      I915_CACHE_LLC);
614

615
	fill_page_dma(vm->dev, &pd->base, scratch_pde);
616 617
}

618
static void gen8_free_page_tables(struct i915_page_directory *pd, struct drm_device *dev)
619 620 621
{
	int i;

622
	if (!pd->base.page)
623 624
		return;

625
	for_each_set_bit(i, pd->used_pdes, I915_PDES) {
626 627
		if (WARN_ON(!pd->page_table[i]))
			continue;
628

629
		free_pt(dev, pd->page_table[i]);
630 631
		pd->page_table[i] = NULL;
	}
B
Ben Widawsky 已提交
632 633
}

634
static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
635
{
636 637
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
638 639
	int i;

640
	for_each_set_bit(i, ppgtt->pdp.used_pdpes, GEN8_LEGACY_PDPES) {
641 642 643
		if (WARN_ON(!ppgtt->pdp.page_directory[i]))
			continue;

644
		gen8_free_page_tables(ppgtt->pdp.page_directory[i], ppgtt->base.dev);
645
		free_pd(ppgtt->base.dev, ppgtt->pdp.page_directory[i]);
646
	}
647

648 649
	free_pd(ppgtt->base.dev, ppgtt->scratch_pd);
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
650 651
}

652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
/**
 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pd:		Page directory for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pts:	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page tables. Extremely similar to
 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
 * the page directory boundary (instead of the page directory pointer). That
 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
 * possible, and likely that the caller will need to use multiple calls of this
 * function to achieve the appropriate allocation.
 *
 * Return: 0 if success; negative error code otherwise.
 */
670 671
static int gen8_ppgtt_alloc_pagetabs(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory *pd,
672
				     uint64_t start,
673 674
				     uint64_t length,
				     unsigned long *new_pts)
675
{
676
	struct drm_device *dev = ppgtt->base.dev;
677
	struct i915_page_table *pt;
678 679
	uint64_t temp;
	uint32_t pde;
680

681 682 683 684 685 686 687 688
	gen8_for_each_pde(pt, pd, start, length, temp, pde) {
		/* Don't reallocate page tables */
		if (pt) {
			/* Scratch is never allocated this way */
			WARN_ON(pt == ppgtt->scratch_pt);
			continue;
		}

689
		pt = alloc_pt(dev);
690
		if (IS_ERR(pt))
691 692
			goto unwind_out;

693 694 695
		gen8_initialize_pt(&ppgtt->base, pt);
		pd->page_table[pde] = pt;
		set_bit(pde, new_pts);
696 697
	}

698
	return 0;
699 700

unwind_out:
701
	for_each_set_bit(pde, new_pts, I915_PDES)
702
		free_pt(dev, pd->page_table[pde]);
703

B
Ben Widawsky 已提交
704
	return -ENOMEM;
705 706
}

707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
/**
 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
 * @ppgtt:	Master ppgtt structure.
 * @pdp:	Page directory pointer for this address range.
 * @start:	Starting virtual address to begin allocations.
 * @length	Size of the allocations.
 * @new_pds	Bitmap set by function with new allocations. Likely used by the
 *		caller to free on error.
 *
 * Allocate the required number of page directories starting at the pde index of
 * @start, and ending at the pde index @start + @length. This function will skip
 * over already allocated page directories within the range, and only allocate
 * new ones, setting the appropriate pointer within the pdp as well as the
 * correct position in the bitmap @new_pds.
 *
 * The function will only allocate the pages within the range for a give page
 * directory pointer. In other words, if @start + @length straddles a virtually
 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
 * required by the caller, This is not currently possible, and the BUG in the
 * code will prevent it.
 *
 * Return: 0 if success; negative error code otherwise.
 */
730 731
static int gen8_ppgtt_alloc_page_directories(struct i915_hw_ppgtt *ppgtt,
				     struct i915_page_directory_pointer *pdp,
732
				     uint64_t start,
733 734
				     uint64_t length,
				     unsigned long *new_pds)
735
{
736
	struct drm_device *dev = ppgtt->base.dev;
737
	struct i915_page_directory *pd;
738 739 740
	uint64_t temp;
	uint32_t pdpe;

741 742 743 744 745
	WARN_ON(!bitmap_empty(new_pds, GEN8_LEGACY_PDPES));

	gen8_for_each_pdpe(pd, pdp, start, length, temp, pdpe) {
		if (pd)
			continue;
746

747
		pd = alloc_pd(dev);
748
		if (IS_ERR(pd))
B
Ben Widawsky 已提交
749
			goto unwind_out;
750

751 752 753
		gen8_initialize_pd(&ppgtt->base, pd);
		pdp->page_directory[pdpe] = pd;
		set_bit(pdpe, new_pds);
B
Ben Widawsky 已提交
754 755
	}

756
	return 0;
B
Ben Widawsky 已提交
757 758

unwind_out:
759
	for_each_set_bit(pdpe, new_pds, GEN8_LEGACY_PDPES)
760
		free_pd(dev, pdp->page_directory[pdpe]);
B
Ben Widawsky 已提交
761 762

	return -ENOMEM;
763 764
}

765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813
static void
free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long **new_pts)
{
	int i;

	for (i = 0; i < GEN8_LEGACY_PDPES; i++)
		kfree(new_pts[i]);
	kfree(new_pts);
	kfree(new_pds);
}

/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
 * of these are based on the number of PDPEs in the system.
 */
static
int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
					 unsigned long ***new_pts)
{
	int i;
	unsigned long *pds;
	unsigned long **pts;

	pds = kcalloc(BITS_TO_LONGS(GEN8_LEGACY_PDPES), sizeof(unsigned long), GFP_KERNEL);
	if (!pds)
		return -ENOMEM;

	pts = kcalloc(GEN8_LEGACY_PDPES, sizeof(unsigned long *), GFP_KERNEL);
	if (!pts) {
		kfree(pds);
		return -ENOMEM;
	}

	for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
		pts[i] = kcalloc(BITS_TO_LONGS(I915_PDES),
				 sizeof(unsigned long), GFP_KERNEL);
		if (!pts[i])
			goto err_out;
	}

	*new_pds = pds;
	*new_pts = pts;

	return 0;

err_out:
	free_gen8_temp_bitmaps(pds, pts);
	return -ENOMEM;
}

814 815 816 817 818 819 820 821 822 823
/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
 * the page table structures, we mark them dirty so that
 * context switching/execlist queuing code takes extra steps
 * to ensure that tlbs are flushed.
 */
static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
{
	ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
}

824 825 826
static int gen8_alloc_va_range(struct i915_address_space *vm,
			       uint64_t start,
			       uint64_t length)
827
{
828 829
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
830
	unsigned long *new_page_dirs, **new_page_tables;
831
	struct i915_page_directory *pd;
832 833
	const uint64_t orig_start = start;
	const uint64_t orig_length = length;
834 835
	uint64_t temp;
	uint32_t pdpe;
836 837
	int ret;

838 839 840 841
	/* Wrap is never okay since we can only represent 48b, and we don't
	 * actually use the other side of the canonical address space.
	 */
	if (WARN_ON(start + length < start))
842 843 844 845
		return -ENODEV;

	if (WARN_ON(start + length > ppgtt->base.total))
		return -ENODEV;
846 847

	ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables);
848 849 850
	if (ret)
		return ret;

851 852 853 854 855 856 857 858 859
	/* Do the allocations first so we can easily bail out */
	ret = gen8_ppgtt_alloc_page_directories(ppgtt, &ppgtt->pdp, start, length,
					new_page_dirs);
	if (ret) {
		free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
		return ret;
	}

	/* For every page directory referenced, allocate page tables */
860
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
861 862
		ret = gen8_ppgtt_alloc_pagetabs(ppgtt, pd, start, length,
						new_page_tables[pdpe]);
863 864 865 866
		if (ret)
			goto err_out;
	}

867 868 869
	start = orig_start;
	length = orig_length;

870 871
	/* Allocations have completed successfully, so set the bitmaps, and do
	 * the mappings. */
872
	gen8_for_each_pdpe(pd, &ppgtt->pdp, start, length, temp, pdpe) {
873
		gen8_pde_t *const page_directory = kmap_atomic(pd->base.page);
874 875 876 877 878
		struct i915_page_table *pt;
		uint64_t pd_len = gen8_clamp_pd(start, length);
		uint64_t pd_start = start;
		uint32_t pde;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
		/* Every pd should be allocated, we just did that above. */
		WARN_ON(!pd);

		gen8_for_each_pde(pt, pd, pd_start, pd_len, temp, pde) {
			/* Same reasoning as pd */
			WARN_ON(!pt);
			WARN_ON(!pd_len);
			WARN_ON(!gen8_pte_count(pd_start, pd_len));

			/* Set our used ptes within the page table */
			bitmap_set(pt->used_ptes,
				   gen8_pte_index(pd_start),
				   gen8_pte_count(pd_start, pd_len));

			/* Our pde is now pointing to the pagetable, pt */
894
			set_bit(pde, pd->used_pdes);
895 896 897 898 899 900

			/* Map the PDE to the page table */
			__gen8_do_map_pt(page_directory + pde, pt, vm->dev);

			/* NB: We haven't yet mapped ptes to pages. At this
			 * point we're still relying on insert_entries() */
901
		}
902 903 904 905 906 907

		if (!HAS_LLC(vm->dev))
			drm_clflush_virt_range(page_directory, PAGE_SIZE);

		kunmap_atomic(page_directory);

908 909 910
		set_bit(pdpe, ppgtt->pdp.used_pdpes);
	}

911
	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
912
	mark_tlbs_dirty(ppgtt);
B
Ben Widawsky 已提交
913
	return 0;
914

B
Ben Widawsky 已提交
915
err_out:
916 917
	while (pdpe--) {
		for_each_set_bit(temp, new_page_tables[pdpe], I915_PDES)
918
			free_pt(vm->dev, ppgtt->pdp.page_directory[pdpe]->page_table[temp]);
919 920 921
	}

	for_each_set_bit(pdpe, new_page_dirs, GEN8_LEGACY_PDPES)
922
		free_pd(vm->dev, ppgtt->pdp.page_directory[pdpe]);
923 924

	free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
925
	mark_tlbs_dirty(ppgtt);
926 927 928
	return ret;
}

929
/*
930 931 932 933
 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
 * with a net effect resembling a 2-level page table in normal x86 terms. Each
 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
 * space.
B
Ben Widawsky 已提交
934
 *
935
 */
936
static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
937
{
938
	ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
939 940 941
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

942
	ppgtt->scratch_pd = alloc_pd(ppgtt->base.dev);
943 944 945
	if (IS_ERR(ppgtt->scratch_pd))
		return PTR_ERR(ppgtt->scratch_pd);

946
	gen8_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);
947
	gen8_initialize_pd(&ppgtt->base, ppgtt->scratch_pd);
948

949
	ppgtt->base.start = 0;
950
	ppgtt->base.total = 1ULL << 32;
951 952 953 954 955 956 957
	if (IS_ENABLED(CONFIG_X86_32))
		/* While we have a proliferation of size_t variables
		 * we cannot represent the full ppgtt size on 32bit,
		 * so limit it to the same size as the GGTT (currently
		 * 2GiB).
		 */
		ppgtt->base.total = to_i915(ppgtt->base.dev)->gtt.base.total;
958
	ppgtt->base.cleanup = gen8_ppgtt_cleanup;
959
	ppgtt->base.allocate_va_range = gen8_alloc_va_range;
960
	ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
961
	ppgtt->base.clear_range = gen8_ppgtt_clear_range;
962 963
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
964 965 966 967 968 969

	ppgtt->switch_mm = gen8_mm_switch;

	return 0;
}

B
Ben Widawsky 已提交
970 971 972
static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
{
	struct i915_address_space *vm = &ppgtt->base;
973
	struct i915_page_table *unused;
974
	gen6_pte_t scratch_pte;
B
Ben Widawsky 已提交
975
	uint32_t pd_entry;
976 977
	uint32_t  pte, pde, temp;
	uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
B
Ben Widawsky 已提交
978

979
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
B
Ben Widawsky 已提交
980

981
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde) {
B
Ben Widawsky 已提交
982
		u32 expected;
983
		gen6_pte_t *pt_vaddr;
984
		dma_addr_t pt_addr = ppgtt->pd.page_table[pde]->base.daddr;
985
		pd_entry = readl(ppgtt->pd_addr + pde);
B
Ben Widawsky 已提交
986 987 988 989 990 991 992 993 994
		expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);

		if (pd_entry != expected)
			seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
				   pde,
				   pd_entry,
				   expected);
		seq_printf(m, "\tPDE: %x\n", pd_entry);

995
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[pde]->base.page);
996
		for (pte = 0; pte < GEN6_PTES; pte+=4) {
B
Ben Widawsky 已提交
997
			unsigned long va =
998
				(pde * PAGE_SIZE * GEN6_PTES) +
B
Ben Widawsky 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
				(pte * PAGE_SIZE);
			int i;
			bool found = false;
			for (i = 0; i < 4; i++)
				if (pt_vaddr[pte + i] != scratch_pte)
					found = true;
			if (!found)
				continue;

			seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
			for (i = 0; i < 4; i++) {
				if (pt_vaddr[pte + i] != scratch_pte)
					seq_printf(m, " %08x", pt_vaddr[pte + i]);
				else
					seq_puts(m, "  SCRATCH ");
			}
			seq_puts(m, "\n");
		}
		kunmap_atomic(pt_vaddr);
	}
}

1021
/* Write pde (index) from the page directory @pd to the page table @pt */
1022 1023
static void gen6_write_pde(struct i915_page_directory *pd,
			    const int pde, struct i915_page_table *pt)
B
Ben Widawsky 已提交
1024
{
1025 1026 1027 1028
	/* Caller needs to make sure the write completes if necessary */
	struct i915_hw_ppgtt *ppgtt =
		container_of(pd, struct i915_hw_ppgtt, pd);
	u32 pd_entry;
B
Ben Widawsky 已提交
1029

1030
	pd_entry = GEN6_PDE_ADDR_ENCODE(pt->base.daddr);
1031
	pd_entry |= GEN6_PDE_VALID;
B
Ben Widawsky 已提交
1032

1033 1034
	writel(pd_entry, ppgtt->pd_addr + pde);
}
B
Ben Widawsky 已提交
1035

1036 1037 1038
/* Write all the page tables found in the ppgtt structure to incrementing page
 * directories. */
static void gen6_write_page_range(struct drm_i915_private *dev_priv,
1039
				  struct i915_page_directory *pd,
1040 1041
				  uint32_t start, uint32_t length)
{
1042
	struct i915_page_table *pt;
1043 1044 1045 1046 1047 1048 1049 1050
	uint32_t pde, temp;

	gen6_for_each_pde(pt, pd, start, length, temp, pde)
		gen6_write_pde(pd, pde, pt);

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);
B
Ben Widawsky 已提交
1051 1052
}

1053
static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
B
Ben Widawsky 已提交
1054
{
1055
	BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
1056

1057
	return (ppgtt->pd.base.ggtt_offset / 64) << 16;
1058 1059
}

1060
static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
1061
			 struct drm_i915_gem_request *req)
1062
{
1063
	struct intel_engine_cs *ring = req->ring;
1064 1065 1066
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1067
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1068 1069 1070
	if (ret)
		return ret;

1071
	ret = intel_ring_begin(req, 6);
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

1086
static int vgpu_mm_switch(struct i915_hw_ppgtt *ppgtt,
1087
			  struct drm_i915_gem_request *req)
1088
{
1089
	struct intel_engine_cs *ring = req->ring;
1090 1091 1092 1093 1094 1095 1096
	struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);

	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));
	return 0;
}

1097
static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
1098
			  struct drm_i915_gem_request *req)
1099
{
1100
	struct intel_engine_cs *ring = req->ring;
1101 1102 1103
	int ret;

	/* NB: TLBs must be flushed and invalidated before a switch */
1104
	ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1105 1106 1107
	if (ret)
		return ret;

1108
	ret = intel_ring_begin(req, 6);
1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(2));
	intel_ring_emit(ring, RING_PP_DIR_DCLV(ring));
	intel_ring_emit(ring, PP_DIR_DCLV_2G);
	intel_ring_emit(ring, RING_PP_DIR_BASE(ring));
	intel_ring_emit(ring, get_pd_offset(ppgtt));
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

1120 1121
	/* XXX: RCS is the only one to auto invalidate the TLBs? */
	if (ring->id != RCS) {
1122
		ret = ring->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
1123 1124 1125 1126
		if (ret)
			return ret;
	}

1127 1128 1129
	return 0;
}

1130
static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
1131
			  struct drm_i915_gem_request *req)
1132
{
1133
	struct intel_engine_cs *ring = req->ring;
1134 1135 1136
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1137

1138 1139 1140 1141 1142 1143 1144 1145
	I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
	I915_WRITE(RING_PP_DIR_BASE(ring), get_pd_offset(ppgtt));

	POSTING_READ(RING_PP_DIR_DCLV(ring));

	return 0;
}

1146
static void gen8_ppgtt_enable(struct drm_device *dev)
1147 1148
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1149
	struct intel_engine_cs *ring;
1150
	int j;
B
Ben Widawsky 已提交
1151

1152 1153 1154 1155 1156
	for_each_ring(ring, dev_priv, j) {
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
	}
}
B
Ben Widawsky 已提交
1157

1158
static void gen7_ppgtt_enable(struct drm_device *dev)
B
Ben Widawsky 已提交
1159
{
1160
	struct drm_i915_private *dev_priv = dev->dev_private;
1161
	struct intel_engine_cs *ring;
1162
	uint32_t ecochk, ecobits;
B
Ben Widawsky 已提交
1163
	int i;
B
Ben Widawsky 已提交
1164

1165 1166
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1167

1168 1169 1170 1171 1172 1173 1174 1175
	ecochk = I915_READ(GAM_ECOCHK);
	if (IS_HASWELL(dev)) {
		ecochk |= ECOCHK_PPGTT_WB_HSW;
	} else {
		ecochk |= ECOCHK_PPGTT_LLC_IVB;
		ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
	}
	I915_WRITE(GAM_ECOCHK, ecochk);
1176

1177
	for_each_ring(ring, dev_priv, i) {
B
Ben Widawsky 已提交
1178
		/* GFX_MODE is per-ring on gen7+ */
1179 1180
		I915_WRITE(RING_MODE_GEN7(ring),
			   _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1181
	}
1182
}
B
Ben Widawsky 已提交
1183

1184
static void gen6_ppgtt_enable(struct drm_device *dev)
1185
{
1186
	struct drm_i915_private *dev_priv = dev->dev_private;
1187
	uint32_t ecochk, gab_ctl, ecobits;
1188

1189 1190 1191
	ecobits = I915_READ(GAC_ECO_BITS);
	I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
		   ECOBITS_PPGTT_CACHE64B);
B
Ben Widawsky 已提交
1192

1193 1194 1195 1196 1197 1198 1199
	gab_ctl = I915_READ(GAB_CTL);
	I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);

	ecochk = I915_READ(GAM_ECOCHK);
	I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);

	I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
B
Ben Widawsky 已提交
1200 1201
}

1202
/* PPGTT support for Sandybdrige/Gen6 and later */
1203
static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1204 1205
				   uint64_t start,
				   uint64_t length,
1206
				   bool use_scratch)
1207
{
1208 1209
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1210
	gen6_pte_t *pt_vaddr, scratch_pte;
1211 1212
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1213 1214
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned first_pte = first_entry % GEN6_PTES;
1215
	unsigned last_pte, i;
1216

1217
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1218

1219 1220
	while (num_entries) {
		last_pte = first_pte + num_entries;
1221 1222
		if (last_pte > GEN6_PTES)
			last_pte = GEN6_PTES;
1223

1224
		pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
1225

1226 1227
		for (i = first_pte; i < last_pte; i++)
			pt_vaddr[i] = scratch_pte;
1228 1229 1230

		kunmap_atomic(pt_vaddr);

1231 1232
		num_entries -= last_pte - first_pte;
		first_pte = 0;
1233
		act_pt++;
1234
	}
1235 1236
}

1237
static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
D
Daniel Vetter 已提交
1238
				      struct sg_table *pages,
1239
				      uint64_t start,
1240
				      enum i915_cache_level cache_level, u32 flags)
D
Daniel Vetter 已提交
1241
{
1242 1243
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1244
	gen6_pte_t *pt_vaddr;
1245
	unsigned first_entry = start >> PAGE_SHIFT;
1246 1247
	unsigned act_pt = first_entry / GEN6_PTES;
	unsigned act_pte = first_entry % GEN6_PTES;
1248 1249
	struct sg_page_iter sg_iter;

1250
	pt_vaddr = NULL;
1251
	for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
1252
		if (pt_vaddr == NULL)
1253
			pt_vaddr = kmap_atomic(ppgtt->pd.page_table[act_pt]->base.page);
1254

1255 1256
		pt_vaddr[act_pte] =
			vm->pte_encode(sg_page_iter_dma_address(&sg_iter),
1257 1258
				       cache_level, true, flags);

1259
		if (++act_pte == GEN6_PTES) {
1260
			kunmap_atomic(pt_vaddr);
1261
			pt_vaddr = NULL;
1262
			act_pt++;
1263
			act_pte = 0;
D
Daniel Vetter 已提交
1264 1265
		}
	}
1266 1267
	if (pt_vaddr)
		kunmap_atomic(pt_vaddr);
D
Daniel Vetter 已提交
1268 1269
}

1270
static void gen6_initialize_pt(struct i915_address_space *vm,
1271
			       struct i915_page_table *pt)
1272
{
1273
	gen6_pte_t scratch_pte;
1274 1275 1276

	WARN_ON(vm->scratch.addr == 0);

1277
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true, 0);
1278

1279
	fill_page_dma_32(vm->dev, &pt->base, scratch_pte);
1280 1281
}

1282
static int gen6_alloc_va_range(struct i915_address_space *vm,
1283
			       uint64_t start_in, uint64_t length_in)
1284
{
1285 1286 1287
	DECLARE_BITMAP(new_page_tables, I915_PDES);
	struct drm_device *dev = vm->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1288 1289
	struct i915_hw_ppgtt *ppgtt =
				container_of(vm, struct i915_hw_ppgtt, base);
1290
	struct i915_page_table *pt;
1291
	uint32_t start, length, start_save, length_save;
1292
	uint32_t pde, temp;
1293 1294
	int ret;

1295 1296 1297 1298 1299
	if (WARN_ON(start_in + length_in > ppgtt->base.total))
		return -ENODEV;

	start = start_save = start_in;
	length = length_save = length_in;
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316

	bitmap_zero(new_page_tables, I915_PDES);

	/* The allocation is done in two stages so that we can bail out with
	 * minimal amount of pain. The first stage finds new page tables that
	 * need allocation. The second stage marks use ptes within the page
	 * tables.
	 */
	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		if (pt != ppgtt->scratch_pt) {
			WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
			continue;
		}

		/* We've already allocated a page table */
		WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));

1317
		pt = alloc_pt(dev);
1318 1319 1320 1321 1322 1323 1324 1325 1326
		if (IS_ERR(pt)) {
			ret = PTR_ERR(pt);
			goto unwind_out;
		}

		gen6_initialize_pt(vm, pt);

		ppgtt->pd.page_table[pde] = pt;
		set_bit(pde, new_page_tables);
1327
		trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
1328 1329 1330 1331
	}

	start = start_save;
	length = length_save;
1332 1333 1334 1335 1336 1337 1338 1339

	gen6_for_each_pde(pt, &ppgtt->pd, start, length, temp, pde) {
		DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);

		bitmap_zero(tmp_bitmap, GEN6_PTES);
		bitmap_set(tmp_bitmap, gen6_pte_index(start),
			   gen6_pte_count(start, length));

1340 1341 1342
		if (test_and_clear_bit(pde, new_page_tables))
			gen6_write_pde(&ppgtt->pd, pde, pt);

1343 1344 1345 1346
		trace_i915_page_table_entry_map(vm, pde, pt,
					 gen6_pte_index(start),
					 gen6_pte_count(start, length),
					 GEN6_PTES);
1347
		bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
1348 1349 1350
				GEN6_PTES);
	}

1351 1352 1353 1354 1355 1356
	WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));

	/* Make sure write is complete before other code can use this page
	 * table. Also require for WC mapped PTEs */
	readl(dev_priv->gtt.gsm);

1357
	mark_tlbs_dirty(ppgtt);
1358
	return 0;
1359 1360 1361

unwind_out:
	for_each_set_bit(pde, new_page_tables, I915_PDES) {
1362
		struct i915_page_table *pt = ppgtt->pd.page_table[pde];
1363 1364

		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1365
		free_pt(vm->dev, pt);
1366 1367 1368 1369
	}

	mark_tlbs_dirty(ppgtt);
	return ret;
1370 1371
}

1372
static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1373
{
1374 1375
	struct i915_hw_ppgtt *ppgtt =
		container_of(vm, struct i915_hw_ppgtt, base);
1376 1377
	struct i915_page_table *pt;
	uint32_t pde;
1378

1379 1380 1381

	drm_mm_remove_node(&ppgtt->node);

1382
	gen6_for_all_pdes(pt, ppgtt, pde) {
1383
		if (pt != ppgtt->scratch_pt)
1384
			free_pt(ppgtt->base.dev, pt);
1385
	}
1386

1387
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
1388 1389
}

1390
static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
1391
{
1392
	struct drm_device *dev = ppgtt->base.dev;
1393
	struct drm_i915_private *dev_priv = dev->dev_private;
1394
	bool retried = false;
1395
	int ret;
1396

B
Ben Widawsky 已提交
1397 1398 1399 1400 1401
	/* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
	 * allocator works in address space sizes, so it's multiplied by page
	 * size. We allocate at the top of the GTT to avoid fragmentation.
	 */
	BUG_ON(!drm_mm_initialized(&dev_priv->gtt.base.mm));
1402
	ppgtt->scratch_pt = alloc_pt(ppgtt->base.dev);
1403 1404 1405 1406 1407
	if (IS_ERR(ppgtt->scratch_pt))
		return PTR_ERR(ppgtt->scratch_pt);

	gen6_initialize_pt(&ppgtt->base, ppgtt->scratch_pt);

1408
alloc:
B
Ben Widawsky 已提交
1409 1410 1411 1412
	ret = drm_mm_insert_node_in_range_generic(&dev_priv->gtt.base.mm,
						  &ppgtt->node, GEN6_PD_SIZE,
						  GEN6_PD_ALIGN, 0,
						  0, dev_priv->gtt.base.total,
1413
						  DRM_MM_TOPDOWN);
1414 1415 1416
	if (ret == -ENOSPC && !retried) {
		ret = i915_gem_evict_something(dev, &dev_priv->gtt.base,
					       GEN6_PD_SIZE, GEN6_PD_ALIGN,
1417 1418 1419
					       I915_CACHE_NONE,
					       0, dev_priv->gtt.base.total,
					       0);
1420
		if (ret)
1421
			goto err_out;
1422 1423 1424 1425

		retried = true;
		goto alloc;
	}
B
Ben Widawsky 已提交
1426

1427
	if (ret)
1428 1429
		goto err_out;

1430

B
Ben Widawsky 已提交
1431 1432
	if (ppgtt->node.start < dev_priv->gtt.mappable_end)
		DRM_DEBUG("Forced to use aperture for PDEs\n");
1433

1434
	return 0;
1435 1436

err_out:
1437
	free_pt(ppgtt->base.dev, ppgtt->scratch_pt);
1438
	return ret;
1439 1440 1441 1442
}

static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
{
1443
	return gen6_ppgtt_allocate_page_directories(ppgtt);
1444
}
1445

1446 1447 1448
static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
				  uint64_t start, uint64_t length)
{
1449
	struct i915_page_table *unused;
1450
	uint32_t pde, temp;
1451

1452 1453
	gen6_for_each_pde(unused, &ppgtt->pd, start, length, temp, pde)
		ppgtt->pd.page_table[pde] = ppgtt->scratch_pt;
1454 1455
}

1456
static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471
{
	struct drm_device *dev = ppgtt->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
	if (IS_GEN6(dev)) {
		ppgtt->switch_mm = gen6_mm_switch;
	} else if (IS_HASWELL(dev)) {
		ppgtt->switch_mm = hsw_mm_switch;
	} else if (IS_GEN7(dev)) {
		ppgtt->switch_mm = gen7_mm_switch;
	} else
		BUG();

1472 1473 1474
	if (intel_vgpu_active(dev))
		ppgtt->switch_mm = vgpu_mm_switch;

1475 1476 1477 1478
	ret = gen6_ppgtt_alloc(ppgtt);
	if (ret)
		return ret;

1479
	ppgtt->base.allocate_va_range = gen6_alloc_va_range;
1480 1481
	ppgtt->base.clear_range = gen6_ppgtt_clear_range;
	ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
1482 1483
	ppgtt->base.unbind_vma = ppgtt_unbind_vma;
	ppgtt->base.bind_vma = ppgtt_bind_vma;
1484 1485
	ppgtt->base.cleanup = gen6_ppgtt_cleanup;
	ppgtt->base.start = 0;
1486
	ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
B
Ben Widawsky 已提交
1487
	ppgtt->debug_dump = gen6_dump_ppgtt;
1488

1489
	ppgtt->pd.base.ggtt_offset =
1490
		ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
1491

1492
	ppgtt->pd_addr = (gen6_pte_t __iomem *)dev_priv->gtt.gsm +
1493
		ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
1494

1495
	gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
1496

1497 1498
	gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);

1499
	DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
1500 1501
			 ppgtt->node.size >> 20,
			 ppgtt->node.start / PAGE_SIZE);
1502

1503
	DRM_DEBUG("Adding PPGTT at offset %x\n",
1504
		  ppgtt->pd.base.ggtt_offset << 10);
1505

1506
	return 0;
1507 1508
}

1509
static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
1510 1511 1512
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1513
	ppgtt->base.dev = dev;
1514
	ppgtt->base.scratch = dev_priv->gtt.base.scratch;
1515

B
Ben Widawsky 已提交
1516
	if (INTEL_INFO(dev)->gen < 8)
1517
		return gen6_ppgtt_init(ppgtt);
B
Ben Widawsky 已提交
1518
	else
1519
		return gen8_ppgtt_init(ppgtt);
1520 1521 1522 1523 1524
}
int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret = 0;
B
Ben Widawsky 已提交
1525

1526
	ret = __hw_ppgtt_init(dev, ppgtt);
1527
	if (ret == 0) {
B
Ben Widawsky 已提交
1528
		kref_init(&ppgtt->ref);
1529 1530
		drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
			    ppgtt->base.total);
1531
		i915_init_vm(dev_priv, &ppgtt->base);
1532
	}
1533 1534 1535 1536

	return ret;
}

1537 1538
int i915_ppgtt_init_hw(struct drm_device *dev)
{
1539 1540 1541 1542 1543 1544
	/* In the case of execlists, PPGTT is enabled by the context descriptor
	 * and the PDPs are contained within the context itself.  We don't
	 * need to do anything here. */
	if (i915.enable_execlists)
		return 0;

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
	if (!USES_PPGTT(dev))
		return 0;

	if (IS_GEN6(dev))
		gen6_ppgtt_enable(dev);
	else if (IS_GEN7(dev))
		gen7_ppgtt_enable(dev);
	else if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_enable(dev);
	else
1555
		MISSING_CASE(INTEL_INFO(dev)->gen);
1556

1557 1558
	return 0;
}
1559

1560
int i915_ppgtt_init_ring(struct drm_i915_gem_request *req)
1561
{
1562
	struct drm_i915_private *dev_priv = req->ring->dev->dev_private;
1563 1564 1565 1566 1567 1568 1569 1570
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

	if (i915.enable_execlists)
		return 0;

	if (!ppgtt)
		return 0;

1571
	return ppgtt->switch_mm(ppgtt, req);
1572
}
1573

1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
struct i915_hw_ppgtt *
i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
{
	struct i915_hw_ppgtt *ppgtt;
	int ret;

	ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
	if (!ppgtt)
		return ERR_PTR(-ENOMEM);

	ret = i915_ppgtt_init(dev, ppgtt);
	if (ret) {
		kfree(ppgtt);
		return ERR_PTR(ret);
	}

	ppgtt->file_priv = fpriv;

1592 1593
	trace_i915_ppgtt_create(&ppgtt->base);

1594 1595 1596
	return ppgtt;
}

1597 1598 1599 1600 1601
void  i915_ppgtt_release(struct kref *kref)
{
	struct i915_hw_ppgtt *ppgtt =
		container_of(kref, struct i915_hw_ppgtt, ref);

1602 1603
	trace_i915_ppgtt_release(&ppgtt->base);

1604 1605 1606 1607
	/* vmas should already be unbound */
	WARN_ON(!list_empty(&ppgtt->base.active_list));
	WARN_ON(!list_empty(&ppgtt->base.inactive_list));

1608 1609 1610
	list_del(&ppgtt->base.global_link);
	drm_mm_takedown(&ppgtt->base.mm);

1611 1612 1613
	ppgtt->base.cleanup(&ppgtt->base);
	kfree(ppgtt);
}
1614

1615 1616 1617 1618
extern int intel_iommu_gfx_mapped;
/* Certain Gen5 chipsets require require idling the GPU before
 * unmapping anything from the GTT when VT-d is enabled.
 */
1619
static bool needs_idle_maps(struct drm_device *dev)
1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
{
#ifdef CONFIG_INTEL_IOMMU
	/* Query intel_iommu to see if we need the workaround. Presumably that
	 * was loaded first.
	 */
	if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
		return true;
#endif
	return false;
}

B
Ben Widawsky 已提交
1631 1632 1633 1634
static bool do_idling(struct drm_i915_private *dev_priv)
{
	bool ret = dev_priv->mm.interruptible;

1635
	if (unlikely(dev_priv->gtt.do_idle_maps)) {
B
Ben Widawsky 已提交
1636
		dev_priv->mm.interruptible = false;
1637
		if (i915_gpu_idle(dev_priv->dev)) {
B
Ben Widawsky 已提交
1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
			DRM_ERROR("Couldn't idle GPU\n");
			/* Wait a bit, in hopes it avoids the hang */
			udelay(10);
		}
	}

	return ret;
}

static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
{
1649
	if (unlikely(dev_priv->gtt.do_idle_maps))
B
Ben Widawsky 已提交
1650 1651 1652
		dev_priv->mm.interruptible = interruptible;
}

1653 1654 1655
void i915_check_and_clear_faults(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1656
	struct intel_engine_cs *ring;
1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
	int i;

	if (INTEL_INFO(dev)->gen < 6)
		return;

	for_each_ring(ring, dev_priv, i) {
		u32 fault_reg;
		fault_reg = I915_READ(RING_FAULT_REG(ring));
		if (fault_reg & RING_FAULT_VALID) {
			DRM_DEBUG_DRIVER("Unexpected fault\n"
1667
					 "\tAddr: 0x%08lx\n"
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
					 "\tAddress space: %s\n"
					 "\tSource ID: %d\n"
					 "\tType: %d\n",
					 fault_reg & PAGE_MASK,
					 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
					 RING_FAULT_SRCID(fault_reg),
					 RING_FAULT_FAULT_TYPE(fault_reg));
			I915_WRITE(RING_FAULT_REG(ring),
				   fault_reg & ~RING_FAULT_VALID);
		}
	}
	POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
}

1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
{
	if (INTEL_INFO(dev_priv->dev)->gen < 6) {
		intel_gtt_chipset_flush();
	} else {
		I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
		POSTING_READ(GFX_FLSH_CNTL_GEN6);
	}
}

1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Don't bother messing with faults pre GEN6 as we have little
	 * documentation supporting that it's a good idea.
	 */
	if (INTEL_INFO(dev)->gen < 6)
		return;

	i915_check_and_clear_faults(dev);

	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1705 1706
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
1707
				       true);
1708 1709

	i915_ggtt_flush(dev_priv);
1710 1711
}

1712
int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
1713
{
1714
	if (obj->has_dma_mapping)
1715
		return 0;
1716 1717 1718 1719 1720 1721 1722

	if (!dma_map_sg(&obj->base.dev->pdev->dev,
			obj->pages->sgl, obj->pages->nents,
			PCI_DMA_BIDIRECTIONAL))
		return -ENOSPC;

	return 0;
1723 1724
}

1725
static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
B
Ben Widawsky 已提交
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736
{
#ifdef writeq
	writeq(pte, addr);
#else
	iowrite32((u32)pte, addr);
	iowrite32(pte >> 32, addr + 4);
#endif
}

static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *st,
1737
				     uint64_t start,
1738
				     enum i915_cache_level level, u32 unused)
B
Ben Widawsky 已提交
1739 1740
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1741
	unsigned first_entry = start >> PAGE_SHIFT;
1742 1743
	gen8_pte_t __iomem *gtt_entries =
		(gen8_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1744 1745
	int i = 0;
	struct sg_page_iter sg_iter;
1746
	dma_addr_t addr = 0; /* shut up gcc */
B
Ben Widawsky 已提交
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774

	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
		addr = sg_dma_address(sg_iter.sg) +
			(sg_iter.sg_pgoffset << PAGE_SHIFT);
		gen8_set_pte(&gtt_entries[i],
			     gen8_pte_encode(addr, level, true));
		i++;
	}

	/*
	 * XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
	if (i != 0)
		WARN_ON(readq(&gtt_entries[i-1])
			!= gen8_pte_encode(addr, level, true));

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
}

1775 1776 1777 1778 1779 1780
/*
 * Binds an object into the global gtt with the specified cache level. The object
 * will be accessible to the GPU via commands whose operands reference offsets
 * within the global GTT as well as accessible by the GPU through the GMADR
 * mapped BAR (dev_priv->mm.gtt->gtt).
 */
1781
static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
1782
				     struct sg_table *st,
1783
				     uint64_t start,
1784
				     enum i915_cache_level level, u32 flags)
1785
{
1786
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1787
	unsigned first_entry = start >> PAGE_SHIFT;
1788 1789
	gen6_pte_t __iomem *gtt_entries =
		(gen6_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
1790 1791
	int i = 0;
	struct sg_page_iter sg_iter;
1792
	dma_addr_t addr = 0;
1793

1794
	for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
1795
		addr = sg_page_iter_dma_address(&sg_iter);
1796
		iowrite32(vm->pte_encode(addr, level, true, flags), &gtt_entries[i]);
1797
		i++;
1798 1799 1800 1801 1802 1803 1804 1805
	}

	/* XXX: This serves as a posting read to make sure that the PTE has
	 * actually been updated. There is some concern that even though
	 * registers and PTEs are within the same BAR that they are potentially
	 * of NUMA access patterns. Therefore, even with the way we assume
	 * hardware should work, we must keep this posting read for paranoia.
	 */
1806 1807 1808 1809
	if (i != 0) {
		unsigned long gtt = readl(&gtt_entries[i-1]);
		WARN_ON(gtt != vm->pte_encode(addr, level, true, flags));
	}
1810 1811 1812 1813 1814 1815 1816

	/* This next bit makes the above posting read even more important. We
	 * want to flush the TLBs only after we're certain all the PTE updates
	 * have finished.
	 */
	I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
	POSTING_READ(GFX_FLSH_CNTL_GEN6);
1817 1818
}

B
Ben Widawsky 已提交
1819
static void gen8_ggtt_clear_range(struct i915_address_space *vm,
1820 1821
				  uint64_t start,
				  uint64_t length,
B
Ben Widawsky 已提交
1822 1823 1824
				  bool use_scratch)
{
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1825 1826
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1827 1828
	gen8_pte_t scratch_pte, __iomem *gtt_base =
		(gen8_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
B
Ben Widawsky 已提交
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

	scratch_pte = gen8_pte_encode(vm->scratch.addr,
				      I915_CACHE_LLC,
				      use_scratch);
	for (i = 0; i < num_entries; i++)
		gen8_set_pte(&gtt_base[i], scratch_pte);
	readl(gtt_base);
}

1845
static void gen6_ggtt_clear_range(struct i915_address_space *vm,
1846 1847
				  uint64_t start,
				  uint64_t length,
1848
				  bool use_scratch)
1849
{
1850
	struct drm_i915_private *dev_priv = vm->dev->dev_private;
1851 1852
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1853 1854
	gen6_pte_t scratch_pte, __iomem *gtt_base =
		(gen6_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
1855
	const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
1856 1857 1858 1859 1860 1861 1862
	int i;

	if (WARN(num_entries > max_entries,
		 "First entry = %d; Num entries = %d (max=%d)\n",
		 first_entry, num_entries, max_entries))
		num_entries = max_entries;

1863
	scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch, 0);
1864

1865 1866 1867 1868 1869
	for (i = 0; i < num_entries; i++)
		iowrite32(scratch_pte, &gtt_base[i]);
	readl(gtt_base);
}

1870 1871 1872 1873
static void i915_ggtt_insert_entries(struct i915_address_space *vm,
				     struct sg_table *pages,
				     uint64_t start,
				     enum i915_cache_level cache_level, u32 unused)
1874 1875 1876 1877
{
	unsigned int flags = (cache_level == I915_CACHE_NONE) ?
		AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;

1878
	intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
1879

1880 1881
}

1882
static void i915_ggtt_clear_range(struct i915_address_space *vm,
1883 1884
				  uint64_t start,
				  uint64_t length,
1885
				  bool unused)
1886
{
1887 1888
	unsigned first_entry = start >> PAGE_SHIFT;
	unsigned num_entries = length >> PAGE_SHIFT;
1889 1890 1891
	intel_gtt_clear_range(first_entry, num_entries);
}

1892 1893 1894
static int ggtt_bind_vma(struct i915_vma *vma,
			 enum i915_cache_level cache_level,
			 u32 flags)
1895
{
1896
	struct drm_device *dev = vma->vm->dev;
1897
	struct drm_i915_private *dev_priv = dev->dev_private;
1898
	struct drm_i915_gem_object *obj = vma->obj;
1899
	struct sg_table *pages = obj->pages;
1900
	u32 pte_flags = 0;
1901 1902 1903 1904 1905 1906
	int ret;

	ret = i915_get_ggtt_vma_pages(vma);
	if (ret)
		return ret;
	pages = vma->ggtt_view.pages;
1907

1908 1909
	/* Currently applicable only to VLV */
	if (obj->gt_ro)
1910
		pte_flags |= PTE_READ_ONLY;
1911

1912

1913
	if (!dev_priv->mm.aliasing_ppgtt || flags & GLOBAL_BIND) {
1914 1915 1916
		vma->vm->insert_entries(vma->vm, pages,
					vma->node.start,
					cache_level, pte_flags);
1917
	}
1918

1919
	if (dev_priv->mm.aliasing_ppgtt && flags & LOCAL_BIND) {
1920
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1921
		appgtt->base.insert_entries(&appgtt->base, pages,
1922
					    vma->node.start,
1923
					    cache_level, pte_flags);
1924
	}
1925 1926

	return 0;
1927 1928
}

1929
static void ggtt_unbind_vma(struct i915_vma *vma)
1930
{
1931
	struct drm_device *dev = vma->vm->dev;
1932
	struct drm_i915_private *dev_priv = dev->dev_private;
1933
	struct drm_i915_gem_object *obj = vma->obj;
1934 1935 1936
	const uint64_t size = min_t(uint64_t,
				    obj->base.size,
				    vma->node.size);
1937

1938
	if (vma->bound & GLOBAL_BIND) {
1939 1940
		vma->vm->clear_range(vma->vm,
				     vma->node.start,
1941
				     size,
1942 1943
				     true);
	}
1944

1945
	if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
1946
		struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
1947

1948
		appgtt->base.clear_range(&appgtt->base,
1949
					 vma->node.start,
1950
					 size,
1951 1952
					 true);
	}
1953 1954 1955
}

void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
1956
{
B
Ben Widawsky 已提交
1957 1958 1959 1960 1961 1962
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool interruptible;

	interruptible = do_idling(dev_priv);

1963 1964 1965 1966
	if (!obj->has_dma_mapping)
		dma_unmap_sg(&dev->pdev->dev,
			     obj->pages->sgl, obj->pages->nents,
			     PCI_DMA_BIDIRECTIONAL);
B
Ben Widawsky 已提交
1967 1968

	undo_idling(dev_priv, interruptible);
1969
}
1970

1971 1972
static void i915_gtt_color_adjust(struct drm_mm_node *node,
				  unsigned long color,
1973 1974
				  u64 *start,
				  u64 *end)
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986
{
	if (node->color != color)
		*start += 4096;

	if (!list_empty(&node->node_list)) {
		node = list_entry(node->node_list.next,
				  struct drm_mm_node,
				  node_list);
		if (node->allocated && node->color != color)
			*end -= 4096;
	}
}
B
Ben Widawsky 已提交
1987

D
Daniel Vetter 已提交
1988 1989 1990 1991
static int i915_gem_setup_global_gtt(struct drm_device *dev,
				     unsigned long start,
				     unsigned long mappable_end,
				     unsigned long end)
1992
{
1993 1994 1995 1996 1997 1998 1999 2000 2001
	/* Let GEM Manage all of the aperture.
	 *
	 * However, leave one page at the end still bound to the scratch page.
	 * There are a number of places where the hardware apparently prefetches
	 * past the end of the object, and we've seen multiple hangs with the
	 * GPU head pointer stuck in a batchbuffer bound at the last page of the
	 * aperture.  One page should be enough to keep any prefetching inside
	 * of the aperture.
	 */
2002 2003
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
2004 2005 2006
	struct drm_mm_node *entry;
	struct drm_i915_gem_object *obj;
	unsigned long hole_start, hole_end;
2007
	int ret;
2008

2009 2010
	BUG_ON(mappable_end > end);

2011
	/* Subtract the guard page ... */
2012
	drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022

	dev_priv->gtt.base.start = start;
	dev_priv->gtt.base.total = end - start;

	if (intel_vgpu_active(dev)) {
		ret = intel_vgt_balloon(dev);
		if (ret)
			return ret;
	}

2023
	if (!HAS_LLC(dev))
2024
		dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
2025

2026
	/* Mark any preallocated objects as occupied */
2027
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2028
		struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
2029

B
Ben Widawsky 已提交
2030
		DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
2031 2032 2033
			      i915_gem_obj_ggtt_offset(obj), obj->base.size);

		WARN_ON(i915_gem_obj_ggtt_bound(obj));
2034
		ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
2035 2036 2037 2038
		if (ret) {
			DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
			return ret;
		}
2039
		vma->bound |= GLOBAL_BIND;
2040 2041 2042
	}

	/* Clear any non-preallocated blocks */
2043
	drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
2044 2045
		DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
			      hole_start, hole_end);
2046 2047
		ggtt_vm->clear_range(ggtt_vm, hole_start,
				     hole_end - hole_start, true);
2048 2049 2050
	}

	/* And finally clear the reserved guard page */
2051
	ggtt_vm->clear_range(ggtt_vm, end - PAGE_SIZE, PAGE_SIZE, true);
2052

2053 2054 2055 2056 2057 2058 2059
	if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
		struct i915_hw_ppgtt *ppgtt;

		ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
		if (!ppgtt)
			return -ENOMEM;

2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
		ret = __hw_ppgtt_init(dev, ppgtt);
		if (ret) {
			ppgtt->base.cleanup(&ppgtt->base);
			kfree(ppgtt);
			return ret;
		}

		if (ppgtt->base.allocate_va_range)
			ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
							    ppgtt->base.total);
2070
		if (ret) {
2071
			ppgtt->base.cleanup(&ppgtt->base);
2072
			kfree(ppgtt);
2073
			return ret;
2074
		}
2075

2076 2077 2078 2079 2080
		ppgtt->base.clear_range(&ppgtt->base,
					ppgtt->base.start,
					ppgtt->base.total,
					true);

2081 2082 2083
		dev_priv->mm.aliasing_ppgtt = ppgtt;
	}

2084
	return 0;
2085 2086
}

2087 2088 2089
void i915_gem_init_global_gtt(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2090
	u64 gtt_size, mappable_size;
2091

2092
	gtt_size = dev_priv->gtt.base.total;
2093
	mappable_size = dev_priv->gtt.mappable_end;
2094

2095
	i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
2096 2097
}

2098 2099 2100 2101 2102
void i915_global_gtt_cleanup(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;

2103 2104 2105 2106 2107 2108
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

		ppgtt->base.cleanup(&ppgtt->base);
	}

2109
	if (drm_mm_initialized(&vm->mm)) {
2110 2111 2112
		if (intel_vgpu_active(dev))
			intel_vgt_deballoon();

2113 2114 2115 2116 2117 2118
		drm_mm_takedown(&vm->mm);
		list_del(&vm->global_link);
	}

	vm->cleanup(vm);
}
2119

2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133
static int setup_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct page *page;
	dma_addr_t dma_addr;

	page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
	if (page == NULL)
		return -ENOMEM;
	set_pages_uc(page, 1);

#ifdef CONFIG_INTEL_IOMMU
	dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
				PCI_DMA_BIDIRECTIONAL);
2134 2135
	if (pci_dma_mapping_error(dev->pdev, dma_addr)) {
		__free_page(page);
2136
		return -EINVAL;
2137
	}
2138 2139 2140
#else
	dma_addr = page_to_phys(page);
#endif
2141 2142
	dev_priv->gtt.base.scratch.page = page;
	dev_priv->gtt.base.scratch.addr = dma_addr;
2143 2144 2145 2146 2147 2148 2149

	return 0;
}

static void teardown_scratch_page(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2150 2151 2152 2153
	struct page *page = dev_priv->gtt.base.scratch.page;

	set_pages_wb(page, 1);
	pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
2154
		       PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
2155
	__free_page(page);
2156 2157
}

2158
static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
2159 2160 2161 2162 2163 2164
{
	snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
	return snb_gmch_ctl << 20;
}

2165
static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
2166 2167 2168 2169 2170
{
	bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
	if (bdw_gmch_ctl)
		bdw_gmch_ctl = 1 << bdw_gmch_ctl;
2171 2172 2173 2174 2175 2176 2177

#ifdef CONFIG_X86_32
	/* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
	if (bdw_gmch_ctl > 4)
		bdw_gmch_ctl = 4;
#endif

2178 2179 2180
	return bdw_gmch_ctl << 20;
}

2181
static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
2182 2183 2184 2185 2186 2187 2188 2189 2190 2191
{
	gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GGMS_MASK;

	if (gmch_ctrl)
		return 1 << (20 + gmch_ctrl);

	return 0;
}

2192
static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
2193 2194 2195 2196 2197 2198
{
	snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
	snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
	return snb_gmch_ctl << 25; /* 32 MB units */
}

2199
static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
2200 2201 2202 2203 2204 2205
{
	bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
	return bdw_gmch_ctl << 25; /* 32 MB units */
}

2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223
static size_t chv_get_stolen_size(u16 gmch_ctrl)
{
	gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
	gmch_ctrl &= SNB_GMCH_GMS_MASK;

	/*
	 * 0x0  to 0x10: 32MB increments starting at 0MB
	 * 0x11 to 0x16: 4MB increments starting at 8MB
	 * 0x17 to 0x1d: 4MB increments start at 36MB
	 */
	if (gmch_ctrl < 0x11)
		return gmch_ctrl << 25;
	else if (gmch_ctrl < 0x17)
		return (gmch_ctrl - 0x11 + 2) << 22;
	else
		return (gmch_ctrl - 0x17 + 9) << 22;
}

2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
{
	gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
	gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;

	if (gen9_gmch_ctl < 0xf0)
		return gen9_gmch_ctl << 25; /* 32 MB units */
	else
		/* 4MB increments starting at 0xf0 for 4MB */
		return (gen9_gmch_ctl - 0xf0 + 1) << 22;
}

B
Ben Widawsky 已提交
2236 2237 2238 2239
static int ggtt_probe_common(struct drm_device *dev,
			     size_t gtt_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2240
	phys_addr_t gtt_phys_addr;
B
Ben Widawsky 已提交
2241 2242 2243
	int ret;

	/* For Modern GENs the PTEs and register space are split in the BAR */
2244
	gtt_phys_addr = pci_resource_start(dev->pdev, 0) +
B
Ben Widawsky 已提交
2245 2246
		(pci_resource_len(dev->pdev, 0) / 2);

I
Imre Deak 已提交
2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
	/*
	 * On BXT writes larger than 64 bit to the GTT pagetable range will be
	 * dropped. For WC mappings in general we have 64 byte burst writes
	 * when the WC buffer is flushed, so we can't use it, but have to
	 * resort to an uncached mapping. The WC issue is easily caught by the
	 * readback check when writing GTT PTE entries.
	 */
	if (IS_BROXTON(dev))
		dev_priv->gtt.gsm = ioremap_nocache(gtt_phys_addr, gtt_size);
	else
		dev_priv->gtt.gsm = ioremap_wc(gtt_phys_addr, gtt_size);
B
Ben Widawsky 已提交
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	if (!dev_priv->gtt.gsm) {
		DRM_ERROR("Failed to map the gtt page table\n");
		return -ENOMEM;
	}

	ret = setup_scratch_page(dev);
	if (ret) {
		DRM_ERROR("Scratch setup failed\n");
		/* iounmap will also get called at remove, but meh */
		iounmap(dev_priv->gtt.gsm);
	}

	return ret;
}

B
Ben Widawsky 已提交
2273 2274 2275
/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
 * bits. When using advanced contexts each context stores its own PAT, but
 * writing this data shouldn't be harmful even in those cases. */
2276
static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
B
Ben Widawsky 已提交
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
{
	uint64_t pat;

	pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC)     | /* for normal objects, no eLLC */
	      GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
	      GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
	      GEN8_PPAT(3, GEN8_PPAT_UC)                     | /* Uncached objects, mostly for scanout */
	      GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
	      GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
	      GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
	      GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));

2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	if (!USES_PPGTT(dev_priv->dev))
		/* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
		 * so RTL will always use the value corresponding to
		 * pat_sel = 000".
		 * So let's disable cache for GGTT to avoid screen corruptions.
		 * MOCS still can be used though.
		 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
		 * before this patch, i.e. the same uncached + snooping access
		 * like on gen6/7 seems to be in effect.
		 * - So this just fixes blitter/render access. Again it looks
		 * like it's not just uncached access, but uncached + snooping.
		 * So we can still hold onto all our assumptions wrt cpu
		 * clflushing on LLC machines.
		 */
		pat = GEN8_PPAT(0, GEN8_PPAT_UC);

B
Ben Widawsky 已提交
2305 2306 2307 2308 2309 2310
	/* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
	 * write would work. */
	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

2311 2312 2313 2314 2315 2316 2317 2318 2319 2320
static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
{
	uint64_t pat;

	/*
	 * Map WB on BDW to snooped on CHV.
	 *
	 * Only the snoop bit has meaning for CHV, the rest is
	 * ignored.
	 *
2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	 * The hardware will never snoop for certain types of accesses:
	 * - CPU GTT (GMADR->GGTT->no snoop->memory)
	 * - PPGTT page tables
	 * - some other special cycles
	 *
	 * As with BDW, we also need to consider the following for GT accesses:
	 * "For GGTT, there is NO pat_sel[2:0] from the entry,
	 * so RTL will always use the value corresponding to
	 * pat_sel = 000".
	 * Which means we must set the snoop bit in PAT entry 0
	 * in order to keep the global status page working.
2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
	 */
	pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(1, 0) |
	      GEN8_PPAT(2, 0) |
	      GEN8_PPAT(3, 0) |
	      GEN8_PPAT(4, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(5, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(6, CHV_PPAT_SNOOP) |
	      GEN8_PPAT(7, CHV_PPAT_SNOOP);

	I915_WRITE(GEN8_PRIVATE_PAT, pat);
	I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
}

B
Ben Widawsky 已提交
2346
static int gen8_gmch_probe(struct drm_device *dev,
2347
			   u64 *gtt_total,
B
Ben Widawsky 已提交
2348 2349
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2350
			   u64 *mappable_end)
B
Ben Widawsky 已提交
2351 2352
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2353
	u64 gtt_size;
B
Ben Widawsky 已提交
2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
	u16 snb_gmch_ctl;
	int ret;

	/* TODO: We're not aware of mappable constraints on gen8 yet */
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));

	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2366 2367 2368 2369
	if (INTEL_INFO(dev)->gen >= 9) {
		*stolen = gen9_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	} else if (IS_CHERRYVIEW(dev)) {
2370 2371 2372 2373 2374 2375
		*stolen = chv_get_stolen_size(snb_gmch_ctl);
		gtt_size = chv_get_total_gtt_size(snb_gmch_ctl);
	} else {
		*stolen = gen8_get_stolen_size(snb_gmch_ctl);
		gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
	}
B
Ben Widawsky 已提交
2376

2377
	*gtt_total = (gtt_size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
B
Ben Widawsky 已提交
2378

S
Sumit Singh 已提交
2379
	if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
2380 2381 2382
		chv_setup_private_ppat(dev_priv);
	else
		bdw_setup_private_ppat(dev_priv);
B
Ben Widawsky 已提交
2383

B
Ben Widawsky 已提交
2384 2385
	ret = ggtt_probe_common(dev, gtt_size);

B
Ben Widawsky 已提交
2386 2387
	dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
2388 2389
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
B
Ben Widawsky 已提交
2390 2391 2392 2393

	return ret;
}

2394
static int gen6_gmch_probe(struct drm_device *dev,
2395
			   u64 *gtt_total,
2396 2397
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2398
			   u64 *mappable_end)
2399 2400
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2401
	unsigned int gtt_size;
2402 2403 2404
	u16 snb_gmch_ctl;
	int ret;

2405 2406 2407
	*mappable_base = pci_resource_start(dev->pdev, 2);
	*mappable_end = pci_resource_len(dev->pdev, 2);

2408 2409
	/* 64/512MB is the current min/max we actually know of, but this is just
	 * a coarse sanity check.
2410
	 */
2411
	if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
2412
		DRM_ERROR("Unknown GMADR size (%llx)\n",
2413 2414
			  dev_priv->gtt.mappable_end);
		return -ENXIO;
2415 2416 2417 2418 2419 2420
	}

	if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
		pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
	pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);

2421
	*stolen = gen6_get_stolen_size(snb_gmch_ctl);
2422

B
Ben Widawsky 已提交
2423
	gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
2424
	*gtt_total = (gtt_size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
2425

B
Ben Widawsky 已提交
2426
	ret = ggtt_probe_common(dev, gtt_size);
2427

2428 2429
	dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
	dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
2430 2431
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2432

2433 2434 2435
	return ret;
}

2436
static void gen6_gmch_remove(struct i915_address_space *vm)
2437
{
2438 2439

	struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
2440

2441 2442
	iounmap(gtt->gsm);
	teardown_scratch_page(vm->dev);
2443
}
2444 2445

static int i915_gmch_probe(struct drm_device *dev,
2446
			   u64 *gtt_total,
2447 2448
			   size_t *stolen,
			   phys_addr_t *mappable_base,
2449
			   u64 *mappable_end)
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
	if (!ret) {
		DRM_ERROR("failed to set up gmch\n");
		return -EIO;
	}

2460
	intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
2461 2462

	dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
2463
	dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
2464
	dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
2465 2466
	dev_priv->gtt.base.bind_vma = ggtt_bind_vma;
	dev_priv->gtt.base.unbind_vma = ggtt_unbind_vma;
2467

2468 2469 2470
	if (unlikely(dev_priv->gtt.do_idle_maps))
		DRM_INFO("applying Ironlake quirks for intel_iommu\n");

2471 2472 2473
	return 0;
}

2474
static void i915_gmch_remove(struct i915_address_space *vm)
2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
{
	intel_gmch_remove();
}

int i915_gem_gtt_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_gtt *gtt = &dev_priv->gtt;
	int ret;

	if (INTEL_INFO(dev)->gen <= 5) {
2486
		gtt->gtt_probe = i915_gmch_probe;
2487
		gtt->base.cleanup = i915_gmch_remove;
B
Ben Widawsky 已提交
2488
	} else if (INTEL_INFO(dev)->gen < 8) {
2489
		gtt->gtt_probe = gen6_gmch_probe;
2490
		gtt->base.cleanup = gen6_gmch_remove;
2491
		if (IS_HASWELL(dev) && dev_priv->ellc_size)
2492
			gtt->base.pte_encode = iris_pte_encode;
2493
		else if (IS_HASWELL(dev))
2494
			gtt->base.pte_encode = hsw_pte_encode;
2495
		else if (IS_VALLEYVIEW(dev))
2496
			gtt->base.pte_encode = byt_pte_encode;
2497 2498
		else if (INTEL_INFO(dev)->gen >= 7)
			gtt->base.pte_encode = ivb_pte_encode;
2499
		else
2500
			gtt->base.pte_encode = snb_pte_encode;
B
Ben Widawsky 已提交
2501 2502 2503
	} else {
		dev_priv->gtt.gtt_probe = gen8_gmch_probe;
		dev_priv->gtt.base.cleanup = gen6_gmch_remove;
2504 2505
	}

2506
	ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
2507
			     &gtt->mappable_base, &gtt->mappable_end);
2508
	if (ret)
2509 2510
		return ret;

2511 2512
	gtt->base.dev = dev;

2513
	/* GMADR is the PCI mmio aperture into the global GTT. */
2514
	DRM_INFO("Memory usable by graphics device = %lluM\n",
2515
		 gtt->base.total >> 20);
2516
	DRM_DEBUG_DRIVER("GMADR size = %lldM\n", gtt->mappable_end >> 20);
2517
	DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
2518 2519 2520 2521
#ifdef CONFIG_INTEL_IOMMU
	if (intel_iommu_gfx_mapped)
		DRM_INFO("VT-d active for gfx access\n");
#endif
2522 2523 2524 2525 2526 2527 2528 2529
	/*
	 * i915.enable_ppgtt is read-only, so do an early pass to validate the
	 * user's requested state against the hardware/driver capabilities.  We
	 * do this now so that we can print out any log messages once rather
	 * than every time we check intel_enable_ppgtt().
	 */
	i915.enable_ppgtt = sanitize_enable_ppgtt(dev, i915.enable_ppgtt);
	DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
2530 2531 2532

	return 0;
}
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
void i915_gem_restore_gtt_mappings(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

	i915_check_and_clear_faults(dev);

	/* First fill our portion of the GTT with scratch pages */
	dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
				       dev_priv->gtt.base.start,
				       dev_priv->gtt.base.total,
				       true);

	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		struct i915_vma *vma = i915_gem_obj_to_vma(obj,
							   &dev_priv->gtt.base);
		if (!vma)
			continue;

		i915_gem_clflush_object(obj, obj->pin_display);
		WARN_ON(i915_vma_bind(vma, obj->cache_level, PIN_UPDATE));
	}


	if (INTEL_INFO(dev)->gen >= 8) {
		if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
			chv_setup_private_ppat(dev_priv);
		else
			bdw_setup_private_ppat(dev_priv);

		return;
	}

	if (USES_PPGTT(dev)) {
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			/* TODO: Perhaps it shouldn't be gen6 specific */

			struct i915_hw_ppgtt *ppgtt =
					container_of(vm, struct i915_hw_ppgtt,
						     base);

			if (i915_is_ggtt(vm))
				ppgtt = dev_priv->mm.aliasing_ppgtt;

			gen6_write_page_range(dev_priv, &ppgtt->pd,
					      0, ppgtt->base.total);
		}
	}

	i915_ggtt_flush(dev_priv);
}

2587 2588 2589 2590
static struct i915_vma *
__i915_gem_vma_create(struct drm_i915_gem_object *obj,
		      struct i915_address_space *vm,
		      const struct i915_ggtt_view *ggtt_view)
2591
{
2592
	struct i915_vma *vma;
2593

2594 2595
	if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
		return ERR_PTR(-EINVAL);
2596 2597

	vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
2598 2599
	if (vma == NULL)
		return ERR_PTR(-ENOMEM);
2600

2601 2602 2603 2604 2605 2606
	INIT_LIST_HEAD(&vma->vma_link);
	INIT_LIST_HEAD(&vma->mm_list);
	INIT_LIST_HEAD(&vma->exec_list);
	vma->vm = vm;
	vma->obj = obj;

2607
	if (i915_is_ggtt(vm))
2608
		vma->ggtt_view = *ggtt_view;
2609

2610 2611
	list_add_tail(&vma->vma_link, &obj->vma_list);
	if (!i915_is_ggtt(vm))
2612
		i915_ppgtt_get(i915_vm_to_ppgtt(vm));
2613 2614 2615 2616 2617

	return vma;
}

struct i915_vma *
2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm)
{
	struct i915_vma *vma;

	vma = i915_gem_obj_to_vma(obj, vm);
	if (!vma)
		vma = __i915_gem_vma_create(obj, vm,
					    i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);

	return vma;
}

struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2633
				       const struct i915_ggtt_view *view)
2634
{
2635
	struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
2636 2637
	struct i915_vma *vma;

2638 2639 2640 2641 2642 2643 2644 2645
	if (WARN_ON(!view))
		return ERR_PTR(-EINVAL);

	vma = i915_gem_obj_to_ggtt_view(obj, view);

	if (IS_ERR(vma))
		return vma;

2646
	if (!vma)
2647
		vma = __i915_gem_vma_create(obj, ggtt, view);
2648 2649

	return vma;
2650

2651
}
2652

2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
static void
rotate_pages(dma_addr_t *in, unsigned int width, unsigned int height,
	     struct sg_table *st)
{
	unsigned int column, row;
	unsigned int src_idx;
	struct scatterlist *sg = st->sgl;

	st->nents = 0;

	for (column = 0; column < width; column++) {
		src_idx = width * (height - 1) + column;
		for (row = 0; row < height; row++) {
			st->nents++;
			/* We don't need the pages, but need to initialize
			 * the entries so the sg list can be happily traversed.
			 * The only thing we need are DMA addresses.
			 */
			sg_set_page(sg, NULL, PAGE_SIZE, 0);
			sg_dma_address(sg) = in[src_idx];
			sg_dma_len(sg) = PAGE_SIZE;
			sg = sg_next(sg);
			src_idx -= width;
		}
	}
}

static struct sg_table *
intel_rotate_fb_obj_pages(struct i915_ggtt_view *ggtt_view,
			  struct drm_i915_gem_object *obj)
{
	struct intel_rotation_info *rot_info = &ggtt_view->rotation_info;
2685
	unsigned int size_pages = rot_info->size >> PAGE_SHIFT;
2686 2687 2688 2689
	struct sg_page_iter sg_iter;
	unsigned long i;
	dma_addr_t *page_addr_list;
	struct sg_table *st;
2690
	int ret = -ENOMEM;
2691 2692

	/* Allocate a temporary list of source pages for random access. */
2693 2694
	page_addr_list = drm_malloc_ab(obj->base.size / PAGE_SIZE,
				       sizeof(dma_addr_t));
2695 2696 2697 2698 2699 2700 2701 2702
	if (!page_addr_list)
		return ERR_PTR(ret);

	/* Allocate target SG list. */
	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

2703
	ret = sg_alloc_table(st, size_pages, GFP_KERNEL);
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	if (ret)
		goto err_sg_alloc;

	/* Populate source page list from the object. */
	i = 0;
	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
		page_addr_list[i] = sg_page_iter_dma_address(&sg_iter);
		i++;
	}

	/* Rotate the pages. */
2715 2716 2717
	rotate_pages(page_addr_list,
		     rot_info->width_pages, rot_info->height_pages,
		     st);
2718 2719

	DRM_DEBUG_KMS(
2720
		      "Created rotated page mapping for object size %zu (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages).\n",
2721
		      obj->base.size, rot_info->pitch, rot_info->height,
2722 2723
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734

	drm_free_large(page_addr_list);

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	drm_free_large(page_addr_list);

	DRM_DEBUG_KMS(
2735
		      "Failed to create rotated mapping for object size %zu! (%d) (pitch=%u, height=%u, pixel_format=0x%x, %ux%u tiles, %u pages)\n",
2736
		      obj->base.size, ret, rot_info->pitch, rot_info->height,
2737 2738
		      rot_info->pixel_format, rot_info->width_pages,
		      rot_info->height_pages, size_pages);
2739 2740
	return ERR_PTR(ret);
}
2741

2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
static struct sg_table *
intel_partial_pages(const struct i915_ggtt_view *view,
		    struct drm_i915_gem_object *obj)
{
	struct sg_table *st;
	struct scatterlist *sg;
	struct sg_page_iter obj_sg_iter;
	int ret = -ENOMEM;

	st = kmalloc(sizeof(*st), GFP_KERNEL);
	if (!st)
		goto err_st_alloc;

	ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
	if (ret)
		goto err_sg_alloc;

	sg = st->sgl;
	st->nents = 0;
	for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
		view->params.partial.offset)
	{
		if (st->nents >= view->params.partial.size)
			break;

		sg_set_page(sg, NULL, PAGE_SIZE, 0);
		sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
		sg_dma_len(sg) = PAGE_SIZE;

		sg = sg_next(sg);
		st->nents++;
	}

	return st;

err_sg_alloc:
	kfree(st);
err_st_alloc:
	return ERR_PTR(ret);
}

2783
static int
2784
i915_get_ggtt_vma_pages(struct i915_vma *vma)
2785
{
2786 2787
	int ret = 0;

2788 2789 2790 2791 2792
	if (vma->ggtt_view.pages)
		return 0;

	if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
		vma->ggtt_view.pages = vma->obj->pages;
2793 2794 2795
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
		vma->ggtt_view.pages =
			intel_rotate_fb_obj_pages(&vma->ggtt_view, vma->obj);
2796 2797 2798
	else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
		vma->ggtt_view.pages =
			intel_partial_pages(&vma->ggtt_view, vma->obj);
2799 2800 2801 2802 2803
	else
		WARN_ONCE(1, "GGTT view %u not implemented!\n",
			  vma->ggtt_view.type);

	if (!vma->ggtt_view.pages) {
2804
		DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
2805
			  vma->ggtt_view.type);
2806 2807 2808 2809 2810 2811
		ret = -EINVAL;
	} else if (IS_ERR(vma->ggtt_view.pages)) {
		ret = PTR_ERR(vma->ggtt_view.pages);
		vma->ggtt_view.pages = NULL;
		DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
			  vma->ggtt_view.type, ret);
2812 2813
	}

2814
	return ret;
2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829
}

/**
 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
 * @vma: VMA to map
 * @cache_level: mapping cache level
 * @flags: flags like global or local mapping
 *
 * DMA addresses are taken from the scatter-gather table of this object (or of
 * this VMA in case of non-default GGTT views) and PTE entries set up.
 * Note that DMA addresses are also the only part of the SG table we care about.
 */
int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags)
{
2830 2831
	int ret;
	u32 bind_flags;
2832

2833 2834
	if (WARN_ON(flags == 0))
		return -EINVAL;
2835

2836
	bind_flags = 0;
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
	if (flags & PIN_GLOBAL)
		bind_flags |= GLOBAL_BIND;
	if (flags & PIN_USER)
		bind_flags |= LOCAL_BIND;

	if (flags & PIN_UPDATE)
		bind_flags |= vma->bound;
	else
		bind_flags &= ~vma->bound;

2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
	if (bind_flags == 0)
		return 0;

	if (vma->bound == 0 && vma->vm->allocate_va_range) {
		trace_i915_va_alloc(vma->vm,
				    vma->node.start,
				    vma->node.size,
				    VM_TO_TRACE_NAME(vma->vm));

		ret = vma->vm->allocate_va_range(vma->vm,
						 vma->node.start,
						 vma->node.size);
		if (ret)
			return ret;
	}

	ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
2864 2865
	if (ret)
		return ret;
2866 2867

	vma->bound |= bind_flags;
2868 2869 2870

	return 0;
}
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882

/**
 * i915_ggtt_view_size - Get the size of a GGTT view.
 * @obj: Object the view is of.
 * @view: The view in question.
 *
 * @return The size of the GGTT view in bytes.
 */
size_t
i915_ggtt_view_size(struct drm_i915_gem_object *obj,
		    const struct i915_ggtt_view *view)
{
2883
	if (view->type == I915_GGTT_VIEW_NORMAL) {
2884
		return obj->base.size;
2885 2886
	} else if (view->type == I915_GGTT_VIEW_ROTATED) {
		return view->rotation_info.size;
2887 2888
	} else if (view->type == I915_GGTT_VIEW_PARTIAL) {
		return view->params.partial.size << PAGE_SHIFT;
2889 2890 2891 2892 2893
	} else {
		WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
		return obj->base.size;
	}
}