sky2.c 129.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

25 26
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

S
Stephen Hemminger 已提交
27
#include <linux/crc32.h>
28 29 30
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
31
#include <linux/dma-mapping.h>
32 33 34 35
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
36
#include <linux/slab.h>
37
#include <net/ip.h>
38 39 40
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
41
#include <linux/workqueue.h>
42
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
43
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
44
#include <linux/debugfs.h>
45
#include <linux/mii.h>
46 47 48

#include <asm/irq.h>

49 50 51 52
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

53 54 55
#include "sky2.h"

#define DRV_NAME		"sky2"
S
stephen hemminger 已提交
56
#define DRV_VERSION		"1.27"
57 58 59 60

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
61
 * similar to Tigon3.
62 63
 */

64
#define RX_LE_SIZE	    	1024
65
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
66
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
67
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
68

69
/* This is the worst case number of transmit list elements for a single skb:
70 71
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
72
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
73
#define TX_MAX_PENDING		1024
74
#define TX_DEF_PENDING		127
75 76 77 78 79

#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81
#define SKY2_EEPROM_MAGIC	0x9955aabb

82 83
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

84
static const u32 default_msg =
S
Stephen Hemminger 已提交
85 86
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
87
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
88

S
Stephen Hemminger 已提交
89
static int debug = -1;		/* defaults above */
90 91 92
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

93
static int copybreak __read_mostly = 128;
94 95 96
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

97 98 99 100
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

101
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
102 103
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
105
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
109 110 111 112 113 114 115 116 117 118 119 120
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
126 127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
132 133 134
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
135 136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
137
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
139 140
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
141
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
143 144
	{ 0 }
};
S
Stephen Hemminger 已提交
145

146 147 148 149 150
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
151
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
152

153 154
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
155
/* Access to PHY via serial interconnect */
156
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
157 158 159 160 161 162 163 164
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
165 166 167 168 169
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
170
			return 0;
S
Stephen Hemminger 已提交
171 172

		udelay(10);
173
	}
174

S
Stephen Hemminger 已提交
175
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
176
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
177 178 179 180

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
181 182
}

183
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
184 185 186
{
	int i;

S
Stephen Hemminger 已提交
187
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
188 189 190
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
191 192 193 194 195
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
196 197 198 199
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
200
		udelay(10);
201 202
	}

S
Stephen Hemminger 已提交
203
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
204
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
205 206 207
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
208 209
}

S
Stephen Hemminger 已提交
210
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
211 212
{
	u16 v;
S
Stephen Hemminger 已提交
213
	__gm_phy_read(hw, port, reg, &v);
214
	return v;
215 216
}

217

218 219 220 221 222
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
223

224 225
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
226

S
stephen hemminger 已提交
227
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
228 229 230 231 232 233 234
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
235

236
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
237
		u32 reg;
238

239
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
240

241
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
242 243
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
244
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
245

246
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
247 248
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
249
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
250

251
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
252

S
stephen hemminger 已提交
253 254
		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);

S
Stephen Hemminger 已提交
255 256 257 258
		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
259 260

		sky2_read32(hw, B2_GP_IO);
261
	}
262 263 264

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
265
}
266

267 268
static void sky2_power_aux(struct sky2_hw *hw)
{
S
stephen hemminger 已提交
269
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
270 271 272 273 274 275 276 277
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

278 279 280
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
281 282 283
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
284 285 286

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
287 288
}

289
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
290 291 292 293 294
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
295

296 297 298 299 300 301 302 303 304 305
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

306 307 308 309 310 311 312 313 314 315
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
316
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
317 318
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
319
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
320 321 322 323 324 325 326 327 328 329 330
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


331 332 333
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
334
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
335

S
Stephen Hemminger 已提交
336
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
337
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
338 339 340
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
341
			   PHY_M_EC_MAC_S_MSK);
342 343
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
344
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
345
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
346
			/* set downshift counter to 3x and enable downshift */
347 348
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
349 350
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
351 352 353 354 355

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
356
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
357
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
358 359
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
360 361 362 363 364 365 366 367 368 369

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
370 371 372 373 374 375 376
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
377
			/* downshift on PHY 88E1112 and 88E1149 is changed */
378 379
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
380
				/* set downshift counter to 3x and enable downshift */
381 382 383 384 385 386 387 388 389
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
390
	}
391

S
Stephen Hemminger 已提交
392 393 394
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
395
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
396
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
397

S
Stephen Hemminger 已提交
398 399 400 401 402 403 404 405
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
406 407
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
408 409 410 411

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
412
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
413
		}
S
Stephen Hemminger 已提交
414 415

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
416 417
	}

S
Stephen Hemminger 已提交
418
	ctrl = PHY_CT_RESET;
419 420
	ct1000 = 0;
	adv = PHY_AN_CSMA;
421
	reg = 0;
422

S
Stephen Hemminger 已提交
423
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
424
		if (sky2_is_copper(hw)) {
425 426 427 428 429 430 431 432 433 434 435 436
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
437

S
Stephen Hemminger 已提交
438 439 440 441 442
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
443
		}
444 445 446 447 448 449 450

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
451 452
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
453 454 455 456

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
457
			reg |= GM_GPCR_SPEED_1000;
458 459 460
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
461
			reg |= GM_GPCR_SPEED_100;
462 463 464
			break;
		}

465 466 467
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
468 469
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
470
	}
471

S
Stephen Hemminger 已提交
472 473 474 475 476 477 478
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
479
 		reg |= gm_fc_disable[sky2->flow_mode];
480 481

		/* Forward pause packets to GMAC? */
482
		if (sky2->flow_mode & FC_RX)
483 484 485
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
486 487
	}

488 489
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
490
	if (hw->flags & SKY2_HW_GIGABIT)
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

531
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
532
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
533 534 535 536 537

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
538 539 540 541 542
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
543 544 545

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
546 547 548 549 550 551
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
552 553

		/* restore page register */
S
Stephen Hemminger 已提交
554
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
555
		break;
S
Stephen Hemminger 已提交
556

557
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
558
	case CHIP_ID_YUKON_EX:
559
	case CHIP_ID_YUKON_SUPR:
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
578 579 580 581

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
582

583
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
584
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
585 586
	}

S
Stephen Hemminger 已提交
587
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
588
		/* apply fixes in PHY AFE */
589 590
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

591
		/* increase differential signal amplitude in 10BASE-T */
592 593
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
594

S
Stephen Hemminger 已提交
595 596 597 598 599
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
600 601

		/* set page register to 0 */
602
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
603 604 605 606 607
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
608 609 610 611 612 613 614 615 616 617
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
618 619
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
620
		/* no effect on Yukon-XL */
621
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
622

623 624
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
625
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
626
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
627
		}
628

629 630 631 632
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
633

S
shemminger@osdl.org 已提交
634
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
635
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
636 637 638 639 640
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

641 642 643 644
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
645 646 647
{
	u32 reg1;

648
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
649
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
650
	reg1 &= ~phy_power[port];
651

S
stephen hemminger 已提交
652
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
653 654
		reg1 |= coma_mode[port];

655
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
656
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
657
	sky2_pci_read32(hw, PCI_DEV_REG1);
658 659 660 661 662

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
663
}
664

665 666 667
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
691 692 693
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
694 695 696

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
697 698
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
699

700
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
701 702 703
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
704 705 706

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
707 708 709 710 711
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
712

713
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
714
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
715
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
716
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
717
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
718 719
}

720 721 722
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
723
	spin_lock_bh(&sky2->phy_lock);
724
	sky2_phy_init(sky2->hw, sky2->port);
725
	spin_unlock_bh(&sky2->phy_lock);
726 727
}

728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
751 752 753 754 755

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
780
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
781 782 783 784

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

S
stephen hemminger 已提交
785 786 787
	/* Disable PiG firmware */
	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);

788 789 790 791
	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
}

792 793
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
794 795
	struct net_device *dev = hw->dev[port];

796 797
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
798
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
799
		/* Yukon-Extreme B0 and further Extreme devices */
S
stephen hemminger 已提交
800 801 802 803 804
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
	} else if (dev->mtu > ETH_DATA_LEN) {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
S
Stephen Hemminger 已提交
805

S
stephen hemminger 已提交
806 807 808
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
	} else
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
809 810
}

811 812 813 814
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
815
	u32 rx_reg;
816 817 818
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

819 820
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
821 822 823

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
stephen hemminger 已提交
824 825 826
	if (hw->chip_id == CHIP_ID_YUKON_XL &&
	    hw->chip_rev == CHIP_REV_YU_XL_A0 &&
	    port == 1) {
827 828 829 830 831 832 833 834 835 836 837
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
838
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
839

840 841 842
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

843
	spin_lock_bh(&sky2->phy_lock);
844
	sky2_phy_power_up(hw, port);
845
	sky2_phy_init(hw, port);
846
	spin_unlock_bh(&sky2->phy_lock);
847 848 849 850 851

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

852 853
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
854 855 856 857 858 859 860
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
861
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
862 863 864 865 866 867 868 869 870 871 872 873 874

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
875
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
876

877
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
878 879
		reg |= GM_SMOD_JUMBO_ENA;

880 881 882 883
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_B1)
		reg |= GM_NEW_FLOW_CTRL;

884 885 886 887 888
	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
889 890 891 892
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
893 894 895 896 897 898
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
899
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
900 901
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
902
		rx_reg |= GMF_RX_OVER_ON;
903

A
Al Viro 已提交
904
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
905

S
Stephen Hemminger 已提交
906 907 908 909 910 911 912
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
913

914
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
915 916 917 918 919 920
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
921 922 923 924

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
925

926
	/* On chips without ram buffer, pause is controled by MAC level */
927
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
928
		/* Pause threshold is scaled by 8 in bytes */
929 930
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
931 932 933 934 935
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
936

937
		sky2_set_tx_stfwd(hw, port);
938 939
	}

940 941 942 943 944 945 946
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
947 948
}

949 950
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
951
{
952 953 954 955 956 957
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
958

959 960 961 962 963 964 965
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
966
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
967

968 969 970 971 972 973
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
974

975 976 977
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
978 979 980 981 982 983 984 985
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
986
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
987 988 989
}

/* Setup Bus Memory Interface */
990
static void sky2_qset(struct sky2_hw *hw, u16 q)
991 992 993 994
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
995
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
996 997 998 999 1000
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
1001
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1002
			       dma_addr_t addr, u32 last)
1003 1004 1005
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1006 1007
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1008 1009
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1010 1011

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1012 1013
}

1014
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1015
{
1016
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1017

1018
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1019
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1020 1021
	return le;
}
1022

1023 1024 1025 1026 1027 1028 1029 1030
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1031
	le = get_tx_le(sky2, &sky2->tx_prod);
1032 1033
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1034
	sky2->tx_last_upper = 0;
1035 1036
}

1037 1038
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1039
{
S
Stephen Hemminger 已提交
1040
	/* Make sure write' to descriptors are complete before we tell hardware */
1041
	wmb();
S
Stephen Hemminger 已提交
1042 1043 1044 1045
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1046 1047
}

S
Stephen Hemminger 已提交
1048

1049 1050 1051
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1052
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1053
	le->ctrl = 0;
1054 1055 1056
	return le;
}

1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090
static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
{
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	/* Stopping point for hardware truncation */
	return (size - 8) / sizeof(u32);
}

static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
{
	struct rx_ring_info *re;
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	sky2->rx_nfrags = size >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;

	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;

	return size;
}

1091 1092 1093
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
1094 1095 1096
{
	struct sky2_rx_le *le;

1097
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1098
		le = sky2_next_rx(sky2);
1099
		le->addr = cpu_to_le32(upper_32_bits(map));
1100 1101
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1102

1103
	le = sky2_next_rx(sky2);
1104
	le->addr = cpu_to_le32(lower_32_bits(map));
1105
	le->length = cpu_to_le16(len);
1106
	le->opcode = op | HW_OWNER;
1107 1108
}

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1122
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1123 1124 1125 1126 1127 1128
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1129 1130
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1131

1132
	dma_unmap_len_set(re, data_size, size);
1133

1134 1135 1136 1137 1138 1139
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		re->frag_addr[i] = pci_map_page(pdev, frag->page,
						frag->page_offset,
						frag->size,
1140
						PCI_DMA_FROMDEVICE);
1141 1142 1143 1144

		if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
			goto map_page_error;
	}
1145
	return 0;
1146 1147 1148 1149 1150 1151 1152 1153

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
	}

1154
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1155 1156 1157 1158 1159 1160 1161
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1162 1163 1164 1165 1166 1167 1168
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

1169
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1170 1171 1172 1173 1174 1175 1176
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1177

1178 1179 1180 1181
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1182
static void rx_set_checksum(struct sky2_port *sky2)
1183
{
1184
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1185

1186 1187 1188
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1189

1190 1191
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1192 1193
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1194 1195
}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228
/* Enable/disable receive hash calculation (RSS) */
static void rx_set_rss(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int i, nkeys = 4;

	/* Supports IPv6 and other modes */
	if (hw->flags & SKY2_HW_NEW_LE) {
		nkeys = 10;
		sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
	}

	/* Program RSS initial values */
	if (dev->features & NETIF_F_RXHASH) {
		u32 key[nkeys];

		get_random_bytes(key, nkeys * sizeof(u32));
		for (i = 0; i < nkeys; i++)
			sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
				     key[i]);

		/* Need to turn on (undocumented) flag to make hashing work  */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
			     RX_STFW_ENA);

		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_ENA_RX_RSS_HASH);
	} else
		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_RSS_HASH);
}

1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

1253
	netdev_warn(sky2->netdev, "receiver stop failed\n");
1254 1255 1256 1257 1258
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1259
	mmiowb();
1260
}
S
Stephen Hemminger 已提交
1261

S
shemminger@osdl.org 已提交
1262
/* Clean out receive buffer area, assumes receiver hardware stopped */
1263 1264 1265 1266 1267
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1268
	for (i = 0; i < sky2->rx_pending; i++) {
1269
		struct rx_ring_info *re = sky2->rx_ring + i;
1270 1271

		if (re->skb) {
1272
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1273 1274 1275 1276 1277 1278
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1290
	switch (cmd) {
1291 1292 1293 1294 1295 1296
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1297

1298
		spin_lock_bh(&sky2->phy_lock);
1299
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1300
		spin_unlock_bh(&sky2->phy_lock);
1301

1302 1303 1304 1305 1306
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1307
		spin_lock_bh(&sky2->phy_lock);
1308 1309
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1310
		spin_unlock_bh(&sky2->phy_lock);
1311 1312 1313 1314 1315
		break;
	}
	return err;
}

1316
#ifdef SKY2_VLAN_TAG_USED
1317
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1318
{
1319
	if (onoff) {
1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1343

1344
	sky2_read32(hw, B0_Y2_SP_LISR);
1345
	napi_enable(&hw->napi);
1346
	netif_tx_unlock_bh(dev);
1347 1348 1349
}
#endif

S
Stephen Hemminger 已提交
1350 1351 1352 1353 1354 1355
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1356
/*
1357 1358
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1359
 */
1360
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1361 1362
{
	struct sk_buff *skb;
1363
	int i;
1364

S
Stephen Hemminger 已提交
1365 1366
	skb = netdev_alloc_skb(sky2->netdev,
			       sky2->rx_data_size + sky2_rx_pad(sky2->hw));
S
Stephen Hemminger 已提交
1367 1368 1369
	if (!skb)
		goto nomem;

1370
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1371 1372 1373 1374 1375 1376 1377 1378 1379
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1380
	} else
1381
		skb_reserve(skb, NET_IP_ALIGN);
1382 1383 1384 1385 1386 1387 1388

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1389 1390 1391
	}

	return skb;
1392 1393 1394 1395
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1396 1397
}

S
Stephen Hemminger 已提交
1398 1399 1400 1401 1402
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned i;

	sky2->rx_data_size = sky2_get_rx_data_size(sky2);

	/* Fill Rx ring */
	for (i = 0; i < sky2->rx_pending; i++) {
		struct rx_ring_info *re = sky2->rx_ring + i;

		re->skb = sky2_rx_alloc(sky2);
		if (!re->skb)
			return -ENOMEM;

		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			return -ENOMEM;
		}
	}
	return 0;
}

1427
/*
1428
 * Setup receiver buffer pool.
1429 1430 1431 1432 1433 1434
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1435
 */
1436
static void sky2_rx_start(struct sky2_port *sky2)
1437
{
1438
	struct sky2_hw *hw = sky2->hw;
1439
	struct rx_ring_info *re;
1440
	unsigned rxq = rxqaddr[sky2->port];
1441
	unsigned i, thresh;
1442

1443
	sky2->rx_put = sky2->rx_next = 0;
1444
	sky2_qset(hw, rxq);
1445

1446 1447 1448 1449 1450 1451
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1452
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1453
	    hw->chip_rev > CHIP_REV_YU_EC_U_A0)
S
Stephen Hemminger 已提交
1454
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1455

1456 1457
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1458 1459
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1460

1461 1462 1463
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
		rx_set_rss(sky2->netdev);

1464
	/* submit Rx ring */
S
Stephen Hemminger 已提交
1465
	for (i = 0; i < sky2->rx_pending; i++) {
1466 1467
		re = sky2->rx_ring + i;
		sky2_rx_submit(sky2, re);
1468 1469
	}

1470 1471 1472 1473 1474 1475
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
1476
	thresh = sky2_get_rx_threshold(sky2);
1477 1478 1479 1480 1481 1482 1483
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1484
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1485
	sky2_rx_update(sky2, rxq);
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}
1508 1509
}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

1538
	return sky2_alloc_rx_skbs(sky2);
1539 1540 1541 1542 1543 1544 1545 1546
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

1547 1548
	sky2_rx_clean(sky2);

1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1567
static void sky2_hw_up(struct sky2_port *sky2)
1568 1569 1570
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1571 1572
	u32 ramsize;
	int cap;
1573
	struct net_device *otherdev = hw->dev[sky2->port^1];
1574

1575 1576
	tx_init(sky2);

1577 1578 1579
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1580
	 */
1581 1582 1583 1584
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1585
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1586
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1587
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1588
	}
1589 1590 1591

	sky2_mac_init(hw, port);

1592 1593 1594
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1595
		u32 rxspace;
1596

1597
		netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1598 1599 1600 1601
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1602

1603 1604 1605 1606 1607 1608 1609
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1610

1611
	sky2_qset(hw, txqaddr[port]);
1612

1613 1614 1615 1616
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1617
	/* Set almost empty threshold */
1618 1619
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1620
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1621

1622
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1623
			   sky2->tx_ring_size - 1);
1624

1625 1626 1627 1628
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1629
	sky2_rx_start(sky2);
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u32 imask;
	int err;

	netif_carrier_off(dev);

	err = sky2_alloc_buffers(sky2);
	if (err)
		goto err_out;

	sky2_hw_up(sky2);
1648 1649

	/* Enable interrupts from phy/mac for port */
1650
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1651
	imask |= portirq_msk[port];
1652
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1653
	sky2_read32(hw, B0_IMSK);
1654

1655
	netif_info(sky2, ifup, dev, "enabling interface\n");
1656

1657 1658 1659
	return 0;

err_out:
1660
	sky2_free_buffers(sky2);
1661 1662 1663
	return err;
}

S
Stephen Hemminger 已提交
1664
/* Modular subtraction in ring */
1665
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1666
{
1667
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1668
}
1669

S
Stephen Hemminger 已提交
1670 1671
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1672
{
1673
	return sky2->tx_pending - tx_inuse(sky2);
1674 1675
}

S
Stephen Hemminger 已提交
1676
/* Estimate of number of transmit list elements required */
1677
static unsigned tx_le_req(const struct sk_buff *skb)
1678
{
S
Stephen Hemminger 已提交
1679 1680
	unsigned count;

1681 1682
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1683

H
Herbert Xu 已提交
1684
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1685
		++count;
1686 1687
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1688

1689
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1690 1691 1692
		++count;

	return count;
1693 1694
}

1695
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1696 1697
{
	if (re->flags & TX_MAP_SINGLE)
1698 1699
		pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
				 dma_unmap_len(re, maplen),
1700 1701
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
1702 1703
		pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
			       dma_unmap_len(re, maplen),
1704
			       PCI_DMA_TODEVICE);
1705
	re->flags = 0;
1706 1707
}

S
Stephen Hemminger 已提交
1708 1709 1710 1711 1712 1713
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1714 1715
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1716 1717 1718
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1719
	struct sky2_tx_le *le = NULL;
1720
	struct tx_ring_info *re;
1721
	unsigned i, len;
1722
	dma_addr_t mapping;
1723 1724
	u32 upper;
	u16 slot;
1725 1726 1727
	u16 mss;
	u8 ctrl;

1728 1729
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1730 1731 1732

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1733

1734 1735 1736
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1737
	slot = sky2->tx_prod;
1738 1739
	netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
		     "tx queued, slot %u, len %d\n", slot, skb->len);
1740

1741
	/* Send high bits if needed */
1742 1743
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1744
		le = get_tx_le(sky2, &slot);
1745 1746
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1747 1748
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1749 1750

	/* Check for TCP Segmentation Offload */
1751
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1752
	if (mss != 0) {
1753 1754

		if (!(hw->flags & SKY2_HW_NEW_LE))
1755 1756 1757
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1758
			le = get_tx_le(sky2, &slot);
1759
  			le->addr = cpu_to_le32(mss);
1760 1761

			if (hw->flags & SKY2_HW_NEW_LE)
1762 1763 1764
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1765 1766
			sky2->tx_last_mss = mss;
		}
1767 1768 1769
	}

	ctrl = 0;
1770 1771 1772 1773
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1774
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1775
			le->addr = 0;
1776 1777 1778 1779 1780 1781 1782 1783 1784
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1785
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1786
		/* On Yukon EX (some versions) encoding change. */
1787
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1803
				le = get_tx_le(sky2, &slot);
1804 1805 1806 1807 1808
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1809
		}
1810 1811
	}

1812 1813
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
1814 1815
	dma_unmap_addr_set(re, mapaddr, mapping);
	dma_unmap_len_set(re, maplen, len);
1816

1817
	le = get_tx_le(sky2, &slot);
1818
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1819 1820
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1821
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1822 1823 1824


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1825
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1826 1827 1828

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1829

1830 1831 1832
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1833 1834
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1835
			le = get_tx_le(sky2, &slot);
1836 1837
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1838
			le->opcode = OP_ADDR64 | HW_OWNER;
1839 1840
		}

1841 1842
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
1843 1844
		dma_unmap_addr_set(re, mapaddr, mapping);
		dma_unmap_len_set(re, maplen, frag->size);
1845

1846
		le = get_tx_le(sky2, &slot);
1847
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1848 1849
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1850
		le->opcode = OP_BUFFER | HW_OWNER;
1851
	}
1852

1853
	re->skb = skb;
1854 1855
	le->ctrl |= EOP;

1856 1857
	sky2->tx_prod = slot;

1858 1859
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1860

1861
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1862 1863

	return NETDEV_TX_OK;
1864 1865

mapping_unwind:
1866
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1867 1868
		re = sky2->tx_ring + i;

1869
		sky2_tx_unmap(hw->pdev, re);
1870 1871 1872 1873 1874 1875 1876
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1877 1878 1879
}

/*
S
Stephen Hemminger 已提交
1880 1881
 * Free ring elements from starting at tx_cons until "done"
 *
1882 1883
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1884
 *     buffers so make sure not to free skb to early.
1885 1886 1887
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1888
 */
1889
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1890
{
1891
	struct net_device *dev = sky2->netdev;
1892
	unsigned idx;
1893

1894
	BUG_ON(done >= sky2->tx_ring_size);
1895

1896
	for (idx = sky2->tx_cons; idx != done;
1897
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
1898
		struct tx_ring_info *re = sky2->tx_ring + idx;
1899
		struct sk_buff *skb = re->skb;
1900

1901
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
1902

1903
		if (skb) {
1904 1905
			netif_printk(sky2, tx_done, KERN_DEBUG, dev,
				     "tx done %u\n", idx);
S
Stephen Hemminger 已提交
1906

1907
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1908 1909
			dev->stats.tx_bytes += skb->len;

1910
			re->skb = NULL;
S
Stephen Hemminger 已提交
1911
			dev_kfree_skb_any(skb);
1912

1913
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
1914
		}
S
Stephen Hemminger 已提交
1915 1916
	}

1917
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1918
	smp_mb();
1919 1920
}

1921
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1943
static void sky2_hw_down(struct sky2_port *sky2)
1944 1945 1946
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1947
	u16 ctrl;
1948

1949 1950
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1951

1952 1953 1954 1955 1956
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1957
		     RB_RST_SET | RB_DIS_OP_MD);
1958 1959

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1960
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1961 1962 1963 1964 1965
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
1966 1967
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1968 1969 1970 1971
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1972 1973 1974 1975 1976 1977
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1978 1979
	sky2_rx_stop(sky2);

1980
	spin_lock_bh(&sky2->phy_lock);
1981
	sky2_phy_power_down(hw, port);
1982
	spin_unlock_bh(&sky2->phy_lock);
1983

1984 1985
	sky2_tx_reset(hw, port);

1986 1987
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);
1988 1989 1990 1991 1992 1993
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1994
	struct sky2_hw *hw = sky2->hw;
1995 1996 1997 1998 1999

	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

2000
	netif_info(sky2, ifdown, dev, "disabling interface\n");
2001

2002 2003 2004 2005 2006 2007 2008 2009
	/* Disable port IRQ */
	sky2_write32(hw, B0_IMSK,
		     sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
	sky2_read32(hw, B0_IMSK);

	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

2010
	sky2_hw_down(sky2);
2011

2012
	sky2_free_buffers(sky2);
2013

2014 2015 2016 2017 2018
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
2019
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
2020 2021
		return SPEED_1000;

S
Stephen Hemminger 已提交
2022 2023 2024 2025 2026 2027
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
2044 2045 2046 2047 2048 2049
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2050 2051

	/* enable Rx/Tx */
2052
	reg = gma_read16(hw, port, GM_GP_CTRL);
2053 2054 2055 2056 2057 2058 2059
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2060
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2061

2062
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2063
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2064 2065
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

2066 2067 2068 2069 2070
	netif_info(sky2, link, sky2->netdev,
		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
		   sky2->speed,
		   sky2->duplex == DUPLEX_FULL ? "full" : "half",
		   fc_name[sky2->flow_status]);
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2087
	/* Turn off link LED */
2088 2089
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

2090
	netif_info(sky2, link, sky2->netdev, "Link is down\n");
2091

2092 2093 2094
	sky2_phy_init(hw, port);
}

2095 2096 2097 2098 2099 2100 2101 2102
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2103 2104 2105 2106
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2107
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2108

2109
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2110 2111
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
2112
		netdev_err(sky2->netdev, "remote fault\n");
S
Stephen Hemminger 已提交
2113 2114 2115 2116
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
2117
		netdev_err(sky2->netdev, "speed/duplex mismatch\n");
S
Stephen Hemminger 已提交
2118 2119 2120 2121
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2122
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2123

2124 2125 2126
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2127
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2141

2142 2143 2144 2145 2146 2147 2148 2149 2150 2151
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2152

2153 2154
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2155
		sky2->flow_status = FC_NONE;
2156

2157
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2158 2159 2160 2161 2162 2163
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2164

2165 2166
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2167
{
2168 2169
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2170 2171
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2172 2173 2174
	if (!netif_running(dev))
		return;

2175 2176 2177 2178
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2179 2180
	netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
		   istatus, phystat);
2181

S
Stephen Hemminger 已提交
2182
	if (istatus & PHY_M_IS_AN_COMPL) {
2183 2184
		if (sky2_autoneg_done(sky2, phystat) == 0 &&
		    !netif_carrier_ok(dev))
S
Stephen Hemminger 已提交
2185 2186 2187
			sky2_link_up(sky2);
		goto out;
	}
2188

S
Stephen Hemminger 已提交
2189 2190
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2191

S
Stephen Hemminger 已提交
2192 2193 2194
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2195

S
Stephen Hemminger 已提交
2196 2197
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2198
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2199 2200
		else
			sky2_link_down(sky2);
2201
	}
S
Stephen Hemminger 已提交
2202
out:
2203
	spin_unlock(&sky2->phy_lock);
2204 2205
}

S
Stephen Hemminger 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2220
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2221
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2222
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2223 2224 2225 2226

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2227
/* Transmit timeout is only called if we are running, carrier is up
2228 2229
 * and tx queue is full (stopped).
 */
2230 2231 2232
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2233
	struct sky2_hw *hw = sky2->hw;
2234

2235
	netif_err(sky2, timer, dev, "tx timeout\n");
2236

2237 2238 2239 2240
	netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
		      sky2->tx_cons, sky2->tx_prod,
		      sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		      sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2241

S
Stephen Hemminger 已提交
2242 2243
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2244 2245 2246 2247
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2248 2249
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2250
	unsigned port = sky2->port;
2251 2252
	int err;
	u16 ctl, mode;
2253
	u32 imask;
2254

S
stephen hemminger 已提交
2255
	/* MTU size outside the spec */
2256 2257 2258
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
stephen hemminger 已提交
2259
	/* MTU > 1500 on yukon FE and FE+ not allowed */
S
Stephen Hemminger 已提交
2260 2261 2262
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2263 2264
		return -EINVAL;

S
stephen hemminger 已提交
2265 2266 2267 2268
	/* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
		dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);

2269 2270 2271 2272 2273
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2274
	imask = sky2_read32(hw, B0_IMSK);
2275 2276
	sky2_write32(hw, B0_IMSK, 0);

2277 2278
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2279
	napi_disable(&hw->napi);
2280

2281 2282
	synchronize_irq(hw->pdev->irq);

2283
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2284
		sky2_set_tx_stfwd(hw, port);
2285 2286 2287

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2288 2289
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2290 2291

	dev->mtu = new_mtu;
2292

2293 2294 2295 2296 2297 2298
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2299
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2300

2301
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2302

2303 2304 2305 2306 2307
	err = sky2_alloc_rx_skbs(sky2);
	if (!err)
		sky2_rx_start(sky2);
	else
		sky2_rx_clean(sky2);
2308
	sky2_write32(hw, B0_IMSK, imask);
2309

2310
	sky2_read32(hw, B0_Y2_SP_LISR);
2311 2312
	napi_enable(&hw->napi);

2313 2314 2315
	if (err)
		dev_close(dev);
	else {
2316
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2317 2318 2319 2320

		netif_wake_queue(dev);
	}

2321 2322 2323
	return err;
}

2324 2325 2326 2327 2328 2329 2330
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2331
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2332 2333 2334
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2335
		skb_copy_from_linear_data(re->skb, skb->data, length);
2336 2337 2338 2339 2340
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2341
		skb_put(skb, length);
2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2384 2385
	struct sk_buff *skb;
	struct rx_ring_info nre;
2386 2387
	unsigned hdr_space = sky2->rx_data_size;

2388 2389 2390 2391 2392 2393
	nre.skb = sky2_rx_alloc(sky2);
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2394 2395 2396 2397

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2398
	*re = nre;
2399 2400 2401 2402

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2403
		skb_put(skb, length);
2404
	return skb;
2405 2406 2407 2408 2409

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2410 2411
}

2412 2413
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2414
 * For larger packets, get new buffer.
2415
 */
2416
static struct sk_buff *sky2_receive(struct net_device *dev,
2417 2418
				    u16 length, u32 status)
{
2419
 	struct sky2_port *sky2 = netdev_priv(dev);
2420
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2421
	struct sk_buff *skb = NULL;
2422 2423 2424 2425 2426 2427 2428
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2429

2430 2431 2432
	netif_printk(sky2, rx_status, KERN_DEBUG, dev,
		     "rx slot %u status 0x%x len %d\n",
		     sky2->rx_next, status, length);
2433

S
Stephen Hemminger 已提交
2434
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2435
	prefetch(sky2->rx_ring + sky2->rx_next);
2436

2437 2438 2439 2440 2441 2442 2443 2444 2445
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2446
	if (status & GMR_FS_ANY_ERR)
2447 2448
		goto error;

2449 2450 2451
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2452 2453
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2454
		goto len_error;
2455

2456
okay:
2457 2458 2459 2460
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2461 2462 2463

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2464
resubmit:
2465
	sky2_rx_submit(sky2, re);
2466

2467 2468
	return skb;

2469
len_error:
2470 2471
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2472
	++dev->stats.rx_length_errors;
2473 2474 2475 2476
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx length error: status %#x length %d\n",
			   status, length);
2477
	goto resubmit;
2478

2479
error:
2480
	++dev->stats.rx_errors;
2481
	if (status & GMR_FS_RX_FF_OV) {
2482
		dev->stats.rx_over_errors++;
2483 2484
		goto resubmit;
	}
2485

2486 2487 2488
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx error, status 0x%x length %d\n", status, length);
S
Stephen Hemminger 已提交
2489 2490

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2491
		dev->stats.rx_length_errors++;
2492
	if (status & GMR_FS_FRAGMENT)
2493
		dev->stats.rx_frame_errors++;
2494
	if (status & GMR_FS_CRC_ERR)
2495
		dev->stats.rx_crc_errors++;
2496

S
Stephen Hemminger 已提交
2497
	goto resubmit;
2498 2499
}

2500 2501
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2502
{
2503
	struct sky2_port *sky2 = netdev_priv(dev);
2504

2505
	if (netif_running(dev)) {
2506
		sky2_tx_complete(sky2, last);
2507 2508 2509 2510 2511

		/* Wake unless it's detached, and called e.g. from sky2_down() */
		if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
			netif_wake_queue(dev);
	}
2512 2513
}

S
Stephen Hemminger 已提交
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
		if (skb->ip_summed == CHECKSUM_NONE)
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
		return;
	}
#endif
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572
static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
{
	/* If this happens then driver assuming wrong format for chip type */
	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);

	/* Both checksum counters are programmed to start at
	 * the same offset, so unless there is a problem they
	 * should match. This failure is an early indication that
	 * hardware receive checksumming won't work.
	 */
	if (likely((u16)(status >> 16) == (u16)status)) {
		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = le16_to_cpu(status);
	} else {
		dev_notice(&sky2->hw->pdev->dev,
			   "%s: receive checksum problem (status = %#x)\n",
			   sky2->netdev->name, status);

		/* Disable checksum offload */
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_CHKSUM);
	}
}

2573 2574 2575 2576 2577 2578 2579 2580
static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
{
	struct sk_buff *skb;

	skb = sky2->rx_ring[sky2->rx_next].skb;
	skb->rxhash = le32_to_cpu(status);
}

2581
/* Process status response ring */
2582
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2583
{
2584
	int work_done = 0;
S
Stephen Hemminger 已提交
2585 2586
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2587

2588
	rmb();
2589
	do {
S
Stephen Hemminger 已提交
2590
		struct sky2_port *sky2;
2591
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2592
		unsigned port;
2593
		struct net_device *dev;
2594 2595 2596
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2597 2598 2599 2600
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2601

2602
		hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2603

S
Stephen Hemminger 已提交
2604
		port = le->css & CSS_LINK_BIT;
2605
		dev = hw->dev[port];
2606
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2607 2608
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2609

S
Stephen Hemminger 已提交
2610 2611
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2612
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2613 2614
			total_packets[port]++;
			total_bytes[port] += length;
2615

2616
			skb = sky2_receive(dev, length, status);
2617
			if (!skb)
S
Stephen Hemminger 已提交
2618
				break;
2619

2620
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2621
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2622
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2623 2624 2625 2626 2627 2628 2629
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2630 2631
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2632
			sky2_skb_rx(sky2, status, skb);
2633

2634
			/* Stop after net poll weight */
2635 2636
			if (++work_done >= to_do)
				goto exit_loop;
2637 2638
			break;

2639 2640 2641 2642 2643 2644 2645 2646 2647
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2648
		case OP_RXCHKS:
2649 2650
			if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
				sky2_rx_checksum(sky2, status);
2651 2652
			break;

2653 2654 2655 2656
		case OP_RSS_HASH:
			sky2_rx_hash(sky2, status);
			break;

2657
		case OP_TXINDEXLE:
2658
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2659
			sky2_tx_done(hw->dev[0], status & 0xfff);
2660 2661 2662 2663
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2664 2665 2666 2667
			break;

		default:
			if (net_ratelimit())
2668
				pr_warning("unknown status opcode 0x%x\n", opcode);
2669
		}
2670
	} while (hw->st_idx != idx);
2671

2672 2673 2674
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2675
exit_loop:
S
Stephen Hemminger 已提交
2676 2677
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2678

2679
	return work_done;
2680 2681 2682 2683 2684 2685
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2686
	if (net_ratelimit())
2687
		netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2688 2689

	if (status & Y2_IS_PAR_RD1) {
2690
		if (net_ratelimit())
2691
			netdev_err(dev, "ram data read parity error\n");
2692 2693 2694 2695 2696
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2697
		if (net_ratelimit())
2698
			netdev_err(dev, "ram data write parity error\n");
2699 2700 2701 2702 2703

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2704
		if (net_ratelimit())
2705
			netdev_err(dev, "MAC parity error\n");
2706 2707 2708 2709
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2710
		if (net_ratelimit())
2711
			netdev_err(dev, "RX parity error\n");
2712 2713 2714 2715
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2716
		if (net_ratelimit())
2717
			netdev_err(dev, "TCP segmentation error\n");
2718 2719 2720 2721 2722 2723
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2724
	struct pci_dev *pdev = hw->pdev;
2725
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2726 2727 2728
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2729

S
Stephen Hemminger 已提交
2730
	if (status & Y2_IS_TIST_OV)
2731 2732 2733
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2734 2735
		u16 pci_err;

2736
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2737
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2738
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2739
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2740
			        pci_err);
2741

2742
		sky2_pci_write16(hw, PCI_STATUS,
2743
				      pci_err | PCI_STATUS_ERROR_BITS);
2744
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2745 2746 2747
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2748
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2749
		u32 err;
2750

2751
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2752 2753 2754
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2755
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2756
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2757

S
Stephen Hemminger 已提交
2758
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2759
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

2775
	netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2776

2777 2778 2779 2780 2781 2782
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2783
	if (status & GM_IS_RX_FF_OR) {
2784
		++dev->stats.rx_fifo_errors;
2785 2786 2787 2788
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2789
		++dev->stats.tx_fifo_errors;
2790 2791 2792 2793
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2794
/* This should never happen it is a bug. */
2795
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2796 2797
{
	struct net_device *dev = hw->dev[port];
2798
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2799

2800
	dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2801 2802
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2803

2804
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2805
}
2806

S
Stephen Hemminger 已提交
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2825 2826 2827 2828
		netdev_printk(KERN_DEBUG, dev,
			      "hung mac %d:%d fifo %d (%d:%d)\n",
			      mac_lev, mac_rp, fifo_lev,
			      fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
S
Stephen Hemminger 已提交
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2840
static void sky2_watchdog(unsigned long arg)
2841
{
2842
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2843

S
Stephen Hemminger 已提交
2844
	/* Check for lost IRQ once a second */
2845
	if (sky2_read32(hw, B0_ISRC)) {
2846
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2847 2848 2849 2850
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2851
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2852 2853 2854 2855 2856
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2857
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2858
			     sky2_rx_hung(dev)) {
2859
				netdev_info(dev, "receiver hang detected\n");
S
Stephen Hemminger 已提交
2860 2861 2862 2863 2864 2865 2866
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2867
	}
2868

S
Stephen Hemminger 已提交
2869
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2870 2871
}

2872 2873
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2874
{
2875 2876
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2877

S
Stephen Hemminger 已提交
2878 2879
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2880

S
Stephen Hemminger 已提交
2881 2882
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2883

S
Stephen Hemminger 已提交
2884 2885
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2886

S
Stephen Hemminger 已提交
2887
	if (status & Y2_IS_CHK_RX1)
2888
		sky2_le_error(hw, 0, Q_R1);
2889

S
Stephen Hemminger 已提交
2890
	if (status & Y2_IS_CHK_RX2)
2891
		sky2_le_error(hw, 1, Q_R2);
2892

S
Stephen Hemminger 已提交
2893
	if (status & Y2_IS_CHK_TXA1)
2894
		sky2_le_error(hw, 0, Q_XA1);
2895

S
Stephen Hemminger 已提交
2896
	if (status & Y2_IS_CHK_TXA2)
2897
		sky2_le_error(hw, 1, Q_XA2);
2898 2899
}

2900
static int sky2_poll(struct napi_struct *napi, int work_limit)
2901
{
2902
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2903
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2904
	int work_done = 0;
2905
	u16 idx;
2906 2907 2908 2909 2910 2911 2912 2913 2914

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2915

S
Stephen Hemminger 已提交
2916 2917 2918
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

2919 2920
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2921 2922

		if (work_done >= work_limit)
2923 2924
			goto done;
	}
2925

2926 2927 2928
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2929

2930
	return work_done;
2931 2932
}

2933
static irqreturn_t sky2_intr(int irq, void *dev_id)
2934 2935 2936 2937 2938 2939 2940 2941
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2942

2943
	prefetch(&hw->st_le[hw->st_idx]);
2944 2945

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2946

2947 2948 2949 2950 2951 2952 2953 2954
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2955
	napi_schedule(&sky2->hw->napi);
2956 2957 2958 2959
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2960
static u32 sky2_mhz(const struct sky2_hw *hw)
2961
{
S
Stephen Hemminger 已提交
2962
	switch (hw->chip_id) {
2963
	case CHIP_ID_YUKON_EC:
2964
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2965
	case CHIP_ID_YUKON_EX:
2966
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2967
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2968
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
2969 2970
		return 125;

2971
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2982 2983 2984
	}
}

2985
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2986
{
2987
	return sky2_mhz(hw) * us;
2988 2989
}

2990
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2991
{
2992
	return clk / sky2_mhz(hw);
2993 2994
}

2995

2996
static int __devinit sky2_init(struct sky2_hw *hw)
2997
{
S
Stephen Hemminger 已提交
2998
	u8 t8;
2999

3000
	/* Enable all clocks and check for bad PCI access */
3001
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3002

3003
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
3004

3005
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3006 3007 3008 3009
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
3010
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3011 3012
		if (hw->chip_rev < CHIP_REV_YU_XL_A2)
			hw->flags |= SKY2_HW_RSS_BROKEN;
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
3038
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3039 3040 3041
		break;

	case CHIP_ID_YUKON_FE:
3042
		hw->flags = SKY2_HW_RSS_BROKEN;
3043 3044
		break;

S
Stephen Hemminger 已提交
3045 3046 3047 3048 3049 3050
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
3051 3052 3053 3054 3055 3056 3057 3058 3059

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3060
	case CHIP_ID_YUKON_UL_2:
3061 3062 3063 3064
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3065
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
3066
		hw->flags = SKY2_HW_GIGABIT
3067
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3068 3069 3070
			| SKY2_HW_ADV_POWER_CTL;
		break;

3071
	default:
3072 3073
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3074 3075 3076
		return -EOPNOTSUPP;
	}

3077 3078 3079
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3080

3081 3082 3083 3084 3085 3086 3087
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3088 3089 3090
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3091 3092 3093 3094 3095
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3096
	struct pci_dev *pdev = hw->pdev;
3097
	u16 status;
S
Stephen Hemminger 已提交
3098 3099
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3100

3101
	/* disable ASF */
3102 3103 3104
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3105 3106 3107
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3108 3109 3110 3111 3112 3113
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3114
		sky2_write16(hw, HCU_CCSR, status);
3115
		sky2_write32(hw, CPU_WDOG, 0);
3116 3117 3118
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3119 3120 3121 3122 3123

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3124 3125 3126
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3127
	/* clear PCI errors, if any */
3128
	status = sky2_pci_read16(hw, PCI_STATUS);
3129
	status |= PCI_STATUS_ERROR_BITS;
3130
	sky2_pci_write16(hw, PCI_STATUS, status);
3131 3132 3133

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
3134 3135
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
3136 3137
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3138 3139 3140 3141

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3142
		else
S
Stephen Hemminger 已提交
3143 3144
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3145

3146
	sky2_power_on(hw);
3147
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3148 3149 3150 3151

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3152

3153 3154
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3155 3156 3157
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3158 3159 3160 3161 3162 3163

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3164 3165
	}

S
Stephen Hemminger 已提交
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183
	if (hw->chip_id == CHIP_ID_YUKON_OPT) {
		u16 reg;
		u32 msk;

		if (hw->chip_rev == 0) {
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;

		/* reset PHY Link Detect */
3184
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197
		sky2_pci_write16(hw, PSM_CONFIG_REG4,
				 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);


		/* enable PHY Quick Link */
		msk = sky2_read32(hw, B0_IMSK);
		msk |= Y2_IS_PHY_QLNK;
		sky2_write32(hw, B0_IMSK, msk);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
		if (reg & PCI_EXP_LNKCTL_ASPMC) {
S
stephen hemminger 已提交
3198
			cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
S
Stephen Hemminger 已提交
3199 3200 3201
			/* restore the PCIe Link Control register */
			sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
		}
3202
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3203 3204 3205 3206 3207

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3208 3209
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3210 3211 3212 3213

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3214

3215 3216
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3217 3218 3219

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3220
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3221 3222 3223 3224 3225 3226 3227

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3228
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3244
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3245 3246

	for (i = 0; i < hw->ports; i++)
3247
		sky2_gmac_reset(hw, i);
3248

3249
	memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3250 3251 3252 3253 3254 3255
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3256
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3257 3258

	/* Set the list last index */
3259
	sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3260

3261 3262
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3263

3264 3265 3266 3267 3268
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3269

3270
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3271 3272
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3273

S
Stephen Hemminger 已提交
3274
	/* enable status unit */
3275 3276 3277 3278 3279
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3280 3281
}

3282 3283 3284 3285 3286 3287 3288
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3289
		netif_tx_lock(dev);
3290
		netif_device_detach(dev);	/* stop txq */
3291
		netif_tx_unlock(dev);
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
3304
			netdev_info(dev, "could not restart %d\n", err);
3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

S
Stephen Hemminger 已提交
3315 3316 3317
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3318
	u32 imask;
3319
	int i;
S
Stephen Hemminger 已提交
3320 3321 3322

	rtnl_lock();

S
Stephen Hemminger 已提交
3323
	napi_disable(&hw->napi);
3324 3325
	synchronize_irq(hw->pdev->irq);
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
3326
	sky2_write32(hw, B0_IMSK, 0);
3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		netif_carrier_off(dev);
		netif_tx_disable(dev);
		sky2_hw_down(sky2);
	}

S
Stephen Hemminger 已提交
3340 3341
	sky2_reset(hw);

3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		sky2_hw_up(sky2);
		netif_wake_queue(dev);
	}

	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

	sky2_read32(hw, B0_Y2_SP_LISR);
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3358 3359 3360 3361

	rtnl_unlock();
}

3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3379

3380 3381
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3382 3383 3384
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;
3385 3386 3387
	return 0;
}

3388
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3389
{
S
Stephen Hemminger 已提交
3390 3391 3392 3393 3394 3395
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3396

3397
		if (hw->flags & SKY2_HW_GIGABIT)
3398
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3399 3400
				| SUPPORTED_1000baseT_Full;
		return modes;
3401
	} else
S
Stephen Hemminger 已提交
3402 3403 3404 3405
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3406 3407
}

S
Stephen Hemminger 已提交
3408
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3409 3410 3411 3412 3413 3414 3415
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3416
	if (sky2_is_copper(hw)) {
3417
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3418 3419 3420
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3421
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3422
	}
3423 3424

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3425 3426
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3438
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3439 3440 3441 3442 3443 3444
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3445
		switch (ecmd->speed) {
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3480
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3481 3482 3483 3484
	}

	sky2->advertising = ecmd->advertising;

3485
	if (netif_running(dev)) {
3486
		sky2_phy_reinit(sky2);
3487 3488
		sky2_set_multicast(dev);
	}
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3505 3506
	char name[ETH_GSTRING_LEN];
	u16 offset;
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3518
	{ "collisions",    GM_TXF_COL },
3519 3520
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3521
	{ "single_collisions", GM_TXF_SNG_COL },
3522
	{ "multi_collisions", GM_TXF_MUL_COL },
3523

3524
	{ "rx_short",      GM_RXF_SHT },
3525
	{ "rx_runt", 	   GM_RXE_FRAG },
3526 3527 3528 3529 3530 3531 3532
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3533
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3534 3535
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3536
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3537 3538 3539 3540 3541 3542 3543 3544 3545

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3546 3547 3548 3549 3550 3551
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3552
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3553 3554 3555 3556 3557 3558
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3559 3560 3561 3562
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3563

3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3576 3577 3578 3579
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3580
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3581 3582
		return -EINVAL;

3583
	sky2_phy_reinit(sky2);
3584
	sky2_set_multicast(dev);
3585 3586 3587 3588

	return 0;
}

S
Stephen Hemminger 已提交
3589
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3590 3591 3592 3593 3594 3595
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3596
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3597
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3598
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3599

S
Stephen Hemminger 已提交
3600
	for (i = 2; i < count; i++)
3601 3602 3603 3604 3605 3606 3607 3608 3609
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3610
static int sky2_get_sset_count(struct net_device *dev, int sset)
3611
{
3612 3613 3614 3615 3616 3617
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3618 3619 3620
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3621
				   struct ethtool_stats *stats, u64 * data)
3622 3623 3624
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3625
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3626 3627
}

S
Stephen Hemminger 已提交
3628
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3644 3645 3646
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3647 3648 3649 3650 3651

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3652
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3653
		    dev->dev_addr, ETH_ALEN);
3654
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3655
		    dev->dev_addr, ETH_ALEN);
3656

3657 3658 3659 3660 3661
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3662 3663

	return 0;
3664 3665
}

3666 3667 3668 3669 3670 3671 3672 3673
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3674 3675 3676 3677 3678
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
3679
	struct netdev_hw_addr *ha;
3680 3681
	u16 reg;
	u8 filter[8];
3682 3683
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3684

3685
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3686 3687 3688 3689 3690
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3691
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3692
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3693
	else if (dev->flags & IFF_ALLMULTI)
3694
		memset(filter, 0xff, sizeof(filter));
3695
	else if (netdev_mc_empty(dev) && !rx_pause)
3696 3697 3698 3699
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		reg |= GM_RXCR_MCF_ENA;

3700 3701 3702
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

3703 3704
		netdev_for_each_mc_addr(ha, dev)
			sky2_add_filter(filter, ha->addr);
3705 3706 3707
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3708
		    (u16) filter[0] | ((u16) filter[1] << 8));
3709
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3710
		    (u16) filter[2] | ((u16) filter[3] << 8));
3711
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3712
		    (u16) filter[4] | ((u16) filter[5] << 8));
3713
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3714
		    (u16) filter[6] | ((u16) filter[7] << 8));
3715 3716 3717 3718 3719 3720 3721

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3722
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3723
{
S
Stephen Hemminger 已提交
3724 3725
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3726

S
Stephen Hemminger 已提交
3727 3728 3729 3730 3731
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3732 3733 3734
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3764

S
Stephen Hemminger 已提交
3765 3766
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3767
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3768 3769 3770 3771 3772 3773 3774 3775
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3776 3777 3778 3779 3780 3781
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3782
	unsigned int i;
3783

S
Stephen Hemminger 已提交
3784 3785
	if (data == 0)
		data = UINT_MAX;
3786

S
Stephen Hemminger 已提交
3787 3788 3789 3790 3791 3792 3793
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3794
	}
S
Stephen Hemminger 已提交
3795
	sky2_led(sky2, MO_LED_NORM);
3796 3797 3798 3799 3800 3801 3802 3803 3804

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3819 3820
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3821 3822 3823 3824 3825 3826 3827
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3828 3829 3830 3831 3832
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3833
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3834

3835 3836
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3837

3838
	return 0;
3839 3840
}

3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3881
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3882

3883 3884 3885
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3886 3887
		return -EINVAL;

3888
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
3889
		return -EINVAL;
3890
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3891
		return -EINVAL;
3892
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3916
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3917 3918 3919 3920 3921 3922 3923
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3924 3925 3926 3927 3928 3929 3930 3931
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
3932
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
3947 3948
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
3949 3950
		return -EINVAL;

3951
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3952 3953 3954

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
3955
	sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
S
Stephen Hemminger 已提交
3956

3957
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3958 3959 3960 3961
}

static int sky2_get_regs_len(struct net_device *dev)
{
3962
	return 0x4000;
S
Stephen Hemminger 已提交
3963 3964
}

3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
4009 4010
/*
 * Returns copy of control register region
4011
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
4012 4013 4014 4015 4016 4017
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
4018
	unsigned int b;
S
Stephen Hemminger 已提交
4019 4020 4021

	regs->version = 1;

4022
	for (b = 0; b < 128; b++) {
4023 4024
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
4025
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4026
		else if (sky2_reg_access_ok(sky2->hw, b))
4027
			memcpy_fromio(p, io, 128);
4028
		else
4029
			memset(p, 0, 128);
4030

4031 4032 4033
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
4034
}
4035

4036 4037 4038 4039 4040 4041 4042 4043
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

4044
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

4064 4065 4066
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4067
	struct sky2_hw *hw = sky2->hw;
4068 4069
	u16 reg2;

4070
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4071 4072 4073
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

4074
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4075
{
4076
	unsigned long start = jiffies;
4077

4078 4079 4080
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
4081
			dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4082 4083 4084 4085
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4086

4087 4088
	return 0;
}
4089

4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4112 4113
}

4114 4115
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4116
{
4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4144
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4159 4160 4161
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4162

4163
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4164 4165
}

4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
static int sky2_set_flags(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (data & ~ETH_FLAG_RXHASH)
		return -EOPNOTSUPP;

	if (data & ETH_FLAG_RXHASH) {
		if (sky2->hw->flags & SKY2_HW_RSS_BROKEN)
			return -EINVAL;

		dev->features |= NETIF_F_RXHASH;
	} else
		dev->features &= ~NETIF_F_RXHASH;

	rx_set_rss(dev);

	return 0;
}
4185

4186
static const struct ethtool_ops sky2_ethtool_ops = {
4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4211 4212
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4213
	.phys_id	= sky2_phys_id,
4214
	.get_sset_count = sky2_get_sset_count,
4215
	.get_ethtool_stats = sky2_get_ethtool_stats,
4216
	.set_flags	= sky2_set_flags,
4217 4218
};

S
Stephen Hemminger 已提交
4219 4220 4221 4222
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4303 4304 4305 4306
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4307
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4308 4309 4310 4311
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4312
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4313

4314
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4315 4316 4317 4318
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4319 4320 4321 4322 4323
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4324
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4325 4326
	last = sky2_read16(hw, STAT_PUT_IDX);

4327
	seq_printf(seq, "Status ring %u\n", hw->st_size);
S
Stephen Hemminger 已提交
4328 4329 4330 4331
	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
4332 4333
		for (idx = hw->st_idx; idx != last && idx < hw->st_size;
		     idx = RING_NEXT(idx, hw->st_size)) {
S
Stephen Hemminger 已提交
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4348 4349
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4392
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4393 4394
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4395
	sky2_read32(hw, B0_Y2_SP_LISR);
4396
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4421
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4422

4423
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4424
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4425

S
Stephen Hemminger 已提交
4426 4427 4428 4429 4430 4431 4432
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4433

S
Stephen Hemminger 已提交
4434 4435
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
4436
			netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
S
Stephen Hemminger 已提交
4437 4438
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4439
		}
S
Stephen Hemminger 已提交
4440 4441 4442 4443 4444 4445 4446 4447
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4484 4485 4486 4487 4488 4489
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4490
	.ndo_start_xmit		= sky2_xmit_frame,
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4507
	.ndo_start_xmit		= sky2_xmit_frame,
4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4519

4520 4521
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4522
						     unsigned port,
4523
						     int highmem, int wol)
4524 4525 4526 4527 4528
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4529
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4530 4531 4532 4533
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4534
	dev->irq = hw->pdev->irq;
4535 4536
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4537
	dev->netdev_ops = &sky2_netdev_ops[port];
4538 4539 4540 4541 4542 4543 4544

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4545 4546 4547 4548
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4549 4550
	sky2->flow_mode = FC_BOTH;

4551 4552 4553
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4554
	sky2->wol = wol;
4555

4556
	spin_lock_init(&sky2->phy_lock);
4557

S
Stephen Hemminger 已提交
4558
	sky2->tx_pending = TX_DEF_PENDING;
4559
	sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
4560
	sky2->rx_pending = RX_DEF_PENDING;
4561 4562 4563 4564 4565

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4566
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4567 4568 4569
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4570 4571 4572 4573
	/* Enable receive hashing unless hardware is known broken */
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
		dev->features |= NETIF_F_RXHASH;

4574
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4575 4576 4577 4578 4579
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4580 4581
#endif

4582
	/* read the mac address */
S
Stephen Hemminger 已提交
4583
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4584
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4585 4586 4587 4588

	return dev;
}

4589
static void __devinit sky2_show_addr(struct net_device *dev)
4590 4591 4592
{
	const struct sky2_port *sky2 = netdev_priv(dev);

4593
	netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4594 4595
}

4596
/* Handle software interrupt used during MSI test */
4597
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4598 4599 4600 4601 4602 4603 4604 4605
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4606
		hw->flags |= SKY2_HW_USE_MSI;
4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4621 4622
	init_waitqueue_head (&hw->msi_wait);

4623 4624
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4625
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4626
	if (err) {
4627
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4628 4629 4630 4631
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4632
	sky2_read8(hw, B0_CTST);
4633

4634
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4635

4636
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4637
		/* MSI test failed, go back to INTx mode */
4638 4639
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4640 4641 4642 4643 4644 4645

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4646
	sky2_read32(hw, B0_IMSK);
4647 4648 4649 4650 4651 4652

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4664
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4665 4666
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
S
Stephen Hemminger 已提交
4667 4668
	};

S
stephen hemminger 已提交
4669
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
S
Stephen Hemminger 已提交
4670 4671 4672 4673 4674 4675
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4676 4677 4678
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4679
	struct net_device *dev;
4680
	struct sky2_hw *hw;
4681
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4682
	u32 reg;
S
Stephen Hemminger 已提交
4683
	char buf1[16];
4684

S
Stephen Hemminger 已提交
4685 4686
	err = pci_enable_device(pdev);
	if (err) {
4687
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4688 4689 4690
		goto err_out;
	}

4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4707 4708
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4709
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4710
		goto err_out_disable;
4711 4712 4713 4714
	}

	pci_set_master(pdev);

4715
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4716
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4717
		using_dac = 1;
4718
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4719
		if (err < 0) {
4720 4721
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4722 4723 4724
			goto err_out_free_regions;
		}
	} else {
4725
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4726
		if (err) {
4727
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4728 4729 4730
			goto err_out_free_regions;
		}
	}
4731

S
Stephen Hemminger 已提交
4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
	err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4745
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4746

4747
	err = -ENOMEM;
4748 4749 4750

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4751
	if (!hw) {
4752
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4753 4754 4755 4756
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4757
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4758 4759 4760

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4761
		dev_err(&pdev->dev, "cannot map device registers\n");
4762 4763 4764
		goto err_out_free_hw;
	}

4765
	err = sky2_init(hw);
4766
	if (err)
S
Stephen Hemminger 已提交
4767
		goto err_out_iounmap;
4768

4769
	/* ring for status responses */
4770
	hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
4771 4772 4773 4774 4775
	hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_reset;

4776 4777
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4778

4779 4780
	sky2_reset(hw);

4781
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4782 4783
	if (!dev) {
		err = -ENOMEM;
4784
		goto err_out_free_pci;
4785
	}
4786

4787 4788 4789 4790 4791 4792 4793 4794
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4795 4796
	err = register_netdev(dev);
	if (err) {
4797
		dev_err(&pdev->dev, "cannot register net device\n");
4798 4799 4800
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4801 4802
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4803 4804
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4805 4806
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4807
			  hw->irq_name, hw);
4808
	if (err) {
4809
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4810 4811 4812
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4813
	napi_enable(&hw->napi);
4814

4815 4816
	sky2_show_addr(dev);

4817 4818 4819
	if (hw->ports > 1) {
		struct net_device *dev1;

4820
		err = -ENOMEM;
4821
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4822 4823 4824
		if (dev1 && (err = register_netdev(dev1)) == 0)
			sky2_show_addr(dev1);
		else {
4825 4826
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4827
			hw->dev[1] = NULL;
4828 4829 4830 4831
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
		}
4832 4833
	}

4834
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4835 4836
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4837
	pci_set_drvdata(pdev, hw);
4838
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
4839

4840 4841
	return 0;

S
Stephen Hemminger 已提交
4842
err_out_unregister:
4843
	if (hw->flags & SKY2_HW_USE_MSI)
4844
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4845
	unregister_netdev(dev);
4846 4847 4848
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
4849 4850 4851
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
err_out_reset:
S
Stephen Hemminger 已提交
4852
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4853 4854 4855 4856 4857 4858
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4859
err_out_disable:
4860 4861
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4862
	pci_set_drvdata(pdev, NULL);
4863 4864 4865 4866 4867
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4868
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4869
	int i;
4870

S
Stephen Hemminger 已提交
4871
	if (!hw)
4872 4873
		return;

4874
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4875
	cancel_work_sync(&hw->restart_work);
4876

S
Stephen Hemminger 已提交
4877
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4878
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4879

4880
	sky2_write32(hw, B0_IMSK, 0);
4881

4882 4883
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
4884
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4885
	sky2_read8(hw, B0_CTST);
4886 4887

	free_irq(pdev->irq, hw);
4888
	if (hw->flags & SKY2_HW_USE_MSI)
4889
		pci_disable_msi(pdev);
4890 4891
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
4892 4893
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4894

S
Stephen Hemminger 已提交
4895
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4896 4897
		free_netdev(hw->dev[i]);

4898 4899
	iounmap(hw->regs);
	kfree(hw);
4900

4901 4902 4903 4904 4905
	pci_set_drvdata(pdev, NULL);
}

static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4906
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4907
	int i, wol = 0;
4908

S
Stephen Hemminger 已提交
4909 4910 4911
	if (!hw)
		return 0;

4912 4913 4914
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4915
	rtnl_lock();
4916
	for (i = 0; i < hw->ports; i++) {
4917
		struct net_device *dev = hw->dev[i];
4918
		struct sky2_port *sky2 = netdev_priv(dev);
4919

4920
		sky2_detach(dev);
4921 4922 4923 4924 4925

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4926 4927
	}

S
stephen hemminger 已提交
4928 4929
	device_set_wakeup_enable(&pdev->dev, wol != 0);

4930
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4931
	napi_disable(&hw->napi);
4932
	sky2_power_aux(hw);
4933
	rtnl_unlock();
4934

4935
	pci_save_state(pdev);
4936
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4937
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4938

4939
	return 0;
4940 4941
}

S
stephen hemminger 已提交
4942
#ifdef CONFIG_PM
4943 4944
static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4945
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4946
	int i, err;
4947

S
Stephen Hemminger 已提交
4948 4949 4950
	if (!hw)
		return 0;

4951
	rtnl_lock();
4952 4953 4954
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4955 4956 4957 4958 4959

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4960
	pci_enable_wake(pdev, PCI_D0, 0);
4961 4962

	/* Re-enable all clocks */
S
stephen hemminger 已提交
4963 4964 4965 4966 4967
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
4968

4969
	sky2_reset(hw);
4970
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4971
	napi_enable(&hw->napi);
4972

4973
	for (i = 0; i < hw->ports; i++) {
4974 4975 4976
		err = sky2_reattach(hw->dev[i]);
		if (err)
			goto out;
4977
	}
4978
	rtnl_unlock();
4979

4980
	return 0;
4981
out:
4982 4983
	rtnl_unlock();

4984
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4985
	pci_disable_device(pdev);
4986
	return err;
4987 4988 4989
}
#endif

4990 4991
static void sky2_shutdown(struct pci_dev *pdev)
{
S
stephen hemminger 已提交
4992
	sky2_suspend(pdev, PMSG_SUSPEND);
4993 4994
}

4995
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4996 4997 4998 4999
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
5000
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
5001 5002
	.suspend = sky2_suspend,
	.resume = sky2_resume,
5003
#endif
5004
	.shutdown = sky2_shutdown,
5005 5006 5007 5008
};

static int __init sky2_init_module(void)
{
5009
	pr_info("driver version " DRV_VERSION "\n");
5010

S
Stephen Hemminger 已提交
5011
	sky2_debug_init();
5012
	return pci_register_driver(&sky2_driver);
5013 5014 5015 5016 5017
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
5018
	sky2_debug_cleanup();
5019 5020 5021 5022 5023 5024
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5025
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5026
MODULE_LICENSE("GPL");
5027
MODULE_VERSION(DRV_VERSION);