sky2.c 102.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
35
#include <net/ip.h>
36 37 38
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.14"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
66
#define RX_SKB_ALIGN		8
67
#define RX_BUF_WRITE		16
S
Stephen Hemminger 已提交
68 69 70 71

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
72
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

82
static const u32 default_msg =
S
Stephen Hemminger 已提交
83 84
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
85
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
86

S
Stephen Hemminger 已提交
87
static int debug = -1;		/* defaults above */
88 89 90
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

91
static int copybreak __read_mostly = 128;
92 93 94
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

95 96 97 98
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

S
Stephen Hemminger 已提交
99
static int idle_timeout = 0;
100
module_param(idle_timeout, int, 0);
S
Stephen Hemminger 已提交
101
MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
102

103
static const struct pci_device_id sky2_id_table[] = {
104 105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
131 132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
133
//	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
134 135
	{ 0 }
};
S
Stephen Hemminger 已提交
136

137 138 139 140 141
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
142
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
143

144 145 146 147
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
148
	"Extreme",	/* 0xb5 */
149 150
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
151 152 153
};

/* Access to external PHY */
154
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
155 156 157 158 159 160 161 162 163
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
164
			return 0;
S
Stephen Hemminger 已提交
165
		udelay(1);
166
	}
167

S
Stephen Hemminger 已提交
168
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
169
	return -ETIMEDOUT;
170 171
}

172
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
173 174 175
{
	int i;

S
Stephen Hemminger 已提交
176
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
177 178 179
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
180 181 182 183 184
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
185
		udelay(1);
186 187
	}

188 189 190 191 192 193 194 195 196 197
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
198 199
}

200

201 202 203 204 205
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
206

207 208
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
209

210 211 212 213 214 215 216 217
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
218

S
Stephen Hemminger 已提交
219
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
220
		u32 reg;
221

222 223 224 225 226 227 228 229 230 231 232
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);

		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);

		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
233 234 235 236 237

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
238
	}
239
}
240

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
257 258
}

259
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
260 261 262 263 264 265 266
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
267

268 269 270 271 272 273 274 275 276 277
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


303 304 305
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
306
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
307

S
Stephen Hemminger 已提交
308 309 310 311
	if (sky2->autoneg == AUTONEG_ENABLE
	    && !(hw->chip_id == CHIP_ID_YUKON_XL
		 || hw->chip_id == CHIP_ID_YUKON_EC_U
		 || hw->chip_id == CHIP_ID_YUKON_EX)) {
312 313 314
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
315
			   PHY_M_EC_MAC_S_MSK);
316 317
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
318
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
319
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
320
			/* set downshift counter to 3x and enable downshift */
321 322
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
323 324
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
325 326 327 328 329

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
330
	if (sky2_is_copper(hw)) {
331 332 333 334 335 336 337 338 339 340
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
341
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
342 343 344 345
			if (sky2->autoneg == AUTONEG_ENABLE
			    && (hw->chip_id == CHIP_ID_YUKON_XL
				|| hw->chip_id == CHIP_ID_YUKON_EC_U
				|| hw->chip_id == CHIP_ID_YUKON_EX)) {
S
Stephen Hemminger 已提交
346
				/* set downshift counter to 3x and enable downshift */
347 348 349 350 351 352 353 354 355
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
356
	}
357

S
Stephen Hemminger 已提交
358 359 360 361 362
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
363

S
Stephen Hemminger 已提交
364 365 366 367 368 369 370 371
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
372 373
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
374 375 376 377

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
378
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
379
		}
S
Stephen Hemminger 已提交
380 381

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
382 383
	}

S
Stephen Hemminger 已提交
384
	ctrl = PHY_CT_RESET;
385 386
	ct1000 = 0;
	adv = PHY_AN_CSMA;
387
	reg = 0;
388 389

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
390
		if (sky2_is_copper(hw)) {
391 392 393 394 395 396 397 398 399 400 401 402
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
403

404
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
405 406 407 408 409
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
410

411
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
412
		}
413 414 415 416 417 418 419

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

420 421
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
422 423 424 425

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
426
			reg |= GM_GPCR_SPEED_1000;
427 428 429
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
430
			reg |= GM_GPCR_SPEED_100;
431 432 433
			break;
		}

434 435 436
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
437 438
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
439 440


441
 		reg |= gm_fc_disable[sky2->flow_mode];
442 443

		/* Forward pause packets to GMAC? */
444
		if (sky2->flow_mode & FC_RX)
445 446 447
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
448 449
	}

450 451
	gma_write16(hw, port, GM_GP_CTRL, reg);

452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
477
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
478 479 480 481 482

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
483 484 485 486 487
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
488 489 490

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
491 492 493 494 495 496
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
497 498

		/* restore page register */
S
Stephen Hemminger 已提交
499
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
500
		break;
S
Stephen Hemminger 已提交
501

502
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
503
	case CHIP_ID_YUKON_EX:
504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
522 523 524 525 526

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
527
		ledover &= ~PHY_M_LED_MO_RX;
528 529
	}

530 531
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
532
		/* apply fixes in PHY AFE */
533 534
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

535
		/* increase differential signal amplitude in 10BASE-T */
536 537
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
538

539
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
540 541
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
542 543

		/* set page register to 0 */
544
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
545
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
546
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
547

548 549
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
550
			ledover |= PHY_M_LED_MO_100;
551
		}
552

553 554 555 556
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
557

S
shemminger@osdl.org 已提交
558
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
559 560 561 562 563 564
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

565 566 567 568 569 570 571 572 573 574
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

575
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
576 577 578 579 580 581 582 583
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
584
	sky2_pci_read32(hw, PCI_DEV_REG1);
585
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
586 587 588
	udelay(100);
}

589 590 591
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
592
	spin_lock_bh(&sky2->phy_lock);
593
	sky2_phy_init(sky2->hw, sky2->port);
594
	spin_unlock_bh(&sky2->phy_lock);
595 596
}

597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	reg1 |= PCI_Y2_PME_LEGACY;
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

664 665 666 667 668 669 670
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

671
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
672
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
673 674 675

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
676
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
677 678 679 680 681 682 683 684 685 686 687
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
688
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
689

690 691 692
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

693
	spin_lock_bh(&sky2->phy_lock);
694
	sky2_phy_init(hw, port);
695
	spin_unlock_bh(&sky2->phy_lock);
696 697 698 699 700

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

701 702
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
703 704 705 706 707 708 709
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
710
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
711 712 713 714 715 716 717 718 719 720 721 722 723

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
724
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
725

726
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
727 728 729 730 731 732 733
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
734 735 736 737
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
738 739 740 741 742 743
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
744 745
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
		     GMF_OPER_ON | GMF_RX_F_FL_ON);
746

S
shemminger@osdl.org 已提交
747
	/* Flush Rx MAC FIFO on any flow control or error */
748
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
749

750 751
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
752 753 754 755

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
756

S
Stephen Hemminger 已提交
757
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
758
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
759
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
760 761 762 763 764 765 766 767 768 769 770

		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);

		if (hw->dev[port]->mtu > ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);
		else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
771 772
	}

773 774
}

775 776
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
777
{
778 779 780 781 782 783
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
784

785 786 787 788 789 790 791
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
792
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
793

794 795 796 797 798 799
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
800

801 802 803
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
804 805 806 807 808 809 810 811
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
812
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
813 814 815
}

/* Setup Bus Memory Interface */
816
static void sky2_qset(struct sky2_hw *hw, u16 q)
817 818 819 820
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
821
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
822 823 824 825 826
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
827
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
828 829 830 831 832 833 834 835
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
836 837

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
838 839
}

S
Stephen Hemminger 已提交
840 841 842 843
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

844
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
845
	le->ctrl = 0;
S
Stephen Hemminger 已提交
846 847
	return le;
}
848

849 850 851 852 853 854
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

855 856
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
857
{
S
Stephen Hemminger 已提交
858
	/* Make sure write' to descriptors are complete before we tell hardware */
859
	wmb();
S
Stephen Hemminger 已提交
860 861 862 863
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
864 865
}

S
Stephen Hemminger 已提交
866

867 868 869
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
870
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
871
	le->ctrl = 0;
872 873 874
	return le;
}

875 876 877
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
878
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
879 880
}

881 882 883
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
884 885
{
	struct sky2_rx_le *le;
886
	u32 hi = high32(map);
887

S
Stephen Hemminger 已提交
888
	if (sky2->rx_addr64 != hi) {
889
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
890
		le->addr = cpu_to_le32(hi);
891
		le->opcode = OP_ADDR64 | HW_OWNER;
892
		sky2->rx_addr64 = high32(map + len);
893
	}
S
Stephen Hemminger 已提交
894

895
	le = sky2_next_rx(sky2);
896 897
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
898
	le->opcode = op | HW_OWNER;
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
944

945 946 947 948
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
949
static void rx_set_checksum(struct sky2_port *sky2)
950 951 952 953
{
	struct sky2_rx_le *le;

	le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
954
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
955 956
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
957 958 959 960

	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
961 962 963

}

964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
995
	mmiowb();
996
}
S
Stephen Hemminger 已提交
997

S
shemminger@osdl.org 已提交
998
/* Clean out receive buffer area, assumes receiver hardware stopped */
999 1000 1001 1002 1003
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1004
	for (i = 0; i < sky2->rx_pending; i++) {
1005
		struct rx_ring_info *re = sky2->rx_ring + i;
1006 1007

		if (re->skb) {
1008
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1009 1010 1011 1012 1013 1014
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1026
	switch (cmd) {
1027 1028 1029 1030 1031 1032
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1033

1034
		spin_lock_bh(&sky2->phy_lock);
1035
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1036
		spin_unlock_bh(&sky2->phy_lock);
1037

1038 1039 1040 1041 1042 1043 1044 1045
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1046
		spin_lock_bh(&sky2->phy_lock);
1047 1048
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1049
		spin_unlock_bh(&sky2->phy_lock);
1050 1051 1052 1053 1054
		break;
	}
	return err;
}

1055 1056 1057 1058 1059 1060 1061
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1062
	netif_tx_lock_bh(dev);
1063
	netif_poll_disable(sky2->hw->dev[0]);
1064 1065

	sky2->vlgrp = grp;
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1077

1078
	netif_poll_enable(sky2->hw->dev[0]);
1079
	netif_tx_unlock_bh(dev);
1080 1081 1082
}
#endif

1083
/*
1084 1085 1086
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1087 1088
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1089 1090
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1091
 */
1092
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1093 1094
{
	struct sk_buff *skb;
1095 1096
	unsigned long p;
	int i;
1097

1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1111 1112 1113
	}

	return skb;
1114 1115 1116 1117
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1118 1119
}

1120 1121
/*
 * Allocate and setup receiver buffer pool.
1122 1123 1124 1125 1126 1127
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1128
 */
1129
static int sky2_rx_start(struct sky2_port *sky2)
1130
{
1131
	struct sky2_hw *hw = sky2->hw;
1132
	struct rx_ring_info *re;
1133
	unsigned rxq = rxqaddr[sky2->port];
1134
	unsigned i, size, space, thresh;
1135

1136
	sky2->rx_put = sky2->rx_next = 0;
1137
	sky2_qset(hw, rxq);
1138

1139 1140 1141 1142 1143 1144
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1145
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1146 1147
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1148
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1149

1150 1151 1152
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185

	/* Space needed for frame data + headers rounded up */
	size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
		+ 8;

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1186
	for (i = 0; i < sky2->rx_pending; i++) {
1187
		re = sky2->rx_ring + i;
1188

1189
		re->skb = sky2_rx_alloc(sky2);
1190 1191 1192
		if (!re->skb)
			goto nomem;

1193 1194
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1195 1196
	}

1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1210
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1211
	sky2_put_idx(hw, rxq, sky2->rx_put);
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1224
	u32 ramsize, imask;
1225
	int cap, err = -ENOMEM;
1226
	struct net_device *otherdev = hw->dev[sky2->port^1];
1227

1228 1229 1230
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1231
	 */
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1244

1245 1246 1247 1248 1249
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1250 1251
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1252 1253 1254 1255
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1256
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1268
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1269 1270 1271 1272
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1273 1274
	sky2_phy_power(hw, port, 1);

1275 1276
	sky2_mac_init(hw, port);

1277 1278 1279
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1280

1281 1282
	if (ramsize > 0) {
		u32 rxspace;
1283

1284 1285 1286 1287
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1288

1289 1290 1291 1292 1293 1294 1295
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1296

1297
	sky2_qset(hw, txqaddr[port]);
1298

1299
	/* Set almost empty threshold */
1300 1301
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1302
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1303

1304 1305
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1306

1307
	err = sky2_rx_start(sky2);
1308 1309 1310 1311
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1312
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1313
	imask |= portirq_msk[port];
1314 1315
	sky2_write32(hw, B0_IMSK, imask);

1316 1317 1318
	return 0;

err_out:
1319
	if (sky2->rx_le) {
1320 1321
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1322 1323 1324
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1325 1326 1327
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1328 1329 1330 1331
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1332

1333 1334
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1335 1336 1337
	return err;
}

S
Stephen Hemminger 已提交
1338 1339 1340
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1341
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1342
}
1343

S
Stephen Hemminger 已提交
1344 1345
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1346
{
S
Stephen Hemminger 已提交
1347
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1348 1349
}

S
Stephen Hemminger 已提交
1350
/* Estimate of number of transmit list elements required */
1351
static unsigned tx_le_req(const struct sk_buff *skb)
1352
{
S
Stephen Hemminger 已提交
1353 1354 1355 1356 1357
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1358
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1359 1360
		++count;

1361
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1362 1363 1364
		++count;

	return count;
1365 1366
}

S
Stephen Hemminger 已提交
1367 1368 1369 1370 1371 1372
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1373 1374 1375 1376
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1377
	struct sky2_tx_le *le = NULL;
1378
	struct tx_ring_info *re;
1379 1380 1381 1382 1383 1384
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1385 1386
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1387

S
Stephen Hemminger 已提交
1388
	if (unlikely(netif_msg_tx_queued(sky2)))
1389 1390 1391 1392 1393
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1394
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1395

1396 1397
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1398
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1399
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1400
		le->opcode = OP_ADDR64 | HW_OWNER;
1401
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1402
	}
1403 1404

	/* Check for TCP Segmentation Offload */
1405
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1406
	if (mss != 0) {
1407
		mss += tcp_optlen(skb); /* TCP options */
1408
		mss += ip_hdrlen(skb) + sizeof(struct tcphdr);
1409 1410
		mss += ETH_HLEN;

1411 1412
		if (mss != sky2->tx_last_mss) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1413
			le->addr = cpu_to_le32(mss);
1414 1415 1416
			le->opcode = OP_LRGLEN | HW_OWNER;
			sky2->tx_last_mss = mss;
		}
1417 1418 1419
	}

	ctrl = 0;
1420 1421 1422 1423 1424
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1425
			le->addr = 0;
1426 1427 1428 1429 1430 1431 1432 1433 1434
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1435
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1436
		const unsigned offset = skb_transport_offset(skb);
S
Stephen Hemminger 已提交
1437 1438 1439
		u32 tcpsum;

		tcpsum = offset << 16;		/* sum start */
A
Al Viro 已提交
1440
		tcpsum |= offset + skb->csum_offset;	/* sum write */
1441

1442
		ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1443
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1444 1445
			ctrl |= UDPTCP;

S
Stephen Hemminger 已提交
1446 1447
		if (tcpsum != sky2->tx_tcpsum) {
			sky2->tx_tcpsum = tcpsum;
1448 1449

			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1450
			le->addr = cpu_to_le32(tcpsum);
1451 1452 1453 1454
			le->length = 0;	/* initial checksum value */
			le->ctrl = 1;	/* one packet */
			le->opcode = OP_TCPLISW | HW_OWNER;
		}
1455 1456 1457
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1458
	le->addr = cpu_to_le32((u32) mapping);
1459 1460
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1461
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1462

1463
	re = tx_le_re(sky2, le);
1464
	re->skb = skb;
1465
	pci_unmap_addr_set(re, mapaddr, mapping);
1466
	pci_unmap_len_set(re, maplen, len);
1467 1468

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1469
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1470 1471 1472

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1473
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1474 1475
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1476
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1477 1478 1479
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1480 1481 1482
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1483
		le->addr = cpu_to_le32((u32) mapping);
1484 1485
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1486
		le->opcode = OP_BUFFER | HW_OWNER;
1487

1488 1489 1490 1491
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1492
	}
1493

1494 1495
	le->ctrl |= EOP;

1496 1497
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1498

1499
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1500 1501 1502 1503 1504 1505

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1506 1507 1508
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1509
 *     buffers so make sure not to free skb to early.
1510
 */
1511
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1512
{
1513
	struct net_device *dev = sky2->netdev;
1514
	struct pci_dev *pdev = sky2->hw->pdev;
1515
	unsigned idx;
1516

1517
	BUG_ON(done >= TX_RING_SIZE);
1518

1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1531
			break;
1532 1533 1534
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1535
				       PCI_DMA_TODEVICE);
1536 1537 1538 1539 1540 1541 1542
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
1543 1544 1545
			sky2->net_stats.tx_packets++;
			sky2->net_stats.tx_bytes += re->skb->len;

1546
			dev_kfree_skb_any(re->skb);
1547 1548
		}

1549
		le->opcode = 0;	/* paranoia */
S
Stephen Hemminger 已提交
1550 1551
	}

1552
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1553 1554
	smp_mb();

1555
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1556 1557 1558 1559
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1560
static void sky2_tx_clean(struct net_device *dev)
1561
{
1562 1563 1564
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1565
	sky2_tx_complete(sky2, sky2->tx_prod);
1566
	netif_tx_unlock_bh(dev);
1567 1568 1569 1570 1571 1572 1573 1574 1575
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1576
	u32 imask;
1577

1578 1579 1580 1581
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1582 1583 1584
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1585
	/* Stop more packets from being queued */
1586
	netif_stop_queue(dev);
1587
	netif_carrier_off(dev);
1588

S
Stephen Hemminger 已提交
1589 1590 1591 1592 1593
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1594
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1595

1596 1597 1598 1599 1600
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1601
		     RB_RST_SET | RB_DIS_OP_MD);
1602 1603

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1604
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1605 1606 1607 1608 1609
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1610 1611
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1623 1624
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1625 1626 1627 1628 1629 1630 1631

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1632
	sky2_rx_stop(sky2);
1633 1634 1635 1636

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1637 1638
	sky2_phy_power(hw, port, 0);

S
shemminger@osdl.org 已提交
1639
	/* turn off LED's */
1640 1641
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1642 1643
	synchronize_irq(hw->pdev->irq);

1644
	sky2_tx_clean(dev);
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1656 1657 1658 1659 1660 1661
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1662 1663 1664 1665 1666
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1667
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1668 1669
		return SPEED_1000;

1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1688 1689 1690 1691 1692 1693
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1694 1695

	/* enable Rx/Tx */
1696
	reg = gma_read16(hw, port, GM_GP_CTRL);
1697 1698 1699 1700 1701 1702 1703 1704 1705
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);
	netif_wake_queue(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1706
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1707 1708
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

S
Stephen Hemminger 已提交
1709 1710 1711
	if (hw->chip_id == CHIP_ID_YUKON_XL
	    || hw->chip_id == CHIP_ID_YUKON_EC_U
	    || hw->chip_id == CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
1712
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1728 1729

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1730
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1731 1732 1733
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1734 1735
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1736
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1737 1738
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1739
		       fc_name[sky2->flow_status]);
1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);
	netif_stop_queue(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1762

1763 1764 1765
	sky2_phy_init(hw, port);
}

1766 1767 1768 1769 1770 1771 1772 1773
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1774 1775 1776 1777
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1778
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1779

1780
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1794
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1795

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
	if (!sky2_is_copper(hw)) {
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1813

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1824

1825
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1826
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1827
		sky2->flow_status = FC_NONE;
1828

1829
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1830 1831 1832 1833 1834 1835
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1836

1837 1838
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1839
{
1840 1841
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1842 1843
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1844 1845 1846
	if (!netif_running(dev))
		return;

1847 1848 1849 1850
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1851 1852 1853 1854
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1855
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1856 1857 1858 1859
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1860

S
Stephen Hemminger 已提交
1861 1862
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1863

S
Stephen Hemminger 已提交
1864 1865 1866
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1867

S
Stephen Hemminger 已提交
1868 1869
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1870
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1871 1872
		else
			sky2_link_down(sky2);
1873
	}
S
Stephen Hemminger 已提交
1874
out:
1875
	spin_unlock(&sky2->phy_lock);
1876 1877
}

S
Stephen Hemminger 已提交
1878
/* Transmit timeout is only called if we are running, carrier is up
1879 1880
 * and tx queue is full (stopped).
 */
1881 1882 1883
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1884
	struct sky2_hw *hw = sky2->hw;
1885 1886 1887 1888

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1889
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1890 1891 1892
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1893

S
Stephen Hemminger 已提交
1894 1895
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1896 1897 1898 1899
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1900 1901
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1902
	unsigned port = sky2->port;
1903 1904
	int err;
	u16 ctl, mode;
1905
	u32 imask;
1906 1907 1908 1909

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1910 1911 1912
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
		return -EINVAL;

1913 1914 1915 1916 1917
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1918
	imask = sky2_read32(hw, B0_IMSK);
1919 1920
	sky2_write32(hw, B0_IMSK, 0);

1921 1922 1923 1924
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1925 1926
	synchronize_irq(hw->pdev->irq);

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
		if (new_mtu > ETH_DATA_LEN) {
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);
			dev->features &= NETIF_F_TSO | NETIF_F_SG | NETIF_F_IP_CSUM;
		} else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
	}

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1939 1940
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1941 1942

	dev->mtu = new_mtu;
1943

1944 1945 1946 1947 1948 1949
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

1950
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
1951

1952
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1953

1954
	err = sky2_rx_start(sky2);
1955
	sky2_write32(hw, B0_IMSK, imask);
1956

1957 1958 1959
	if (err)
		dev_close(dev);
	else {
1960
		gma_write16(hw, port, GM_GP_CTRL, ctl);
1961 1962 1963 1964 1965

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1966 1967 1968
	return err;
}

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
1981
		skb_copy_from_linear_data(re->skb, skb->data, length);
1982 1983 1984 1985 1986
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
1987
		skb_put(skb, length);
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	pr_debug(PFX "receive new length=%d\n", length);

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2050
		skb_put(skb, length);
2051 2052 2053
	return skb;
}

2054 2055
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2056
 * For larger packets, get new buffer.
2057
 */
2058
static struct sk_buff *sky2_receive(struct net_device *dev,
2059 2060
				    u16 length, u32 status)
{
2061
 	struct sky2_port *sky2 = netdev_priv(dev);
2062
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2063
	struct sk_buff *skb = NULL;
2064 2065 2066

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2067
		       dev->name, sky2->rx_next, status, length);
2068

S
Stephen Hemminger 已提交
2069
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2070
	prefetch(sky2->rx_ring + sky2->rx_next);
2071

2072
	if (status & GMR_FS_ANY_ERR)
2073 2074
		goto error;

2075 2076 2077
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2078 2079 2080 2081
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2082
resubmit:
2083
	sky2_rx_submit(sky2, re);
2084

2085 2086 2087
	return skb;

error:
2088
	++sky2->net_stats.rx_errors;
2089
	if (status & GMR_FS_RX_FF_OV) {
2090
		sky2->net_stats.rx_over_errors++;
2091 2092
		goto resubmit;
	}
2093

2094
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2095
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2096
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2097 2098

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2099 2100 2101 2102 2103
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2104

S
Stephen Hemminger 已提交
2105
	goto resubmit;
2106 2107
}

2108 2109
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2110
{
2111
	struct sky2_port *sky2 = netdev_priv(dev);
2112

2113
	if (netif_running(dev)) {
2114
		netif_tx_lock(dev);
2115
		sky2_tx_complete(sky2, last);
2116
		netif_tx_unlock(dev);
2117
	}
2118 2119
}

2120 2121
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2122
{
2123
	struct sky2_port *sky2;
2124
	int work_done = 0;
2125
	unsigned buf_write[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2126
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2127

2128
	rmb();
2129

S
Stephen Hemminger 已提交
2130
	while (hw->st_idx != hwidx) {
2131 2132
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
		struct net_device *dev;
2133 2134 2135 2136
		struct sk_buff *skb;
		u32 status;
		u16 length;

2137
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2138

S
Stephen Hemminger 已提交
2139 2140
		BUG_ON(le->link >= 2);
		dev = hw->dev[le->link];
2141 2142

		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2143 2144
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2145

S
Stephen Hemminger 已提交
2146
		switch (le->opcode & ~HW_OWNER) {
2147
		case OP_RXSTAT:
2148
			skb = sky2_receive(dev, length, status);
2149 2150
			if (unlikely(!skb)) {
				sky2->net_stats.rx_dropped++;
2151
				goto force_update;
2152
			}
2153 2154

			skb->protocol = eth_type_trans(skb, dev);
2155 2156
			sky2->net_stats.rx_packets++;
			sky2->net_stats.rx_bytes += skb->len;
2157 2158
			dev->last_rx = jiffies;

2159 2160 2161 2162 2163 2164 2165
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2166
				netif_receive_skb(skb);
2167

2168 2169
			/* Update receiver after 16 frames */
			if (++buf_write[le->link] == RX_BUF_WRITE) {
2170 2171
force_update:
				sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
2172 2173 2174 2175
				buf_write[le->link] = 0;
			}

			/* Stop after net poll weight */
2176 2177
			if (++work_done >= to_do)
				goto exit_loop;
2178 2179
			break;

2180 2181 2182 2183 2184 2185 2186 2187 2188
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2189
		case OP_RXCHKS:
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
			if (!sky2->rx_csum)
				break;

			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
					     Q_ADDR(rxqaddr[le->link], Q_CSR),
					     BMU_DIS_RX_CHKSUM);
			}
2211 2212 2213
			break;

		case OP_TXINDEXLE:
2214
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2215 2216
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2217 2218 2219 2220
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2221 2222 2223 2224
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2225
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2226 2227
				       "unknown status opcode 0x%x\n", le->opcode);
			goto exit_loop;
2228
		}
2229
	}
2230

2231 2232
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
S
Stephen Hemminger 已提交
2233
	mmiowb();
2234

2235
exit_loop:
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245
	if (buf_write[0]) {
		sky2 = netdev_priv(hw->dev[0]);
		sky2_put_idx(hw, Q_R1, sky2->rx_put);
	}

	if (buf_write[1]) {
		sky2 = netdev_priv(hw->dev[1]);
		sky2_put_idx(hw, Q_R2, sky2->rx_put);
	}

2246
	return work_done;
2247 2248 2249 2250 2251 2252
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2253 2254 2255
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2256 2257

	if (status & Y2_IS_PAR_RD1) {
2258 2259 2260
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2261 2262 2263 2264 2265
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2266 2267 2268
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2269 2270 2271 2272 2273

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2274 2275
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2276 2277 2278 2279
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2280 2281
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2282 2283 2284 2285
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2286 2287 2288
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2289 2290 2291 2292 2293 2294 2295 2296
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2297
	if (status & Y2_IS_TIST_OV)
2298 2299 2300
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2301 2302
		u16 pci_err;

2303
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2304
		if (net_ratelimit())
2305 2306
			dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
			        pci_err);
2307 2308

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2309
		sky2_pci_write16(hw, PCI_STATUS,
2310
				 pci_err | PCI_STATUS_ERROR_BITS);
2311 2312 2313 2314
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2315
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2316 2317
		u32 pex_err;

2318
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2319

2320
		if (net_ratelimit())
2321 2322
			dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
				pex_err);
2323 2324 2325

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2326 2327
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2328 2329
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2330
		if (pex_err & PEX_FATAL_ERRORS) {
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2354 2355 2356 2357 2358 2359
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370
	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2371 2372 2373
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2374 2375 2376
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2377 2378 2379
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2380

2381 2382 2383 2384
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2385

2386
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2387
}
2388

2389 2390 2391
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2392 2393 2394 2395 2396 2397 2398
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2399 2400
static void sky2_idle(unsigned long arg)
{
2401 2402
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2403 2404 2405

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2406 2407

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2408 2409
}

2410 2411
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2412
{
2413 2414
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2415

S
Stephen Hemminger 已提交
2416 2417
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2418

S
Stephen Hemminger 已提交
2419 2420
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2421

S
Stephen Hemminger 已提交
2422 2423
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2424

S
Stephen Hemminger 已提交
2425
	if (status & Y2_IS_CHK_RX1)
2426
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2427

S
Stephen Hemminger 已提交
2428
	if (status & Y2_IS_CHK_RX2)
2429
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2430

S
Stephen Hemminger 已提交
2431
	if (status & Y2_IS_CHK_TXA1)
2432
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2433

S
Stephen Hemminger 已提交
2434
	if (status & Y2_IS_CHK_TXA2)
2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

static int sky2_poll(struct net_device *dev0, int *budget)
{
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
	int work_limit = min(dev0->quota, *budget);
	int work_done = 0;
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2453

S
Stephen Hemminger 已提交
2454
	work_done = sky2_status_intr(hw, work_limit);
2455 2456
	if (work_done < work_limit) {
		netif_rx_complete(dev0);
2457

S
Stephen Hemminger 已提交
2458
		/* end of interrupt, re-enables also acts as I/O synchronization */
2459 2460 2461 2462 2463
		sky2_read32(hw, B0_Y2_SP_LISR);
		return 0;
	} else {
		*budget -= work_done;
		dev0->quota -= work_done;
S
Stephen Hemminger 已提交
2464
		return 1;
2465
	}
2466 2467
}

2468
static irqreturn_t sky2_intr(int irq, void *dev_id)
2469 2470 2471 2472 2473 2474 2475 2476 2477
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2478

2479 2480 2481
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2482

2483 2484 2485 2486 2487 2488 2489
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2490
	struct net_device *dev0 = sky2->hw->dev[0];
2491

2492 2493
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2494 2495 2496 2497
}
#endif

/* Chip internal frequency for clock calculations */
2498
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2499
{
S
Stephen Hemminger 已提交
2500
	switch (hw->chip_id) {
2501
	case CHIP_ID_YUKON_EC:
2502
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2503
	case CHIP_ID_YUKON_EX:
2504
		return 125;	/* 125 Mhz */
2505
	case CHIP_ID_YUKON_FE:
2506
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2507
	default:		/* YUKON_XL */
2508
		return 156;	/* 156 Mhz */
2509 2510 2511
	}
}

2512
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2513
{
2514
	return sky2_mhz(hw) * us;
2515 2516
}

2517
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2518
{
2519
	return clk / sky2_mhz(hw);
2520 2521
}

2522

2523
static int __devinit sky2_init(struct sky2_hw *hw)
2524
{
S
Stephen Hemminger 已提交
2525
	u8 t8;
2526

2527 2528 2529
	/* Enable all clocks */
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);

2530
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2531

2532 2533
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2534 2535
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2536 2537 2538
		return -EOPNOTSUPP;
	}

S
Stephen Hemminger 已提交
2539 2540 2541 2542
	if (hw->chip_id == CHIP_ID_YUKON_EX)
		dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
			 "Please report success or failure to <netdev@vger.kernel.org>\n");

2543 2544 2545 2546
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2547 2548 2549
		dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
			yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
			hw->chip_id, hw->chip_rev);
2550 2551 2552
		return -EOPNOTSUPP;
	}

2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
	u16 status;
	int i;

2569
	/* disable ASF */
2570 2571 2572 2573 2574 2575 2576 2577
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2578 2579 2580 2581 2582 2583

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2584
	status = sky2_pci_read16(hw, PCI_STATUS);
2585

2586
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2587 2588
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2589 2590 2591 2592

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2593 2594 2595
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2596

2597
	sky2_power_on(hw);
2598 2599 2600 2601 2602 2603 2604 2605

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2606 2607
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2608 2609 2610 2611

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2612

2613 2614
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2615 2616
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2617 2618 2619

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2620
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2621 2622 2623 2624 2625 2626 2627

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2628
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2644
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2645 2646

	for (i = 0; i < hw->ports; i++)
2647
		sky2_gmac_reset(hw, i);
2648 2649 2650 2651 2652 2653 2654 2655

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2656
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2657 2658

	/* Set the list last index */
S
Stephen Hemminger 已提交
2659
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2660

2661 2662
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2663

2664 2665 2666 2667 2668
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2669

2670
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2671 2672
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2673

S
Stephen Hemminger 已提交
2674
	/* enable status unit */
2675 2676 2677 2678 2679
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2680 2681
}

S
Stephen Hemminger 已提交
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	dev_dbg(&hw->pdev->dev, "restarting\n");

	del_timer_sync(&hw->idle_timer);

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);

	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
	netif_poll_enable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	sky2_idle_start(hw);

	rtnl_unlock();
}

2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2742

2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

	if (hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2754 2755 2756
	return 0;
}

2757
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2758
{
S
Stephen Hemminger 已提交
2759 2760 2761 2762 2763 2764
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2765 2766 2767

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2768 2769
				| SUPPORTED_1000baseT_Full;
		return modes;
2770
	} else
S
Stephen Hemminger 已提交
2771 2772 2773 2774
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2775 2776
}

S
Stephen Hemminger 已提交
2777
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2778 2779 2780 2781 2782 2783 2784
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2785
	if (sky2_is_copper(hw)) {
2786
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2787 2788 2789 2790 2791 2792
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2793
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2794 2795 2796
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2797
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2798
	}
2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2819
		switch (ecmd->speed) {
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2859 2860
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2877 2878
	char name[ETH_GSTRING_LEN];
	u16 offset;
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2890
	{ "collisions",    GM_TXF_COL },
2891 2892
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2893
	{ "single_collisions", GM_TXF_SNG_COL },
2894
	{ "multi_collisions", GM_TXF_MUL_COL },
2895

2896
	{ "rx_short",      GM_RXF_SHT },
2897
	{ "rx_runt", 	   GM_RXE_FRAG },
2898 2899 2900 2901 2902 2903 2904
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2905
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2906 2907
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2908
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2909 2910 2911 2912 2913 2914 2915 2916 2917

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2932

2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2945 2946 2947 2948
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2949
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2950 2951
		return -EINVAL;

2952
	sky2_phy_reinit(sky2);
2953 2954 2955 2956

	return 0;
}

S
Stephen Hemminger 已提交
2957
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
2958 2959 2960 2961 2962 2963
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2964
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
2965
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2966
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
2967

S
Stephen Hemminger 已提交
2968
	for (i = 2; i < count; i++)
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
2984
				   struct ethtool_stats *stats, u64 * data)
2985 2986 2987
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
2988
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
2989 2990
}

S
Stephen Hemminger 已提交
2991
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3013 3014 3015
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3016 3017 3018 3019 3020

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3021
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3022
		    dev->dev_addr, ETH_ALEN);
3023
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3024
		    dev->dev_addr, ETH_ALEN);
3025

3026 3027 3028 3029 3030
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3031 3032

	return 0;
3033 3034
}

3035 3036 3037 3038 3039 3040 3041 3042
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3043 3044 3045 3046 3047 3048 3049 3050
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3051 3052
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3053

3054
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3055 3056 3057 3058 3059
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3060
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3061
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3062
	else if (dev->flags & IFF_ALLMULTI)
3063
		memset(filter, 0xff, sizeof(filter));
3064
	else if (dev->mc_count == 0 && !rx_pause)
3065 3066 3067 3068 3069
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3070 3071 3072 3073 3074
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3075 3076 3077
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3078
		    (u16) filter[0] | ((u16) filter[1] << 8));
3079
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3080
		    (u16) filter[2] | ((u16) filter[3] << 8));
3081
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3082
		    (u16) filter[4] | ((u16) filter[5] << 8));
3083
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3084
		    (u16) filter[6] | ((u16) filter[7] << 8));
3085 3086 3087 3088 3089 3090 3091

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3092
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3093
{
S
Stephen Hemminger 已提交
3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3112 3113
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3114
	}
3115 3116 3117 3118 3119 3120 3121 3122
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3123
	u16 ledctrl, ledover = 0;
3124
	long ms;
3125
	int interrupted;
3126 3127
	int onoff = 1;

S
Stephen Hemminger 已提交
3128
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3129 3130 3131 3132 3133
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3134
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3135 3136 3137 3138 3139 3140 3141 3142 3143
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3144

3145 3146
	interrupted = 0;
	while (!interrupted && ms > 0) {
3147 3148 3149
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3150
		spin_unlock_bh(&sky2->phy_lock);
3151
		interrupted = msleep_interruptible(250);
3152
		spin_lock_bh(&sky2->phy_lock);
3153

3154 3155 3156 3157
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3158 3159 3160 3161 3162 3163 3164 3165 3166
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3167
	spin_unlock_bh(&sky2->phy_lock);
3168 3169 3170 3171 3172 3173 3174 3175 3176

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3191 3192 3193 3194 3195 3196 3197 3198 3199
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3200
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3201

3202 3203
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3204

3205
	return 0;
3206 3207
}

3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3248
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3249

3250 3251 3252
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3253 3254
		return -EINVAL;

3255
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3256
		return -EINVAL;
3257
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3258
		return -EINVAL;
3259
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3283
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3284 3285 3286 3287 3288 3289 3290
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3325
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3326
		err = sky2_up(dev);
3327 3328
		if (err)
			dev_close(dev);
3329 3330
		else
			sky2_set_multicast(dev);
3331
	}
S
Stephen Hemminger 已提交
3332 3333 3334 3335 3336 3337

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3338
	return 0x4000;
S
Stephen Hemminger 已提交
3339 3340 3341 3342
}

/*
 * Returns copy of control register region
3343
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3344 3345 3346 3347 3348 3349 3350 3351
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

	regs->version = 1;
3352
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3353

3354 3355
	memcpy_fromio(p, io, B3_RAM_ADDR);

3356 3357 3358 3359 3360 3361 3362 3363
	/* skip diagnostic ram region */
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);

	/* copy GMAC registers */
	memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
	if (sky2->hw->ports > 1)
		memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);

S
Stephen Hemminger 已提交
3364
}
3365

3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

	return dev->mtu > ETH_DATA_LEN &&
		(hw->chip_id == CHIP_ID_YUKON_EX
		 || hw->chip_id == CHIP_ID_YUKON_EC_U);
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3396
static const struct ethtool_ops sky2_ethtool_ops = {
S
Stephen Hemminger 已提交
3397 3398
	.get_settings = sky2_get_settings,
	.set_settings = sky2_set_settings,
3399 3400 3401
	.get_drvinfo  = sky2_get_drvinfo,
	.get_wol      = sky2_get_wol,
	.set_wol      = sky2_set_wol,
S
Stephen Hemminger 已提交
3402 3403
	.get_msglevel = sky2_get_msglevel,
	.set_msglevel = sky2_set_msglevel,
3404
	.nway_reset   = sky2_nway_reset,
S
Stephen Hemminger 已提交
3405 3406 3407 3408 3409 3410
	.get_regs_len = sky2_get_regs_len,
	.get_regs = sky2_get_regs,
	.get_link = ethtool_op_get_link,
	.get_sg = ethtool_op_get_sg,
	.set_sg = ethtool_op_set_sg,
	.get_tx_csum = ethtool_op_get_tx_csum,
3411
	.set_tx_csum = sky2_set_tx_csum,
S
Stephen Hemminger 已提交
3412
	.get_tso = ethtool_op_get_tso,
3413
	.set_tso = sky2_set_tso,
S
Stephen Hemminger 已提交
3414 3415 3416
	.get_rx_csum = sky2_get_rx_csum,
	.set_rx_csum = sky2_set_rx_csum,
	.get_strings = sky2_get_strings,
3417 3418
	.get_coalesce = sky2_get_coalesce,
	.set_coalesce = sky2_set_coalesce,
S
Stephen Hemminger 已提交
3419 3420
	.get_ringparam = sky2_get_ringparam,
	.set_ringparam = sky2_set_ringparam,
3421 3422
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
S
Stephen Hemminger 已提交
3423
	.phys_id = sky2_phys_id,
3424 3425
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3426
	.get_perm_addr	= ethtool_op_get_perm_addr,
3427 3428 3429 3430
};

/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3431 3432
						     unsigned port,
						     int highmem, int wol)
3433 3434 3435 3436 3437
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3438
		dev_err(&hw->pdev->dev, "etherdev alloc failed");
3439 3440 3441 3442 3443
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3444
	dev->irq = hw->pdev->irq;
3445 3446
	dev->open = sky2_up;
	dev->stop = sky2_down;
3447
	dev->do_ioctl = sky2_ioctl;
3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3460 3461 3462 3463 3464
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3465 3466 3467 3468 3469 3470 3471 3472 3473
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3474 3475
	sky2->flow_mode = FC_BOTH;

3476 3477 3478
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3479
	sky2->rx_csum = 1;
3480
	sky2->wol = wol;
3481

3482
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3483
	sky2->tx_pending = TX_DEF_PENDING;
3484
	sky2->rx_pending = RX_DEF_PENDING;
3485 3486 3487 3488 3489

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
3490
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3491 3492 3493
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

3494 3495 3496 3497 3498
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
#endif

3499
	/* read the mac address */
S
Stephen Hemminger 已提交
3500
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3501
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3502 3503 3504 3505 3506 3507 3508 3509

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

3510
static void __devinit sky2_show_addr(struct net_device *dev)
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3521
/* Handle software interrupt used during MSI test */
3522
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3523 3524 3525 3526 3527 3528 3529 3530
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3531
		hw->msi = 1;
3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3546 3547
	init_waitqueue_head (&hw->msi_wait);

3548 3549
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3550
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3551
	if (err) {
3552
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3553 3554 3555 3556
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3557
	sky2_read8(hw, B0_CTST);
3558

3559
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3560

3561
	if (!hw->msi) {
3562
		/* MSI test failed, go back to INTx mode */
3563 3564
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
3565 3566 3567 3568 3569 3570

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3571
	sky2_read32(hw, B0_IMSK);
3572 3573 3574 3575 3576 3577

	free_irq(pdev->irq, hw);

	return err;
}

3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

3590 3591 3592
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
3593
	struct net_device *dev;
3594
	struct sky2_hw *hw;
3595
	int err, using_dac = 0, wol_default;
3596

S
Stephen Hemminger 已提交
3597 3598
	err = pci_enable_device(pdev);
	if (err) {
3599
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3600 3601 3602
		goto err_out;
	}

S
Stephen Hemminger 已提交
3603 3604
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3605
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3606
		goto err_out_disable;
3607 3608 3609 3610
	}

	pci_set_master(pdev);

3611 3612 3613 3614 3615
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
3616 3617
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
3618 3619 3620
			goto err_out_free_regions;
		}
	} else {
3621 3622
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
3623
			dev_err(&pdev->dev, "no usable DMA configuration\n");
3624 3625 3626
			goto err_out_free_regions;
		}
	}
3627

3628 3629
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

3630
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3631
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3632
	if (!hw) {
3633
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3634 3635 3636 3637 3638 3639 3640
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
3641
		dev_err(&pdev->dev, "cannot map device registers\n");
3642 3643 3644
		goto err_out_free_hw;
	}

3645
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3646 3647 3648
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3649 3650 3651
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3652
		reg &= ~PCI_REV_DESC;
3653 3654 3655 3656
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3657 3658 3659 3660 3661 3662
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3663
	err = sky2_init(hw);
3664
	if (err)
S
Stephen Hemminger 已提交
3665
		goto err_out_iounmap;
3666

3667
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3668 3669
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3670
	       hw->chip_id, hw->chip_rev);
3671

3672 3673 3674
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3675 3676
	if (!dev) {
		err = -ENOMEM;
3677
		goto err_out_free_pci;
3678
	}
3679

3680 3681 3682 3683 3684 3685 3686 3687
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
3688 3689
	err = register_netdev(dev);
	if (err) {
3690
		dev_err(&pdev->dev, "cannot register net device\n");
3691 3692 3693
		goto err_out_free_netdev;
	}

3694 3695
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
3696
	if (err) {
3697
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3698 3699 3700 3701
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3702 3703
	sky2_show_addr(dev);

3704 3705 3706
	if (hw->ports > 1) {
		struct net_device *dev1;

3707
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
3708 3709 3710 3711 3712
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
3713 3714
			hw->dev[1] = NULL;
			free_netdev(dev1);
3715 3716
		} else
			sky2_show_addr(dev1);
3717 3718
	}

3719
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
S
Stephen Hemminger 已提交
3720 3721
	INIT_WORK(&hw->restart_work, sky2_restart);

3722
	sky2_idle_start(hw);
3723

S
Stephen Hemminger 已提交
3724 3725
	pci_set_drvdata(pdev, hw);

3726 3727
	return 0;

S
Stephen Hemminger 已提交
3728
err_out_unregister:
3729 3730
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3731
	unregister_netdev(dev);
3732 3733 3734
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
3735
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3736 3737 3738 3739 3740 3741 3742
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
3743
err_out_disable:
3744 3745
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
3746
	pci_set_drvdata(pdev, NULL);
3747 3748 3749 3750 3751
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3752
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3753 3754
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
3755
	if (!hw)
3756 3757
		return;

3758 3759
	del_timer_sync(&hw->idle_timer);

S
Stephen Hemminger 已提交
3760 3761
	flush_scheduled_work();

3762
	sky2_write32(hw, B0_IMSK, 0);
3763 3764
	synchronize_irq(hw->pdev->irq);

3765
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
3766 3767 3768
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
3769 3770
	unregister_netdev(dev0);

3771 3772
	sky2_power_aux(hw);

3773
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
3774
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3775
	sky2_read8(hw, B0_CTST);
3776 3777

	free_irq(pdev->irq, hw);
3778 3779
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3780
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3781 3782
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
3783

3784 3785 3786 3787 3788
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
3789

3790 3791 3792 3793 3794 3795
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
3796
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3797
	int i, wol = 0;
3798

S
Stephen Hemminger 已提交
3799 3800 3801
	if (!hw)
		return 0;

3802
	del_timer_sync(&hw->idle_timer);
3803
	netif_poll_disable(hw->dev[0]);
3804

3805
	for (i = 0; i < hw->ports; i++) {
3806
		struct net_device *dev = hw->dev[i];
3807
		struct sky2_port *sky2 = netdev_priv(dev);
3808

3809
		if (netif_running(dev))
3810
			sky2_down(dev);
3811 3812 3813 3814 3815

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
3816 3817
	}

3818
	sky2_write32(hw, B0_IMSK, 0);
3819
	sky2_power_aux(hw);
3820

3821
	pci_save_state(pdev);
3822
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
3823 3824
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

3825
	return 0;
3826 3827 3828 3829
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3830
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3831
	int i, err;
3832

S
Stephen Hemminger 已提交
3833 3834 3835
	if (!hw)
		return 0;

3836 3837 3838 3839 3840 3841 3842 3843
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

3844
	pci_enable_wake(pdev, PCI_D0, 0);
3845 3846 3847 3848 3849

	/* Re-enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

3850
	sky2_reset(hw);
3851

3852 3853
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3854
	for (i = 0; i < hw->ports; i++) {
3855
		struct net_device *dev = hw->dev[i];
3856
		if (netif_running(dev)) {
3857 3858 3859 3860 3861
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
3862
				goto out;
3863
			}
3864 3865
		}
	}
3866

3867
	netif_poll_enable(hw->dev[0]);
3868
	sky2_idle_start(hw);
3869
	return 0;
3870
out:
3871
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
3872
	pci_disable_device(pdev);
3873
	return err;
3874 3875 3876
}
#endif

3877 3878 3879 3880 3881
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
3882 3883 3884
	if (!hw)
		return;

3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	del_timer_sync(&hw->idle_timer);
	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

3909
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
3910 3911 3912 3913
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
3914
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
3915 3916
	.suspend = sky2_suspend,
	.resume = sky2_resume,
3917
#endif
3918
	.shutdown = sky2_shutdown,
3919 3920 3921 3922
};

static int __init sky2_init_module(void)
{
3923
	return pci_register_driver(&sky2_driver);
3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3935
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
3936
MODULE_LICENSE("GPL");
3937
MODULE_VERSION(DRV_VERSION);