sky2.c 124.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
29
#include <linux/dma-mapping.h>
30 31 32 33
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
34
#include <net/ip.h>
35 36 37
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
38
#include <linux/workqueue.h>
39
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
40
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
41
#include <linux/debugfs.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.24"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
66 67

#define TX_RING_SIZE		512
68
#define TX_DEF_PENDING		128
69
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
70
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
71

S
Stephen Hemminger 已提交
72
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
73 74 75 76 77
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

78 79 80
#define SKY2_EEPROM_MAGIC	0x9955aabb


81 82
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

83
static const u32 default_msg =
S
Stephen Hemminger 已提交
84 85
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
86
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
87

S
Stephen Hemminger 已提交
88
static int debug = -1;		/* defaults above */
89 90 91
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

92
static int copybreak __read_mostly = 128;
93 94 95
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

96 97 98 99
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

100
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
101 102
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
103
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
104
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
105
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
107 108 109 110 111 112 113 114 115 116 117 118
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
119
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
120
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
124 125 126 127 128
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
129
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
130 131 132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
133 134
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
137 138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
139
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
140 141
	{ 0 }
};
S
Stephen Hemminger 已提交
142

143 144 145 146 147
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
148
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
149

150 151
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
152
/* Access to PHY via serial interconnect */
153
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
154 155 156 157 158 159 160 161
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
162 163 164 165 166
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
167
			return 0;
S
Stephen Hemminger 已提交
168 169

		udelay(10);
170
	}
171

S
Stephen Hemminger 已提交
172
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
173
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
174 175 176 177

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
178 179
}

180
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
181 182 183
{
	int i;

S
Stephen Hemminger 已提交
184
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
185 186 187
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
188 189 190 191 192
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
193 194 195 196
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
197
		udelay(10);
198 199
	}

S
Stephen Hemminger 已提交
200
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
201
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
202 203 204
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
205 206
}

S
Stephen Hemminger 已提交
207
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
208 209
{
	u16 v;
S
Stephen Hemminger 已提交
210
	__gm_phy_read(hw, port, reg, &v);
211
	return v;
212 213
}

214

215 216 217 218 219
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
220

221 222
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
223

224 225 226 227 228 229 230 231
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
232

233
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
234
		u32 reg;
235

236
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
237

238
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
239 240
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
241
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
242

243
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
244 245
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
246
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
247

248
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
249 250 251 252 253

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
254 255

		sky2_read32(hw, B2_GP_IO);
256
	}
257
}
258

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
275 276
}

277
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
278 279 280 281 282
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
283

284 285 286 287 288 289 290 291 292 293
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

294 295 296 297 298 299 300 301 302 303
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
304
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
305 306
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
307
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
308 309 310 311 312 313 314 315 316 317 318
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


319 320 321
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
322
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
323

S
Stephen Hemminger 已提交
324
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
325
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
326 327 328
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
329
			   PHY_M_EC_MAC_S_MSK);
330 331
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
332
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
333
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
334
			/* set downshift counter to 3x and enable downshift */
335 336
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
337 338
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
339 340 341 342 343

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
344
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
345
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
346 347
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
348 349 350 351 352 353 354 355 356 357

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
358 359 360 361 362 363 364
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
365
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
366
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
367
			    && (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
368
				/* set downshift counter to 3x and enable downshift */
369 370 371 372 373 374 375 376 377
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
378
	}
379

S
Stephen Hemminger 已提交
380 381 382
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
383
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
384
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
385

S
Stephen Hemminger 已提交
386 387 388 389 390 391 392 393
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
394 395
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
396 397 398 399

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
400
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
401
		}
S
Stephen Hemminger 已提交
402 403

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
404 405
	}

S
Stephen Hemminger 已提交
406
	ctrl = PHY_CT_RESET;
407 408
	ct1000 = 0;
	adv = PHY_AN_CSMA;
409
	reg = 0;
410

S
Stephen Hemminger 已提交
411
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
412
		if (sky2_is_copper(hw)) {
413 414 415 416 417 418 419 420 421 422 423 424
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
425

S
Stephen Hemminger 已提交
426 427 428 429 430
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
431
		}
432 433 434 435 436 437 438

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
439 440
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
441 442 443 444

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
445
			reg |= GM_GPCR_SPEED_1000;
446 447 448
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
449
			reg |= GM_GPCR_SPEED_100;
450 451 452
			break;
		}

453 454 455
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
456 457
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
458
	}
459

S
Stephen Hemminger 已提交
460 461 462 463 464 465 466
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
467
 		reg |= gm_fc_disable[sky2->flow_mode];
468 469

		/* Forward pause packets to GMAC? */
470
		if (sky2->flow_mode & FC_RX)
471 472 473
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
474 475
	}

476 477
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
478
	if (hw->flags & SKY2_HW_GIGABIT)
479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

519
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
520
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
521 522 523 524 525

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
526 527 528 529 530
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
531 532 533

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
534 535 536 537 538 539
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
540 541

		/* restore page register */
S
Stephen Hemminger 已提交
542
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
543
		break;
S
Stephen Hemminger 已提交
544

545
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
546
	case CHIP_ID_YUKON_EX:
547
	case CHIP_ID_YUKON_SUPR:
548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
566 567 568 569

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
570

571
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
572
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
573 574
	}

S
Stephen Hemminger 已提交
575
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
576
		/* apply fixes in PHY AFE */
577 578
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

579
		/* increase differential signal amplitude in 10BASE-T */
580 581
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
582

S
Stephen Hemminger 已提交
583 584 585 586 587
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
588 589

		/* set page register to 0 */
590
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
591 592 593 594 595
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
596 597
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
598
		/* no effect on Yukon-XL */
599
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600

S
Stephen Hemminger 已提交
601 602
		if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
		     || sky2->speed == SPEED_100) {
603
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
604
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
605
		}
606

607 608 609 610
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
611

S
shemminger@osdl.org 已提交
612
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
613
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
614 615 616 617 618
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

619 620 621 622
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
623 624 625
{
	u32 reg1;

626
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
627
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
628
	reg1 &= ~phy_power[port];
629

630
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
631 632
		reg1 |= coma_mode[port];

633
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
634 635
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	sky2_pci_read32(hw, PCI_DEV_REG1);
636 637 638 639 640

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
641
}
642

643 644 645
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
669 670 671
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
672 673 674

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
675 676
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
677

678
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
679 680 681
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
682 683 684

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
685 686 687 688 689
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
690 691 692

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
693
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
694 695
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
696 697
}

698 699 700
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
701
	spin_lock_bh(&sky2->phy_lock);
702
	sky2_phy_init(sky2->hw, sky2->port);
703
	spin_unlock_bh(&sky2->phy_lock);
704 705
}

706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
730 731 732 733 734

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
765
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
766
	reg1 |= PCI_Y2_PME_LEGACY;
767
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
768 769 770 771 772 773

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

774 775
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
776 777
	struct net_device *dev = hw->dev[port];

778 779 780 781 782 783
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P ||
	     hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/* Yukon-Extreme B0 and further Extreme devices */
		/* enable Store & Forward mode for TX */
S
Stephen Hemminger 已提交
784

785 786 787
		if (dev->mtu <= ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
788

789 790 791 792 793 794 795 796 797 798
		else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA| TX_STFW_ENA);
	} else {
		if (dev->mtu <= ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
		else {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
				     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
799

800 801 802 803 804
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);

			/* Can't do offload because of lack of store/forward */
			dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
		}
805 806 807
	}
}

808 809 810 811
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
812
	u32 rx_reg;
813 814 815
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

816 817
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
818 819 820

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
821
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
822 823 824 825 826 827 828 829 830 831 832
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
833
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
834

835 836 837
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

838
	spin_lock_bh(&sky2->phy_lock);
839
	sky2_phy_power_up(hw, port);
840
	sky2_phy_init(hw, port);
841
	spin_unlock_bh(&sky2->phy_lock);
842 843 844 845 846

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

847 848
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
849 850 851 852 853 854 855
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
856
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
857 858 859 860 861 862 863 864 865 866 867 868 869

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
870
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
871

872
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
873 874 875 876 877 878 879
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
880 881 882 883
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
884 885 886 887 888 889
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
890
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
891 892
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
893
		rx_reg |= GMF_RX_OVER_ON;
894

A
Al Viro 已提交
895
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
896

S
Stephen Hemminger 已提交
897 898 899 900 901 902 903
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
904

905
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
906 907 908 909 910 911
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
912 913 914 915

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
916

917
	/* On chips without ram buffer, pause is controled by MAC level */
918
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
919
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
920
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
921

922
		sky2_set_tx_stfwd(hw, port);
923 924
	}

925 926 927 928 929 930 931
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
932 933
}

934 935
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
936
{
937 938 939 940 941 942
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
943

944 945 946 947 948 949 950
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
951
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
952

953 954 955 956 957 958
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
959

960 961 962
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
963 964 965 966 967 968 969 970
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
971
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
972 973 974
}

/* Setup Bus Memory Interface */
975
static void sky2_qset(struct sky2_hw *hw, u16 q)
976 977 978 979
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
980
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
981 982 983 984 985
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
986
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
987
			       dma_addr_t addr, u32 last)
988 989 990
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
991 992
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
993 994
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
995 996

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
997 998
}

999
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1000
{
1001
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1002

1003
	*slot = RING_NEXT(*slot, TX_RING_SIZE);
1004
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1005 1006
	return le;
}
1007

1008 1009 1010 1011 1012 1013 1014 1015
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1016
	le = get_tx_le(sky2, &sky2->tx_prod);
1017 1018
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1019
	sky2->tx_last_upper = 0;
1020 1021
}

1022 1023 1024 1025 1026 1027
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

1028 1029
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1030
{
S
Stephen Hemminger 已提交
1031
	/* Make sure write' to descriptors are complete before we tell hardware */
1032
	wmb();
S
Stephen Hemminger 已提交
1033 1034 1035 1036
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1037 1038
}

S
Stephen Hemminger 已提交
1039

1040 1041 1042
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1043
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1044
	le->ctrl = 0;
1045 1046 1047
	return le;
}

1048 1049 1050
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
1051 1052 1053
{
	struct sky2_rx_le *le;

1054
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1055
		le = sky2_next_rx(sky2);
1056
		le->addr = cpu_to_le32(upper_32_bits(map));
1057 1058
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1059

1060
	le = sky2_next_rx(sky2);
1061
	le->addr = cpu_to_le32(lower_32_bits(map));
1062
	le->length = cpu_to_le16(len);
1063
	le->opcode = op | HW_OWNER;
1064 1065
}

1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1079
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1080 1081 1082 1083 1084 1085
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1086 1087 1088
	if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
		return -EIO;

1089 1090 1091 1092 1093 1094 1095 1096
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
1097
	return 0;
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1113

1114 1115 1116 1117
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1118
static void rx_set_checksum(struct sky2_port *sky2)
1119
{
1120
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1121

1122 1123 1124
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1125

1126 1127
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1128 1129
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1130 1131
}

1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1163
	mmiowb();
1164
}
S
Stephen Hemminger 已提交
1165

S
shemminger@osdl.org 已提交
1166
/* Clean out receive buffer area, assumes receiver hardware stopped */
1167 1168 1169 1170 1171
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1172
	for (i = 0; i < sky2->rx_pending; i++) {
1173
		struct rx_ring_info *re = sky2->rx_ring + i;
1174 1175

		if (re->skb) {
1176
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1177 1178 1179 1180
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
S
Stephen Hemminger 已提交
1181
	skb_queue_purge(&sky2->rx_recycle);
1182 1183
}

1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1195
	switch (cmd) {
1196 1197 1198 1199 1200 1201
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1202

1203
		spin_lock_bh(&sky2->phy_lock);
1204
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1205
		spin_unlock_bh(&sky2->phy_lock);
1206

1207 1208 1209 1210 1211 1212 1213 1214
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1215
		spin_lock_bh(&sky2->phy_lock);
1216 1217
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1218
		spin_unlock_bh(&sky2->phy_lock);
1219 1220 1221 1222 1223
		break;
	}
	return err;
}

1224
#ifdef SKY2_VLAN_TAG_USED
1225
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1226
{
1227
	if (onoff) {
1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1251

1252
	sky2_read32(hw, B0_Y2_SP_LISR);
1253
	napi_enable(&hw->napi);
1254
	netif_tx_unlock_bh(dev);
1255 1256 1257
}
#endif

S
Stephen Hemminger 已提交
1258 1259 1260 1261 1262 1263
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1264
/*
1265 1266
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1267
 */
1268
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1269 1270
{
	struct sk_buff *skb;
1271
	int i;
1272

S
Stephen Hemminger 已提交
1273 1274 1275 1276 1277 1278 1279
	skb = __skb_dequeue(&sky2->rx_recycle);
	if (!skb)
		skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size
				       + sky2_rx_pad(sky2->hw));
	if (!skb)
		goto nomem;

1280
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1281 1282 1283 1284 1285 1286 1287 1288 1289
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1290
	} else
1291
		skb_reserve(skb, NET_IP_ALIGN);
1292 1293 1294 1295 1296 1297 1298

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1299 1300 1301
	}

	return skb;
1302 1303 1304 1305
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1306 1307
}

S
Stephen Hemminger 已提交
1308 1309 1310 1311 1312
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1313 1314
/*
 * Allocate and setup receiver buffer pool.
1315 1316 1317 1318 1319 1320
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1321
 */
1322
static int sky2_rx_start(struct sky2_port *sky2)
1323
{
1324
	struct sky2_hw *hw = sky2->hw;
1325
	struct rx_ring_info *re;
1326
	unsigned rxq = rxqaddr[sky2->port];
1327
	unsigned i, size, thresh;
1328

1329
	sky2->rx_put = sky2->rx_next = 0;
1330
	sky2_qset(hw, rxq);
1331

1332 1333 1334 1335 1336 1337
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1338
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1339 1340
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1341
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1342

1343 1344
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1345 1346
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1347 1348

	/* Space needed for frame data + headers rounded up */
S
Stephen Hemminger 已提交
1349
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1350 1351 1352 1353

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

1354
	sky2->rx_nfrags = size >> PAGE_SHIFT;
1355 1356
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

1357 1358
	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;
1359

1360 1361 1362 1363 1364
	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;
1365 1366 1367

	sky2->rx_data_size = size;

S
Stephen Hemminger 已提交
1368 1369
	skb_queue_head_init(&sky2->rx_recycle);

1370
	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1371
	for (i = 0; i < sky2->rx_pending; i++) {
1372
		re = sky2->rx_ring + i;
1373

1374
		re->skb = sky2_rx_alloc(sky2);
1375 1376 1377
		if (!re->skb)
			goto nomem;

1378 1379 1380 1381 1382 1383
		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			goto nomem;
		}

1384
		sky2_rx_submit(sky2, re);
1385 1386
	}

1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1400
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1401
	sky2_rx_update(sky2, rxq);
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1414
	u32 imask, ramsize;
1415
	int cap, err = -ENOMEM;
1416
	struct net_device *otherdev = hw->dev[sky2->port^1];
1417

1418 1419 1420
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1421
	 */
1422 1423 1424 1425
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1426
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1427
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1428 1429
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

1430
 	}
1431

S
Stephen Hemminger 已提交
1432 1433
	netif_carrier_off(dev);

1434 1435
	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1436 1437
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1438 1439 1440 1441
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1442
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1443 1444 1445
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
1446 1447

	tx_init(sky2);
1448 1449 1450 1451 1452 1453 1454

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1455
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1456 1457 1458 1459 1460 1461
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

	sky2_mac_init(hw, port);

1462 1463 1464
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1465
		u32 rxspace;
1466

1467
		hw->flags |= SKY2_HW_RAM_BUFFER;
1468
		pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1469 1470 1471 1472
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1473

1474 1475 1476 1477 1478 1479 1480
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1481

1482
	sky2_qset(hw, txqaddr[port]);
1483

1484 1485 1486 1487
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1488
	/* Set almost empty threshold */
1489 1490
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1491
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1492

1493 1494
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1495

1496 1497 1498 1499
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1500
	err = sky2_rx_start(sky2);
S
Stephen Hemminger 已提交
1501
	if (err)
1502 1503 1504
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1505
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1506
	imask |= portirq_msk[port];
1507
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1508
	sky2_read32(hw, B0_IMSK);
1509

1510 1511
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1512

1513 1514 1515
	return 0;

err_out:
1516
	if (sky2->rx_le) {
1517 1518
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1519 1520 1521
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1522 1523 1524
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1525 1526 1527 1528
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1529

1530 1531
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1532 1533 1534
	return err;
}

S
Stephen Hemminger 已提交
1535 1536 1537
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1538
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1539
}
1540

S
Stephen Hemminger 已提交
1541 1542
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1543
{
S
Stephen Hemminger 已提交
1544
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1545 1546
}

S
Stephen Hemminger 已提交
1547
/* Estimate of number of transmit list elements required */
1548
static unsigned tx_le_req(const struct sk_buff *skb)
1549
{
S
Stephen Hemminger 已提交
1550 1551 1552 1553 1554
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1555
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1556 1557
		++count;

1558
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1559 1560 1561
		++count;

	return count;
1562 1563
}

S
Stephen Hemminger 已提交
1564 1565 1566 1567 1568 1569
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1570 1571 1572 1573
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1574
	struct sky2_tx_le *le = NULL;
1575
	struct tx_ring_info *re;
1576
	unsigned i, len;
1577
	dma_addr_t mapping;
1578 1579
	u32 upper;
	u16 slot;
1580 1581 1582
	u16 mss;
	u8 ctrl;

1583 1584
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1585 1586 1587

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1588

1589 1590 1591
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1592
	slot = sky2->tx_prod;
1593 1594
	if (unlikely(netif_msg_tx_queued(sky2)))
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1595
		       dev->name, slot, skb->len);
1596

1597
	/* Send high bits if needed */
1598 1599
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1600
		le = get_tx_le(sky2, &slot);
1601 1602
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1603 1604
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1605 1606

	/* Check for TCP Segmentation Offload */
1607
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1608
	if (mss != 0) {
1609 1610

		if (!(hw->flags & SKY2_HW_NEW_LE))
1611 1612 1613
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1614
			le = get_tx_le(sky2, &slot);
1615
  			le->addr = cpu_to_le32(mss);
1616 1617

			if (hw->flags & SKY2_HW_NEW_LE)
1618 1619 1620
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1621 1622
			sky2->tx_last_mss = mss;
		}
1623 1624 1625
	}

	ctrl = 0;
1626 1627 1628 1629
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1630
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1631
			le->addr = 0;
1632 1633 1634 1635 1636 1637 1638 1639 1640
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1641
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1642
		/* On Yukon EX (some versions) encoding change. */
1643
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1659
				le = get_tx_le(sky2, &slot);
1660 1661 1662 1663 1664
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1665
		}
1666 1667
	}

1668
	le = get_tx_le(sky2, &slot);
1669
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1670 1671
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1672
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1673

1674
	re = tx_le_re(sky2, le);
1675
	re->skb = skb;
1676
	pci_unmap_addr_set(re, mapaddr, mapping);
1677
	pci_unmap_len_set(re, maplen, len);
1678 1679

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1680
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1681 1682 1683

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1684

1685 1686 1687
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1688 1689
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1690
			le = get_tx_le(sky2, &slot);
1691 1692
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1693
			le->opcode = OP_ADDR64 | HW_OWNER;
1694 1695
		}

1696
		le = get_tx_le(sky2, &slot);
1697
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1698 1699
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1700
		le->opcode = OP_BUFFER | HW_OWNER;
1701

1702 1703 1704 1705
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1706
	}
1707

1708 1709
	le->ctrl |= EOP;

1710 1711
	sky2->tx_prod = slot;

1712 1713
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1714

1715
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1716 1717

	return NETDEV_TX_OK;
1718 1719

mapping_unwind:
1720
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, TX_RING_SIZE)) {
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
		le = sky2->tx_le + i;
		re = sky2->tx_ring + i;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(hw->pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
			break;
		case OP_BUFFER:
			pci_unmap_page(hw->pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
				       PCI_DMA_TODEVICE);
			break;
		}
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1745 1746 1747
}

/*
S
Stephen Hemminger 已提交
1748 1749
 * Free ring elements from starting at tx_cons until "done"
 *
1750 1751
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1752
 *     buffers so make sure not to free skb to early.
1753 1754 1755
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1756
 */
1757
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1758
{
1759
	struct net_device *dev = sky2->netdev;
1760
	struct pci_dev *pdev = sky2->hw->pdev;
1761
	unsigned idx;
1762

1763
	BUG_ON(done >= TX_RING_SIZE);
1764

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1777
			break;
1778 1779 1780
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1781
				       PCI_DMA_TODEVICE);
1782 1783 1784 1785
			break;
		}

		if (le->ctrl & EOP) {
S
Stephen Hemminger 已提交
1786 1787
			struct sk_buff *skb = re->skb;

1788 1789 1790
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1791

1792
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1793 1794 1795 1796 1797 1798 1799 1800
			dev->stats.tx_bytes += skb->len;

			if (skb_queue_len(&sky2->rx_recycle) < sky2->rx_pending
			    && skb_recycle_check(skb, sky2->rx_data_size
						 + sky2_rx_pad(sky2->hw)))
				__skb_queue_head(&sky2->rx_recycle, skb);
			else
				dev_kfree_skb_any(skb);
1801

S
Stephen Hemminger 已提交
1802
			sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1803
		}
S
Stephen Hemminger 已提交
1804 1805
	}

1806
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1807 1808
	smp_mb();

1809
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1810 1811 1812
		netif_wake_queue(dev);
}

1813
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1835 1836 1837 1838 1839 1840 1841
/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1842
	u32 imask;
1843

1844 1845 1846 1847
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1848 1849 1850
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1851 1852
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1853

1854 1855 1856 1857 1858
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1859
		     RB_RST_SET | RB_DIS_OP_MD);
1860 1861

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1862
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1863 1864 1865 1866 1867
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1868 1869
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1870 1871 1872 1873
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1874 1875 1876 1877 1878 1879
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1880 1881 1882 1883 1884 1885 1886 1887
	sky2_rx_stop(sky2);

	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

1888 1889 1890
	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

1891
	spin_lock_bh(&sky2->phy_lock);
1892
	sky2_phy_power_down(hw, port);
1893
	spin_unlock_bh(&sky2->phy_lock);
1894

S
shemminger@osdl.org 已提交
1895
	/* turn off LED's */
1896 1897
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1898 1899
	sky2_tx_reset(hw, port);

1900 1901 1902
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1914 1915 1916 1917 1918 1919
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1920 1921 1922 1923 1924
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
1925
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
1926 1927
		return SPEED_1000;

S
Stephen Hemminger 已提交
1928 1929 1930 1931 1932 1933
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1950 1951 1952 1953 1954 1955
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1956 1957

	/* enable Rx/Tx */
1958
	reg = gma_read16(hw, port, GM_GP_CTRL);
1959 1960 1961 1962 1963 1964 1965
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
1966
	mod_timer(&hw->watchdog_timer, jiffies + 1);
1967

1968
	/* Turn on link LED */
S
Stephen Hemminger 已提交
1969
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1970 1971 1972 1973
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1974
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1975 1976
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1977
		       fc_name[sky2->flow_status]);
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1999

2000 2001 2002
	sky2_phy_init(hw, port);
}

2003 2004 2005 2006 2007 2008 2009 2010
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2011 2012 2013 2014
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2015
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2016

2017
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2031
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2032

2033 2034 2035
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2036
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2050

2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2061

2062
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
2063
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2064
		sky2->flow_status = FC_NONE;
2065

2066
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2067 2068 2069 2070 2071 2072
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2073

2074 2075
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2076
{
2077 2078
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2079 2080
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2081 2082 2083
	if (!netif_running(dev))
		return;

2084 2085 2086 2087
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2088 2089 2090 2091
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

S
Stephen Hemminger 已提交
2092
	if (istatus & PHY_M_IS_AN_COMPL) {
S
Stephen Hemminger 已提交
2093 2094 2095 2096
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
2097

S
Stephen Hemminger 已提交
2098 2099
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2100

S
Stephen Hemminger 已提交
2101 2102 2103
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2104

S
Stephen Hemminger 已提交
2105 2106
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2107
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2108 2109
		else
			sky2_link_down(sky2);
2110
	}
S
Stephen Hemminger 已提交
2111
out:
2112
	spin_unlock(&sky2->phy_lock);
2113 2114
}

S
Stephen Hemminger 已提交
2115
/* Transmit timeout is only called if we are running, carrier is up
2116 2117
 * and tx queue is full (stopped).
 */
2118 2119 2120
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2121
	struct sky2_hw *hw = sky2->hw;
2122 2123 2124 2125

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

2126
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
2127 2128 2129
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2130

S
Stephen Hemminger 已提交
2131 2132
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2133 2134 2135 2136
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2137 2138
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2139
	unsigned port = sky2->port;
2140 2141
	int err;
	u16 ctl, mode;
2142
	u32 imask;
2143 2144 2145 2146

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
2147 2148 2149
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2150 2151
		return -EINVAL;

2152 2153 2154 2155 2156
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2157
	imask = sky2_read32(hw, B0_IMSK);
2158 2159
	sky2_write32(hw, B0_IMSK, 0);

2160 2161
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2162
	napi_disable(&hw->napi);
2163

2164 2165
	synchronize_irq(hw->pdev->irq);

2166
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2167
		sky2_set_tx_stfwd(hw, port);
2168 2169 2170

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2171 2172
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2173 2174

	dev->mtu = new_mtu;
2175

2176 2177 2178 2179 2180 2181
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2182
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2183

2184
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2185

2186
	err = sky2_rx_start(sky2);
2187
	sky2_write32(hw, B0_IMSK, imask);
2188

2189
	sky2_read32(hw, B0_Y2_SP_LISR);
2190 2191
	napi_enable(&hw->napi);

2192 2193 2194
	if (err)
		dev_close(dev);
	else {
2195
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2196 2197 2198 2199

		netif_wake_queue(dev);
	}

2200 2201 2202
	return err;
}

2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2215
		skb_copy_from_linear_data(re->skb, skb->data, length);
2216 2217 2218 2219 2220
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2221
		skb_put(skb, length);
2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
2277 2278 2279 2280 2281
	if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
		dev_kfree_skb(nskb);
		re->skb = skb;
		return NULL;
	}
2282 2283 2284 2285

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2286
		skb_put(skb, length);
2287 2288 2289
	return skb;
}

2290 2291
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2292
 * For larger packets, get new buffer.
2293
 */
2294
static struct sk_buff *sky2_receive(struct net_device *dev,
2295 2296
				    u16 length, u32 status)
{
2297
 	struct sky2_port *sky2 = netdev_priv(dev);
2298
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2299
	struct sk_buff *skb = NULL;
2300 2301 2302 2303 2304 2305 2306
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2307 2308 2309

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2310
		       dev->name, sky2->rx_next, status, length);
2311

S
Stephen Hemminger 已提交
2312
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2313
	prefetch(sky2->rx_ring + sky2->rx_next);
2314

2315 2316 2317 2318 2319 2320 2321 2322 2323
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2324
	if (status & GMR_FS_ANY_ERR)
2325 2326
		goto error;

2327 2328 2329
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2330 2331
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2332
		goto len_error;
2333

2334
okay:
2335 2336 2337 2338
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2339
resubmit:
2340
	sky2_rx_submit(sky2, re);
2341

2342 2343
	return skb;

2344
len_error:
2345 2346
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2347
	++dev->stats.rx_length_errors;
2348
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2349 2350
		pr_info(PFX "%s: rx length error: status %#x length %d\n",
			dev->name, status, length);
2351
	goto resubmit;
2352

2353
error:
2354
	++dev->stats.rx_errors;
2355
	if (status & GMR_FS_RX_FF_OV) {
2356
		dev->stats.rx_over_errors++;
2357 2358
		goto resubmit;
	}
2359

2360
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2361
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2362
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2363 2364

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2365
		dev->stats.rx_length_errors++;
2366
	if (status & GMR_FS_FRAGMENT)
2367
		dev->stats.rx_frame_errors++;
2368
	if (status & GMR_FS_CRC_ERR)
2369
		dev->stats.rx_crc_errors++;
2370

S
Stephen Hemminger 已提交
2371
	goto resubmit;
2372 2373
}

2374 2375
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2376
{
2377
	struct sky2_port *sky2 = netdev_priv(dev);
2378

2379
	if (netif_running(dev))
2380
		sky2_tx_complete(sky2, last);
2381 2382
}

S
Stephen Hemminger 已提交
2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
		if (skb->ip_summed == CHECKSUM_NONE)
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
		return;
	}
#endif
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2416
/* Process status response ring */
2417
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2418
{
2419
	int work_done = 0;
S
Stephen Hemminger 已提交
2420 2421
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2422

2423
	rmb();
2424
	do {
S
Stephen Hemminger 已提交
2425
		struct sky2_port *sky2;
2426
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2427
		unsigned port;
2428
		struct net_device *dev;
2429 2430 2431
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2432 2433 2434 2435
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2436

2437
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2438

S
Stephen Hemminger 已提交
2439
		port = le->css & CSS_LINK_BIT;
2440
		dev = hw->dev[port];
2441
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2442 2443
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2444

S
Stephen Hemminger 已提交
2445 2446
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2447
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2448 2449
			total_packets[port]++;
			total_bytes[port] += length;
2450
			skb = sky2_receive(dev, length, status);
2451
			if (unlikely(!skb)) {
2452
				dev->stats.rx_dropped++;
S
Stephen Hemminger 已提交
2453
				break;
2454
			}
2455

2456
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2457
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2458
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2459 2460 2461 2462 2463 2464 2465
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2466 2467
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2468
			sky2_skb_rx(sky2, status, skb);
2469

2470
			/* Stop after net poll weight */
2471 2472
			if (++work_done >= to_do)
				goto exit_loop;
2473 2474
			break;

2475 2476 2477 2478 2479 2480 2481 2482 2483
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2484
		case OP_RXCHKS:
S
Stephen Hemminger 已提交
2485
			if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2486 2487
				break;

S
Stephen Hemminger 已提交
2488 2489 2490 2491 2492 2493
			/* If this happens then driver assuming wrong format */
			if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
				if (net_ratelimit())
					printk(KERN_NOTICE "%s: unexpected"
					       " checksum status\n",
					       dev->name);
2494
				break;
S
Stephen Hemminger 已提交
2495
			}
2496

2497 2498 2499 2500 2501 2502 2503 2504
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
A
Anton Vorontsov 已提交
2505
				skb->csum = le16_to_cpu(status);
2506 2507 2508 2509
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
S
Stephen Hemminger 已提交
2510 2511
				sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;

2512
				sky2_write32(sky2->hw,
2513
					     Q_ADDR(rxqaddr[port], Q_CSR),
2514 2515
					     BMU_DIS_RX_CHKSUM);
			}
2516 2517 2518
			break;

		case OP_TXINDEXLE:
2519
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2520 2521
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2522 2523 2524 2525
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2526 2527 2528 2529
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2530
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2531
				       "unknown status opcode 0x%x\n", opcode);
2532
		}
2533
	} while (hw->st_idx != idx);
2534

2535 2536 2537
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2538
exit_loop:
S
Stephen Hemminger 已提交
2539 2540
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2541

2542
	return work_done;
2543 2544 2545 2546 2547 2548
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2549 2550 2551
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2552 2553

	if (status & Y2_IS_PAR_RD1) {
2554 2555 2556
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2557 2558 2559 2560 2561
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2562 2563 2564
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2565 2566 2567 2568 2569

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2570 2571
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2572 2573 2574 2575
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2576 2577
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2578 2579 2580 2581
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2582 2583 2584
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2585 2586 2587 2588 2589 2590
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2591
	struct pci_dev *pdev = hw->pdev;
2592
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2593 2594 2595
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2596

S
Stephen Hemminger 已提交
2597
	if (status & Y2_IS_TIST_OV)
2598 2599 2600
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2601 2602
		u16 pci_err;

2603
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2604
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2605
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2606
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2607
			        pci_err);
2608

2609
		sky2_pci_write16(hw, PCI_STATUS,
2610
				      pci_err | PCI_STATUS_ERROR_BITS);
2611
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2612 2613 2614
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2615
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2616
		u32 err;
2617

2618
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2619 2620 2621
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2622
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2623
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2624

S
Stephen Hemminger 已提交
2625
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2626
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2646 2647 2648 2649 2650 2651
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2652
	if (status & GM_IS_RX_FF_OR) {
2653
		++dev->stats.rx_fifo_errors;
2654 2655 2656 2657
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2658
		++dev->stats.tx_fifo_errors;
2659 2660 2661 2662
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2663 2664 2665
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2666 2667 2668
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2669 2670 2671
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2672

2673 2674 2675 2676
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2677

2678
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2679
}
2680

S
Stephen Hemminger 已提交
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
		printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
		       dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
		       sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2713
static void sky2_watchdog(unsigned long arg)
2714
{
2715
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2716

S
Stephen Hemminger 已提交
2717
	/* Check for lost IRQ once a second */
2718
	if (sky2_read32(hw, B0_ISRC)) {
2719
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2720 2721 2722 2723
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2724
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2725 2726 2727 2728 2729
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2730
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2731 2732 2733 2734 2735 2736 2737 2738 2739 2740
			     sky2_rx_hung(dev)) {
				pr_info(PFX "%s: receiver hang detected\n",
					dev->name);
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2741
	}
2742

S
Stephen Hemminger 已提交
2743
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2744 2745
}

2746 2747
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2748
{
2749 2750
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2751

S
Stephen Hemminger 已提交
2752 2753
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2754

S
Stephen Hemminger 已提交
2755 2756
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2757

S
Stephen Hemminger 已提交
2758 2759
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2760

S
Stephen Hemminger 已提交
2761
	if (status & Y2_IS_CHK_RX1)
2762
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2763

S
Stephen Hemminger 已提交
2764
	if (status & Y2_IS_CHK_RX2)
2765
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2766

S
Stephen Hemminger 已提交
2767
	if (status & Y2_IS_CHK_TXA1)
2768
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2769

S
Stephen Hemminger 已提交
2770
	if (status & Y2_IS_CHK_TXA2)
2771 2772 2773
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

2774
static int sky2_poll(struct napi_struct *napi, int work_limit)
2775
{
2776
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2777
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2778
	int work_done = 0;
2779
	u16 idx;
2780 2781 2782 2783 2784 2785 2786 2787 2788

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2789

2790 2791
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2792 2793

		if (work_done >= work_limit)
2794 2795
			goto done;
	}
2796

2797 2798 2799
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2800

2801
	return work_done;
2802 2803
}

2804
static irqreturn_t sky2_intr(int irq, void *dev_id)
2805 2806 2807 2808 2809 2810 2811 2812
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2813

2814
	prefetch(&hw->st_le[hw->st_idx]);
2815 2816

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2817

2818 2819 2820 2821 2822 2823 2824 2825
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2826
	napi_schedule(&sky2->hw->napi);
2827 2828 2829 2830
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2831
static u32 sky2_mhz(const struct sky2_hw *hw)
2832
{
S
Stephen Hemminger 已提交
2833
	switch (hw->chip_id) {
2834
	case CHIP_ID_YUKON_EC:
2835
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2836
	case CHIP_ID_YUKON_EX:
2837
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2838
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2839 2840
		return 125;

2841
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2852 2853 2854
	}
}

2855
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2856
{
2857
	return sky2_mhz(hw) * us;
2858 2859
}

2860
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2861
{
2862
	return clk / sky2_mhz(hw);
2863 2864
}

2865

2866
static int __devinit sky2_init(struct sky2_hw *hw)
2867
{
S
Stephen Hemminger 已提交
2868
	u8 t8;
2869

2870
	/* Enable all clocks and check for bad PCI access */
2871
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2872

2873
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2874

2875
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2876 2877 2878 2879
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
2880
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
2906
		hw->flags = SKY2_HW_GIGABIT;
2907 2908 2909 2910 2911
		break;

	case CHIP_ID_YUKON_FE:
		break;

S
Stephen Hemminger 已提交
2912 2913 2914 2915 2916 2917
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
2918 2919 2920 2921 2922 2923 2924 2925 2926

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
2927 2928 2929 2930 2931
	case CHIP_ID_YUKON_UL_2:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

2932
	default:
2933 2934
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2935 2936 2937
		return -EOPNOTSUPP;
	}

2938 2939 2940
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
2941

2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2954
	struct pci_dev *pdev = hw->pdev;
2955
	u16 status;
S
Stephen Hemminger 已提交
2956 2957
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
2958

2959
	/* disable ASF */
2960 2961 2962 2963 2964 2965 2966 2967
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2968 2969 2970 2971 2972

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
2973 2974 2975
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

2976
	/* clear PCI errors, if any */
2977
	status = sky2_pci_read16(hw, PCI_STATUS);
2978
	status |= PCI_STATUS_ERROR_BITS;
2979
	sky2_pci_write16(hw, PCI_STATUS, status);
2980 2981 2982

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
2983 2984
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
2985 2986
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
2987 2988 2989 2990

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
2991
		else
S
Stephen Hemminger 已提交
2992 2993
			hwe_mask |= Y2_IS_PCI_EXP;
	}
2994

2995
	sky2_power_on(hw);
2996
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2997 2998 2999 3000

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3001

3002 3003
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3004 3005 3006
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3007 3008
	}

S
Stephen Hemminger 已提交
3009 3010
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3011 3012 3013 3014

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3015

3016 3017
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

3018 3019
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3020 3021 3022

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3023
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3024 3025 3026 3027 3028 3029 3030

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3031
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3047
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3048 3049

	for (i = 0; i < hw->ports; i++)
3050
		sky2_gmac_reset(hw, i);
3051 3052 3053 3054 3055 3056 3057 3058

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3059
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3060 3061

	/* Set the list last index */
S
Stephen Hemminger 已提交
3062
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
3063

3064 3065
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3066

3067 3068 3069 3070 3071
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3072

3073
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3074 3075
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3076

S
Stephen Hemminger 已提交
3077
	/* enable status unit */
3078 3079 3080 3081 3082
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3083 3084
}

3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
		netif_device_detach(dev);	/* stop txq */
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
			printk(KERN_INFO PFX "%s: could not restart %d\n",
			       dev->name, err);
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

S
Stephen Hemminger 已提交
3117 3118 3119
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3120
	int i;
S
Stephen Hemminger 已提交
3121 3122

	rtnl_lock();
3123 3124
	for (i = 0; i < hw->ports; i++)
		sky2_detach(hw->dev[i]);
S
Stephen Hemminger 已提交
3125

S
Stephen Hemminger 已提交
3126 3127
	napi_disable(&hw->napi);
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
3128 3129
	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
3130
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3131

3132 3133
	for (i = 0; i < hw->ports; i++)
		sky2_reattach(hw->dev[i]);
S
Stephen Hemminger 已提交
3134 3135 3136 3137

	rtnl_unlock();
}

3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3155

R
Rafael J. Wysocki 已提交
3156 3157
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
	    || !device_can_wakeup(&hw->pdev->dev))
3158 3159 3160 3161
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

S
Stephen Hemminger 已提交
3162 3163 3164
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
3165 3166 3167
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

R
Rafael J. Wysocki 已提交
3168 3169
	device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);

3170 3171
	if (!netif_running(dev))
		sky2_wol_init(sky2);
3172 3173 3174
	return 0;
}

3175
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3176
{
S
Stephen Hemminger 已提交
3177 3178 3179 3180 3181 3182
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3183

3184
		if (hw->flags & SKY2_HW_GIGABIT)
3185
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3186 3187
				| SUPPORTED_1000baseT_Full;
		return modes;
3188
	} else
S
Stephen Hemminger 已提交
3189 3190 3191 3192
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3193 3194
}

S
Stephen Hemminger 已提交
3195
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3196 3197 3198 3199 3200 3201 3202
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3203
	if (sky2_is_copper(hw)) {
3204
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3205 3206 3207
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3208
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3209
	}
3210 3211

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3212 3213
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3225
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3226 3227 3228 3229 3230 3231
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3232
		switch (ecmd->speed) {
3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3267
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3268 3269 3270 3271
	}

	sky2->advertising = ecmd->advertising;

3272
	if (netif_running(dev)) {
3273
		sky2_phy_reinit(sky2);
3274 3275
		sky2_set_multicast(dev);
	}
3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3292 3293
	char name[ETH_GSTRING_LEN];
	u16 offset;
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3305
	{ "collisions",    GM_TXF_COL },
3306 3307
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3308
	{ "single_collisions", GM_TXF_SNG_COL },
3309
	{ "multi_collisions", GM_TXF_MUL_COL },
3310

3311
	{ "rx_short",      GM_RXF_SHT },
3312
	{ "rx_runt", 	   GM_RXE_FRAG },
3313 3314 3315 3316 3317 3318 3319
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3320
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3321 3322
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3323
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3324 3325 3326 3327 3328 3329 3330 3331 3332

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3333 3334 3335 3336 3337 3338
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3339
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3340 3341 3342 3343 3344 3345
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3346 3347 3348 3349
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3350

3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3363 3364 3365 3366
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3367
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3368 3369
		return -EINVAL;

3370
	sky2_phy_reinit(sky2);
3371
	sky2_set_multicast(dev);
3372 3373 3374 3375

	return 0;
}

S
Stephen Hemminger 已提交
3376
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3377 3378 3379 3380 3381 3382
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3383
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3384
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3385
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3386

S
Stephen Hemminger 已提交
3387
	for (i = 2; i < count; i++)
3388 3389 3390 3391 3392 3393 3394 3395 3396
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3397
static int sky2_get_sset_count(struct net_device *dev, int sset)
3398
{
3399 3400 3401 3402 3403 3404
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3405 3406 3407
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3408
				   struct ethtool_stats *stats, u64 * data)
3409 3410 3411
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3412
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3413 3414
}

S
Stephen Hemminger 已提交
3415
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3431 3432 3433
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3434 3435 3436 3437 3438

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3439
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3440
		    dev->dev_addr, ETH_ALEN);
3441
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3442
		    dev->dev_addr, ETH_ALEN);
3443

3444 3445 3446 3447 3448
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3449 3450

	return 0;
3451 3452
}

3453 3454 3455 3456 3457 3458 3459 3460
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3461 3462 3463 3464 3465 3466 3467 3468
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3469 3470
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3471

3472
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3473 3474 3475 3476 3477
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3478
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3479
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3480
	else if (dev->flags & IFF_ALLMULTI)
3481
		memset(filter, 0xff, sizeof(filter));
3482
	else if (dev->mc_count == 0 && !rx_pause)
3483 3484 3485 3486 3487
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3488 3489 3490 3491 3492
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3493 3494 3495
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3496
		    (u16) filter[0] | ((u16) filter[1] << 8));
3497
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3498
		    (u16) filter[2] | ((u16) filter[3] << 8));
3499
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3500
		    (u16) filter[4] | ((u16) filter[5] << 8));
3501
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3502
		    (u16) filter[6] | ((u16) filter[7] << 8));
3503 3504 3505 3506 3507 3508 3509

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3510
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3511
{
S
Stephen Hemminger 已提交
3512 3513
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3514

S
Stephen Hemminger 已提交
3515 3516 3517 3518 3519
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3520 3521 3522
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3552

S
Stephen Hemminger 已提交
3553 3554
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3555
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3556 3557 3558 3559 3560 3561 3562 3563
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3564 3565 3566 3567 3568 3569
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3570
	unsigned int i;
3571

S
Stephen Hemminger 已提交
3572 3573
	if (data == 0)
		data = UINT_MAX;
3574

S
Stephen Hemminger 已提交
3575 3576 3577 3578 3579 3580 3581
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3582
	}
S
Stephen Hemminger 已提交
3583
	sky2_led(sky2, MO_LED_NORM);
3584 3585 3586 3587 3588 3589 3590 3591 3592

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3607 3608
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3609 3610 3611 3612 3613 3614 3615
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3616 3617 3618 3619 3620
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3621
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3622

3623 3624
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3625

3626
	return 0;
3627 3628
}

3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3669
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3670

3671 3672 3673
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3674 3675
		return -EINVAL;

3676
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3677
		return -EINVAL;
3678
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3679
		return -EINVAL;
3680
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3704
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3705 3706 3707 3708 3709 3710 3711
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

3739
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3740 3741 3742 3743

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3744
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3745 3746 3747 3748
}

static int sky2_get_regs_len(struct net_device *dev)
{
3749
	return 0x4000;
S
Stephen Hemminger 已提交
3750 3751 3752 3753
}

/*
 * Returns copy of control register region
3754
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3755 3756 3757 3758 3759 3760
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
3761
	unsigned int b;
S
Stephen Hemminger 已提交
3762 3763 3764

	regs->version = 1;

3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	for (b = 0; b < 128; b++) {
		/* This complicated switch statement is to make sure and
		 * only access regions that are unreserved.
		 * Some blocks are only valid on dual port cards.
		 * and block 3 has some special diagnostic registers that
		 * are poison.
		 */
		switch (b) {
		case 3:
			/* skip diagnostic ram region */
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
			break;
3777

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
		/* dual port cards only */
		case 5:		/* Tx Arbiter 2 */
		case 9: 	/* RX2 */
		case 14 ... 15:	/* TX2 */
		case 17: case 19: /* Ram Buffer 2 */
		case 22 ... 23: /* Tx Ram Buffer 2 */
		case 25: 	/* Rx MAC Fifo 1 */
		case 27: 	/* Tx MAC Fifo 2 */
		case 31:	/* GPHY 2 */
		case 40 ... 47: /* Pattern Ram 2 */
		case 52: case 54: /* TCP Segmentation 2 */
		case 112 ... 116: /* GMAC 2 */
			if (sky2->hw->ports == 1)
				goto reserved;
			/* fall through */
		case 0:		/* Control */
		case 2:		/* Mac address */
		case 4:		/* Tx Arbiter 1 */
		case 7:		/* PCI express reg */
		case 8:		/* RX1 */
		case 12 ... 13: /* TX1 */
		case 16: case 18:/* Rx Ram Buffer 1 */
		case 20 ... 21: /* Tx Ram Buffer 1 */
		case 24: 	/* Rx MAC Fifo 1 */
		case 26: 	/* Tx MAC Fifo 1 */
		case 28 ... 29: /* Descriptor and status unit */
		case 30:	/* GPHY 1*/
		case 32 ... 39: /* Pattern Ram 1 */
		case 48: case 50: /* TCP Segmentation 1 */
		case 56 ... 60:	/* PCI space */
		case 80 ... 84:	/* GMAC 1 */
			memcpy_fromio(p, io, 128);
			break;
		default:
reserved:
			memset(p, 0, 128);
		}
3815

3816 3817 3818
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
3819
}
3820

3821 3822 3823 3824 3825 3826 3827 3828
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3829
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3849 3850 3851
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3852
	struct sky2_hw *hw = sky2->hw;
3853 3854
	u16 reg2;

3855
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3856 3857 3858
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

3859
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
3860
{
3861
	unsigned long start = jiffies;
3862

3863 3864 3865 3866 3867 3868 3869 3870
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
			dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
3871

3872 3873
	return 0;
}
3874

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
3897 3898
}

3899 3900
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
3901
{
3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

3929
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

3944 3945 3946
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
3947

3948
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
3949 3950 3951
}


3952
static const struct ethtool_ops sky2_ethtool_ops = {
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
3977 3978
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
3979
	.phys_id	= sky2_phys_id,
3980
	.get_sset_count = sky2_get_sset_count,
3981 3982 3983
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
3984 3985 3986 3987
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4068 4069 4070 4071
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4072
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4073 4074 4075 4076
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4077
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4078

4079
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4080 4081 4082 4083
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4084 4085 4086 4087 4088
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4089
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4156
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4157 4158
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4159
	sky2_read32(hw, B0_Y2_SP_LISR);
4160
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4185
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4186

4187
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4188
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4189

S
Stephen Hemminger 已提交
4190 4191 4192 4193 4194 4195 4196
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4197

S
Stephen Hemminger 已提交
4198 4199 4200 4201 4202 4203
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
			printk(KERN_DEBUG PFX "%s: remove debugfs\n",
			       dev->name);
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4204
		}
S
Stephen Hemminger 已提交
4205 4206 4207 4208 4209 4210 4211 4212
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4249 4250 4251 4252 4253 4254
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4255
	.ndo_start_xmit		= sky2_xmit_frame,
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4272
	.ndo_start_xmit		= sky2_xmit_frame,
4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4284

4285 4286
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4287
						     unsigned port,
4288
						     int highmem, int wol)
4289 4290 4291 4292 4293
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4294
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4295 4296 4297 4298
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4299
	dev->irq = hw->pdev->irq;
4300 4301
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4302
	dev->netdev_ops = &sky2_netdev_ops[port];
4303 4304 4305 4306 4307 4308 4309

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4310 4311 4312 4313
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4314 4315
	sky2->flow_mode = FC_BOTH;

4316 4317 4318
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4319
	sky2->wol = wol;
4320

4321
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
4322
	sky2->tx_pending = TX_DEF_PENDING;
4323
	sky2->rx_pending = RX_DEF_PENDING;
4324 4325 4326 4327 4328

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4329
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4330 4331 4332
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4333
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4334 4335 4336 4337 4338
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4339 4340
#endif

4341
	/* read the mac address */
S
Stephen Hemminger 已提交
4342
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4343
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4344 4345 4346 4347

	return dev;
}

4348
static void __devinit sky2_show_addr(struct net_device *dev)
4349 4350 4351 4352
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
J
Johannes Berg 已提交
4353 4354
		printk(KERN_INFO PFX "%s: addr %pM\n",
		       dev->name, dev->dev_addr);
4355 4356
}

4357
/* Handle software interrupt used during MSI test */
4358
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4359 4360 4361 4362 4363 4364 4365 4366
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4367
		hw->flags |= SKY2_HW_USE_MSI;
4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4382 4383
	init_waitqueue_head (&hw->msi_wait);

4384 4385
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4386
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4387
	if (err) {
4388
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4389 4390 4391 4392
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4393
	sky2_read8(hw, B0_CTST);
4394

4395
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4396

4397
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4398
		/* MSI test failed, go back to INTx mode */
4399 4400
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4401 4402 4403 4404 4405 4406

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4407
	sky2_read32(hw, B0_IMSK);
4408 4409 4410 4411 4412 4413

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4425
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4426 4427
	};

S
Stephen Hemminger 已提交
4428
	if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
S
Stephen Hemminger 已提交
4429 4430 4431 4432 4433 4434
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4435 4436 4437
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4438
	struct net_device *dev;
4439
	struct sky2_hw *hw;
4440
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4441
	u32 reg;
S
Stephen Hemminger 已提交
4442
	char buf1[16];
4443

S
Stephen Hemminger 已提交
4444 4445
	err = pci_enable_device(pdev);
	if (err) {
4446
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4447 4448 4449
		goto err_out;
	}

4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4466 4467
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4468
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4469
		goto err_out_disable;
4470 4471 4472 4473
	}

	pci_set_master(pdev);

4474
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4475
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4476
		using_dac = 1;
4477
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4478
		if (err < 0) {
4479 4480
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4481 4482 4483
			goto err_out_free_regions;
		}
	} else {
4484
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4485
		if (err) {
4486
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4487 4488 4489
			goto err_out_free_regions;
		}
	}
4490

S
Stephen Hemminger 已提交
4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
	err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4504
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4505

4506
	err = -ENOMEM;
S
Stephen Hemminger 已提交
4507
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
4508
	if (!hw) {
4509
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4510 4511 4512 4513 4514 4515 4516
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4517
		dev_err(&pdev->dev, "cannot map device registers\n");
4518 4519 4520
		goto err_out_free_hw;
	}

4521
	/* ring for status responses */
4522
	hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4523 4524 4525
	if (!hw->st_le)
		goto err_out_iounmap;

4526
	err = sky2_init(hw);
4527
	if (err)
S
Stephen Hemminger 已提交
4528
		goto err_out_iounmap;
4529

4530 4531
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4532

4533 4534
	sky2_reset(hw);

4535
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4536 4537
	if (!dev) {
		err = -ENOMEM;
4538
		goto err_out_free_pci;
4539
	}
4540

4541 4542 4543 4544 4545 4546 4547 4548
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4549 4550
	err = register_netdev(dev);
	if (err) {
4551
		dev_err(&pdev->dev, "cannot register net device\n");
4552 4553 4554
		goto err_out_free_netdev;
	}

S
Stephen Hemminger 已提交
4555 4556
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4557 4558
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4559
			  dev->name, hw);
4560
	if (err) {
4561
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4562 4563 4564
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4565
	napi_enable(&hw->napi);
4566

4567 4568
	sky2_show_addr(dev);

4569 4570 4571
	if (hw->ports > 1) {
		struct net_device *dev1;

4572
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4573 4574 4575 4576 4577
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4578 4579
			hw->dev[1] = NULL;
			free_netdev(dev1);
4580 4581
		} else
			sky2_show_addr(dev1);
4582 4583
	}

4584
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4585 4586
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4587 4588
	pci_set_drvdata(pdev, hw);

4589 4590
	return 0;

S
Stephen Hemminger 已提交
4591
err_out_unregister:
4592
	if (hw->flags & SKY2_HW_USE_MSI)
4593
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4594
	unregister_netdev(dev);
4595 4596 4597
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4598
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4599
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4600 4601 4602 4603 4604 4605
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4606
err_out_disable:
4607 4608
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4609
	pci_set_drvdata(pdev, NULL);
4610 4611 4612 4613 4614
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4615
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4616
	int i;
4617

S
Stephen Hemminger 已提交
4618
	if (!hw)
4619 4620
		return;

4621
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4622
	cancel_work_sync(&hw->restart_work);
4623

S
Stephen Hemminger 已提交
4624
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4625
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4626

4627
	sky2_write32(hw, B0_IMSK, 0);
4628

4629 4630
	sky2_power_aux(hw);

4631
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
4632
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4633
	sky2_read8(hw, B0_CTST);
4634 4635

	free_irq(pdev->irq, hw);
4636
	if (hw->flags & SKY2_HW_USE_MSI)
4637
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4638
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4639 4640
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4641

S
Stephen Hemminger 已提交
4642
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4643 4644
		free_netdev(hw->dev[i]);

4645 4646
	iounmap(hw->regs);
	kfree(hw);
4647

4648 4649 4650 4651 4652 4653
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4654
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4655
	int i, wol = 0;
4656

S
Stephen Hemminger 已提交
4657 4658 4659
	if (!hw)
		return 0;

4660 4661 4662
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4663
	rtnl_lock();
4664
	for (i = 0; i < hw->ports; i++) {
4665
		struct net_device *dev = hw->dev[i];
4666
		struct sky2_port *sky2 = netdev_priv(dev);
4667

4668
		sky2_detach(dev);
4669 4670 4671 4672 4673

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4674 4675
	}

4676
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4677
	napi_disable(&hw->napi);
4678
	sky2_power_aux(hw);
4679
	rtnl_unlock();
4680

4681
	pci_save_state(pdev);
4682
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4683
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4684

4685
	return 0;
4686 4687 4688 4689
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4690
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4691
	int i, err;
4692

S
Stephen Hemminger 已提交
4693 4694 4695
	if (!hw)
		return 0;

4696 4697 4698
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4699 4700 4701 4702 4703

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4704
	pci_enable_wake(pdev, PCI_D0, 0);
4705 4706

	/* Re-enable all clocks */
S
Stephen Hemminger 已提交
4707 4708 4709
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
4710
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4711

4712
	sky2_reset(hw);
4713
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4714
	napi_enable(&hw->napi);
4715

4716
	rtnl_lock();
4717
	for (i = 0; i < hw->ports; i++) {
4718 4719 4720
		err = sky2_reattach(hw->dev[i]);
		if (err)
			goto out;
4721
	}
4722
	rtnl_unlock();
4723

4724
	return 0;
4725
out:
4726 4727
	rtnl_unlock();

4728
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4729
	pci_disable_device(pdev);
4730
	return err;
4731 4732 4733
}
#endif

4734 4735 4736 4737 4738
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
4739 4740 4741
	if (!hw)
		return;

4742
	rtnl_lock();
S
Stephen Hemminger 已提交
4743
	del_timer_sync(&hw->watchdog_timer);
4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);
4757
	rtnl_unlock();
4758 4759 4760 4761 4762

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
4763
	pci_set_power_state(pdev, PCI_D3hot);
4764 4765
}

4766
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4767 4768 4769 4770
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4771
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4772 4773
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4774
#endif
4775
	.shutdown = sky2_shutdown,
4776 4777 4778 4779
};

static int __init sky2_init_module(void)
{
4780 4781
	pr_info(PFX "driver version " DRV_VERSION "\n");

S
Stephen Hemminger 已提交
4782
	sky2_debug_init();
4783
	return pci_register_driver(&sky2_driver);
4784 4785 4786 4787 4788
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4789
	sky2_debug_cleanup();
4790 4791 4792 4793 4794 4795
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4796
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4797
MODULE_LICENSE("GPL");
4798
MODULE_VERSION(DRV_VERSION);