sky2.c 102.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
35
#include <net/ip.h>
36 37 38
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.14"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
66
#define RX_SKB_ALIGN		8
67
#define RX_BUF_WRITE		16
S
Stephen Hemminger 已提交
68 69 70 71

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
72
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

82
static const u32 default_msg =
S
Stephen Hemminger 已提交
83 84
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
85
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
86

S
Stephen Hemminger 已提交
87
static int debug = -1;		/* defaults above */
88 89 90
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

91
static int copybreak __read_mostly = 128;
92 93 94
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

95 96 97 98
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

S
Stephen Hemminger 已提交
99
static int idle_timeout = 0;
100
module_param(idle_timeout, int, 0);
S
Stephen Hemminger 已提交
101
MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
102

103
static const struct pci_device_id sky2_id_table[] = {
104 105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
131 132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
133
//	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
134 135
	{ 0 }
};
S
Stephen Hemminger 已提交
136

137 138 139 140 141
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
142
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
143

144 145 146 147
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
148
	"Extreme",	/* 0xb5 */
149 150
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
151 152 153
};

/* Access to external PHY */
154
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
155 156 157 158 159 160 161 162 163
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
164
			return 0;
S
Stephen Hemminger 已提交
165
		udelay(1);
166
	}
167

S
Stephen Hemminger 已提交
168
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
169
	return -ETIMEDOUT;
170 171
}

172
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
173 174 175
{
	int i;

S
Stephen Hemminger 已提交
176
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
177 178 179
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
180 181 182 183 184
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
185
		udelay(1);
186 187
	}

188 189 190 191 192 193 194 195 196 197
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
198 199
}

200

201 202 203 204 205
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
206

207 208
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
209

210 211 212 213 214 215 216 217
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
218

S
Stephen Hemminger 已提交
219
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
220
		u32 reg1;
221

222 223 224 225 226
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
		reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
		reg1 &= P_ASPM_CONTROL_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
		sky2_pci_write32(hw, PCI_DEV_REG5, 0);
227
	}
228
}
229

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
246 247
}

248
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
249 250 251 252 253 254 255
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
256

257 258 259 260 261 262 263 264 265 266
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


292 293 294
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
295
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
296

S
Stephen Hemminger 已提交
297 298 299 300
	if (sky2->autoneg == AUTONEG_ENABLE
	    && !(hw->chip_id == CHIP_ID_YUKON_XL
		 || hw->chip_id == CHIP_ID_YUKON_EC_U
		 || hw->chip_id == CHIP_ID_YUKON_EX)) {
301 302 303
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
304
			   PHY_M_EC_MAC_S_MSK);
305 306
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
307
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
308
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
309
			/* set downshift counter to 3x and enable downshift */
310 311
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
312 313
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
314 315 316 317 318

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
319
	if (sky2_is_copper(hw)) {
320 321 322 323 324 325 326 327 328 329
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
330
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
331 332 333 334
			if (sky2->autoneg == AUTONEG_ENABLE
			    && (hw->chip_id == CHIP_ID_YUKON_XL
				|| hw->chip_id == CHIP_ID_YUKON_EC_U
				|| hw->chip_id == CHIP_ID_YUKON_EX)) {
S
Stephen Hemminger 已提交
335
				/* set downshift counter to 3x and enable downshift */
336 337 338 339 340 341 342 343 344
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
345
	}
346

S
Stephen Hemminger 已提交
347 348 349 350 351
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
352

S
Stephen Hemminger 已提交
353 354 355 356 357 358 359 360
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
361 362
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
363 364 365 366

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
367
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
368
		}
S
Stephen Hemminger 已提交
369 370

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
371 372
	}

S
Stephen Hemminger 已提交
373
	ctrl = PHY_CT_RESET;
374 375
	ct1000 = 0;
	adv = PHY_AN_CSMA;
376
	reg = 0;
377 378

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
379
		if (sky2_is_copper(hw)) {
380 381 382 383 384 385 386 387 388 389 390 391
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
392

393
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
394 395 396 397 398
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
399

400
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
401
		}
402 403 404 405 406 407 408

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

409 410
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
411 412 413 414

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
415
			reg |= GM_GPCR_SPEED_1000;
416 417 418
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
419
			reg |= GM_GPCR_SPEED_100;
420 421 422
			break;
		}

423 424 425
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
426 427
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
428 429


430
 		reg |= gm_fc_disable[sky2->flow_mode];
431 432

		/* Forward pause packets to GMAC? */
433
		if (sky2->flow_mode & FC_RX)
434 435 436
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
437 438
	}

439 440
	gma_write16(hw, port, GM_GP_CTRL, reg);

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
466
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
467 468 469 470 471

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
472 473 474 475 476
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
477 478 479

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
480 481 482 483 484 485
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
486 487

		/* restore page register */
S
Stephen Hemminger 已提交
488
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
489
		break;
S
Stephen Hemminger 已提交
490

491
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
492
	case CHIP_ID_YUKON_EX:
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
511 512 513 514 515

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
516
		ledover &= ~PHY_M_LED_MO_RX;
517 518
	}

519 520
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
521
		/* apply fixes in PHY AFE */
522 523
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

524
		/* increase differential signal amplitude in 10BASE-T */
525 526
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
527

528
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
529 530
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
531 532

		/* set page register to 0 */
533
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
534
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
535
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
536

537 538
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
539
			ledover |= PHY_M_LED_MO_100;
540
		}
541

542 543 544 545
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
546

S
shemminger@osdl.org 已提交
547
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
548 549 550 551 552 553
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

554 555 556 557 558 559 560 561 562 563
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

564
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
565 566 567 568 569 570 571 572
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
573
	sky2_pci_read32(hw, PCI_DEV_REG1);
574
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
575 576 577
	udelay(100);
}

578 579 580
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
581
	spin_lock_bh(&sky2->phy_lock);
582
	sky2_phy_init(sky2->hw, sky2->port);
583
	spin_unlock_bh(&sky2->phy_lock);
584 585
}

586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	reg1 |= PCI_Y2_PME_LEGACY;
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

653 654 655 656 657 658 659
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

660
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
661
	sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
662 663 664

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
665
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
666 667 668 669 670 671 672 673 674 675 676
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
677
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
678

679 680 681
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

682
	spin_lock_bh(&sky2->phy_lock);
683
	sky2_phy_init(hw, port);
684
	spin_unlock_bh(&sky2->phy_lock);
685 686 687 688 689

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

690 691
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
692 693 694 695 696 697 698
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
699
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
700 701 702 703 704 705 706 707 708 709 710 711 712

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
713
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
714

715
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
716 717 718 719 720 721 722
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
723 724 725 726
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
727 728 729 730 731 732
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
733 734
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
		     GMF_OPER_ON | GMF_RX_F_FL_ON);
735

S
shemminger@osdl.org 已提交
736
	/* Flush Rx MAC FIFO on any flow control or error */
737
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
738

739 740
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
741 742 743 744

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
745

S
Stephen Hemminger 已提交
746
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
747
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
748
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
749 750 751 752 753 754 755 756 757 758 759

		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);

		if (hw->dev[port]->mtu > ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);
		else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
760 761
	}

762 763
}

764 765
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
766
{
767 768 769 770 771 772
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
773

774 775 776 777 778 779 780
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
781
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
782

783 784 785 786 787 788
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
789

790 791 792
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
793 794 795 796 797 798 799 800
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
801
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
802 803 804
}

/* Setup Bus Memory Interface */
805
static void sky2_qset(struct sky2_hw *hw, u16 q)
806 807 808 809
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
810
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
811 812 813 814 815
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
816
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
817 818 819 820 821 822 823 824
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
825 826

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
827 828
}

S
Stephen Hemminger 已提交
829 830 831 832
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

833
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
834
	le->ctrl = 0;
S
Stephen Hemminger 已提交
835 836
	return le;
}
837

838 839 840 841 842 843
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

844 845
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
846
{
S
Stephen Hemminger 已提交
847
	/* Make sure write' to descriptors are complete before we tell hardware */
848
	wmb();
S
Stephen Hemminger 已提交
849 850 851 852
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
853 854
}

S
Stephen Hemminger 已提交
855

856 857 858
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
859
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
860
	le->ctrl = 0;
861 862 863
	return le;
}

864 865 866
/* Return high part of DMA address (could be 32 or 64 bit) */
static inline u32 high32(dma_addr_t a)
{
867
	return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
868 869
}

870 871 872
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
873 874
{
	struct sky2_rx_le *le;
875
	u32 hi = high32(map);
876

S
Stephen Hemminger 已提交
877
	if (sky2->rx_addr64 != hi) {
878
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
879
		le->addr = cpu_to_le32(hi);
880
		le->opcode = OP_ADDR64 | HW_OWNER;
881
		sky2->rx_addr64 = high32(map + len);
882
	}
S
Stephen Hemminger 已提交
883

884
	le = sky2_next_rx(sky2);
885 886
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
887
	le->opcode = op | HW_OWNER;
888 889
}

890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
933

934 935 936 937
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
938
static void rx_set_checksum(struct sky2_port *sky2)
939 940 941 942
{
	struct sky2_rx_le *le;

	le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
943
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
944 945
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
946 947 948 949

	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
950 951 952

}

953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
984
	mmiowb();
985
}
S
Stephen Hemminger 已提交
986

S
shemminger@osdl.org 已提交
987
/* Clean out receive buffer area, assumes receiver hardware stopped */
988 989 990 991 992
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
993
	for (i = 0; i < sky2->rx_pending; i++) {
994
		struct rx_ring_info *re = sky2->rx_ring + i;
995 996

		if (re->skb) {
997
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
998 999 1000 1001 1002 1003
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1015
	switch (cmd) {
1016 1017 1018 1019 1020 1021
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1022

1023
		spin_lock_bh(&sky2->phy_lock);
1024
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1025
		spin_unlock_bh(&sky2->phy_lock);
1026

1027 1028 1029 1030 1031 1032 1033 1034
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1035
		spin_lock_bh(&sky2->phy_lock);
1036 1037
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1038
		spin_unlock_bh(&sky2->phy_lock);
1039 1040 1041 1042 1043
		break;
	}
	return err;
}

1044 1045 1046 1047 1048 1049 1050
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1051
	netif_tx_lock_bh(dev);
1052
	netif_poll_disable(sky2->hw->dev[0]);
1053 1054

	sky2->vlgrp = grp;
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1066

1067
	netif_poll_enable(sky2->hw->dev[0]);
1068
	netif_tx_unlock_bh(dev);
1069 1070 1071
}
#endif

1072
/*
1073 1074 1075
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1076 1077
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1078 1079
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1080
 */
1081
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1082 1083
{
	struct sk_buff *skb;
1084 1085
	unsigned long p;
	int i;
1086

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1100 1101 1102
	}

	return skb;
1103 1104 1105 1106
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1107 1108
}

1109 1110
/*
 * Allocate and setup receiver buffer pool.
1111 1112 1113 1114 1115 1116
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1117
 */
1118
static int sky2_rx_start(struct sky2_port *sky2)
1119
{
1120
	struct sky2_hw *hw = sky2->hw;
1121
	struct rx_ring_info *re;
1122
	unsigned rxq = rxqaddr[sky2->port];
1123
	unsigned i, size, space, thresh;
1124

1125
	sky2->rx_put = sky2->rx_next = 0;
1126
	sky2_qset(hw, rxq);
1127

1128 1129 1130 1131 1132 1133
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1134
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1135 1136
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
1137 1138
		sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);

1139 1140 1141
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174

	/* Space needed for frame data + headers rounded up */
	size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
		+ 8;

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1175
	for (i = 0; i < sky2->rx_pending; i++) {
1176
		re = sky2->rx_ring + i;
1177

1178
		re->skb = sky2_rx_alloc(sky2);
1179 1180 1181
		if (!re->skb)
			goto nomem;

1182 1183
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1184 1185
	}

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1199
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1200
	sky2_put_idx(hw, rxq, sky2->rx_put);
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1213
	u32 ramsize, imask;
1214
	int cap, err = -ENOMEM;
1215
	struct net_device *otherdev = hw->dev[sky2->port^1];
1216

1217 1218 1219
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1220
	 */
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1233

1234 1235 1236 1237 1238
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1239 1240
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1241 1242 1243 1244
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1245
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1257
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1258 1259 1260 1261
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1262 1263
	sky2_phy_power(hw, port, 1);

1264 1265
	sky2_mac_init(hw, port);

1266 1267 1268
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1269

1270 1271
	if (ramsize > 0) {
		u32 rxspace;
1272

1273 1274 1275 1276
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1277

1278 1279 1280 1281 1282 1283 1284
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1285

1286
	sky2_qset(hw, txqaddr[port]);
1287

1288
	/* Set almost empty threshold */
1289 1290
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1291
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1292

1293 1294
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1295

1296
	err = sky2_rx_start(sky2);
1297 1298 1299 1300
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1301
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1302
	imask |= portirq_msk[port];
1303 1304
	sky2_write32(hw, B0_IMSK, imask);

1305 1306 1307
	return 0;

err_out:
1308
	if (sky2->rx_le) {
1309 1310
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1311 1312 1313
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1314 1315 1316
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1317 1318 1319 1320
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1321

1322 1323
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1324 1325 1326
	return err;
}

S
Stephen Hemminger 已提交
1327 1328 1329
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1330
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1331
}
1332

S
Stephen Hemminger 已提交
1333 1334
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1335
{
S
Stephen Hemminger 已提交
1336
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1337 1338
}

S
Stephen Hemminger 已提交
1339
/* Estimate of number of transmit list elements required */
1340
static unsigned tx_le_req(const struct sk_buff *skb)
1341
{
S
Stephen Hemminger 已提交
1342 1343 1344 1345 1346
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1347
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1348 1349
		++count;

1350
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1351 1352 1353
		++count;

	return count;
1354 1355
}

S
Stephen Hemminger 已提交
1356 1357 1358 1359 1360 1361
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1362 1363 1364 1365
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1366
	struct sky2_tx_le *le = NULL;
1367
	struct tx_ring_info *re;
1368 1369 1370 1371 1372 1373
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1374 1375
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1376

S
Stephen Hemminger 已提交
1377
	if (unlikely(netif_msg_tx_queued(sky2)))
1378 1379 1380 1381 1382
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1383
	addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1384

1385 1386
	/* Send high bits if changed or crosses boundary */
	if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1387
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1388
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1389
		le->opcode = OP_ADDR64 | HW_OWNER;
1390
		sky2->tx_addr64 = high32(mapping + len);
S
Stephen Hemminger 已提交
1391
	}
1392 1393

	/* Check for TCP Segmentation Offload */
1394
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1395
	if (mss != 0) {
1396
		mss += tcp_optlen(skb); /* TCP options */
1397
		mss += ip_hdrlen(skb) + sizeof(struct tcphdr);
1398 1399
		mss += ETH_HLEN;

1400 1401
		if (mss != sky2->tx_last_mss) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1402
			le->addr = cpu_to_le32(mss);
1403 1404 1405
			le->opcode = OP_LRGLEN | HW_OWNER;
			sky2->tx_last_mss = mss;
		}
1406 1407 1408
	}

	ctrl = 0;
1409 1410 1411 1412 1413
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1414
			le->addr = 0;
1415 1416 1417 1418 1419 1420 1421 1422 1423
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1424
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1425
		const unsigned offset = skb_transport_offset(skb);
S
Stephen Hemminger 已提交
1426 1427 1428
		u32 tcpsum;

		tcpsum = offset << 16;		/* sum start */
A
Al Viro 已提交
1429
		tcpsum |= offset + skb->csum_offset;	/* sum write */
1430

1431
		ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1432
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1433 1434
			ctrl |= UDPTCP;

S
Stephen Hemminger 已提交
1435 1436
		if (tcpsum != sky2->tx_tcpsum) {
			sky2->tx_tcpsum = tcpsum;
1437 1438

			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1439
			le->addr = cpu_to_le32(tcpsum);
1440 1441 1442 1443
			le->length = 0;	/* initial checksum value */
			le->ctrl = 1;	/* one packet */
			le->opcode = OP_TCPLISW | HW_OWNER;
		}
1444 1445 1446
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1447
	le->addr = cpu_to_le32((u32) mapping);
1448 1449
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1450
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1451

1452
	re = tx_le_re(sky2, le);
1453
	re->skb = skb;
1454
	pci_unmap_addr_set(re, mapaddr, mapping);
1455
	pci_unmap_len_set(re, maplen, len);
1456 1457

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1458
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1459 1460 1461

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1462
		addr64 = high32(mapping);
S
Stephen Hemminger 已提交
1463 1464
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1465
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1466 1467 1468
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1469 1470 1471
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1472
		le->addr = cpu_to_le32((u32) mapping);
1473 1474
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1475
		le->opcode = OP_BUFFER | HW_OWNER;
1476

1477 1478 1479 1480
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1481
	}
1482

1483 1484
	le->ctrl |= EOP;

1485 1486
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1487

1488
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1489 1490 1491 1492 1493 1494

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1495 1496 1497
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1498
 *     buffers so make sure not to free skb to early.
1499
 */
1500
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1501
{
1502
	struct net_device *dev = sky2->netdev;
1503
	struct pci_dev *pdev = sky2->hw->pdev;
1504
	unsigned idx;
1505

1506
	BUG_ON(done >= TX_RING_SIZE);
1507

1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1520
			break;
1521 1522 1523
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1524
				       PCI_DMA_TODEVICE);
1525 1526 1527 1528 1529 1530 1531
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
1532 1533 1534
			sky2->net_stats.tx_packets++;
			sky2->net_stats.tx_bytes += re->skb->len;

1535
			dev_kfree_skb_any(re->skb);
1536 1537
		}

1538
		le->opcode = 0;	/* paranoia */
S
Stephen Hemminger 已提交
1539 1540
	}

1541
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1542 1543
	smp_mb();

1544
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1545 1546 1547 1548
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1549
static void sky2_tx_clean(struct net_device *dev)
1550
{
1551 1552 1553
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1554
	sky2_tx_complete(sky2, sky2->tx_prod);
1555
	netif_tx_unlock_bh(dev);
1556 1557 1558 1559 1560 1561 1562 1563 1564
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1565
	u32 imask;
1566

1567 1568 1569 1570
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1571 1572 1573
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1574
	/* Stop more packets from being queued */
1575
	netif_stop_queue(dev);
1576
	netif_carrier_off(dev);
1577

S
Stephen Hemminger 已提交
1578 1579 1580 1581 1582
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1583
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1584

1585 1586 1587 1588 1589
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1590
		     RB_RST_SET | RB_DIS_OP_MD);
1591 1592

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1593
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1594 1595 1596 1597 1598
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1599 1600
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1612 1613
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1614 1615 1616 1617 1618 1619 1620

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1621
	sky2_rx_stop(sky2);
1622 1623 1624 1625

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1626 1627
	sky2_phy_power(hw, port, 0);

S
shemminger@osdl.org 已提交
1628
	/* turn off LED's */
1629 1630
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1631 1632
	synchronize_irq(hw->pdev->irq);

1633
	sky2_tx_clean(dev);
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1645 1646 1647 1648 1649 1650
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1651 1652 1653 1654 1655
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1656
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1657 1658
		return SPEED_1000;

1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1677 1678 1679 1680 1681 1682
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1683 1684

	/* enable Rx/Tx */
1685
	reg = gma_read16(hw, port, GM_GP_CTRL);
1686 1687 1688 1689 1690 1691 1692 1693 1694
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);
	netif_wake_queue(sky2->netdev);

	/* Turn on link LED */
S
Stephen Hemminger 已提交
1695
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1696 1697
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

S
Stephen Hemminger 已提交
1698 1699 1700
	if (hw->chip_id == CHIP_ID_YUKON_XL
	    || hw->chip_id == CHIP_ID_YUKON_EC_U
	    || hw->chip_id == CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
1701
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1717 1718

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1719
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1720 1721 1722
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1723 1724
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1725
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1726 1727
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1728
		       fc_name[sky2->flow_status]);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);
	netif_stop_queue(sky2->netdev);

	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1751

1752 1753 1754
	sky2_phy_init(hw, port);
}

1755 1756 1757 1758 1759 1760 1761 1762
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1763 1764 1765 1766
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1767
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1768

1769
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1783
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1784

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
	if (!sky2_is_copper(hw)) {
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1802

1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1813

1814
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1815
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1816
		sky2->flow_status = FC_NONE;
1817

1818
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1819 1820 1821 1822 1823 1824
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1825

1826 1827
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1828
{
1829 1830
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1831 1832
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1833 1834 1835
	if (!netif_running(dev))
		return;

1836 1837 1838 1839
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1840 1841 1842 1843
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1844
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1845 1846 1847 1848
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1849

S
Stephen Hemminger 已提交
1850 1851
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1852

S
Stephen Hemminger 已提交
1853 1854 1855
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1856

S
Stephen Hemminger 已提交
1857 1858
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1859
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1860 1861
		else
			sky2_link_down(sky2);
1862
	}
S
Stephen Hemminger 已提交
1863
out:
1864
	spin_unlock(&sky2->phy_lock);
1865 1866
}

S
Stephen Hemminger 已提交
1867
/* Transmit timeout is only called if we are running, carrier is up
1868 1869
 * and tx queue is full (stopped).
 */
1870 1871 1872
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1873
	struct sky2_hw *hw = sky2->hw;
1874 1875 1876 1877

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1878
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1879 1880 1881
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1882

S
Stephen Hemminger 已提交
1883 1884
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1885 1886 1887 1888
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1889 1890
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1891
	unsigned port = sky2->port;
1892 1893
	int err;
	u16 ctl, mode;
1894
	u32 imask;
1895 1896 1897 1898

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1899 1900 1901
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
		return -EINVAL;

1902 1903 1904 1905 1906
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1907
	imask = sky2_read32(hw, B0_IMSK);
1908 1909
	sky2_write32(hw, B0_IMSK, 0);

1910 1911 1912 1913
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1914 1915
	synchronize_irq(hw->pdev->irq);

1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
		if (new_mtu > ETH_DATA_LEN) {
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);
			dev->features &= NETIF_F_TSO | NETIF_F_SG | NETIF_F_IP_CSUM;
		} else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
	}

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1928 1929
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1930 1931

	dev->mtu = new_mtu;
1932

1933 1934 1935 1936 1937 1938
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

1939
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
1940

1941
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1942

1943
	err = sky2_rx_start(sky2);
1944
	sky2_write32(hw, B0_IMSK, imask);
1945

1946 1947 1948
	if (err)
		dev_close(dev);
	else {
1949
		gma_write16(hw, port, GM_GP_CTRL, ctl);
1950 1951 1952 1953 1954

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

1955 1956 1957
	return err;
}

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
1970
		skb_copy_from_linear_data(re->skb, skb->data, length);
1971 1972 1973 1974 1975
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
1976
		skb_put(skb, length);
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	pr_debug(PFX "receive new length=%d\n", length);

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2039
		skb_put(skb, length);
2040 2041 2042
	return skb;
}

2043 2044
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2045
 * For larger packets, get new buffer.
2046
 */
2047
static struct sk_buff *sky2_receive(struct net_device *dev,
2048 2049
				    u16 length, u32 status)
{
2050
 	struct sky2_port *sky2 = netdev_priv(dev);
2051
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2052
	struct sk_buff *skb = NULL;
2053 2054 2055

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2056
		       dev->name, sky2->rx_next, status, length);
2057

S
Stephen Hemminger 已提交
2058
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2059
	prefetch(sky2->rx_ring + sky2->rx_next);
2060

2061
	if (status & GMR_FS_ANY_ERR)
2062 2063
		goto error;

2064 2065 2066
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2067 2068 2069 2070
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2071
resubmit:
2072
	sky2_rx_submit(sky2, re);
2073

2074 2075 2076
	return skb;

error:
2077
	++sky2->net_stats.rx_errors;
2078
	if (status & GMR_FS_RX_FF_OV) {
2079
		sky2->net_stats.rx_over_errors++;
2080 2081
		goto resubmit;
	}
2082

2083
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2084
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2085
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2086 2087

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2088 2089 2090 2091 2092
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2093

S
Stephen Hemminger 已提交
2094
	goto resubmit;
2095 2096
}

2097 2098
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2099
{
2100
	struct sky2_port *sky2 = netdev_priv(dev);
2101

2102
	if (netif_running(dev)) {
2103
		netif_tx_lock(dev);
2104
		sky2_tx_complete(sky2, last);
2105
		netif_tx_unlock(dev);
2106
	}
2107 2108
}

2109 2110
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2111
{
2112
	struct sky2_port *sky2;
2113
	int work_done = 0;
2114
	unsigned buf_write[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2115
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2116

2117
	rmb();
2118

S
Stephen Hemminger 已提交
2119
	while (hw->st_idx != hwidx) {
2120 2121
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
		struct net_device *dev;
2122 2123 2124 2125
		struct sk_buff *skb;
		u32 status;
		u16 length;

2126
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2127

S
Stephen Hemminger 已提交
2128 2129
		BUG_ON(le->link >= 2);
		dev = hw->dev[le->link];
2130 2131

		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2132 2133
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2134

S
Stephen Hemminger 已提交
2135
		switch (le->opcode & ~HW_OWNER) {
2136
		case OP_RXSTAT:
2137
			skb = sky2_receive(dev, length, status);
2138 2139
			if (unlikely(!skb)) {
				sky2->net_stats.rx_dropped++;
2140
				goto force_update;
2141
			}
2142 2143

			skb->protocol = eth_type_trans(skb, dev);
2144 2145
			sky2->net_stats.rx_packets++;
			sky2->net_stats.rx_bytes += skb->len;
2146 2147
			dev->last_rx = jiffies;

2148 2149 2150 2151 2152 2153 2154
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2155
				netif_receive_skb(skb);
2156

2157 2158
			/* Update receiver after 16 frames */
			if (++buf_write[le->link] == RX_BUF_WRITE) {
2159 2160
force_update:
				sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
2161 2162 2163 2164
				buf_write[le->link] = 0;
			}

			/* Stop after net poll weight */
2165 2166
			if (++work_done >= to_do)
				goto exit_loop;
2167 2168
			break;

2169 2170 2171 2172 2173 2174 2175 2176 2177
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2178
		case OP_RXCHKS:
2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199
			if (!sky2->rx_csum)
				break;

			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
					     Q_ADDR(rxqaddr[le->link], Q_CSR),
					     BMU_DIS_RX_CHKSUM);
			}
2200 2201 2202
			break;

		case OP_TXINDEXLE:
2203
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2204 2205
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2206 2207 2208 2209
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2210 2211 2212 2213
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2214
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2215 2216
				       "unknown status opcode 0x%x\n", le->opcode);
			goto exit_loop;
2217
		}
2218
	}
2219

2220 2221
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
S
Stephen Hemminger 已提交
2222
	mmiowb();
2223

2224
exit_loop:
2225 2226 2227 2228 2229 2230 2231 2232 2233 2234
	if (buf_write[0]) {
		sky2 = netdev_priv(hw->dev[0]);
		sky2_put_idx(hw, Q_R1, sky2->rx_put);
	}

	if (buf_write[1]) {
		sky2 = netdev_priv(hw->dev[1]);
		sky2_put_idx(hw, Q_R2, sky2->rx_put);
	}

2235
	return work_done;
2236 2237 2238 2239 2240 2241
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2242 2243 2244
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2245 2246

	if (status & Y2_IS_PAR_RD1) {
2247 2248 2249
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2250 2251 2252 2253 2254
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2255 2256 2257
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2258 2259 2260 2261 2262

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2263 2264
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2265 2266 2267 2268
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2269 2270
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2271 2272 2273 2274
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2275 2276 2277
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2278 2279 2280 2281 2282 2283 2284 2285
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2286
	if (status & Y2_IS_TIST_OV)
2287 2288 2289
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2290 2291
		u16 pci_err;

2292
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2293
		if (net_ratelimit())
2294 2295
			dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
			        pci_err);
2296 2297

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2298
		sky2_pci_write16(hw, PCI_STATUS,
2299
				 pci_err | PCI_STATUS_ERROR_BITS);
2300 2301 2302 2303
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2304
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2305 2306
		u32 pex_err;

2307
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2308

2309
		if (net_ratelimit())
2310 2311
			dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
				pex_err);
2312 2313 2314

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2315 2316
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2317 2318
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2319
		if (pex_err & PEX_FATAL_ERRORS) {
2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2343 2344 2345 2346 2347 2348
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2360 2361 2362
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2363 2364 2365
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2366 2367 2368
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2369

2370 2371 2372 2373
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2374

2375
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2376
}
2377

2378 2379 2380
/* If idle then force a fake soft NAPI poll once a second
 * to work around cases where sharing an edge triggered interrupt.
 */
2381 2382 2383 2384 2385 2386 2387
static inline void sky2_idle_start(struct sky2_hw *hw)
{
	if (idle_timeout > 0)
		mod_timer(&hw->idle_timer,
			  jiffies + msecs_to_jiffies(idle_timeout));
}

2388 2389
static void sky2_idle(unsigned long arg)
{
2390 2391
	struct sky2_hw *hw = (struct sky2_hw *) arg;
	struct net_device *dev = hw->dev[0];
2392 2393 2394

	if (__netif_rx_schedule_prep(dev))
		__netif_rx_schedule(dev);
2395 2396

	mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
2397 2398
}

2399 2400
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2401
{
2402 2403
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2404

S
Stephen Hemminger 已提交
2405 2406
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2407

S
Stephen Hemminger 已提交
2408 2409
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2410

S
Stephen Hemminger 已提交
2411 2412
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2413

S
Stephen Hemminger 已提交
2414
	if (status & Y2_IS_CHK_RX1)
2415
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2416

S
Stephen Hemminger 已提交
2417
	if (status & Y2_IS_CHK_RX2)
2418
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2419

S
Stephen Hemminger 已提交
2420
	if (status & Y2_IS_CHK_TXA1)
2421
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2422

S
Stephen Hemminger 已提交
2423
	if (status & Y2_IS_CHK_TXA2)
2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

static int sky2_poll(struct net_device *dev0, int *budget)
{
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
	int work_limit = min(dev0->quota, *budget);
	int work_done = 0;
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2442

S
Stephen Hemminger 已提交
2443
	work_done = sky2_status_intr(hw, work_limit);
2444 2445
	if (work_done < work_limit) {
		netif_rx_complete(dev0);
2446

S
Stephen Hemminger 已提交
2447
		/* end of interrupt, re-enables also acts as I/O synchronization */
2448 2449 2450 2451 2452
		sky2_read32(hw, B0_Y2_SP_LISR);
		return 0;
	} else {
		*budget -= work_done;
		dev0->quota -= work_done;
S
Stephen Hemminger 已提交
2453
		return 1;
2454
	}
2455 2456
}

2457
static irqreturn_t sky2_intr(int irq, void *dev_id)
2458 2459 2460 2461 2462 2463 2464 2465 2466
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2467

2468 2469 2470
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2471

2472 2473 2474 2475 2476 2477 2478
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2479
	struct net_device *dev0 = sky2->hw->dev[0];
2480

2481 2482
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2483 2484 2485 2486
}
#endif

/* Chip internal frequency for clock calculations */
2487
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2488
{
S
Stephen Hemminger 已提交
2489
	switch (hw->chip_id) {
2490
	case CHIP_ID_YUKON_EC:
2491
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2492
	case CHIP_ID_YUKON_EX:
2493
		return 125;	/* 125 Mhz */
2494
	case CHIP_ID_YUKON_FE:
2495
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2496
	default:		/* YUKON_XL */
2497
		return 156;	/* 156 Mhz */
2498 2499 2500
	}
}

2501
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2502
{
2503
	return sky2_mhz(hw) * us;
2504 2505
}

2506
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2507
{
2508
	return clk / sky2_mhz(hw);
2509 2510
}

2511

2512
static int __devinit sky2_init(struct sky2_hw *hw)
2513
{
S
Stephen Hemminger 已提交
2514
	u8 t8;
2515 2516

	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2517

2518 2519
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2520 2521
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2522 2523 2524
		return -EOPNOTSUPP;
	}

S
Stephen Hemminger 已提交
2525 2526 2527 2528 2529 2530 2531 2532
	if (hw->chip_id == CHIP_ID_YUKON_EX)
		dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
			 "Please report success or failure to <netdev@vger.kernel.org>\n");

	/* Make sure and enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

2533 2534 2535 2536
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2537 2538 2539
		dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
			yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
			hw->chip_id, hw->chip_rev);
2540 2541 2542
		return -EOPNOTSUPP;
	}

2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
	u16 status;
	int i;

2559
	/* disable ASF */
2560 2561 2562 2563 2564 2565 2566 2567
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2568 2569 2570 2571 2572 2573

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2574
	status = sky2_pci_read16(hw, PCI_STATUS);
2575

2576
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2577 2578
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2579 2580 2581 2582

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2583 2584 2585
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2586

2587
	sky2_power_on(hw);
2588 2589 2590 2591 2592 2593 2594 2595

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2596 2597
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2598 2599 2600 2601

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2602

2603 2604
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2605 2606
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2607 2608 2609

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2610
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2611 2612 2613 2614 2615 2616 2617

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2618
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2634
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2635 2636

	for (i = 0; i < hw->ports; i++)
2637
		sky2_gmac_reset(hw, i);
2638 2639 2640 2641 2642 2643 2644 2645

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2646
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2647 2648

	/* Set the list last index */
S
Stephen Hemminger 已提交
2649
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2650

2651 2652
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2653

2654 2655 2656 2657 2658
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2659

2660
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2661 2662
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2663

S
Stephen Hemminger 已提交
2664
	/* enable status unit */
2665 2666 2667 2668 2669
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2670 2671
}

S
Stephen Hemminger 已提交
2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	dev_dbg(&hw->pdev->dev, "restarting\n");

	del_timer_sync(&hw->idle_timer);

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);

	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
	netif_poll_enable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	sky2_idle_start(hw);

	rtnl_unlock();
}

2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2732

2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

	if (hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2744 2745 2746
	return 0;
}

2747
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2748
{
S
Stephen Hemminger 已提交
2749 2750 2751 2752 2753 2754
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2755 2756 2757

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2758 2759
				| SUPPORTED_1000baseT_Full;
		return modes;
2760
	} else
S
Stephen Hemminger 已提交
2761 2762 2763 2764
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2765 2766
}

S
Stephen Hemminger 已提交
2767
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2768 2769 2770 2771 2772 2773 2774
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2775
	if (sky2_is_copper(hw)) {
2776
		ecmd->supported = SUPPORTED_10baseT_Half
S
Stephen Hemminger 已提交
2777 2778 2779 2780 2781 2782
		    | SUPPORTED_10baseT_Full
		    | SUPPORTED_100baseT_Half
		    | SUPPORTED_100baseT_Full
		    | SUPPORTED_1000baseT_Half
		    | SUPPORTED_1000baseT_Full
		    | SUPPORTED_Autoneg | SUPPORTED_TP;
2783
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2784 2785 2786
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2787
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2788
	}
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2809
		switch (ecmd->speed) {
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2849 2850
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2867 2868
	char name[ETH_GSTRING_LEN];
	u16 offset;
2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2880
	{ "collisions",    GM_TXF_COL },
2881 2882
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2883
	{ "single_collisions", GM_TXF_SNG_COL },
2884
	{ "multi_collisions", GM_TXF_MUL_COL },
2885

2886
	{ "rx_short",      GM_RXF_SHT },
2887
	{ "rx_runt", 	   GM_RXE_FRAG },
2888 2889 2890 2891 2892 2893 2894
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2895
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2896 2897
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2898
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2899 2900 2901 2902 2903 2904 2905 2906 2907

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2922

2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2935 2936 2937 2938
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2939
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
2940 2941
		return -EINVAL;

2942
	sky2_phy_reinit(sky2);
2943 2944 2945 2946

	return 0;
}

S
Stephen Hemminger 已提交
2947
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
2948 2949 2950 2951 2952 2953
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2954
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
2955
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
2956
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
2957

S
Stephen Hemminger 已提交
2958
	for (i = 2; i < count; i++)
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
2974
				   struct ethtool_stats *stats, u64 * data)
2975 2976 2977
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
2978
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
2979 2980
}

S
Stephen Hemminger 已提交
2981
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3003 3004 3005
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3006 3007 3008 3009 3010

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3011
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3012
		    dev->dev_addr, ETH_ALEN);
3013
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3014
		    dev->dev_addr, ETH_ALEN);
3015

3016 3017 3018 3019 3020
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3021 3022

	return 0;
3023 3024
}

3025 3026 3027 3028 3029 3030 3031 3032
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3033 3034 3035 3036 3037 3038 3039 3040
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3041 3042
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3043

3044
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3045 3046 3047 3048 3049
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3050
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3051
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3052
	else if (dev->flags & IFF_ALLMULTI)
3053
		memset(filter, 0xff, sizeof(filter));
3054
	else if (dev->mc_count == 0 && !rx_pause)
3055 3056 3057 3058 3059
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3060 3061 3062 3063 3064
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3065 3066 3067
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3068
		    (u16) filter[0] | ((u16) filter[1] << 8));
3069
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3070
		    (u16) filter[2] | ((u16) filter[3] << 8));
3071
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3072
		    (u16) filter[4] | ((u16) filter[5] << 8));
3073
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3074
		    (u16) filter[6] | ((u16) filter[7] << 8));
3075 3076 3077 3078 3079 3080 3081

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3082
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3083
{
S
Stephen Hemminger 已提交
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3102 3103
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3104
	}
3105 3106 3107 3108 3109 3110 3111 3112
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3113
	u16 ledctrl, ledover = 0;
3114
	long ms;
3115
	int interrupted;
3116 3117
	int onoff = 1;

S
Stephen Hemminger 已提交
3118
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3119 3120 3121 3122 3123
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3124
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3125 3126 3127 3128 3129 3130 3131 3132 3133
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3134

3135 3136
	interrupted = 0;
	while (!interrupted && ms > 0) {
3137 3138 3139
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3140
		spin_unlock_bh(&sky2->phy_lock);
3141
		interrupted = msleep_interruptible(250);
3142
		spin_lock_bh(&sky2->phy_lock);
3143

3144 3145 3146 3147
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3148 3149 3150 3151 3152 3153 3154 3155 3156
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3157
	spin_unlock_bh(&sky2->phy_lock);
3158 3159 3160 3161 3162 3163 3164 3165 3166

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3181 3182 3183 3184 3185 3186 3187 3188 3189
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3190
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3191

3192 3193
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3194

3195
	return 0;
3196 3197
}

3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3238
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3239

3240 3241 3242
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3243 3244
		return -EINVAL;

3245
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3246
		return -EINVAL;
3247
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3248
		return -EINVAL;
3249
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3273
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3274 3275 3276 3277 3278 3279 3280
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3315
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3316
		err = sky2_up(dev);
3317 3318
		if (err)
			dev_close(dev);
3319 3320
		else
			sky2_set_multicast(dev);
3321
	}
S
Stephen Hemminger 已提交
3322 3323 3324 3325 3326 3327

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3328
	return 0x4000;
S
Stephen Hemminger 已提交
3329 3330 3331 3332
}

/*
 * Returns copy of control register region
3333
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3334 3335 3336 3337 3338 3339 3340 3341
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

	regs->version = 1;
3342
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3343

3344 3345
	memcpy_fromio(p, io, B3_RAM_ADDR);

3346 3347 3348 3349 3350 3351 3352 3353
	/* skip diagnostic ram region */
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);

	/* copy GMAC registers */
	memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
	if (sky2->hw->ports > 1)
		memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);

S
Stephen Hemminger 已提交
3354
}
3355

3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

	return dev->mtu > ETH_DATA_LEN &&
		(hw->chip_id == CHIP_ID_YUKON_EX
		 || hw->chip_id == CHIP_ID_YUKON_EC_U);
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3386
static const struct ethtool_ops sky2_ethtool_ops = {
S
Stephen Hemminger 已提交
3387 3388
	.get_settings = sky2_get_settings,
	.set_settings = sky2_set_settings,
3389 3390 3391
	.get_drvinfo  = sky2_get_drvinfo,
	.get_wol      = sky2_get_wol,
	.set_wol      = sky2_set_wol,
S
Stephen Hemminger 已提交
3392 3393
	.get_msglevel = sky2_get_msglevel,
	.set_msglevel = sky2_set_msglevel,
3394
	.nway_reset   = sky2_nway_reset,
S
Stephen Hemminger 已提交
3395 3396 3397 3398 3399 3400
	.get_regs_len = sky2_get_regs_len,
	.get_regs = sky2_get_regs,
	.get_link = ethtool_op_get_link,
	.get_sg = ethtool_op_get_sg,
	.set_sg = ethtool_op_set_sg,
	.get_tx_csum = ethtool_op_get_tx_csum,
3401
	.set_tx_csum = sky2_set_tx_csum,
S
Stephen Hemminger 已提交
3402
	.get_tso = ethtool_op_get_tso,
3403
	.set_tso = sky2_set_tso,
S
Stephen Hemminger 已提交
3404 3405 3406
	.get_rx_csum = sky2_get_rx_csum,
	.set_rx_csum = sky2_set_rx_csum,
	.get_strings = sky2_get_strings,
3407 3408
	.get_coalesce = sky2_get_coalesce,
	.set_coalesce = sky2_set_coalesce,
S
Stephen Hemminger 已提交
3409 3410
	.get_ringparam = sky2_get_ringparam,
	.set_ringparam = sky2_set_ringparam,
3411 3412
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
S
Stephen Hemminger 已提交
3413
	.phys_id = sky2_phys_id,
3414 3415
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
3416
	.get_perm_addr	= ethtool_op_get_perm_addr,
3417 3418 3419 3420
};

/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3421 3422
						     unsigned port,
						     int highmem, int wol)
3423 3424 3425 3426 3427
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3428
		dev_err(&hw->pdev->dev, "etherdev alloc failed");
3429 3430 3431 3432 3433
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3434
	dev->irq = hw->pdev->irq;
3435 3436
	dev->open = sky2_up;
	dev->stop = sky2_down;
3437
	dev->do_ioctl = sky2_ioctl;
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3450 3451 3452 3453 3454
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3455 3456 3457 3458 3459 3460 3461 3462 3463
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3464 3465
	sky2->flow_mode = FC_BOTH;

3466 3467 3468
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3469
	sky2->rx_csum = 1;
3470
	sky2->wol = wol;
3471

3472
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3473
	sky2->tx_pending = TX_DEF_PENDING;
3474
	sky2->rx_pending = RX_DEF_PENDING;
3475 3476 3477 3478 3479

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
3480
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3481 3482 3483
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

3484 3485 3486 3487 3488
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
#endif

3489
	/* read the mac address */
S
Stephen Hemminger 已提交
3490
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3491
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3492 3493 3494 3495 3496 3497 3498 3499

	/* device is off until link detection */
	netif_carrier_off(dev);
	netif_stop_queue(dev);

	return dev;
}

3500
static void __devinit sky2_show_addr(struct net_device *dev)
3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3511
/* Handle software interrupt used during MSI test */
3512
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3513 3514 3515 3516 3517 3518 3519 3520
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3521
		hw->msi = 1;
3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3536 3537
	init_waitqueue_head (&hw->msi_wait);

3538 3539
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3540
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3541
	if (err) {
3542
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3543 3544 3545 3546
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3547
	sky2_read8(hw, B0_CTST);
3548

3549
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3550

3551
	if (!hw->msi) {
3552
		/* MSI test failed, go back to INTx mode */
3553 3554
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
3555 3556 3557 3558 3559 3560

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3561
	sky2_read32(hw, B0_IMSK);
3562 3563 3564 3565 3566 3567

	free_irq(pdev->irq, hw);

	return err;
}

3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

3580 3581 3582
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
3583
	struct net_device *dev;
3584
	struct sky2_hw *hw;
3585
	int err, using_dac = 0, wol_default;
3586

S
Stephen Hemminger 已提交
3587 3588
	err = pci_enable_device(pdev);
	if (err) {
3589
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3590 3591 3592
		goto err_out;
	}

S
Stephen Hemminger 已提交
3593 3594
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3595
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3596
		goto err_out_disable;
3597 3598 3599 3600
	}

	pci_set_master(pdev);

3601 3602 3603 3604 3605
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
3606 3607
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
3608 3609 3610
			goto err_out_free_regions;
		}
	} else {
3611 3612
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
3613
			dev_err(&pdev->dev, "no usable DMA configuration\n");
3614 3615 3616
			goto err_out_free_regions;
		}
	}
3617

3618 3619
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

3620
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3621
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3622
	if (!hw) {
3623
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3624 3625 3626 3627 3628 3629 3630
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
3631
		dev_err(&pdev->dev, "cannot map device registers\n");
3632 3633 3634
		goto err_out_free_hw;
	}

3635
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3636 3637 3638
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3639 3640 3641
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3642
		reg &= ~PCI_REV_DESC;
3643 3644 3645 3646
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3647 3648 3649 3650 3651 3652
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3653
	err = sky2_init(hw);
3654
	if (err)
S
Stephen Hemminger 已提交
3655
		goto err_out_iounmap;
3656

3657
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3658 3659
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3660
	       hw->chip_id, hw->chip_rev);
3661

3662 3663 3664
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3665 3666
	if (!dev) {
		err = -ENOMEM;
3667
		goto err_out_free_pci;
3668
	}
3669

3670 3671 3672 3673 3674 3675 3676 3677
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
3678 3679
	err = register_netdev(dev);
	if (err) {
3680
		dev_err(&pdev->dev, "cannot register net device\n");
3681 3682 3683
		goto err_out_free_netdev;
	}

3684 3685
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
3686
	if (err) {
3687
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3688 3689 3690 3691
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3692 3693
	sky2_show_addr(dev);

3694 3695 3696
	if (hw->ports > 1) {
		struct net_device *dev1;

3697
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
3698 3699 3700 3701 3702
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
3703 3704
			hw->dev[1] = NULL;
			free_netdev(dev1);
3705 3706
		} else
			sky2_show_addr(dev1);
3707 3708
	}

3709
	setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
S
Stephen Hemminger 已提交
3710 3711
	INIT_WORK(&hw->restart_work, sky2_restart);

3712
	sky2_idle_start(hw);
3713

S
Stephen Hemminger 已提交
3714 3715
	pci_set_drvdata(pdev, hw);

3716 3717
	return 0;

S
Stephen Hemminger 已提交
3718
err_out_unregister:
3719 3720
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3721
	unregister_netdev(dev);
3722 3723 3724
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
3725
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3726 3727 3728 3729 3730 3731 3732
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
3733
err_out_disable:
3734 3735
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
3736
	pci_set_drvdata(pdev, NULL);
3737 3738 3739 3740 3741
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3742
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3743 3744
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
3745
	if (!hw)
3746 3747
		return;

3748 3749
	del_timer_sync(&hw->idle_timer);

S
Stephen Hemminger 已提交
3750 3751
	flush_scheduled_work();

3752
	sky2_write32(hw, B0_IMSK, 0);
3753 3754
	synchronize_irq(hw->pdev->irq);

3755
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
3756 3757 3758
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
3759 3760
	unregister_netdev(dev0);

3761 3762
	sky2_power_aux(hw);

3763
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
3764
	sky2_write8(hw, B0_CTST, CS_RST_SET);
3765
	sky2_read8(hw, B0_CTST);
3766 3767

	free_irq(pdev->irq, hw);
3768 3769
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
3770
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3771 3772
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
3773

3774 3775 3776 3777 3778
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
3779

3780 3781 3782 3783 3784 3785
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
3786
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3787
	int i, wol = 0;
3788

S
Stephen Hemminger 已提交
3789 3790 3791
	if (!hw)
		return 0;

3792
	del_timer_sync(&hw->idle_timer);
3793
	netif_poll_disable(hw->dev[0]);
3794

3795
	for (i = 0; i < hw->ports; i++) {
3796
		struct net_device *dev = hw->dev[i];
3797
		struct sky2_port *sky2 = netdev_priv(dev);
3798

3799
		if (netif_running(dev))
3800
			sky2_down(dev);
3801 3802 3803 3804 3805

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
3806 3807
	}

3808
	sky2_write32(hw, B0_IMSK, 0);
3809
	sky2_power_aux(hw);
3810

3811
	pci_save_state(pdev);
3812
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
3813 3814
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

3815
	return 0;
3816 3817 3818 3819
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
3820
	struct sky2_hw *hw = pci_get_drvdata(pdev);
3821
	int i, err;
3822

S
Stephen Hemminger 已提交
3823 3824 3825
	if (!hw)
		return 0;

3826 3827 3828 3829 3830 3831 3832 3833
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

3834
	pci_enable_wake(pdev, PCI_D0, 0);
3835 3836 3837 3838 3839

	/* Re-enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

3840
	sky2_reset(hw);
3841

3842 3843
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

3844
	for (i = 0; i < hw->ports; i++) {
3845
		struct net_device *dev = hw->dev[i];
3846
		if (netif_running(dev)) {
3847 3848 3849 3850 3851
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
3852
				goto out;
3853
			}
3854 3855
		}
	}
3856

3857
	netif_poll_enable(hw->dev[0]);
3858
	sky2_idle_start(hw);
3859
	return 0;
3860
out:
3861
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
3862
	pci_disable_device(pdev);
3863
	return err;
3864 3865 3866
}
#endif

3867 3868 3869 3870 3871
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
3872 3873 3874
	if (!hw)
		return;

3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898
	del_timer_sync(&hw->idle_timer);
	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

3899
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
3900 3901 3902 3903
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
3904
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
3905 3906
	.suspend = sky2_suspend,
	.resume = sky2_resume,
3907
#endif
3908
	.shutdown = sky2_shutdown,
3909 3910 3911 3912
};

static int __init sky2_init_module(void)
{
3913
	return pci_register_driver(&sky2_driver);
3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3925
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
3926
MODULE_LICENSE("GPL");
3927
MODULE_VERSION(DRV_VERSION);