sky2.c 110.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28 29
#include <linux/kernel.h>
#include <linux/version.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
30
#include <linux/dma-mapping.h>
31 32 33 34
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
35
#include <net/ip.h>
36 37 38
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
39
#include <linux/workqueue.h>
40
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
41
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
42
#include <linux/debugfs.h>
43
#include <linux/mii.h>
44 45 46

#include <asm/irq.h>

47 48 49 50
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

51 52 53
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
54
#define DRV_VERSION		"1.17"
55 56 57 58 59
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
60
 * similar to Tigon3.
61 62
 */

63
#define RX_LE_SIZE	    	1024
64
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
65
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
66
#define RX_DEF_PENDING		RX_MAX_PENDING
67
#define RX_SKB_ALIGN		8
S
Stephen Hemminger 已提交
68 69 70 71

#define TX_RING_SIZE		512
#define TX_DEF_PENDING		(TX_RING_SIZE - 1)
#define TX_MIN_PENDING		64
72
#define MAX_SKB_TX_LE		(4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81 82
#define SKY2_EEPROM_MAGIC	0x9955aabb


83 84
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

85
static const u32 default_msg =
S
Stephen Hemminger 已提交
86 87
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
88
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
89

S
Stephen Hemminger 已提交
90
static int debug = -1;		/* defaults above */
91 92 93
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

94
static int copybreak __read_mostly = 128;
95 96 97
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

98 99 100 101
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

102
static const struct pci_device_id sky2_id_table[] = {
103 104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
105
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
130 131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
133 134
	{ 0 }
};
S
Stephen Hemminger 已提交
135

136 137 138 139 140
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
141
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
142

143 144 145 146
/* This driver supports yukon2 chipset only */
static const char *yukon2_name[] = {
	"XL",		/* 0xb3 */
	"EC Ultra", 	/* 0xb4 */
S
Stephen Hemminger 已提交
147
	"Extreme",	/* 0xb5 */
148 149
	"EC",		/* 0xb6 */
	"FE",		/* 0xb7 */
S
Stephen Hemminger 已提交
150 151
};

152 153
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
154
/* Access to external PHY */
155
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
156 157 158 159 160 161 162 163 164
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
		if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
165
			return 0;
S
Stephen Hemminger 已提交
166
		udelay(1);
167
	}
168

S
Stephen Hemminger 已提交
169
	printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
170
	return -ETIMEDOUT;
171 172
}

173
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
174 175 176
{
	int i;

S
Stephen Hemminger 已提交
177
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
178 179 180
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
181 182 183 184 185
		if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
186
		udelay(1);
187 188
	}

189 190 191 192 193 194 195 196 197 198
	return -ETIMEDOUT;
}

static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
{
	u16 v;

	if (__gm_phy_read(hw, port, reg, &v) != 0)
		printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
	return v;
199 200
}

201

202 203 204 205 206
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
207

208 209
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
210

211 212 213 214 215 216 217 218
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
219

220 221
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX) {
222
		u32 reg;
223

224 225
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

226 227 228 229 230 231 232 233 234 235 236
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);

		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);

		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
237 238 239 240 241

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
242 243

		sky2_read32(hw, B2_GP_IO);
244
	}
245
}
246

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

	/* switch power to VAUX */
	if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
263 264
}

265
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
266 267 268 269 270 271 272
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
	/* disable PHY IRQs */
	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
S
Stephen Hemminger 已提交
273

274 275 276 277 278 279 280 281 282 283
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


309 310 311
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
312
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
313

S
Stephen Hemminger 已提交
314 315 316 317
	if (sky2->autoneg == AUTONEG_ENABLE
	    && !(hw->chip_id == CHIP_ID_YUKON_XL
		 || hw->chip_id == CHIP_ID_YUKON_EC_U
		 || hw->chip_id == CHIP_ID_YUKON_EX)) {
318 319 320
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
321
			   PHY_M_EC_MAC_S_MSK);
322 323
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
324
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
325
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
326
			/* set downshift counter to 3x and enable downshift */
327 328
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
329 330
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
331 332 333 334 335

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
336
	if (sky2_is_copper(hw)) {
337 338 339 340 341 342 343 344 345 346
		if (hw->chip_id == CHIP_ID_YUKON_FE) {
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
347
			/* downshift on PHY 88E1112 and 88E1149 is changed */
S
Stephen Hemminger 已提交
348 349 350 351
			if (sky2->autoneg == AUTONEG_ENABLE
			    && (hw->chip_id == CHIP_ID_YUKON_XL
				|| hw->chip_id == CHIP_ID_YUKON_EC_U
				|| hw->chip_id == CHIP_ID_YUKON_EX)) {
S
Stephen Hemminger 已提交
352
				/* set downshift counter to 3x and enable downshift */
353 354 355 356 357 358 359 360 361
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
362
	}
363

S
Stephen Hemminger 已提交
364 365 366 367 368
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
	if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
369

S
Stephen Hemminger 已提交
370 371 372 373 374 375 376 377
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
378 379
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
380 381 382 383

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
384
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
385
		}
S
Stephen Hemminger 已提交
386 387

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
388 389
	}

S
Stephen Hemminger 已提交
390
	ctrl = PHY_CT_RESET;
391 392
	ct1000 = 0;
	adv = PHY_AN_CSMA;
393
	reg = 0;
394 395

	if (sky2->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
396
		if (sky2_is_copper(hw)) {
397 398 399 400 401 402 403 404 405 406 407 408
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
409

410
			adv |= copper_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
411 412 413 414 415
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
416

417
			adv |= fiber_fc_adv[sky2->flow_mode];
S
Stephen Hemminger 已提交
418
		}
419 420 421 422 423 424 425

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

426 427
		/* Disable auto update for duplex flow control and speed */
		reg |= GM_GPCR_AU_ALL_DIS;
428 429 430 431

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
432
			reg |= GM_GPCR_SPEED_1000;
433 434 435
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
436
			reg |= GM_GPCR_SPEED_100;
437 438 439
			break;
		}

440 441 442
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
443 444
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
445 446


447
 		reg |= gm_fc_disable[sky2->flow_mode];
448 449

		/* Forward pause packets to GMAC? */
450
		if (sky2->flow_mode & FC_RX)
451 452 453
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
454 455
	}

456 457
	gma_write16(hw, port, GM_GP_CTRL, reg);

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
	if (hw->chip_id != CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
483
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
484 485 486 487 488

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
489 490 491 492 493
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
494 495 496

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
497 498 499 500 501 502
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
503 504

		/* restore page register */
S
Stephen Hemminger 已提交
505
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
506
		break;
S
Stephen Hemminger 已提交
507

508
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
509
	case CHIP_ID_YUKON_EX:
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
528 529 530 531 532

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
533
		ledover &= ~PHY_M_LED_MO_RX;
534 535
	}

536 537
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
538
		/* apply fixes in PHY AFE */
539 540
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

541
		/* increase differential signal amplitude in 10BASE-T */
542 543
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
544

545
		/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
546 547
		gm_phy_write(hw, port, 0x18, 0xa204);
		gm_phy_write(hw, port, 0x17, 0x2002);
548 549

		/* set page register to 0 */
550
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
551
	} else if (hw->chip_id != CHIP_ID_YUKON_EX) {
552
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
553

554 555
		if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
556
			ledover |= PHY_M_LED_MO_100;
557
		}
558

559 560 561 562
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
563

S
shemminger@osdl.org 已提交
564
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
565 566 567 568 569 570
	if (sky2->autoneg == AUTONEG_ENABLE)
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

571 572 573 574 575 576 577 578 579 580
static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
{
	u32 reg1;
	static const u32 phy_power[]
		= { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };

	/* looks like this XL is back asswards .. */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		onoff = !onoff;

581
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
582 583 584 585 586 587 588 589
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	if (onoff)
		/* Turn off phy power saving */
		reg1 &= ~phy_power[port];
	else
		reg1 |= phy_power[port];

	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
S
shemminger@osdl.org 已提交
590
	sky2_pci_read32(hw, PCI_DEV_REG1);
591
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
592 593 594
	udelay(100);
}

595 596 597
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
598
	spin_lock_bh(&sky2->phy_lock);
599
	sky2_phy_init(sky2->hw, sky2->port);
600
	spin_unlock_bh(&sky2->phy_lock);
601 602
}

603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
	sky2_phy_power(hw, port, 1);
	sky2_phy_reinit(sky2);

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
	reg1 |= PCI_Y2_PME_LEGACY;
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_STFW_ENA |
			     (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
	} else {
		if (hw->dev[port]->mtu > ETH_DATA_LEN) {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
				     (ECU_JUMBO_WM << 16) | ECU_AE_THR);

			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA | TX_STFW_DIS);

			/* Can't do offload because of lack of store/forward */
			hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
						     | NETIF_F_ALL_CSUM);
		} else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
	}
}

694 695 696 697
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
698
	u32 rx_reg;
699 700 701
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

702 703
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
704 705 706

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
707
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
708 709 710 711 712 713 714 715 716 717 718
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
719
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
720

721 722 723
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

724
	spin_lock_bh(&sky2->phy_lock);
725
	sky2_phy_init(hw, port);
726
	spin_unlock_bh(&sky2->phy_lock);
727 728 729 730 731

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

732 733
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
734 735 736 737 738 739 740
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
741
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
742 743 744 745 746 747 748 749 750 751 752 753 754

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
755
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
756

757
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
758 759 760 761 762 763 764
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
765 766 767 768
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
769 770 771 772 773 774
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
775
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
776
	if (hw->chip_id == CHIP_ID_YUKON_EX)
A
Al Viro 已提交
777
		rx_reg |= GMF_RX_OVER_ON;
778

A
Al Viro 已提交
779
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
780

S
shemminger@osdl.org 已提交
781
	/* Flush Rx MAC FIFO on any flow control or error */
782
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
783

784 785
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
786 787 788 789

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
790

S
Stephen Hemminger 已提交
791
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
792
		sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
793
		sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
794

795
		sky2_set_tx_stfwd(hw, port);
796 797
	}

798 799
}

800 801
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
802
{
803 804 805 806 807 808
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
809

810 811 812 813 814 815 816
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
817
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
818

819 820 821 822 823 824
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
825

826 827 828
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
829 830 831 832 833 834 835 836
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
837
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
838 839 840
}

/* Setup Bus Memory Interface */
841
static void sky2_qset(struct sky2_hw *hw, u16 q)
842 843 844 845
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
846
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
847 848 849 850 851
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
852
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
853 854 855 856 857 858 859 860
				      u64 addr, u32 last)
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
861 862

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
863 864
}

S
Stephen Hemminger 已提交
865 866 867 868
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
{
	struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;

869
	sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
870
	le->ctrl = 0;
S
Stephen Hemminger 已提交
871 872
	return le;
}
873

874 875 876 877 878 879
static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
					    struct sky2_tx_le *le)
{
	return sky2->tx_ring + (le - sky2->tx_le);
}

880 881
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
882
{
S
Stephen Hemminger 已提交
883
	/* Make sure write' to descriptors are complete before we tell hardware */
884
	wmb();
S
Stephen Hemminger 已提交
885 886 887 888
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
889 890
}

S
Stephen Hemminger 已提交
891

892 893 894
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
895
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
896
	le->ctrl = 0;
897 898 899
	return le;
}

900 901 902
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
903 904
{
	struct sky2_rx_le *le;
905
	u32 hi = upper_32_bits(map);
906

S
Stephen Hemminger 已提交
907
	if (sky2->rx_addr64 != hi) {
908
		le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
909
		le->addr = cpu_to_le32(hi);
910
		le->opcode = OP_ADDR64 | HW_OWNER;
911
		sky2->rx_addr64 = upper_32_bits(map + len);
912
	}
S
Stephen Hemminger 已提交
913

914
	le = sky2_next_rx(sky2);
915 916
	le->addr = cpu_to_le32((u32) map);
	le->length = cpu_to_le16(len);
917
	le->opcode = op | HW_OWNER;
918 919
}

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
	pci_unmap_len_set(re, data_size, size);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		re->frag_addr[i] = pci_map_page(pdev,
						skb_shinfo(skb)->frags[i].page,
						skb_shinfo(skb)->frags[i].page_offset,
						skb_shinfo(skb)->frags[i].size,
						PCI_DMA_FROMDEVICE);
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
963

964 965 966 967
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
968
static void rx_set_checksum(struct sky2_port *sky2)
969 970 971
{
	struct sky2_rx_le *le;

972 973 974 975 976
	if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
		le = sky2_next_rx(sky2);
		le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
		le->ctrl = 0;
		le->opcode = OP_TCPSTART | HW_OWNER;
S
Stephen Hemminger 已提交
977

978 979 980 981
		sky2_write32(sky2->hw,
			     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
	}
982 983 984

}

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
S
Stephen Hemminger 已提交
1016
	mmiowb();
1017
}
S
Stephen Hemminger 已提交
1018

S
shemminger@osdl.org 已提交
1019
/* Clean out receive buffer area, assumes receiver hardware stopped */
1020 1021 1022 1023 1024
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1025
	for (i = 0; i < sky2->rx_pending; i++) {
1026
		struct rx_ring_info *re = sky2->rx_ring + i;
1027 1028

		if (re->skb) {
1029
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1030 1031 1032 1033 1034 1035
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1047
	switch (cmd) {
1048 1049 1050 1051 1052 1053
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1054

1055
		spin_lock_bh(&sky2->phy_lock);
1056
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1057
		spin_unlock_bh(&sky2->phy_lock);
1058

1059 1060 1061 1062 1063 1064 1065 1066
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
		if (!capable(CAP_NET_ADMIN))
			return -EPERM;

1067
		spin_lock_bh(&sky2->phy_lock);
1068 1069
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1070
		spin_unlock_bh(&sky2->phy_lock);
1071 1072 1073 1074 1075
		break;
	}
	return err;
}

1076 1077 1078 1079 1080 1081 1082
#ifdef SKY2_VLAN_TAG_USED
static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

1083
	netif_tx_lock_bh(dev);
1084
	netif_poll_disable(sky2->hw->dev[0]);
1085 1086

	sky2->vlgrp = grp;
1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	if (grp) {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1098

1099
	netif_poll_enable(sky2->hw->dev[0]);
1100
	netif_tx_unlock_bh(dev);
1101 1102 1103
}
#endif

1104
/*
1105 1106 1107
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
 *
1108 1109
 * It appears the hardware has a bug in the FIFO logic that
 * cause it to hang if the FIFO gets overrun and the receive buffer
1110 1111
 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
 * aligned except if slab debugging is enabled.
1112
 */
1113
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1114 1115
{
	struct sk_buff *skb;
1116 1117
	unsigned long p;
	int i;
1118

1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
	if (!skb)
		goto nomem;

	p = (unsigned long) skb->data;
	skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1132 1133 1134
	}

	return skb;
1135 1136 1137 1138
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1139 1140
}

S
Stephen Hemminger 已提交
1141 1142 1143 1144 1145
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1146 1147
/*
 * Allocate and setup receiver buffer pool.
1148 1149 1150 1151 1152 1153
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1154
 */
1155
static int sky2_rx_start(struct sky2_port *sky2)
1156
{
1157
	struct sky2_hw *hw = sky2->hw;
1158
	struct rx_ring_info *re;
1159
	unsigned rxq = rxqaddr[sky2->port];
1160
	unsigned i, size, space, thresh;
1161

1162
	sky2->rx_put = sky2->rx_next = 0;
1163
	sky2_qset(hw, rxq);
1164

1165 1166 1167 1168 1169 1170
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1171
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1172 1173
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1
	     || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1174
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1175

1176 1177 1178
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

	rx_set_checksum(sky2);
1179 1180

	/* Space needed for frame data + headers rounded up */
S
Stephen Hemminger 已提交
1181
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

	/* Account for overhead of skb - to avoid order > 0 allocation */
	space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
		+ sizeof(struct skb_shared_info);

	sky2->rx_nfrags = space >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	if (sky2->rx_nfrags != 0) {
		/* Compute residue after pages */
		space = sky2->rx_nfrags << PAGE_SHIFT;

		if (space < size)
			size -= space;
		else
			size = 0;

		/* Optimize to handle small packets and headers */
		if (size < copybreak)
			size = copybreak;
		if (size < ETH_HLEN)
			size = ETH_HLEN;
	}
	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1211
	for (i = 0; i < sky2->rx_pending; i++) {
1212
		re = sky2->rx_ring + i;
1213

1214
		re->skb = sky2_rx_alloc(sky2);
1215 1216 1217
		if (!re->skb)
			goto nomem;

1218 1219
		sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
		sky2_rx_submit(sky2, re);
1220 1221
	}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1235
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1236
	sky2_rx_update(sky2, rxq);
1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1249
	u32 ramsize, imask;
1250
	int cap, err = -ENOMEM;
1251
	struct net_device *otherdev = hw->dev[sky2->port^1];
1252

1253 1254 1255
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1256
	 */
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		struct sky2_port *osky2 = netdev_priv(otherdev);
 		u16 cmd;

 		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

 		sky2->rx_csum = 0;
 		osky2->rx_csum = 0;
 	}
1269

1270 1271 1272
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);

S
Stephen Hemminger 已提交
1273 1274
	netif_carrier_off(dev);

1275 1276
	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
S
Stephen Hemminger 已提交
1277 1278
					   TX_RING_SIZE *
					   sizeof(struct sky2_tx_le),
1279 1280 1281 1282
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto err_out;

1283
	sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto err_out;
	sky2->tx_prod = sky2->tx_cons = 0;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto err_out;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

1295
	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1296 1297 1298 1299
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto err_out;

1300 1301
	sky2_phy_power(hw, port, 1);

1302 1303
	sky2_mac_init(hw, port);

1304 1305 1306
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1307

1308 1309
	if (ramsize > 0) {
		u32 rxspace;
1310

1311 1312 1313 1314
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1315

1316 1317 1318 1319 1320 1321 1322
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1323

1324
	sky2_qset(hw, txqaddr[port]);
1325

1326 1327 1328 1329
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1330
	/* Set almost empty threshold */
1331 1332
	if (hw->chip_id == CHIP_ID_YUKON_EC_U
	    && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1333
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1334

1335 1336
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
			   TX_RING_SIZE - 1);
1337

1338
	err = sky2_rx_start(sky2);
1339 1340 1341 1342
	if (err)
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1343
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1344
	imask |= portirq_msk[port];
1345 1346
	sky2_write32(hw, B0_IMSK, imask);

1347 1348 1349
	return 0;

err_out:
1350
	if (sky2->rx_le) {
1351 1352
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
1353 1354 1355
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
1356 1357 1358
		pci_free_consistent(hw->pdev,
				    TX_RING_SIZE * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
1359 1360 1361 1362
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);
1363

1364 1365
	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
1366 1367 1368
	return err;
}

S
Stephen Hemminger 已提交
1369 1370 1371
/* Modular subtraction in ring */
static inline int tx_dist(unsigned tail, unsigned head)
{
1372
	return (head - tail) & (TX_RING_SIZE - 1);
S
Stephen Hemminger 已提交
1373
}
1374

S
Stephen Hemminger 已提交
1375 1376
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1377
{
S
Stephen Hemminger 已提交
1378
	return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1379 1380
}

S
Stephen Hemminger 已提交
1381
/* Estimate of number of transmit list elements required */
1382
static unsigned tx_le_req(const struct sk_buff *skb)
1383
{
S
Stephen Hemminger 已提交
1384 1385 1386 1387 1388
	unsigned count;

	count = sizeof(dma_addr_t) / sizeof(u32);
	count += skb_shinfo(skb)->nr_frags * count;

H
Herbert Xu 已提交
1389
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1390 1391
		++count;

1392
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1393 1394 1395
		++count;

	return count;
1396 1397
}

S
Stephen Hemminger 已提交
1398 1399 1400 1401 1402 1403
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1404 1405 1406 1407
static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1408
	struct sky2_tx_le *le = NULL;
1409
	struct tx_ring_info *re;
1410 1411 1412 1413 1414 1415
	unsigned i, len;
	dma_addr_t mapping;
	u32 addr64;
	u16 mss;
	u8 ctrl;

1416 1417
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1418

S
Stephen Hemminger 已提交
1419
	if (unlikely(netif_msg_tx_queued(sky2)))
1420 1421 1422 1423 1424
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
		       dev->name, sky2->tx_prod, skb->len);

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
1425
	addr64 = upper_32_bits(mapping);
S
Stephen Hemminger 已提交
1426

1427
	/* Send high bits if changed or crosses boundary */
1428 1429
	if (addr64 != sky2->tx_addr64 ||
	    upper_32_bits(mapping + len) != sky2->tx_addr64) {
S
Stephen Hemminger 已提交
1430
		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1431
		le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1432
		le->opcode = OP_ADDR64 | HW_OWNER;
1433
		sky2->tx_addr64 = upper_32_bits(mapping + len);
S
Stephen Hemminger 已提交
1434
	}
1435 1436

	/* Check for TCP Segmentation Offload */
1437
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1438
	if (mss != 0) {
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
		if (hw->chip_id != CHIP_ID_YUKON_EX)
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
  			le = get_tx_le(sky2);
  			le->addr = cpu_to_le32(mss);
 			if (hw->chip_id == CHIP_ID_YUKON_EX)
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1449 1450
			sky2->tx_last_mss = mss;
		}
1451 1452 1453
	}

	ctrl = 0;
1454 1455 1456 1457 1458
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1459
			le->addr = 0;
1460 1461 1462 1463 1464 1465 1466 1467 1468
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1469
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		/* On Yukon EX (some versions) encoding change. */
 		if (hw->chip_id == CHIP_ID_YUKON_EX
		    && hw->chip_rev != CHIP_REV_YU_EX_B0)
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

				le = get_tx_le(sky2);
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1494
		}
1495 1496 1497
	}

	le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1498
	le->addr = cpu_to_le32((u32) mapping);
1499 1500
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1501
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1502

1503
	re = tx_le_re(sky2, le);
1504
	re->skb = skb;
1505
	pci_unmap_addr_set(re, mapaddr, mapping);
1506
	pci_unmap_len_set(re, maplen, len);
1507 1508

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1509
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1510 1511 1512

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1513
		addr64 = upper_32_bits(mapping);
S
Stephen Hemminger 已提交
1514 1515
		if (addr64 != sky2->tx_addr64) {
			le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1516
			le->addr = cpu_to_le32(addr64);
S
Stephen Hemminger 已提交
1517 1518 1519
			le->ctrl = 0;
			le->opcode = OP_ADDR64 | HW_OWNER;
			sky2->tx_addr64 = addr64;
1520 1521 1522
		}

		le = get_tx_le(sky2);
S
Stephen Hemminger 已提交
1523
		le->addr = cpu_to_le32((u32) mapping);
1524 1525
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1526
		le->opcode = OP_BUFFER | HW_OWNER;
1527

1528 1529 1530 1531
		re = tx_le_re(sky2, le);
		re->skb = skb;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);
1532
	}
1533

1534 1535
	le->ctrl |= EOP;

1536 1537
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1538

1539
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1540 1541 1542 1543 1544 1545

	dev->trans_start = jiffies;
	return NETDEV_TX_OK;
}

/*
S
Stephen Hemminger 已提交
1546 1547 1548
 * Free ring elements from starting at tx_cons until "done"
 *
 * NB: the hardware will tell us about partial completion of multi-part
1549
 *     buffers so make sure not to free skb to early.
1550
 */
1551
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1552
{
1553
	struct net_device *dev = sky2->netdev;
1554
	struct pci_dev *pdev = sky2->hw->pdev;
1555
	unsigned idx;
1556

1557
	BUG_ON(done >= TX_RING_SIZE);
1558

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570
	for (idx = sky2->tx_cons; idx != done;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		struct sky2_tx_le *le = sky2->tx_le + idx;
		struct tx_ring_info *re = sky2->tx_ring + idx;

		switch(le->opcode & ~HW_OWNER) {
		case OP_LARGESEND:
		case OP_PACKET:
			pci_unmap_single(pdev,
					 pci_unmap_addr(re, mapaddr),
					 pci_unmap_len(re, maplen),
					 PCI_DMA_TODEVICE);
1571
			break;
1572 1573 1574
		case OP_BUFFER:
			pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
				       pci_unmap_len(re, maplen),
1575
				       PCI_DMA_TODEVICE);
1576 1577 1578 1579 1580 1581 1582
			break;
		}

		if (le->ctrl & EOP) {
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1583

1584 1585 1586
			sky2->net_stats.tx_packets++;
			sky2->net_stats.tx_bytes += re->skb->len;

1587
			dev_kfree_skb_any(re->skb);
S
Stephen Hemminger 已提交
1588
			sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
1589
		}
S
Stephen Hemminger 已提交
1590 1591
	}

1592
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1593 1594
	smp_mb();

1595
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
1596 1597 1598 1599
		netif_wake_queue(dev);
}

/* Cleanup all untransmitted buffers, assume transmitter not running */
1600
static void sky2_tx_clean(struct net_device *dev)
1601
{
1602 1603 1604
	struct sky2_port *sky2 = netdev_priv(dev);

	netif_tx_lock_bh(dev);
1605
	sky2_tx_complete(sky2, sky2->tx_prod);
1606
	netif_tx_unlock_bh(dev);
1607 1608 1609 1610 1611 1612 1613 1614 1615
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1616
	u32 imask;
1617

1618 1619 1620 1621
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1622 1623 1624
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1625 1626 1627
	if (netif_carrier_ok(dev) && --hw->active == 0)
		del_timer(&hw->watchdog_timer);

1628
	/* Stop more packets from being queued */
1629 1630
	netif_stop_queue(dev);

S
Stephen Hemminger 已提交
1631 1632 1633 1634 1635
	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);

1636
	sky2_gmac_reset(hw, port);
S
Stephen Hemminger 已提交
1637

1638 1639 1640 1641 1642
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1643
		     RB_RST_SET | RB_DIS_OP_MD);
1644 1645

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1646
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1647 1648 1649 1650 1651
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
S
Stephen Hemminger 已提交
1652 1653
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
	      && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
S
Stephen Hemminger 已提交
1665 1666
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);
1667 1668 1669 1670 1671 1672 1673

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);

1674
	sky2_rx_stop(sky2);
1675 1676 1677 1678

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);

1679 1680
	sky2_phy_power(hw, port, 0);

S
Stephen Hemminger 已提交
1681 1682
	netif_carrier_off(dev);

S
shemminger@osdl.org 已提交
1683
	/* turn off LED's */
1684 1685
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);

1686 1687
	synchronize_irq(hw->pdev->irq);

1688
	sky2_tx_clean(dev);
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699
	sky2_rx_clean(sky2);

	pci_free_consistent(hw->pdev, RX_LE_BYTES,
			    sky2->rx_le, sky2->rx_le_map);
	kfree(sky2->rx_ring);

	pci_free_consistent(hw->pdev,
			    TX_RING_SIZE * sizeof(struct sky2_tx_le),
			    sky2->tx_le, sky2->tx_le_map);
	kfree(sky2->tx_ring);

1700 1701 1702 1703 1704 1705
	sky2->tx_le = NULL;
	sky2->rx_le = NULL;

	sky2->rx_ring = NULL;
	sky2->tx_ring = NULL;

1706 1707 1708 1709 1710
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
S
Stephen Hemminger 已提交
1711
	if (!sky2_is_copper(hw))
S
Stephen Hemminger 已提交
1712 1713
		return SPEED_1000;

1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
	if (hw->chip_id == CHIP_ID_YUKON_FE)
		return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1732 1733 1734 1735 1736 1737
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
1738 1739

	/* enable Rx/Tx */
1740
	reg = gma_read16(hw, port, GM_GP_CTRL);
1741 1742 1743 1744 1745 1746 1747
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

1748 1749 1750 1751
	if (hw->active++ == 0)
		mod_timer(&hw->watchdog_timer, jiffies + 1);


1752
	/* Turn on link LED */
S
Stephen Hemminger 已提交
1753
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
1754 1755
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

S
Stephen Hemminger 已提交
1756 1757 1758
	if (hw->chip_id == CHIP_ID_YUKON_XL
	    || hw->chip_id == CHIP_ID_YUKON_EC_U
	    || hw->chip_id == CHIP_ID_YUKON_EX) {
S
Stephen Hemminger 已提交
1759
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774
		u16 led = PHY_M_LEDC_LOS_CTRL(1);	/* link active */

		switch(sky2->speed) {
		case SPEED_10:
			led |= PHY_M_LEDC_INIT_CTRL(7);
			break;

		case SPEED_100:
			led |= PHY_M_LEDC_STA1_CTRL(7);
			break;

		case SPEED_1000:
			led |= PHY_M_LEDC_STA0_CTRL(7);
			break;
		}
S
Stephen Hemminger 已提交
1775 1776

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1777
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
S
Stephen Hemminger 已提交
1778 1779 1780
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	}

1781 1782
	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
1783
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1784 1785
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
1786
		       fc_name[sky2->flow_status]);
1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

1803 1804 1805 1806 1807
	/* Stop watchdog if both ports are not active */
	if (--hw->active == 0)
		del_timer(&hw->watchdog_timer);


1808 1809 1810 1811 1812
	/* Turn on link LED */
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1813

1814 1815 1816
	sky2_phy_init(hw, port);
}

1817 1818 1819 1820 1821 1822 1823 1824
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
1825 1826 1827 1828
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1829
	u16 advert, lpa;
S
Stephen Hemminger 已提交
1830

1831
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
1845
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
1846

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
	if (!sky2_is_copper(hw)) {
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
1864

1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
1875

1876
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
S
Stephen Hemminger 已提交
1877
	    && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
1878
		sky2->flow_status = FC_NONE;
1879

1880
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
1881 1882 1883 1884 1885 1886
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
1887

1888 1889
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
1890
{
1891 1892
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
1893 1894
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
1895 1896 1897
	if (!netif_running(dev))
		return;

1898 1899 1900 1901
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

1902 1903 1904 1905
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

1906
	if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
S
Stephen Hemminger 已提交
1907 1908 1909 1910
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
1911

S
Stephen Hemminger 已提交
1912 1913
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
1914

S
Stephen Hemminger 已提交
1915 1916 1917
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1918

S
Stephen Hemminger 已提交
1919 1920
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
1921
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
1922 1923
		else
			sky2_link_down(sky2);
1924
	}
S
Stephen Hemminger 已提交
1925
out:
1926
	spin_unlock(&sky2->phy_lock);
1927 1928
}

S
Stephen Hemminger 已提交
1929
/* Transmit timeout is only called if we are running, carrier is up
1930 1931
 * and tx queue is full (stopped).
 */
1932 1933 1934
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1935
	struct sky2_hw *hw = sky2->hw;
1936 1937 1938 1939

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

1940
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
1941 1942 1943
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
1944

S
Stephen Hemminger 已提交
1945 1946
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
1947 1948 1949 1950
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
1951 1952
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1953
	unsigned port = sky2->port;
1954 1955
	int err;
	u16 ctl, mode;
1956
	u32 imask;
1957 1958 1959 1960

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
1961 1962 1963
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
		return -EINVAL;

1964 1965 1966 1967 1968
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

1969
	imask = sky2_read32(hw, B0_IMSK);
1970 1971
	sky2_write32(hw, B0_IMSK, 0);

1972 1973 1974 1975
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
	netif_poll_disable(hw->dev[0]);

1976 1977
	synchronize_irq(hw->pdev->irq);

1978 1979
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
		sky2_set_tx_stfwd(hw, port);
1980 1981 1982

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1983 1984
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
1985 1986

	dev->mtu = new_mtu;
1987

1988 1989 1990 1991 1992 1993
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

1994
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
1995

1996
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
1997

1998
	err = sky2_rx_start(sky2);
1999
	sky2_write32(hw, B0_IMSK, imask);
2000

2001 2002 2003
	if (err)
		dev_close(dev);
	else {
2004
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2005 2006 2007 2008 2009

		netif_poll_enable(hw->dev[0]);
		netif_wake_queue(dev);
	}

2010 2011 2012
	return err;
}

2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

	skb = netdev_alloc_skb(sky2->netdev, length + 2);
	if (likely(skb)) {
		skb_reserve(skb, 2);
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2025
		skb_copy_from_linear_data(re->skb, skb->data, length);
2026 2027 2028 2029 2030
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2031
		skb_put(skb, length);
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
	struct sk_buff *skb, *nskb;
	unsigned hdr_space = sky2->rx_data_size;

	/* Don't be tricky about reusing pages (yet) */
	nskb = sky2_rx_alloc(sky2);
	if (unlikely(!nskb))
		return NULL;

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);

	prefetch(skb->data);
	re->skb = nskb;
	sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2092
		skb_put(skb, length);
2093 2094 2095
	return skb;
}

2096 2097
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2098
 * For larger packets, get new buffer.
2099
 */
2100
static struct sk_buff *sky2_receive(struct net_device *dev,
2101 2102
				    u16 length, u32 status)
{
2103
 	struct sky2_port *sky2 = netdev_priv(dev);
2104
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2105
	struct sk_buff *skb = NULL;
2106 2107 2108 2109 2110 2111 2112
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2113 2114 2115

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2116
		       dev->name, sky2->rx_next, status, length);
2117

S
Stephen Hemminger 已提交
2118
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2119
	prefetch(sky2->rx_ring + sky2->rx_next);
2120

2121
	if (status & GMR_FS_ANY_ERR)
2122 2123
		goto error;

2124 2125 2126
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2127 2128
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2129 2130
		goto len_mismatch;

2131 2132 2133 2134
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
S
Stephen Hemminger 已提交
2135
resubmit:
2136
	sky2_rx_submit(sky2, re);
2137

2138 2139
	return skb;

2140 2141 2142 2143
len_mismatch:
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
	++sky2->net_stats.rx_length_errors;
2144 2145 2146 2147
	if (netif_msg_rx_err(sky2) && net_ratelimit())
		pr_info(PFX "%s: rx length mismatch: length %d status %#x\n",
			dev->name, length, status);
	goto resubmit;
2148

2149
error:
2150
	++sky2->net_stats.rx_errors;
2151
	if (status & GMR_FS_RX_FF_OV) {
2152
		sky2->net_stats.rx_over_errors++;
2153 2154
		goto resubmit;
	}
2155

2156
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2157
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2158
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2159 2160

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2161 2162 2163 2164 2165
		sky2->net_stats.rx_length_errors++;
	if (status & GMR_FS_FRAGMENT)
		sky2->net_stats.rx_frame_errors++;
	if (status & GMR_FS_CRC_ERR)
		sky2->net_stats.rx_crc_errors++;
2166

S
Stephen Hemminger 已提交
2167
	goto resubmit;
2168 2169
}

2170 2171
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2172
{
2173
	struct sky2_port *sky2 = netdev_priv(dev);
2174

2175
	if (netif_running(dev)) {
2176
		netif_tx_lock(dev);
2177
		sky2_tx_complete(sky2, last);
2178
		netif_tx_unlock(dev);
2179
	}
2180 2181
}

2182 2183
/* Process status response ring */
static int sky2_status_intr(struct sky2_hw *hw, int to_do)
2184
{
2185
	int work_done = 0;
S
Stephen Hemminger 已提交
2186
	unsigned rx[2] = { 0, 0 };
S
Stephen Hemminger 已提交
2187
	u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
2188

2189
	rmb();
2190

S
Stephen Hemminger 已提交
2191
	while (hw->st_idx != hwidx) {
S
Stephen Hemminger 已提交
2192
		struct sky2_port *sky2;
2193
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
2194
		unsigned port = le->css & CSS_LINK_BIT;
2195
		struct net_device *dev;
2196 2197 2198 2199
		struct sk_buff *skb;
		u32 status;
		u16 length;

2200
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2201

2202
		dev = hw->dev[port];
2203
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2204 2205
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2206

S
Stephen Hemminger 已提交
2207
		switch (le->opcode & ~HW_OWNER) {
2208
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2209
			++rx[port];
2210
			skb = sky2_receive(dev, length, status);
2211 2212
			if (unlikely(!skb)) {
				sky2->net_stats.rx_dropped++;
S
Stephen Hemminger 已提交
2213
				break;
2214
			}
2215

2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
			/* This chip reports checksum status differently */
			if (hw->chip_id == CHIP_ID_YUKON_EX) {
				if (sky2->rx_csum &&
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2226
			skb->protocol = eth_type_trans(skb, dev);
2227 2228
			sky2->net_stats.rx_packets++;
			sky2->net_stats.rx_bytes += skb->len;
2229 2230
			dev->last_rx = jiffies;

2231 2232 2233 2234 2235 2236 2237
#ifdef SKY2_VLAN_TAG_USED
			if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
				vlan_hwaccel_receive_skb(skb,
							 sky2->vlgrp,
							 be16_to_cpu(sky2->rx_tag));
			} else
#endif
2238
				netif_receive_skb(skb);
2239

2240
			/* Stop after net poll weight */
2241 2242
			if (++work_done >= to_do)
				goto exit_loop;
2243 2244
			break;

2245 2246 2247 2248 2249 2250 2251 2252 2253
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2254
		case OP_RXCHKS:
2255 2256 2257
			if (!sky2->rx_csum)
				break;

2258 2259 2260
			if (hw->chip_id == CHIP_ID_YUKON_EX)
				break;

2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
				skb->csum = status & 0xffff;
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
				sky2->rx_csum = 0;
				sky2_write32(sky2->hw,
2276
					     Q_ADDR(rxqaddr[port], Q_CSR),
2277 2278
					     BMU_DIS_RX_CHKSUM);
			}
2279 2280 2281
			break;

		case OP_TXINDEXLE:
2282
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2283 2284
			BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
			sky2_tx_done(hw->dev[0], status & 0xfff);
2285 2286 2287 2288
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2289 2290 2291 2292
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2293
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2294
				       "unknown status opcode 0x%x\n", le->opcode);
2295
		}
2296
	}
2297

2298 2299 2300
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2301
exit_loop:
S
Stephen Hemminger 已提交
2302 2303
	if (rx[0])
		sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
2304

S
Stephen Hemminger 已提交
2305 2306
	if (rx[1])
		sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
2307

2308
	return work_done;
2309 2310 2311 2312 2313 2314
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2315 2316 2317
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2318 2319

	if (status & Y2_IS_PAR_RD1) {
2320 2321 2322
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2323 2324 2325 2326 2327
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2328 2329 2330
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2331 2332 2333 2334 2335

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2336 2337
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2338 2339 2340 2341
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2342 2343
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2344 2345 2346 2347
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2348 2349 2350
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2351 2352 2353 2354 2355 2356 2357 2358
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
	u32 status = sky2_read32(hw, B0_HWE_ISRC);

S
Stephen Hemminger 已提交
2359
	if (status & Y2_IS_TIST_OV)
2360 2361 2362
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2363 2364
		u16 pci_err;

2365
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2366
		if (net_ratelimit())
2367 2368
			dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
			        pci_err);
2369 2370

		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2371
		sky2_pci_write16(hw, PCI_STATUS,
2372
				 pci_err | PCI_STATUS_ERROR_BITS);
2373 2374 2375 2376
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2377
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2378 2379
		u32 pex_err;

2380
		pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
2381

2382
		if (net_ratelimit())
2383 2384
			dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
				pex_err);
2385 2386 2387

		/* clear the interrupt */
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2388 2389
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
				       0xffffffffUL);
2390 2391
		sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

2392
		if (pex_err & PEX_FATAL_ERRORS) {
2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415
			u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
			hwmsk &= ~Y2_IS_PCI_EXP;
			sky2_write32(hw, B0_HWE_IMSK, hwmsk);
		}
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2416 2417 2418 2419 2420 2421
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432
	if (status & GM_IS_RX_FF_OR) {
		++sky2->net_stats.rx_fifo_errors;
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
		++sky2->net_stats.tx_fifo_errors;
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2433 2434 2435
/* This should never happen it is a bug. */
static void sky2_le_error(struct sky2_hw *hw, unsigned port,
			  u16 q, unsigned ring_size)
2436 2437 2438
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2439 2440 2441
	unsigned idx;
	const u64 *le = (q == Q_R1 || q == Q_R2)
		? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
2442

2443 2444 2445 2446
	idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
	printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
	       dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
	       (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2447

2448
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2449
}
2450

2451 2452
/* Check for lost IRQ once a second */
static void sky2_watchdog(unsigned long arg)
2453
{
2454
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2455

2456 2457 2458 2459 2460 2461
	if (sky2_read32(hw, B0_ISRC)) {
		struct net_device *dev = hw->dev[0];

		if (__netif_rx_schedule_prep(dev))
			__netif_rx_schedule(dev);
	}
2462

2463 2464
	if (hw->active > 0)
		mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2465 2466
}

2467 2468
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2469
{
2470 2471
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2472

S
Stephen Hemminger 已提交
2473 2474
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2475

S
Stephen Hemminger 已提交
2476 2477
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2478

S
Stephen Hemminger 已提交
2479 2480
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2481

S
Stephen Hemminger 已提交
2482
	if (status & Y2_IS_CHK_RX1)
2483
		sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
2484

S
Stephen Hemminger 已提交
2485
	if (status & Y2_IS_CHK_RX2)
2486
		sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
2487

S
Stephen Hemminger 已提交
2488
	if (status & Y2_IS_CHK_TXA1)
2489
		sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
2490

S
Stephen Hemminger 已提交
2491
	if (status & Y2_IS_CHK_TXA2)
2492 2493 2494 2495 2496 2497
		sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
}

static int sky2_poll(struct net_device *dev0, int *budget)
{
	struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2498
	int work_done;
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2509

2510 2511 2512
	work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
	*budget -= work_done;
	dev0->quota -= work_done;
2513

2514 2515
	/* More work? */
 	if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
S
Stephen Hemminger 已提交
2516
		return 1;
2517 2518 2519 2520 2521 2522 2523

	/* Bug/Errata workaround?
	 * Need to kick the TX irq moderation timer.
	 */
	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2524
	}
2525 2526 2527 2528
	netif_rx_complete(dev0);

	sky2_read32(hw, B0_Y2_SP_LISR);
	return 0;
2529 2530
}

2531
static irqreturn_t sky2_intr(int irq, void *dev_id)
2532 2533 2534 2535 2536 2537 2538 2539 2540
{
	struct sky2_hw *hw = dev_id;
	struct net_device *dev0 = hw->dev[0];
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2541

2542 2543 2544
	prefetch(&hw->st_le[hw->st_idx]);
	if (likely(__netif_rx_schedule_prep(dev0)))
		__netif_rx_schedule(dev0);
S
Stephen Hemminger 已提交
2545

2546 2547 2548 2549 2550 2551 2552
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2553
	struct net_device *dev0 = sky2->hw->dev[0];
2554

2555 2556
	if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
		__netif_rx_schedule(dev0);
2557 2558 2559 2560
}
#endif

/* Chip internal frequency for clock calculations */
2561
static inline u32 sky2_mhz(const struct sky2_hw *hw)
2562
{
S
Stephen Hemminger 已提交
2563
	switch (hw->chip_id) {
2564
	case CHIP_ID_YUKON_EC:
2565
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2566
	case CHIP_ID_YUKON_EX:
2567
		return 125;	/* 125 Mhz */
2568
	case CHIP_ID_YUKON_FE:
2569
		return 100;	/* 100 Mhz */
S
Stephen Hemminger 已提交
2570
	default:		/* YUKON_XL */
2571
		return 156;	/* 156 Mhz */
2572 2573 2574
	}
}

2575
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2576
{
2577
	return sky2_mhz(hw) * us;
2578 2579
}

2580
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2581
{
2582
	return clk / sky2_mhz(hw);
2583 2584
}

2585

2586
static int __devinit sky2_init(struct sky2_hw *hw)
2587
{
S
Stephen Hemminger 已提交
2588
	u8 t8;
2589

2590 2591 2592
	/* Enable all clocks */
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);

2593
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2594

2595 2596
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
	if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2597 2598
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
2599 2600 2601
		return -EOPNOTSUPP;
	}

2602 2603 2604 2605
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	/* This rev is really old, and requires untested workarounds */
	if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2606 2607 2608
		dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
			yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
			hw->chip_id, hw->chip_rev);
2609 2610 2611
		return -EOPNOTSUPP;
	}

2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
	u16 status;
	int i;

2628
	/* disable ASF */
2629 2630 2631 2632 2633 2634 2635 2636
	if (hw->chip_id == CHIP_ID_YUKON_EX) {
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
		sky2_write16(hw, HCU_CCSR, status);
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2637 2638 2639 2640 2641 2642

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

	/* clear PCI errors, if any */
2643
	status = sky2_pci_read16(hw, PCI_STATUS);
2644

2645
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2646 2647
	sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);

2648 2649 2650 2651

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

	/* clear any PEX errors */
2652 2653 2654
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);

2655

2656
	sky2_power_on(hw);
2657 2658 2659 2660

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2661 2662 2663 2664 2665

		if (hw->chip_id == CHIP_ID_YUKON_EX)
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
2666 2667 2668 2669
	}

	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);

S
Stephen Hemminger 已提交
2670 2671
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
2672 2673 2674 2675

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
2676

2677 2678
	sky2_write8(hw, B0_Y2LED, LED_STAT_ON);

2679 2680
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
2681 2682 2683

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
2684
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
2685 2686 2687 2688 2689 2690 2691

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
2692
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

2708
	sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2709 2710

	for (i = 0; i < hw->ports; i++)
2711
		sky2_gmac_reset(hw, i);
2712 2713 2714 2715 2716 2717 2718 2719

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
2720
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
2721 2722

	/* Set the list last index */
S
Stephen Hemminger 已提交
2723
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
2724

2725 2726
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
2727

2728 2729 2730 2731 2732
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
2733

2734
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
2735 2736
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
2737

S
Stephen Hemminger 已提交
2738
	/* enable status unit */
2739 2740 2741 2742 2743
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2744 2745
}

S
Stephen Hemminger 已提交
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
	struct net_device *dev;
	int i, err;

	rtnl_lock();
	sky2_write32(hw, B0_IMSK, 0);
	sky2_read32(hw, B0_IMSK);

	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev))
			sky2_down(dev);
	}

	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
	netif_poll_enable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		dev = hw->dev[i];
		if (netif_running(dev)) {
			err = sky2_up(dev);
			if (err) {
				printk(KERN_INFO PFX "%s: could not restart %d\n",
				       dev->name, err);
				dev_close(dev);
			}
		}
	}

	rtnl_unlock();
}

2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2800

2801 2802 2803 2804 2805
	if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

2806
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
2807 2808 2809 2810 2811
		sky2_write32(hw, B0_CTST, sky2->wol
			     ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	if (!netif_running(dev))
		sky2_wol_init(sky2);
2812 2813 2814
	return 0;
}

2815
static u32 sky2_supported_modes(const struct sky2_hw *hw)
2816
{
S
Stephen Hemminger 已提交
2817 2818 2819 2820 2821 2822
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
2823 2824 2825

		if (hw->chip_id != CHIP_ID_YUKON_FE)
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
2826 2827
				| SUPPORTED_1000baseT_Full;
		return modes;
2828
	} else
S
Stephen Hemminger 已提交
2829 2830 2831 2832
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
2833 2834
}

S
Stephen Hemminger 已提交
2835
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2836 2837 2838 2839 2840 2841 2842
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
2843
	if (sky2_is_copper(hw)) {
2844
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
2845 2846 2847
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
2848
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
2849
	}
2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869

	ecmd->advertising = sky2->advertising;
	ecmd->autoneg = sky2->autoneg;
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
2870
		switch (ecmd->speed) {
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
	}

	sky2->autoneg = ecmd->autoneg;
	sky2->advertising = ecmd->advertising;

2910
	if (netif_running(dev)) {
2911
		sky2_phy_reinit(sky2);
2912 2913
		sky2_set_multicast(dev);
	}
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
2930 2931
	char name[ETH_GSTRING_LEN];
	u16 offset;
2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
2943
	{ "collisions",    GM_TXF_COL },
2944 2945
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
2946
	{ "single_collisions", GM_TXF_SNG_COL },
2947
	{ "multi_collisions", GM_TXF_MUL_COL },
2948

2949
	{ "rx_short",      GM_RXF_SHT },
2950
	{ "rx_runt", 	   GM_RXE_FRAG },
2951 2952 2953 2954 2955 2956 2957
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
2958
	{ "rx_too_long",   GM_RXF_LNG_ERR },
2959 2960
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
2961
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
2962 2963 2964 2965 2966 2967 2968 2969 2970

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	return sky2->rx_csum;
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->rx_csum = data;
S
Stephen Hemminger 已提交
2985

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

2998 2999 3000 3001
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3002
	if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
3003 3004
		return -EINVAL;

3005
	sky2_phy_reinit(sky2);
3006
	sky2_set_multicast(dev);
3007 3008 3009 3010

	return 0;
}

S
Stephen Hemminger 已提交
3011
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3012 3013 3014 3015 3016 3017
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3018
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3019
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3020
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3021

S
Stephen Hemminger 已提交
3022
	for (i = 2; i < count; i++)
3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

static int sky2_get_stats_count(struct net_device *dev)
{
	return ARRAY_SIZE(sky2_stats);
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3038
				   struct ethtool_stats *stats, u64 * data)
3039 3040 3041
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3042
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3043 3044
}

S
Stephen Hemminger 已提交
3045
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static struct net_device_stats *sky2_get_stats(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	return &sky2->net_stats;
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3067 3068 3069
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3070 3071 3072 3073 3074

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3075
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3076
		    dev->dev_addr, ETH_ALEN);
3077
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3078
		    dev->dev_addr, ETH_ALEN);
3079

3080 3081 3082 3083 3084
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3085 3086

	return 0;
3087 3088
}

3089 3090 3091 3092 3093 3094 3095 3096
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3097 3098 3099 3100 3101 3102 3103 3104
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3105 3106
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3107

3108
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3109 3110 3111 3112 3113
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3114
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3115
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3116
	else if (dev->flags & IFF_ALLMULTI)
3117
		memset(filter, 0xff, sizeof(filter));
3118
	else if (dev->mc_count == 0 && !rx_pause)
3119 3120 3121 3122 3123
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3124 3125 3126 3127 3128
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3129 3130 3131
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3132
		    (u16) filter[0] | ((u16) filter[1] << 8));
3133
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3134
		    (u16) filter[2] | ((u16) filter[3] << 8));
3135
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3136
		    (u16) filter[4] | ((u16) filter[5] << 8));
3137
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3138
		    (u16) filter[6] | ((u16) filter[7] << 8));
3139 3140 3141 3142 3143 3144 3145

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
3146
static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
3147
{
S
Stephen Hemminger 已提交
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165
	u16 pg;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_XL:
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     on ? (PHY_M_LEDC_LOS_CTRL(1) |
				   PHY_M_LEDC_INIT_CTRL(7) |
				   PHY_M_LEDC_STA1_CTRL(7) |
				   PHY_M_LEDC_STA0_CTRL(7))
			     : 0);

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;

	default:
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
S
Stephen Hemminger 已提交
3166 3167
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, 
			     on ? PHY_M_LED_ALL : 0);
S
Stephen Hemminger 已提交
3168
	}
3169 3170 3171 3172 3173 3174 3175 3176
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3177
	u16 ledctrl, ledover = 0;
3178
	long ms;
3179
	int interrupted;
3180 3181
	int onoff = 1;

S
Stephen Hemminger 已提交
3182
	if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
3183 3184 3185 3186 3187
		ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
	else
		ms = data * 1000;

	/* save initial values */
3188
	spin_lock_bh(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3189 3190 3191 3192 3193 3194 3195 3196 3197
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
		ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
	}
3198

3199 3200
	interrupted = 0;
	while (!interrupted && ms > 0) {
3201 3202 3203
		sky2_led(hw, port, onoff);
		onoff = !onoff;

3204
		spin_unlock_bh(&sky2->phy_lock);
3205
		interrupted = msleep_interruptible(250);
3206
		spin_lock_bh(&sky2->phy_lock);
3207

3208 3209 3210 3211
		ms -= 250;
	}

	/* resume regularly scheduled programming */
S
Stephen Hemminger 已提交
3212 3213 3214 3215 3216 3217 3218 3219 3220
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else {
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
		gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
	}
3221
	spin_unlock_bh(&sky2->phy_lock);
3222 3223 3224 3225 3226 3227 3228 3229 3230

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

3245 3246 3247 3248 3249 3250 3251 3252 3253
	ecmd->autoneg = sky2->autoneg;
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	sky2->autoneg = ecmd->autoneg;
3254
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3255

3256 3257
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3258

3259
	return 0;
3260 3261
}

3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3302
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3303

3304 3305 3306
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3307 3308
		return -EINVAL;

3309
	if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
3310
		return -EINVAL;
3311
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3312
		return -EINVAL;
3313
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3337
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3338 3339 3340 3341 3342 3343 3344
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
	ering->tx_max_pending = TX_RING_SIZE - 1;

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int err = 0;

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
	    ering->tx_pending < MAX_SKB_TX_LE ||
	    ering->tx_pending > TX_RING_SIZE - 1)
		return -EINVAL;

	if (netif_running(dev))
		sky2_down(dev);

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;

3379
	if (netif_running(dev)) {
S
Stephen Hemminger 已提交
3380
		err = sky2_up(dev);
3381 3382
		if (err)
			dev_close(dev);
3383 3384
		else
			sky2_set_multicast(dev);
3385
	}
S
Stephen Hemminger 已提交
3386 3387 3388 3389 3390 3391

	return err;
}

static int sky2_get_regs_len(struct net_device *dev)
{
3392
	return 0x4000;
S
Stephen Hemminger 已提交
3393 3394 3395 3396
}

/*
 * Returns copy of control register region
3397
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3398 3399 3400 3401 3402 3403 3404 3405
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;

	regs->version = 1;
3406
	memset(p, 0, regs->len);
S
Stephen Hemminger 已提交
3407

3408 3409
	memcpy_fromio(p, io, B3_RAM_ADDR);

3410 3411 3412 3413 3414 3415 3416 3417
	/* skip diagnostic ram region */
	memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);

	/* copy GMAC registers */
	memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
	if (sky2->hw->ports > 1)
		memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);

S
Stephen Hemminger 已提交
3418
}
3419

3420 3421 3422 3423 3424 3425 3426 3427
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3428
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	u16 reg2;

	reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
{
	sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);

	while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
			cpu_relax();
	return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
}

static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
{
	sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
	sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
	do {
		cpu_relax();
	} while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

	while (length > 0) {
		u32 val = sky2_vpd_read(sky2->hw, cap, offset);
		int n = min_t(int, length, sizeof(val));

		memcpy(data, &val, n);
		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
	int length = eeprom->len;
	u16 offset = eeprom->offset;

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

	while (length > 0) {
		u32 val;
		int n = min_t(int, length, sizeof(val));

		if (n < sizeof(val))
			val = sky2_vpd_read(sky2->hw, cap, offset);
		memcpy(&val, data, n);

		sky2_vpd_write(sky2->hw, cap, offset, val);

		length -= n;
		data += n;
		offset += n;
	}
	return 0;
}


3532
static const struct ethtool_ops sky2_ethtool_ops = {
3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.get_sg 	= ethtool_op_get_sg,
	.set_sg 	= ethtool_op_set_sg,
	.get_tx_csum	= ethtool_op_get_tx_csum,
	.set_tx_csum	= sky2_set_tx_csum,
	.get_tso	= ethtool_op_get_tso,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
3560 3561
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
3562
	.phys_id	= sky2_phys_id,
3563 3564 3565 3566
	.get_stats_count = sky2_get_stats_count,
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

	if (!netif_running(dev))
		return -ENETDOWN;

	seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

	netif_poll_disable(hw->dev[0]);
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
	     idx = RING_NEXT(idx, TX_RING_SIZE)) {
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
		   last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

	netif_poll_enable(hw->dev[0]);
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;

	if (dev->open == sky2_up) {
		struct sky2_port *sky2 = netdev_priv(dev);

		switch(event) {
		case NETDEV_CHANGENAME:
			if (!netif_running(dev))
				break;
			/* fallthrough */
		case NETDEV_DOWN:
		case NETDEV_GOING_DOWN:
			if (sky2->debugfs) {
				printk(KERN_DEBUG PFX "%s: remove debugfs\n",
				       dev->name);
				debugfs_remove(sky2->debugfs);
				sky2->debugfs = NULL;
			}

			if (event != NETDEV_CHANGENAME)
				break;
			/* fallthrough for changename */
		case NETDEV_UP:
			if (sky2_debug) {
				struct dentry *d;
				d = debugfs_create_file(dev->name, S_IRUGO,
							sky2_debug, dev,
							&sky2_debug_fops);
				if (d == NULL || IS_ERR(d))
					printk(KERN_INFO PFX
					       "%s: debugfs create failed\n",
					       dev->name);
				else
					sky2->debugfs = d;
			}
			break;
		}
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif


3756 3757
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
3758 3759
						     unsigned port,
						     int highmem, int wol)
3760 3761 3762 3763 3764
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
3765
		dev_err(&hw->pdev->dev, "etherdev alloc failed");
3766 3767 3768 3769 3770
		return NULL;
	}

	SET_MODULE_OWNER(dev);
	SET_NETDEV_DEV(dev, &hw->pdev->dev);
3771
	dev->irq = hw->pdev->irq;
3772 3773
	dev->open = sky2_up;
	dev->stop = sky2_down;
3774
	dev->do_ioctl = sky2_ioctl;
3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786
	dev->hard_start_xmit = sky2_xmit_frame;
	dev->get_stats = sky2_get_stats;
	dev->set_multicast_list = sky2_set_multicast;
	dev->set_mac_address = sky2_set_mac_address;
	dev->change_mtu = sky2_change_mtu;
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->tx_timeout = sky2_tx_timeout;
	dev->watchdog_timeo = TX_WATCHDOG;
	if (port == 0)
		dev->poll = sky2_poll;
	dev->weight = NAPI_WEIGHT;
#ifdef CONFIG_NET_POLL_CONTROLLER
3787 3788 3789 3790 3791
	/* Network console (only works on port 0)
	 * because netpoll makes assumptions about NAPI
	 */
	if (port == 0)
		dev->poll_controller = sky2_netpoll;
3792 3793 3794 3795 3796 3797 3798 3799 3800
#endif

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
	sky2->autoneg = AUTONEG_ENABLE;
3801 3802
	sky2->flow_mode = FC_BOTH;

3803 3804 3805
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
3806
	sky2->rx_csum = 1;
3807
	sky2->wol = wol;
3808

3809
	spin_lock_init(&sky2->phy_lock);
S
Stephen Hemminger 已提交
3810
	sky2->tx_pending = TX_DEF_PENDING;
3811
	sky2->rx_pending = RX_DEF_PENDING;
3812 3813 3814 3815 3816

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
3817
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
3818 3819 3820
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

3821 3822 3823 3824 3825
#ifdef SKY2_VLAN_TAG_USED
	dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	dev->vlan_rx_register = sky2_vlan_rx_register;
#endif

3826
	/* read the mac address */
S
Stephen Hemminger 已提交
3827
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
3828
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
3829 3830 3831 3832

	return dev;
}

3833
static void __devinit sky2_show_addr(struct net_device *dev)
3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
		printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
		       dev->name,
		       dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
		       dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
}

3844
/* Handle software interrupt used during MSI test */
3845
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
3846 3847 3848 3849 3850 3851 3852 3853
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
3854
		hw->msi = 1;
3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

3869 3870
	init_waitqueue_head (&hw->msi_wait);

3871 3872
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

3873
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
3874
	if (err) {
3875
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
3876 3877 3878 3879
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3880
	sky2_read8(hw, B0_CTST);
3881

3882
	wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
3883

3884
	if (!hw->msi) {
3885
		/* MSI test failed, go back to INTx mode */
3886 3887
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
3888 3889 3890 3891 3892 3893

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
3894
	sky2_read32(hw, B0_IMSK);
3895 3896 3897 3898 3899 3900

	free_irq(pdev->irq, hw);

	return err;
}

3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
static int __devinit pci_wake_enabled(struct pci_dev *dev)
{
	int pm  = pci_find_capability(dev, PCI_CAP_ID_PM);
	u16 value;

	if (!pm)
		return 0;
	if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
		return 0;
	return value & PCI_PM_CTRL_PME_ENABLE;
}

3913 3914 3915
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
3916
	struct net_device *dev;
3917
	struct sky2_hw *hw;
3918
	int err, using_dac = 0, wol_default;
3919

S
Stephen Hemminger 已提交
3920 3921
	err = pci_enable_device(pdev);
	if (err) {
3922
		dev_err(&pdev->dev, "cannot enable PCI device\n");
3923 3924 3925
		goto err_out;
	}

S
Stephen Hemminger 已提交
3926 3927
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
3928
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
3929
		goto err_out_disable;
3930 3931 3932 3933
	}

	pci_set_master(pdev);

3934 3935 3936 3937 3938
	if (sizeof(dma_addr_t) > sizeof(u32) &&
	    !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
		using_dac = 1;
		err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (err < 0) {
3939 3940
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
3941 3942 3943
			goto err_out_free_regions;
		}
	} else {
3944 3945
		err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (err) {
3946
			dev_err(&pdev->dev, "no usable DMA configuration\n");
3947 3948 3949
			goto err_out_free_regions;
		}
	}
3950

3951 3952
	wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;

3953
	err = -ENOMEM;
S
Stephen Hemminger 已提交
3954
	hw = kzalloc(sizeof(*hw), GFP_KERNEL);
3955
	if (!hw) {
3956
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
3957 3958 3959 3960 3961 3962 3963
		goto err_out_free_regions;
	}

	hw->pdev = pdev;

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
3964
		dev_err(&pdev->dev, "cannot map device registers\n");
3965 3966 3967
		goto err_out_free_hw;
	}

3968
#ifdef __BIG_ENDIAN
S
Stephen Hemminger 已提交
3969 3970 3971
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
3972 3973 3974
	{
		u32 reg;
		reg = sky2_pci_read32(hw, PCI_DEV_REG2);
S
Stephen Hemminger 已提交
3975
		reg &= ~PCI_REV_DESC;
3976 3977 3978 3979
		sky2_pci_write32(hw, PCI_DEV_REG2, reg);
	}
#endif

3980 3981 3982 3983 3984 3985
	/* ring for status responses */
	hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_iounmap;

3986
	err = sky2_init(hw);
3987
	if (err)
S
Stephen Hemminger 已提交
3988
		goto err_out_iounmap;
3989

3990
	dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
3991 3992
	       DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
	       pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
S
Stephen Hemminger 已提交
3993
	       hw->chip_id, hw->chip_rev);
3994

3995 3996 3997
	sky2_reset(hw);

	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
3998 3999
	if (!dev) {
		err = -ENOMEM;
4000
		goto err_out_free_pci;
4001
	}
4002

4003 4004 4005 4006 4007 4008 4009 4010
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4011 4012
	err = register_netdev(dev);
	if (err) {
4013
		dev_err(&pdev->dev, "cannot register net device\n");
4014 4015 4016
		goto err_out_free_netdev;
	}

4017 4018
	err = request_irq(pdev->irq,  sky2_intr, hw->msi ? 0 : IRQF_SHARED,
			  dev->name, hw);
4019
	if (err) {
4020
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4021 4022 4023 4024
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

4025 4026
	sky2_show_addr(dev);

4027 4028 4029
	if (hw->ports > 1) {
		struct net_device *dev1;

4030
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4031 4032 4033 4034 4035
		if (!dev1)
			dev_warn(&pdev->dev, "allocation for second device failed\n");
		else if ((err = register_netdev(dev1))) {
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4036 4037
			hw->dev[1] = NULL;
			free_netdev(dev1);
4038 4039
		} else
			sky2_show_addr(dev1);
4040 4041
	}

4042
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4043 4044
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4045 4046
	pci_set_drvdata(pdev, hw);

4047 4048
	return 0;

S
Stephen Hemminger 已提交
4049
err_out_unregister:
4050 4051
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4052
	unregister_netdev(dev);
4053 4054 4055
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4056
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4057 4058 4059 4060 4061 4062 4063
	pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4064
err_out_disable:
4065 4066
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4067
	pci_set_drvdata(pdev, NULL);
4068 4069 4070 4071 4072
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4073
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4074 4075
	struct net_device *dev0, *dev1;

S
Stephen Hemminger 已提交
4076
	if (!hw)
4077 4078
		return;

4079
	del_timer_sync(&hw->watchdog_timer);
4080

S
Stephen Hemminger 已提交
4081 4082
	flush_scheduled_work();

4083
	sky2_write32(hw, B0_IMSK, 0);
4084 4085
	synchronize_irq(hw->pdev->irq);

4086
	dev0 = hw->dev[0];
S
Stephen Hemminger 已提交
4087 4088 4089
	dev1 = hw->dev[1];
	if (dev1)
		unregister_netdev(dev1);
4090 4091
	unregister_netdev(dev0);

4092 4093
	sky2_power_aux(hw);

4094
	sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
S
Stephen Hemminger 已提交
4095
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4096
	sky2_read8(hw, B0_CTST);
4097 4098

	free_irq(pdev->irq, hw);
4099 4100
	if (hw->msi)
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4101
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4102 4103
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4104

4105 4106 4107 4108 4109
	if (dev1)
		free_netdev(dev1);
	free_netdev(dev0);
	iounmap(hw->regs);
	kfree(hw);
4110

4111 4112 4113 4114 4115 4116
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4117
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4118
	int i, wol = 0;
4119

S
Stephen Hemminger 已提交
4120 4121 4122
	if (!hw)
		return 0;

4123
	netif_poll_disable(hw->dev[0]);
4124

4125
	for (i = 0; i < hw->ports; i++) {
4126
		struct net_device *dev = hw->dev[i];
4127
		struct sky2_port *sky2 = netdev_priv(dev);
4128

4129
		if (netif_running(dev))
4130
			sky2_down(dev);
4131 4132 4133 4134 4135

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4136 4137
	}

4138
	sky2_write32(hw, B0_IMSK, 0);
4139
	sky2_power_aux(hw);
4140

4141
	pci_save_state(pdev);
4142
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4143 4144
	pci_set_power_state(pdev, pci_choose_state(pdev, state));

4145
	return 0;
4146 4147 4148 4149
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4150
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4151
	int i, err;
4152

S
Stephen Hemminger 已提交
4153 4154 4155
	if (!hw)
		return 0;

4156 4157 4158 4159 4160 4161 4162 4163
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4164
	pci_enable_wake(pdev, PCI_D0, 0);
4165 4166 4167 4168 4169

	/* Re-enable all clocks */
	if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);

4170
	sky2_reset(hw);
4171

4172 4173
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);

4174
	for (i = 0; i < hw->ports; i++) {
4175
		struct net_device *dev = hw->dev[i];
4176
		if (netif_running(dev)) {
4177 4178 4179 4180 4181
			err = sky2_up(dev);
			if (err) {
				printk(KERN_ERR PFX "%s: could not up: %d\n",
				       dev->name, err);
				dev_close(dev);
4182
				goto out;
4183
			}
4184 4185

			sky2_set_multicast(dev);
4186 4187
		}
	}
4188

4189
	netif_poll_enable(hw->dev[0]);
4190

4191
	return 0;
4192
out:
4193
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4194
	pci_disable_device(pdev);
4195
	return err;
4196 4197 4198
}
#endif

4199 4200 4201 4202 4203
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
4204 4205 4206
	if (!hw)
		return;

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
	netif_poll_disable(hw->dev[0]);

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
	pci_set_power_state(pdev, PCI_D3hot);

}

4230
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4231 4232 4233 4234
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4235
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4236 4237
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4238
#endif
4239
	.shutdown = sky2_shutdown,
4240 4241 4242 4243
};

static int __init sky2_init_module(void)
{
S
Stephen Hemminger 已提交
4244
	sky2_debug_init();
4245
	return pci_register_driver(&sky2_driver);
4246 4247 4248 4249 4250
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4251
	sky2_debug_cleanup();
4252 4253 4254 4255 4256 4257
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4258
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4259
MODULE_LICENSE("GPL");
4260
MODULE_VERSION(DRV_VERSION);