sky2.c 127.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

25 26
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

S
Stephen Hemminger 已提交
27
#include <linux/crc32.h>
28 29 30
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
31
#include <linux/dma-mapping.h>
32 33 34 35
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
36
#include <net/ip.h>
37 38 39
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
40
#include <linux/workqueue.h>
41
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
42
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
43
#include <linux/debugfs.h>
44
#include <linux/mii.h>
45 46 47

#include <asm/irq.h>

48 49 50 51
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

52 53 54
#include "sky2.h"

#define DRV_NAME		"sky2"
S
stephen hemminger 已提交
55
#define DRV_VERSION		"1.27"
56 57 58 59

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
60
 * similar to Tigon3.
61 62
 */

63
#define RX_LE_SIZE	    	1024
64
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
65
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
66
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
67

68
/* This is the worst case number of transmit list elements for a single skb:
69 70
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
71
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
72 73
#define TX_MAX_PENDING		4096
#define TX_DEF_PENDING		127
74

S
Stephen Hemminger 已提交
75
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
76 77 78 79 80
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

81 82 83
#define SKY2_EEPROM_MAGIC	0x9955aabb


84 85
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

86
static const u32 default_msg =
S
Stephen Hemminger 已提交
87 88
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
89
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
90

S
Stephen Hemminger 已提交
91
static int debug = -1;		/* defaults above */
92 93 94
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

95
static int copybreak __read_mostly = 128;
96 97 98
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

99 100 101 102
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

103
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
104 105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
106
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
110
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
111 112 113 114 115 116 117 118 119 120 121 122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
126
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
127
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
128 129 130 131 132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
133
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
134 135 136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
137 138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
139
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
140
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
141 142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
143
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
144
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
145 146
	{ 0 }
};
S
Stephen Hemminger 已提交
147

148 149 150 151 152
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
153
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
154

155 156
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
157
/* Access to PHY via serial interconnect */
158
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
159 160 161 162 163 164 165 166
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
167 168 169 170 171
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
172
			return 0;
S
Stephen Hemminger 已提交
173 174

		udelay(10);
175
	}
176

S
Stephen Hemminger 已提交
177
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
178
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
179 180 181 182

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
183 184
}

185
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
186 187 188
{
	int i;

S
Stephen Hemminger 已提交
189
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
190 191 192
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
193 194 195 196 197
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
198 199 200 201
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
202
		udelay(10);
203 204
	}

S
Stephen Hemminger 已提交
205
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
206
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
207 208 209
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
210 211
}

S
Stephen Hemminger 已提交
212
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
213 214
{
	u16 v;
S
Stephen Hemminger 已提交
215
	__gm_phy_read(hw, port, reg, &v);
216
	return v;
217 218
}

219

220 221 222 223 224
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
225

226 227
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
228

229 230 231 232 233 234 235 236
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
237

238
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
239
		u32 reg;
240

241
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
242

243
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
244 245
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
246
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
247

248
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
249 250
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
251
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
252

253
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
254

S
stephen hemminger 已提交
255 256
		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);

S
Stephen Hemminger 已提交
257 258 259 260
		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
261 262

		sky2_read32(hw, B2_GP_IO);
263
	}
264 265 266

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
267
}
268

269 270 271 272 273 274 275 276 277 278 279
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

280 281 282
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
283 284 285
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
286 287 288

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
289 290
}

291
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
292 293 294 295 296
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
297

298 299 300 301 302 303 304 305 306 307
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

308 309 310 311 312 313 314 315 316 317
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
318
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
319 320
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
321
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
322 323 324 325 326 327 328 329 330 331 332
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


333 334 335
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
336
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
337

S
Stephen Hemminger 已提交
338
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
339
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
340 341 342
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
343
			   PHY_M_EC_MAC_S_MSK);
344 345
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
346
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
347
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
348
			/* set downshift counter to 3x and enable downshift */
349 350
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
351 352
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
353 354 355 356 357

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
358
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
359
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
360 361
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
362 363 364 365 366 367 368 369 370 371

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
372 373 374 375 376 377 378
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
379
			/* downshift on PHY 88E1112 and 88E1149 is changed */
380 381
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
382
				/* set downshift counter to 3x and enable downshift */
383 384 385 386 387 388 389 390 391
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
392
	}
393

S
Stephen Hemminger 已提交
394 395 396
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
397
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
398
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
399

S
Stephen Hemminger 已提交
400 401 402 403 404 405 406 407
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
408 409
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
410 411 412 413

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
414
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
415
		}
S
Stephen Hemminger 已提交
416 417

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
418 419
	}

S
Stephen Hemminger 已提交
420
	ctrl = PHY_CT_RESET;
421 422
	ct1000 = 0;
	adv = PHY_AN_CSMA;
423
	reg = 0;
424

S
Stephen Hemminger 已提交
425
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
426
		if (sky2_is_copper(hw)) {
427 428 429 430 431 432 433 434 435 436 437 438
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
439

S
Stephen Hemminger 已提交
440 441 442 443 444
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
445
		}
446 447 448 449 450 451 452

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
453 454
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
455 456 457 458

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
459
			reg |= GM_GPCR_SPEED_1000;
460 461 462
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
463
			reg |= GM_GPCR_SPEED_100;
464 465 466
			break;
		}

467 468 469
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
470 471
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
472
	}
473

S
Stephen Hemminger 已提交
474 475 476 477 478 479 480
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
481
 		reg |= gm_fc_disable[sky2->flow_mode];
482 483

		/* Forward pause packets to GMAC? */
484
		if (sky2->flow_mode & FC_RX)
485 486 487
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
488 489
	}

490 491
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
492
	if (hw->flags & SKY2_HW_GIGABIT)
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

533
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
534
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
535 536 537 538 539

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
540 541 542 543 544
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
545 546 547

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
548 549 550 551 552 553
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
554 555

		/* restore page register */
S
Stephen Hemminger 已提交
556
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
557
		break;
S
Stephen Hemminger 已提交
558

559
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
560
	case CHIP_ID_YUKON_EX:
561
	case CHIP_ID_YUKON_SUPR:
562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
580 581 582 583

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
584

585
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
586
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
587 588
	}

S
Stephen Hemminger 已提交
589
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
590
		/* apply fixes in PHY AFE */
591 592
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

593
		/* increase differential signal amplitude in 10BASE-T */
594 595
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
596

S
Stephen Hemminger 已提交
597 598 599 600 601
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
602 603

		/* set page register to 0 */
604
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
605 606 607 608 609
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
610 611 612 613 614 615 616 617 618 619
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
620 621
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
622
		/* no effect on Yukon-XL */
623
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
624

625 626
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
627
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
628
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
629
		}
630

631 632 633 634
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
635

S
shemminger@osdl.org 已提交
636
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
637
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
638 639 640 641 642
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

643 644 645 646
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
647 648 649
{
	u32 reg1;

650
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
651
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
652
	reg1 &= ~phy_power[port];
653

654
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
655 656
		reg1 |= coma_mode[port];

657
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
658
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
659
	sky2_pci_read32(hw, PCI_DEV_REG1);
660 661 662 663 664

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
665
}
666

667 668 669
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
693 694 695
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
696 697 698

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
699 700
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
701

702
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
703 704 705
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
706 707 708

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
709 710 711 712 713
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
714

715
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
716
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
717
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
718
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
719
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
720 721
}

722 723 724
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
725
	spin_lock_bh(&sky2->phy_lock);
726
	sky2_phy_init(sky2->hw, sky2->port);
727
	spin_unlock_bh(&sky2->phy_lock);
728 729
}

730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
753 754 755 756 757

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
782
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
783 784 785 786

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

S
stephen hemminger 已提交
787 788 789
	/* Disable PiG firmware */
	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);

790 791 792 793
	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
}

794 795
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
796 797
	struct net_device *dev = hw->dev[port];

798 799
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
800
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
801
		/* Yukon-Extreme B0 and further Extreme devices */
S
stephen hemminger 已提交
802 803 804 805 806
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
	} else if (dev->mtu > ETH_DATA_LEN) {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
S
Stephen Hemminger 已提交
807

S
stephen hemminger 已提交
808 809 810
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
	} else
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
811 812
}

813 814 815 816
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
817
	u32 rx_reg;
818 819 820
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

821 822
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
823 824 825

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
826
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
827 828 829 830 831 832 833 834 835 836 837
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
838
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
839

840 841 842
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

843
	spin_lock_bh(&sky2->phy_lock);
844
	sky2_phy_power_up(hw, port);
845
	sky2_phy_init(hw, port);
846
	spin_unlock_bh(&sky2->phy_lock);
847 848 849 850 851

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

852 853
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
854 855 856 857 858 859 860
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
861
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
862 863 864 865 866 867 868 869 870 871 872 873 874

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
875
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
876

877
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
878 879 880 881 882 883 884
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
885 886 887 888
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
889 890 891 892 893 894
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
895
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
896 897
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
898
		rx_reg |= GMF_RX_OVER_ON;
899

A
Al Viro 已提交
900
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
901

S
Stephen Hemminger 已提交
902 903 904 905 906 907 908
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
909

910
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
911 912 913 914 915 916
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
917 918 919 920

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
921

922
	/* On chips without ram buffer, pause is controled by MAC level */
923
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
924
		/* Pause threshold is scaled by 8 in bytes */
925 926
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
927 928 929 930 931
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
932

933
		sky2_set_tx_stfwd(hw, port);
934 935
	}

936 937 938 939 940 941 942
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
943 944
}

945 946
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
947
{
948 949 950 951 952 953
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
954

955 956 957 958 959 960 961
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
962
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
963

964 965 966 967 968 969
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
970

971 972 973
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
974 975 976 977 978 979 980 981
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
982
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
983 984 985
}

/* Setup Bus Memory Interface */
986
static void sky2_qset(struct sky2_hw *hw, u16 q)
987 988 989 990
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
991
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
992 993 994 995 996
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
997
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
998
			       dma_addr_t addr, u32 last)
999 1000 1001
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1002 1003
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1004 1005
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1006 1007

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1008 1009
}

1010
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1011
{
1012
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1013

1014
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1015
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1016 1017
	return le;
}
1018

1019 1020 1021 1022 1023 1024 1025 1026
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1027
	le = get_tx_le(sky2, &sky2->tx_prod);
1028 1029
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1030
	sky2->tx_last_upper = 0;
1031 1032
}

1033 1034
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1035
{
S
Stephen Hemminger 已提交
1036
	/* Make sure write' to descriptors are complete before we tell hardware */
1037
	wmb();
S
Stephen Hemminger 已提交
1038 1039 1040 1041
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1042 1043
}

S
Stephen Hemminger 已提交
1044

1045 1046 1047
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1048
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1049
	le->ctrl = 0;
1050 1051 1052
	return le;
}

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
{
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	/* Stopping point for hardware truncation */
	return (size - 8) / sizeof(u32);
}

static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
{
	struct rx_ring_info *re;
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	sky2->rx_nfrags = size >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;

	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;

	return size;
}

1087 1088 1089
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
1090 1091 1092
{
	struct sky2_rx_le *le;

1093
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1094
		le = sky2_next_rx(sky2);
1095
		le->addr = cpu_to_le32(upper_32_bits(map));
1096 1097
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1098

1099
	le = sky2_next_rx(sky2);
1100
	le->addr = cpu_to_le32(lower_32_bits(map));
1101
	le->length = cpu_to_le16(len);
1102
	le->opcode = op | HW_OWNER;
1103 1104
}

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1118
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1119 1120 1121 1122 1123 1124
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1125 1126
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1127

1128 1129
	pci_unmap_len_set(re, data_size, size);

1130 1131 1132 1133 1134 1135
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		re->frag_addr[i] = pci_map_page(pdev, frag->page,
						frag->page_offset,
						frag->size,
1136
						PCI_DMA_FROMDEVICE);
1137 1138 1139 1140

		if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
			goto map_page_error;
	}
1141
	return 0;
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
	}

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1173

1174 1175 1176 1177
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1178
static void rx_set_checksum(struct sky2_port *sky2)
1179
{
1180
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1181

1182 1183 1184
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1185

1186 1187
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1188 1189
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1190 1191
}

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

1216
	netdev_warn(sky2->netdev, "receiver stop failed\n");
1217 1218 1219 1220 1221
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1222
	mmiowb();
1223
}
S
Stephen Hemminger 已提交
1224

S
shemminger@osdl.org 已提交
1225
/* Clean out receive buffer area, assumes receiver hardware stopped */
1226 1227 1228 1229 1230
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1231
	for (i = 0; i < sky2->rx_pending; i++) {
1232
		struct rx_ring_info *re = sky2->rx_ring + i;
1233 1234

		if (re->skb) {
1235
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1236 1237 1238 1239 1240 1241
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1253
	switch (cmd) {
1254 1255 1256 1257 1258 1259
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1260

1261
		spin_lock_bh(&sky2->phy_lock);
1262
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1263
		spin_unlock_bh(&sky2->phy_lock);
1264

1265 1266 1267 1268 1269
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1270
		spin_lock_bh(&sky2->phy_lock);
1271 1272
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1273
		spin_unlock_bh(&sky2->phy_lock);
1274 1275 1276 1277 1278
		break;
	}
	return err;
}

1279
#ifdef SKY2_VLAN_TAG_USED
1280
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1281
{
1282
	if (onoff) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1306

1307
	sky2_read32(hw, B0_Y2_SP_LISR);
1308
	napi_enable(&hw->napi);
1309
	netif_tx_unlock_bh(dev);
1310 1311 1312
}
#endif

S
Stephen Hemminger 已提交
1313 1314 1315 1316 1317 1318
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1319
/*
1320 1321
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1322
 */
1323
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1324 1325
{
	struct sk_buff *skb;
1326
	int i;
1327

S
Stephen Hemminger 已提交
1328 1329
	skb = netdev_alloc_skb(sky2->netdev,
			       sky2->rx_data_size + sky2_rx_pad(sky2->hw));
S
Stephen Hemminger 已提交
1330 1331 1332
	if (!skb)
		goto nomem;

1333
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1334 1335 1336 1337 1338 1339 1340 1341 1342
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1343
	} else
1344
		skb_reserve(skb, NET_IP_ALIGN);
1345 1346 1347 1348 1349 1350 1351

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1352 1353 1354
	}

	return skb;
1355 1356 1357 1358
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1359 1360
}

S
Stephen Hemminger 已提交
1361 1362 1363 1364 1365
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned i;

	sky2->rx_data_size = sky2_get_rx_data_size(sky2);

	/* Fill Rx ring */
	for (i = 0; i < sky2->rx_pending; i++) {
		struct rx_ring_info *re = sky2->rx_ring + i;

		re->skb = sky2_rx_alloc(sky2);
		if (!re->skb)
			return -ENOMEM;

		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			return -ENOMEM;
		}
	}
	return 0;
}

1390
/*
1391
 * Setup receiver buffer pool.
1392 1393 1394 1395 1396 1397
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1398
 */
1399
static void sky2_rx_start(struct sky2_port *sky2)
1400
{
1401
	struct sky2_hw *hw = sky2->hw;
1402
	struct rx_ring_info *re;
1403
	unsigned rxq = rxqaddr[sky2->port];
1404
	unsigned i, thresh;
1405

1406
	sky2->rx_put = sky2->rx_next = 0;
1407
	sky2_qset(hw, rxq);
1408

1409 1410 1411 1412 1413 1414
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1415
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1416 1417
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
	     hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1418
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1419

1420 1421
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1422 1423
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1424

1425
	/* submit Rx ring */
S
Stephen Hemminger 已提交
1426
	for (i = 0; i < sky2->rx_pending; i++) {
1427 1428
		re = sky2->rx_ring + i;
		sky2_rx_submit(sky2, re);
1429 1430
	}

1431 1432 1433 1434 1435 1436
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
1437
	thresh = sky2_get_rx_threshold(sky2);
1438 1439 1440 1441 1442 1443 1444
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1445
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1446
	sky2_rx_update(sky2, rxq);
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}
1469 1470
}

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

1499
	return sky2_alloc_rx_skbs(sky2);
1500 1501 1502 1503 1504 1505 1506 1507
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

1508 1509
	sky2_rx_clean(sky2);

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1528
static void sky2_hw_up(struct sky2_port *sky2)
1529 1530 1531
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1532 1533
	u32 ramsize;
	int cap;
1534
	struct net_device *otherdev = hw->dev[sky2->port^1];
1535

1536 1537
	tx_init(sky2);

1538 1539 1540
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1541
	 */
1542 1543 1544 1545
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1546
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1547
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1548
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1549
	}
1550 1551 1552

	sky2_mac_init(hw, port);

1553 1554 1555
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1556
		u32 rxspace;
1557

1558
		netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1559 1560 1561 1562
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1563

1564 1565 1566 1567 1568 1569 1570
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1571

1572
	sky2_qset(hw, txqaddr[port]);
1573

1574 1575 1576 1577
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1578
	/* Set almost empty threshold */
1579 1580
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1581
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1582

1583
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1584
			   sky2->tx_ring_size - 1);
1585

1586 1587 1588 1589
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1590
	sky2_rx_start(sky2);
1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u32 imask;
	int err;

	netif_carrier_off(dev);

	err = sky2_alloc_buffers(sky2);
	if (err)
		goto err_out;

	sky2_hw_up(sky2);
1609 1610

	/* Enable interrupts from phy/mac for port */
1611
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1612
	imask |= portirq_msk[port];
1613
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1614
	sky2_read32(hw, B0_IMSK);
1615

1616
	netif_info(sky2, ifup, dev, "enabling interface\n");
1617

1618 1619 1620
	return 0;

err_out:
1621
	sky2_free_buffers(sky2);
1622 1623 1624
	return err;
}

S
Stephen Hemminger 已提交
1625
/* Modular subtraction in ring */
1626
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1627
{
1628
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1629
}
1630

S
Stephen Hemminger 已提交
1631 1632
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1633
{
1634
	return sky2->tx_pending - tx_inuse(sky2);
1635 1636
}

S
Stephen Hemminger 已提交
1637
/* Estimate of number of transmit list elements required */
1638
static unsigned tx_le_req(const struct sk_buff *skb)
1639
{
S
Stephen Hemminger 已提交
1640 1641
	unsigned count;

1642 1643
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1644

H
Herbert Xu 已提交
1645
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1646
		++count;
1647 1648
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1649

1650
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1651 1652 1653
		++count;

	return count;
1654 1655
}

1656
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1657 1658 1659 1660 1661 1662 1663 1664 1665
{
	if (re->flags & TX_MAP_SINGLE)
		pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
				 pci_unmap_len(re, maplen),
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
		pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
			       pci_unmap_len(re, maplen),
			       PCI_DMA_TODEVICE);
1666
	re->flags = 0;
1667 1668
}

S
Stephen Hemminger 已提交
1669 1670 1671 1672 1673 1674
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1675 1676
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1677 1678 1679
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1680
	struct sky2_tx_le *le = NULL;
1681
	struct tx_ring_info *re;
1682
	unsigned i, len;
1683
	dma_addr_t mapping;
1684 1685
	u32 upper;
	u16 slot;
1686 1687 1688
	u16 mss;
	u8 ctrl;

1689 1690
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1691 1692 1693

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1694

1695 1696 1697
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1698
	slot = sky2->tx_prod;
1699 1700
	netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
		     "tx queued, slot %u, len %d\n", slot, skb->len);
1701

1702
	/* Send high bits if needed */
1703 1704
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1705
		le = get_tx_le(sky2, &slot);
1706 1707
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1708 1709
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1710 1711

	/* Check for TCP Segmentation Offload */
1712
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1713
	if (mss != 0) {
1714 1715

		if (!(hw->flags & SKY2_HW_NEW_LE))
1716 1717 1718
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1719
			le = get_tx_le(sky2, &slot);
1720
  			le->addr = cpu_to_le32(mss);
1721 1722

			if (hw->flags & SKY2_HW_NEW_LE)
1723 1724 1725
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1726 1727
			sky2->tx_last_mss = mss;
		}
1728 1729 1730
	}

	ctrl = 0;
1731 1732 1733 1734
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1735
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1736
			le->addr = 0;
1737 1738 1739 1740 1741 1742 1743 1744 1745
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1746
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1747
		/* On Yukon EX (some versions) encoding change. */
1748
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1764
				le = get_tx_le(sky2, &slot);
1765 1766 1767 1768 1769
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1770
		}
1771 1772
	}

1773 1774 1775 1776 1777
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
	pci_unmap_addr_set(re, mapaddr, mapping);
	pci_unmap_len_set(re, maplen, len);

1778
	le = get_tx_le(sky2, &slot);
1779
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1780 1781
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1782
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1783 1784 1785


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1786
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1787 1788 1789

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1790

1791 1792 1793
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1794 1795
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1796
			le = get_tx_le(sky2, &slot);
1797 1798
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1799
			le->opcode = OP_ADDR64 | HW_OWNER;
1800 1801
		}

1802 1803 1804 1805 1806
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);

1807
		le = get_tx_le(sky2, &slot);
1808
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1809 1810
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1811
		le->opcode = OP_BUFFER | HW_OWNER;
1812
	}
1813

1814
	re->skb = skb;
1815 1816
	le->ctrl |= EOP;

1817 1818
	sky2->tx_prod = slot;

1819 1820
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1821

1822
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1823 1824

	return NETDEV_TX_OK;
1825 1826

mapping_unwind:
1827
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1828 1829
		re = sky2->tx_ring + i;

1830
		sky2_tx_unmap(hw->pdev, re);
1831 1832 1833 1834 1835 1836 1837
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1838 1839 1840
}

/*
S
Stephen Hemminger 已提交
1841 1842
 * Free ring elements from starting at tx_cons until "done"
 *
1843 1844
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1845
 *     buffers so make sure not to free skb to early.
1846 1847 1848
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1849
 */
1850
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1851
{
1852
	struct net_device *dev = sky2->netdev;
1853
	unsigned idx;
1854

1855
	BUG_ON(done >= sky2->tx_ring_size);
1856

1857
	for (idx = sky2->tx_cons; idx != done;
1858
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
1859
		struct tx_ring_info *re = sky2->tx_ring + idx;
1860
		struct sk_buff *skb = re->skb;
1861

1862
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
1863

1864
		if (skb) {
1865 1866
			netif_printk(sky2, tx_done, KERN_DEBUG, dev,
				     "tx done %u\n", idx);
S
Stephen Hemminger 已提交
1867

1868
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1869 1870
			dev->stats.tx_bytes += skb->len;

1871
			re->skb = NULL;
S
Stephen Hemminger 已提交
1872
			dev_kfree_skb_any(skb);
1873

1874
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
1875
		}
S
Stephen Hemminger 已提交
1876 1877
	}

1878
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1879
	smp_mb();
1880 1881
}

1882
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1904
static void sky2_hw_down(struct sky2_port *sky2)
1905 1906 1907
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1908
	u16 ctrl;
1909

1910 1911
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1912

1913 1914 1915 1916 1917
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1918
		     RB_RST_SET | RB_DIS_OP_MD);
1919 1920

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1921
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1922 1923 1924 1925 1926
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
1927 1928
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1929 1930 1931 1932
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1933 1934 1935 1936 1937 1938
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1939 1940
	sky2_rx_stop(sky2);

1941
	spin_lock_bh(&sky2->phy_lock);
1942
	sky2_phy_power_down(hw, port);
1943
	spin_unlock_bh(&sky2->phy_lock);
1944

1945 1946
	sky2_tx_reset(hw, port);

1947 1948
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);
1949 1950 1951 1952 1953 1954
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
1955
	struct sky2_hw *hw = sky2->hw;
1956 1957 1958 1959 1960

	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1961
	netif_info(sky2, ifdown, dev, "disabling interface\n");
1962

1963 1964 1965 1966 1967 1968 1969 1970
	/* Disable port IRQ */
	sky2_write32(hw, B0_IMSK,
		     sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
	sky2_read32(hw, B0_IMSK);

	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

1971
	sky2_hw_down(sky2);
1972

1973
	sky2_free_buffers(sky2);
1974

1975 1976 1977 1978 1979
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
1980
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
1981 1982
		return SPEED_1000;

S
Stephen Hemminger 已提交
1983 1984 1985 1986 1987 1988
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
2005 2006 2007 2008 2009 2010
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2011 2012

	/* enable Rx/Tx */
2013
	reg = gma_read16(hw, port, GM_GP_CTRL);
2014 2015 2016 2017 2018 2019 2020
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2021
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2022

2023
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2024
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2025 2026
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

2027 2028 2029 2030 2031
	netif_info(sky2, link, sky2->netdev,
		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
		   sky2->speed,
		   sky2->duplex == DUPLEX_FULL ? "full" : "half",
		   fc_name[sky2->flow_status]);
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2048
	/* Turn off link LED */
2049 2050
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

2051
	netif_info(sky2, link, sky2->netdev, "Link is down\n");
2052

2053 2054 2055
	sky2_phy_init(hw, port);
}

2056 2057 2058 2059 2060 2061 2062 2063
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2064 2065 2066 2067
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2068
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2069

2070
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2071 2072
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
2073
		netdev_err(sky2->netdev, "remote fault\n");
S
Stephen Hemminger 已提交
2074 2075 2076 2077
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
2078
		netdev_err(sky2->netdev, "speed/duplex mismatch\n");
S
Stephen Hemminger 已提交
2079 2080 2081 2082
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2083
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2084

2085 2086 2087
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2088
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2102

2103 2104 2105 2106 2107 2108 2109 2110 2111 2112
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2113

2114 2115
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2116
		sky2->flow_status = FC_NONE;
2117

2118
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2119 2120 2121 2122 2123 2124
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2125

2126 2127
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2128
{
2129 2130
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2131 2132
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2133 2134 2135
	if (!netif_running(dev))
		return;

2136 2137 2138 2139
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2140 2141
	netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
		   istatus, phystat);
2142

S
Stephen Hemminger 已提交
2143
	if (istatus & PHY_M_IS_AN_COMPL) {
S
Stephen Hemminger 已提交
2144 2145 2146 2147
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
2148

S
Stephen Hemminger 已提交
2149 2150
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2151

S
Stephen Hemminger 已提交
2152 2153 2154
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2155

S
Stephen Hemminger 已提交
2156 2157
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2158
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2159 2160
		else
			sky2_link_down(sky2);
2161
	}
S
Stephen Hemminger 已提交
2162
out:
2163
	spin_unlock(&sky2->phy_lock);
2164 2165
}

S
Stephen Hemminger 已提交
2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2180
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2181
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2182
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2183 2184 2185 2186

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2187
/* Transmit timeout is only called if we are running, carrier is up
2188 2189
 * and tx queue is full (stopped).
 */
2190 2191 2192
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2193
	struct sky2_hw *hw = sky2->hw;
2194

2195
	netif_err(sky2, timer, dev, "tx timeout\n");
2196

2197 2198 2199 2200
	netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
		      sky2->tx_cons, sky2->tx_prod,
		      sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		      sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2201

S
Stephen Hemminger 已提交
2202 2203
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2204 2205 2206 2207
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2208 2209
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2210
	unsigned port = sky2->port;
2211 2212
	int err;
	u16 ctl, mode;
2213
	u32 imask;
2214

S
stephen hemminger 已提交
2215
	/* MTU size outside the spec */
2216 2217 2218
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
stephen hemminger 已提交
2219
	/* MTU > 1500 on yukon FE and FE+ not allowed */
S
Stephen Hemminger 已提交
2220 2221 2222
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2223 2224
		return -EINVAL;

S
stephen hemminger 已提交
2225 2226 2227 2228
	/* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
		dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);

2229 2230 2231 2232 2233
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2234
	imask = sky2_read32(hw, B0_IMSK);
2235 2236
	sky2_write32(hw, B0_IMSK, 0);

2237 2238
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2239
	napi_disable(&hw->napi);
2240

2241 2242
	synchronize_irq(hw->pdev->irq);

2243
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2244
		sky2_set_tx_stfwd(hw, port);
2245 2246 2247

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2248 2249
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2250 2251

	dev->mtu = new_mtu;
2252

2253 2254 2255 2256 2257 2258
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2259
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2260

2261
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2262

2263 2264 2265 2266 2267
	err = sky2_alloc_rx_skbs(sky2);
	if (!err)
		sky2_rx_start(sky2);
	else
		sky2_rx_clean(sky2);
2268
	sky2_write32(hw, B0_IMSK, imask);
2269

2270
	sky2_read32(hw, B0_Y2_SP_LISR);
2271 2272
	napi_enable(&hw->napi);

2273 2274 2275
	if (err)
		dev_close(dev);
	else {
2276
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2277 2278 2279 2280

		netif_wake_queue(dev);
	}

2281 2282 2283
	return err;
}

2284 2285 2286 2287 2288 2289 2290
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2291
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2292 2293 2294
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2295
		skb_copy_from_linear_data(re->skb, skb->data, length);
2296 2297 2298 2299 2300
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2301
		skb_put(skb, length);
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2344 2345
	struct sk_buff *skb;
	struct rx_ring_info nre;
2346 2347
	unsigned hdr_space = sky2->rx_data_size;

2348 2349 2350 2351 2352 2353
	nre.skb = sky2_rx_alloc(sky2);
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2354 2355 2356 2357

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2358
	*re = nre;
2359 2360 2361 2362

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2363
		skb_put(skb, length);
2364
	return skb;
2365 2366 2367 2368 2369

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2370 2371
}

2372 2373
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2374
 * For larger packets, get new buffer.
2375
 */
2376
static struct sk_buff *sky2_receive(struct net_device *dev,
2377 2378
				    u16 length, u32 status)
{
2379
 	struct sky2_port *sky2 = netdev_priv(dev);
2380
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2381
	struct sk_buff *skb = NULL;
2382 2383 2384 2385 2386 2387 2388
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2389

2390 2391 2392
	netif_printk(sky2, rx_status, KERN_DEBUG, dev,
		     "rx slot %u status 0x%x len %d\n",
		     sky2->rx_next, status, length);
2393

S
Stephen Hemminger 已提交
2394
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2395
	prefetch(sky2->rx_ring + sky2->rx_next);
2396

2397 2398 2399 2400 2401 2402 2403 2404 2405
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2406
	if (status & GMR_FS_ANY_ERR)
2407 2408
		goto error;

2409 2410 2411
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2412 2413
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2414
		goto len_error;
2415

2416
okay:
2417 2418 2419 2420
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2421 2422 2423

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2424
resubmit:
2425
	sky2_rx_submit(sky2, re);
2426

2427 2428
	return skb;

2429
len_error:
2430 2431
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2432
	++dev->stats.rx_length_errors;
2433 2434 2435 2436
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx length error: status %#x length %d\n",
			   status, length);
2437
	goto resubmit;
2438

2439
error:
2440
	++dev->stats.rx_errors;
2441
	if (status & GMR_FS_RX_FF_OV) {
2442
		dev->stats.rx_over_errors++;
2443 2444
		goto resubmit;
	}
2445

2446 2447 2448
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx error, status 0x%x length %d\n", status, length);
S
Stephen Hemminger 已提交
2449 2450

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2451
		dev->stats.rx_length_errors++;
2452
	if (status & GMR_FS_FRAGMENT)
2453
		dev->stats.rx_frame_errors++;
2454
	if (status & GMR_FS_CRC_ERR)
2455
		dev->stats.rx_crc_errors++;
2456

S
Stephen Hemminger 已提交
2457
	goto resubmit;
2458 2459
}

2460 2461
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2462
{
2463
	struct sky2_port *sky2 = netdev_priv(dev);
2464

2465
	if (netif_running(dev)) {
2466
		sky2_tx_complete(sky2, last);
2467 2468 2469 2470 2471

		/* Wake unless it's detached, and called e.g. from sky2_down() */
		if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
			netif_wake_queue(dev);
	}
2472 2473
}

S
Stephen Hemminger 已提交
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
		if (skb->ip_summed == CHECKSUM_NONE)
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
		return;
	}
#endif
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
{
	/* If this happens then driver assuming wrong format for chip type */
	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);

	/* Both checksum counters are programmed to start at
	 * the same offset, so unless there is a problem they
	 * should match. This failure is an early indication that
	 * hardware receive checksumming won't work.
	 */
	if (likely((u16)(status >> 16) == (u16)status)) {
		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = le16_to_cpu(status);
	} else {
		dev_notice(&sky2->hw->pdev->dev,
			   "%s: receive checksum problem (status = %#x)\n",
			   sky2->netdev->name, status);

		/* Disable checksum offload */
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_CHKSUM);
	}
}

2533
/* Process status response ring */
2534
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2535
{
2536
	int work_done = 0;
S
Stephen Hemminger 已提交
2537 2538
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2539

2540
	rmb();
2541
	do {
S
Stephen Hemminger 已提交
2542
		struct sky2_port *sky2;
2543
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2544
		unsigned port;
2545
		struct net_device *dev;
2546 2547 2548
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2549 2550 2551 2552
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2553

2554
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2555

S
Stephen Hemminger 已提交
2556
		port = le->css & CSS_LINK_BIT;
2557
		dev = hw->dev[port];
2558
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2559 2560
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2561

S
Stephen Hemminger 已提交
2562 2563
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2564
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2565 2566
			total_packets[port]++;
			total_bytes[port] += length;
2567

2568
			skb = sky2_receive(dev, length, status);
2569
			if (!skb)
S
Stephen Hemminger 已提交
2570
				break;
2571

2572
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2573
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2574
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2575 2576 2577 2578 2579 2580 2581
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2582 2583
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2584
			sky2_skb_rx(sky2, status, skb);
2585

2586
			/* Stop after net poll weight */
2587 2588
			if (++work_done >= to_do)
				goto exit_loop;
2589 2590
			break;

2591 2592 2593 2594 2595 2596 2597 2598 2599
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2600
		case OP_RXCHKS:
2601 2602
			if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
				sky2_rx_checksum(sky2, status);
2603 2604 2605
			break;

		case OP_TXINDEXLE:
2606
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2607
			sky2_tx_done(hw->dev[0], status & 0xfff);
2608 2609 2610 2611
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2612 2613 2614 2615
			break;

		default:
			if (net_ratelimit())
2616
				pr_warning("unknown status opcode 0x%x\n", opcode);
2617
		}
2618
	} while (hw->st_idx != idx);
2619

2620 2621 2622
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2623
exit_loop:
S
Stephen Hemminger 已提交
2624 2625
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2626

2627
	return work_done;
2628 2629 2630 2631 2632 2633
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2634
	if (net_ratelimit())
2635
		netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2636 2637

	if (status & Y2_IS_PAR_RD1) {
2638
		if (net_ratelimit())
2639
			netdev_err(dev, "ram data read parity error\n");
2640 2641 2642 2643 2644
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2645
		if (net_ratelimit())
2646
			netdev_err(dev, "ram data write parity error\n");
2647 2648 2649 2650 2651

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2652
		if (net_ratelimit())
2653
			netdev_err(dev, "MAC parity error\n");
2654 2655 2656 2657
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2658
		if (net_ratelimit())
2659
			netdev_err(dev, "RX parity error\n");
2660 2661 2662 2663
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2664
		if (net_ratelimit())
2665
			netdev_err(dev, "TCP segmentation error\n");
2666 2667 2668 2669 2670 2671
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2672
	struct pci_dev *pdev = hw->pdev;
2673
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2674 2675 2676
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2677

S
Stephen Hemminger 已提交
2678
	if (status & Y2_IS_TIST_OV)
2679 2680 2681
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2682 2683
		u16 pci_err;

2684
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2685
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2686
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2687
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2688
			        pci_err);
2689

2690
		sky2_pci_write16(hw, PCI_STATUS,
2691
				      pci_err | PCI_STATUS_ERROR_BITS);
2692
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2693 2694 2695
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2696
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2697
		u32 err;
2698

2699
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2700 2701 2702
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2703
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2704
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2705

S
Stephen Hemminger 已提交
2706
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2707
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

2723
	netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2724

2725 2726 2727 2728 2729 2730
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2731
	if (status & GM_IS_RX_FF_OR) {
2732
		++dev->stats.rx_fifo_errors;
2733 2734 2735 2736
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2737
		++dev->stats.tx_fifo_errors;
2738 2739 2740 2741
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2742
/* This should never happen it is a bug. */
2743
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2744 2745
{
	struct net_device *dev = hw->dev[port];
2746
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2747

2748
	dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2749 2750
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2751

2752
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2753
}
2754

S
Stephen Hemminger 已提交
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2773 2774 2775 2776
		netdev_printk(KERN_DEBUG, dev,
			      "hung mac %d:%d fifo %d (%d:%d)\n",
			      mac_lev, mac_rp, fifo_lev,
			      fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
S
Stephen Hemminger 已提交
2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2788
static void sky2_watchdog(unsigned long arg)
2789
{
2790
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2791

S
Stephen Hemminger 已提交
2792
	/* Check for lost IRQ once a second */
2793
	if (sky2_read32(hw, B0_ISRC)) {
2794
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2795 2796 2797 2798
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2799
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2800 2801 2802 2803 2804
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2805
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2806
			     sky2_rx_hung(dev)) {
2807
				netdev_info(dev, "receiver hang detected\n");
S
Stephen Hemminger 已提交
2808 2809 2810 2811 2812 2813 2814
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2815
	}
2816

S
Stephen Hemminger 已提交
2817
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2818 2819
}

2820 2821
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2822
{
2823 2824
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2825

S
Stephen Hemminger 已提交
2826 2827
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2828

S
Stephen Hemminger 已提交
2829 2830
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2831

S
Stephen Hemminger 已提交
2832 2833
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2834

S
Stephen Hemminger 已提交
2835
	if (status & Y2_IS_CHK_RX1)
2836
		sky2_le_error(hw, 0, Q_R1);
2837

S
Stephen Hemminger 已提交
2838
	if (status & Y2_IS_CHK_RX2)
2839
		sky2_le_error(hw, 1, Q_R2);
2840

S
Stephen Hemminger 已提交
2841
	if (status & Y2_IS_CHK_TXA1)
2842
		sky2_le_error(hw, 0, Q_XA1);
2843

S
Stephen Hemminger 已提交
2844
	if (status & Y2_IS_CHK_TXA2)
2845
		sky2_le_error(hw, 1, Q_XA2);
2846 2847
}

2848
static int sky2_poll(struct napi_struct *napi, int work_limit)
2849
{
2850
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2851
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2852
	int work_done = 0;
2853
	u16 idx;
2854 2855 2856 2857 2858 2859 2860 2861 2862

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2863

S
Stephen Hemminger 已提交
2864 2865 2866
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

2867 2868
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2869 2870

		if (work_done >= work_limit)
2871 2872
			goto done;
	}
2873

2874 2875 2876
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2877

2878
	return work_done;
2879 2880
}

2881
static irqreturn_t sky2_intr(int irq, void *dev_id)
2882 2883 2884 2885 2886 2887 2888 2889
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2890

2891
	prefetch(&hw->st_le[hw->st_idx]);
2892 2893

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2894

2895 2896 2897 2898 2899 2900 2901 2902
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2903
	napi_schedule(&sky2->hw->napi);
2904 2905 2906 2907
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2908
static u32 sky2_mhz(const struct sky2_hw *hw)
2909
{
S
Stephen Hemminger 已提交
2910
	switch (hw->chip_id) {
2911
	case CHIP_ID_YUKON_EC:
2912
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2913
	case CHIP_ID_YUKON_EX:
2914
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2915
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2916
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
2917 2918
		return 125;

2919
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2920 2921 2922 2923 2924 2925 2926 2927 2928 2929
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2930 2931 2932
	}
}

2933
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2934
{
2935
	return sky2_mhz(hw) * us;
2936 2937
}

2938
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2939
{
2940
	return clk / sky2_mhz(hw);
2941 2942
}

2943

2944
static int __devinit sky2_init(struct sky2_hw *hw)
2945
{
S
Stephen Hemminger 已提交
2946
	u8 t8;
2947

2948
	/* Enable all clocks and check for bad PCI access */
2949
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2950

2951
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2952

2953
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2954 2955 2956 2957
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
2958
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
2984
		hw->flags = SKY2_HW_GIGABIT;
2985 2986 2987 2988 2989
		break;

	case CHIP_ID_YUKON_FE:
		break;

S
Stephen Hemminger 已提交
2990 2991 2992 2993 2994 2995
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
2996 2997 2998 2999 3000 3001 3002 3003 3004

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3005
	case CHIP_ID_YUKON_UL_2:
3006 3007 3008 3009
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3010
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
3011
		hw->flags = SKY2_HW_GIGABIT
3012
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3013 3014 3015
			| SKY2_HW_ADV_POWER_CTL;
		break;

3016
	default:
3017 3018
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3019 3020 3021
		return -EOPNOTSUPP;
	}

3022 3023 3024
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3025

3026 3027 3028 3029 3030 3031 3032
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3033 3034 3035
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3036 3037 3038 3039 3040
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3041
	struct pci_dev *pdev = hw->pdev;
3042
	u16 status;
S
Stephen Hemminger 已提交
3043 3044
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3045

3046
	/* disable ASF */
3047 3048 3049
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3050 3051 3052
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3053 3054 3055 3056 3057 3058
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3059
		sky2_write16(hw, HCU_CCSR, status);
3060
		sky2_write32(hw, CPU_WDOG, 0);
3061 3062 3063
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3064 3065 3066 3067 3068

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3069 3070 3071
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3072
	/* clear PCI errors, if any */
3073
	status = sky2_pci_read16(hw, PCI_STATUS);
3074
	status |= PCI_STATUS_ERROR_BITS;
3075
	sky2_pci_write16(hw, PCI_STATUS, status);
3076 3077 3078

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
3079 3080
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
3081 3082
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3083 3084 3085 3086

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3087
		else
S
Stephen Hemminger 已提交
3088 3089
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3090

3091
	sky2_power_on(hw);
3092
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3093 3094 3095 3096

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3097

3098 3099
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3100 3101 3102
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3103 3104 3105 3106 3107 3108

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3109 3110
	}

S
Stephen Hemminger 已提交
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
	if (hw->chip_id == CHIP_ID_YUKON_OPT) {
		u16 reg;
		u32 msk;

		if (hw->chip_rev == 0) {
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;

		/* reset PHY Link Detect */
3129
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142
		sky2_pci_write16(hw, PSM_CONFIG_REG4,
				 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);


		/* enable PHY Quick Link */
		msk = sky2_read32(hw, B0_IMSK);
		msk |= Y2_IS_PHY_QLNK;
		sky2_write32(hw, B0_IMSK, msk);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
		if (reg & PCI_EXP_LNKCTL_ASPMC) {
S
stephen hemminger 已提交
3143
			cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
S
Stephen Hemminger 已提交
3144 3145 3146
			/* restore the PCIe Link Control register */
			sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
		}
3147
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3148 3149 3150 3151 3152

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3153 3154
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3155 3156 3157 3158

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3159

3160 3161
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3162 3163 3164

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3165
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3166 3167 3168 3169 3170 3171 3172

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3173
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3189
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3190 3191

	for (i = 0; i < hw->ports; i++)
3192
		sky2_gmac_reset(hw, i);
3193 3194 3195 3196 3197 3198 3199 3200

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3201
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3202 3203

	/* Set the list last index */
S
Stephen Hemminger 已提交
3204
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
3205

3206 3207
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3208

3209 3210 3211 3212 3213
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3214

3215
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3216 3217
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3218

S
Stephen Hemminger 已提交
3219
	/* enable status unit */
3220 3221 3222 3223 3224
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3225 3226
}

3227 3228 3229 3230 3231 3232 3233
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3234
		netif_tx_lock(dev);
3235
		netif_device_detach(dev);	/* stop txq */
3236
		netif_tx_unlock(dev);
3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
3249
			netdev_info(dev, "could not restart %d\n", err);
3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

S
Stephen Hemminger 已提交
3260 3261 3262
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3263
	u32 imask;
3264
	int i;
S
Stephen Hemminger 已提交
3265 3266 3267

	rtnl_lock();

S
Stephen Hemminger 已提交
3268
	napi_disable(&hw->napi);
3269 3270
	synchronize_irq(hw->pdev->irq);
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
3271
	sky2_write32(hw, B0_IMSK, 0);
3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		netif_carrier_off(dev);
		netif_tx_disable(dev);
		sky2_hw_down(sky2);
	}

S
Stephen Hemminger 已提交
3285 3286
	sky2_reset(hw);

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		sky2_hw_up(sky2);
		netif_wake_queue(dev);
	}

	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

	sky2_read32(hw, B0_Y2_SP_LISR);
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3303 3304 3305 3306

	rtnl_unlock();
}

3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3324

3325 3326
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3327 3328 3329
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;
3330 3331 3332
	return 0;
}

3333
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3334
{
S
Stephen Hemminger 已提交
3335 3336 3337 3338 3339 3340
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3341

3342
		if (hw->flags & SKY2_HW_GIGABIT)
3343
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3344 3345
				| SUPPORTED_1000baseT_Full;
		return modes;
3346
	} else
S
Stephen Hemminger 已提交
3347 3348 3349 3350
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3351 3352
}

S
Stephen Hemminger 已提交
3353
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3354 3355 3356 3357 3358 3359 3360
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3361
	if (sky2_is_copper(hw)) {
3362
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3363 3364 3365
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3366
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3367
	}
3368 3369

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3370 3371
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3383
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3384 3385 3386 3387 3388 3389
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3390
		switch (ecmd->speed) {
3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3425
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3426 3427 3428 3429
	}

	sky2->advertising = ecmd->advertising;

3430
	if (netif_running(dev)) {
3431
		sky2_phy_reinit(sky2);
3432 3433
		sky2_set_multicast(dev);
	}
3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3450 3451
	char name[ETH_GSTRING_LEN];
	u16 offset;
3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3463
	{ "collisions",    GM_TXF_COL },
3464 3465
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3466
	{ "single_collisions", GM_TXF_SNG_COL },
3467
	{ "multi_collisions", GM_TXF_MUL_COL },
3468

3469
	{ "rx_short",      GM_RXF_SHT },
3470
	{ "rx_runt", 	   GM_RXE_FRAG },
3471 3472 3473 3474 3475 3476 3477
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3478
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3479 3480
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3481
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3482 3483 3484 3485 3486 3487 3488 3489 3490

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3491 3492 3493 3494 3495 3496
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3497
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3498 3499 3500 3501 3502 3503
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3504 3505 3506 3507
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3508

3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3521 3522 3523 3524
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3525
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3526 3527
		return -EINVAL;

3528
	sky2_phy_reinit(sky2);
3529
	sky2_set_multicast(dev);
3530 3531 3532 3533

	return 0;
}

S
Stephen Hemminger 已提交
3534
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3535 3536 3537 3538 3539 3540
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3541
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3542
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3543
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3544

S
Stephen Hemminger 已提交
3545
	for (i = 2; i < count; i++)
3546 3547 3548 3549 3550 3551 3552 3553 3554
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3555
static int sky2_get_sset_count(struct net_device *dev, int sset)
3556
{
3557 3558 3559 3560 3561 3562
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3563 3564 3565
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3566
				   struct ethtool_stats *stats, u64 * data)
3567 3568 3569
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3570
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3571 3572
}

S
Stephen Hemminger 已提交
3573
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3589 3590 3591
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3592 3593 3594 3595 3596

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3597
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3598
		    dev->dev_addr, ETH_ALEN);
3599
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3600
		    dev->dev_addr, ETH_ALEN);
3601

3602 3603 3604 3605 3606
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3607 3608

	return 0;
3609 3610
}

3611 3612 3613 3614 3615 3616 3617 3618
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3619 3620 3621 3622 3623
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
3624
	struct dev_mc_list *list;
3625 3626
	u16 reg;
	u8 filter[8];
3627 3628
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3629

3630
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3631 3632 3633 3634 3635
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3636
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3637
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3638
	else if (dev->flags & IFF_ALLMULTI)
3639
		memset(filter, 0xff, sizeof(filter));
3640
	else if (netdev_mc_empty(dev) && !rx_pause)
3641 3642 3643 3644
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		reg |= GM_RXCR_MCF_ENA;

3645 3646 3647
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

3648
		netdev_for_each_mc_addr(list, dev)
3649
			sky2_add_filter(filter, list->dmi_addr);
3650 3651 3652
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3653
		    (u16) filter[0] | ((u16) filter[1] << 8));
3654
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3655
		    (u16) filter[2] | ((u16) filter[3] << 8));
3656
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3657
		    (u16) filter[4] | ((u16) filter[5] << 8));
3658
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3659
		    (u16) filter[6] | ((u16) filter[7] << 8));
3660 3661 3662 3663 3664 3665 3666

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3667
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3668
{
S
Stephen Hemminger 已提交
3669 3670
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3671

S
Stephen Hemminger 已提交
3672 3673 3674 3675 3676
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3677 3678 3679
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3709

S
Stephen Hemminger 已提交
3710 3711
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3712
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3713 3714 3715 3716 3717 3718 3719 3720
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3721 3722 3723 3724 3725 3726
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3727
	unsigned int i;
3728

S
Stephen Hemminger 已提交
3729 3730
	if (data == 0)
		data = UINT_MAX;
3731

S
Stephen Hemminger 已提交
3732 3733 3734 3735 3736 3737 3738
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3739
	}
S
Stephen Hemminger 已提交
3740
	sky2_led(sky2, MO_LED_NORM);
3741 3742 3743 3744 3745 3746 3747 3748 3749

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3764 3765
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3766 3767 3768 3769 3770 3771 3772
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3773 3774 3775 3776 3777
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3778
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3779

3780 3781
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3782

3783
	return 0;
3784 3785
}

3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3826
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3827

3828 3829 3830
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3831 3832
		return -EINVAL;

3833
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
3834
		return -EINVAL;
3835
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3836
		return -EINVAL;
3837
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3861
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3862 3863 3864 3865 3866 3867 3868
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3869 3870 3871 3872 3873 3874 3875 3876
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
3877
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
3892 3893
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
3894 3895
		return -EINVAL;

3896
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3897 3898 3899

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
3900
	sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
S
Stephen Hemminger 已提交
3901

3902
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3903 3904 3905 3906
}

static int sky2_get_regs_len(struct net_device *dev)
{
3907
	return 0x4000;
S
Stephen Hemminger 已提交
3908 3909
}

3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
3954 3955
/*
 * Returns copy of control register region
3956
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3957 3958 3959 3960 3961 3962
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
3963
	unsigned int b;
S
Stephen Hemminger 已提交
3964 3965 3966

	regs->version = 1;

3967
	for (b = 0; b < 128; b++) {
3968 3969
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
3970
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3971
		else if (sky2_reg_access_ok(sky2->hw, b))
3972
			memcpy_fromio(p, io, 128);
3973
		else
3974
			memset(p, 0, 128);
3975

3976 3977 3978
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
3979
}
3980

3981 3982 3983 3984 3985 3986 3987 3988
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3989
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

4009 4010 4011
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4012
	struct sky2_hw *hw = sky2->hw;
4013 4014
	u16 reg2;

4015
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4016 4017 4018
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

4019
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4020
{
4021
	unsigned long start = jiffies;
4022

4023 4024 4025
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
4026
			dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4027 4028 4029 4030
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4031

4032 4033
	return 0;
}
4034

4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4057 4058
}

4059 4060
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4061
{
4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4089
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4104 4105 4106
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4107

4108
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4109 4110 4111
}


4112
static const struct ethtool_ops sky2_ethtool_ops = {
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4137 4138
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4139
	.phys_id	= sky2_phys_id,
4140
	.get_sset_count = sky2_get_sset_count,
4141 4142 4143
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
4144 4145 4146 4147
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4228 4229 4230 4231
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4232
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4233 4234 4235 4236
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4237
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4238

4239
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4240 4241 4242 4243
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4244 4245 4246 4247 4248
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4249
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4272 4273
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4316
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4317 4318
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4319
	sky2_read32(hw, B0_Y2_SP_LISR);
4320
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4345
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4346

4347
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4348
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4349

S
Stephen Hemminger 已提交
4350 4351 4352 4353 4354 4355 4356
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4357

S
Stephen Hemminger 已提交
4358 4359
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
4360
			netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
S
Stephen Hemminger 已提交
4361 4362
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4363
		}
S
Stephen Hemminger 已提交
4364 4365 4366 4367 4368 4369 4370 4371
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4408 4409 4410 4411 4412 4413
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4414
	.ndo_start_xmit		= sky2_xmit_frame,
4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4431
	.ndo_start_xmit		= sky2_xmit_frame,
4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4443

4444 4445
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4446
						     unsigned port,
4447
						     int highmem, int wol)
4448 4449 4450 4451 4452
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4453
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4454 4455 4456 4457
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4458
	dev->irq = hw->pdev->irq;
4459 4460
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4461
	dev->netdev_ops = &sky2_netdev_ops[port];
4462 4463 4464 4465 4466 4467 4468

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4469 4470 4471 4472
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4473 4474
	sky2->flow_mode = FC_BOTH;

4475 4476 4477
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4478
	sky2->wol = wol;
4479

4480
	spin_lock_init(&sky2->phy_lock);
4481

S
Stephen Hemminger 已提交
4482
	sky2->tx_pending = TX_DEF_PENDING;
4483
	sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
4484
	sky2->rx_pending = RX_DEF_PENDING;
4485 4486 4487 4488 4489

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4490
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4491 4492 4493
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4494
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4495 4496 4497 4498 4499
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4500 4501
#endif

4502
	/* read the mac address */
S
Stephen Hemminger 已提交
4503
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4504
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4505 4506 4507 4508

	return dev;
}

4509
static void __devinit sky2_show_addr(struct net_device *dev)
4510 4511 4512
{
	const struct sky2_port *sky2 = netdev_priv(dev);

4513
	netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4514 4515
}

4516
/* Handle software interrupt used during MSI test */
4517
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4518 4519 4520 4521 4522 4523 4524 4525
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4526
		hw->flags |= SKY2_HW_USE_MSI;
4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4541 4542
	init_waitqueue_head (&hw->msi_wait);

4543 4544
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4545
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4546
	if (err) {
4547
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4548 4549 4550 4551
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4552
	sky2_read8(hw, B0_CTST);
4553

4554
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4555

4556
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4557
		/* MSI test failed, go back to INTx mode */
4558 4559
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4560 4561 4562 4563 4564 4565

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4566
	sky2_read32(hw, B0_IMSK);
4567 4568 4569 4570 4571 4572

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4584
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4585 4586
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
S
Stephen Hemminger 已提交
4587 4588
	};

S
stephen hemminger 已提交
4589
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
S
Stephen Hemminger 已提交
4590 4591 4592 4593 4594 4595
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4596 4597 4598
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4599
	struct net_device *dev;
4600
	struct sky2_hw *hw;
4601
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4602
	u32 reg;
S
Stephen Hemminger 已提交
4603
	char buf1[16];
4604

S
Stephen Hemminger 已提交
4605 4606
	err = pci_enable_device(pdev);
	if (err) {
4607
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4608 4609 4610
		goto err_out;
	}

4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4627 4628
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4629
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4630
		goto err_out_disable;
4631 4632 4633 4634
	}

	pci_set_master(pdev);

4635
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4636
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4637
		using_dac = 1;
4638
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4639
		if (err < 0) {
4640 4641
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4642 4643 4644
			goto err_out_free_regions;
		}
	} else {
4645
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4646
		if (err) {
4647
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4648 4649 4650
			goto err_out_free_regions;
		}
	}
4651

S
Stephen Hemminger 已提交
4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
	err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4665
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4666

4667
	err = -ENOMEM;
4668 4669 4670

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4671
	if (!hw) {
4672
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4673 4674 4675 4676
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4677
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4678 4679 4680

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4681
		dev_err(&pdev->dev, "cannot map device registers\n");
4682 4683 4684
		goto err_out_free_hw;
	}

4685
	/* ring for status responses */
4686
	hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4687 4688 4689
	if (!hw->st_le)
		goto err_out_iounmap;

4690
	err = sky2_init(hw);
4691
	if (err)
S
Stephen Hemminger 已提交
4692
		goto err_out_iounmap;
4693

4694 4695
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4696

4697 4698
	sky2_reset(hw);

4699
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4700 4701
	if (!dev) {
		err = -ENOMEM;
4702
		goto err_out_free_pci;
4703
	}
4704

4705 4706 4707 4708 4709 4710 4711 4712
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4713 4714
	err = register_netdev(dev);
	if (err) {
4715
		dev_err(&pdev->dev, "cannot register net device\n");
4716 4717 4718
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4719 4720
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4721 4722
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4723 4724
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4725
			  hw->irq_name, hw);
4726
	if (err) {
4727
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4728 4729 4730
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4731
	napi_enable(&hw->napi);
4732

4733 4734
	sky2_show_addr(dev);

4735 4736 4737
	if (hw->ports > 1) {
		struct net_device *dev1;

4738
		err = -ENOMEM;
4739
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4740 4741 4742
		if (dev1 && (err = register_netdev(dev1)) == 0)
			sky2_show_addr(dev1);
		else {
4743 4744
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4745
			hw->dev[1] = NULL;
4746 4747 4748 4749
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
		}
4750 4751
	}

4752
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4753 4754
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4755
	pci_set_drvdata(pdev, hw);
4756
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
4757

4758 4759
	return 0;

S
Stephen Hemminger 已提交
4760
err_out_unregister:
4761
	if (hw->flags & SKY2_HW_USE_MSI)
4762
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4763
	unregister_netdev(dev);
4764 4765 4766
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4767
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4768
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4769 4770 4771 4772 4773 4774
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4775
err_out_disable:
4776 4777
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4778
	pci_set_drvdata(pdev, NULL);
4779 4780 4781 4782 4783
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4784
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4785
	int i;
4786

S
Stephen Hemminger 已提交
4787
	if (!hw)
4788 4789
		return;

4790
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4791
	cancel_work_sync(&hw->restart_work);
4792

S
Stephen Hemminger 已提交
4793
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4794
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4795

4796
	sky2_write32(hw, B0_IMSK, 0);
4797

4798 4799
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
4800
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4801
	sky2_read8(hw, B0_CTST);
4802 4803

	free_irq(pdev->irq, hw);
4804
	if (hw->flags & SKY2_HW_USE_MSI)
4805
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4806
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4807 4808
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4809

S
Stephen Hemminger 已提交
4810
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4811 4812
		free_netdev(hw->dev[i]);

4813 4814
	iounmap(hw->regs);
	kfree(hw);
4815

4816 4817 4818 4819 4820
	pci_set_drvdata(pdev, NULL);
}

static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4821
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4822
	int i, wol = 0;
4823

S
Stephen Hemminger 已提交
4824 4825 4826
	if (!hw)
		return 0;

4827 4828 4829
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4830
	rtnl_lock();
4831
	for (i = 0; i < hw->ports; i++) {
4832
		struct net_device *dev = hw->dev[i];
4833
		struct sky2_port *sky2 = netdev_priv(dev);
4834

4835
		sky2_detach(dev);
4836 4837 4838 4839 4840

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4841 4842
	}

S
stephen hemminger 已提交
4843 4844
	device_set_wakeup_enable(&pdev->dev, wol != 0);

4845
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4846
	napi_disable(&hw->napi);
4847
	sky2_power_aux(hw);
4848
	rtnl_unlock();
4849

4850
	pci_save_state(pdev);
4851
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4852
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4853

4854
	return 0;
4855 4856
}

S
stephen hemminger 已提交
4857
#ifdef CONFIG_PM
4858 4859
static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4860
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4861
	int i, err;
4862

S
Stephen Hemminger 已提交
4863 4864 4865
	if (!hw)
		return 0;

4866
	rtnl_lock();
4867 4868 4869
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4870 4871 4872 4873 4874

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4875
	pci_enable_wake(pdev, PCI_D0, 0);
4876 4877

	/* Re-enable all clocks */
S
stephen hemminger 已提交
4878 4879 4880 4881 4882
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
4883

4884
	sky2_reset(hw);
4885
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4886
	napi_enable(&hw->napi);
4887

4888
	for (i = 0; i < hw->ports; i++) {
4889 4890 4891
		err = sky2_reattach(hw->dev[i]);
		if (err)
			goto out;
4892
	}
4893
	rtnl_unlock();
4894

4895
	return 0;
4896
out:
4897 4898
	rtnl_unlock();

4899
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4900
	pci_disable_device(pdev);
4901
	return err;
4902 4903 4904
}
#endif

4905 4906
static void sky2_shutdown(struct pci_dev *pdev)
{
S
stephen hemminger 已提交
4907
	sky2_suspend(pdev, PMSG_SUSPEND);
4908 4909
}

4910
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4911 4912 4913 4914
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4915
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4916 4917
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4918
#endif
4919
	.shutdown = sky2_shutdown,
4920 4921 4922 4923
};

static int __init sky2_init_module(void)
{
4924
	pr_info("driver version " DRV_VERSION "\n");
4925

S
Stephen Hemminger 已提交
4926
	sky2_debug_init();
4927
	return pci_register_driver(&sky2_driver);
4928 4929 4930 4931 4932
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4933
	sky2_debug_cleanup();
4934 4935 4936 4937 4938 4939
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4940
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4941
MODULE_LICENSE("GPL");
4942
MODULE_VERSION(DRV_VERSION);