sky2.c 128.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
29
#include <linux/dma-mapping.h>
30 31 32 33
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
34
#include <net/ip.h>
35 36 37
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
38
#include <linux/workqueue.h>
39
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
40
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
41
#include <linux/debugfs.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.26"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
66

67
/* This is the worst case number of transmit list elements for a single skb:
68 69
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
70
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
71 72
#define TX_MAX_PENDING		4096
#define TX_DEF_PENDING		127
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81 82
#define SKY2_EEPROM_MAGIC	0x9955aabb


83 84
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

85
static const u32 default_msg =
S
Stephen Hemminger 已提交
86 87
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
88
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
89

S
Stephen Hemminger 已提交
90
static int debug = -1;		/* defaults above */
91 92 93
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

94
static int copybreak __read_mostly = 128;
95 96 97
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

98 99 100 101
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

102
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
103 104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
126
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
127 128 129 130 131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
133 134 135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
136 137
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
139
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
140 141
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
143
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
144 145
	{ 0 }
};
S
Stephen Hemminger 已提交
146

147 148 149 150 151
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
152
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
153

154 155
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
156
/* Access to PHY via serial interconnect */
157
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
158 159 160 161 162 163 164 165
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
166 167 168 169 170
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
171
			return 0;
S
Stephen Hemminger 已提交
172 173

		udelay(10);
174
	}
175

S
Stephen Hemminger 已提交
176
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
177
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
178 179 180 181

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
182 183
}

184
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
185 186 187
{
	int i;

S
Stephen Hemminger 已提交
188
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
189 190 191
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
192 193 194 195 196
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
197 198 199 200
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
201
		udelay(10);
202 203
	}

S
Stephen Hemminger 已提交
204
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
205
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
206 207 208
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
209 210
}

S
Stephen Hemminger 已提交
211
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
212 213
{
	u16 v;
S
Stephen Hemminger 已提交
214
	__gm_phy_read(hw, port, reg, &v);
215
	return v;
216 217
}

218

219 220 221 222 223
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
224

225 226
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
227

228 229 230 231 232 233 234 235
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
236

237
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
238
		u32 reg;
239

240
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
241

242
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
243 244
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
245
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
246

247
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
248 249
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
250
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
251

252
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
253 254 255 256 257

		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
258 259

		sky2_read32(hw, B2_GP_IO);
260
	}
261 262 263

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
264
}
265

266 267 268 269 270 271 272 273 274 275 276
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

277 278 279
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
280 281 282
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
283 284 285

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
286 287
}

288
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
289 290 291 292 293
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
294

295 296 297 298 299 300 301 302 303 304
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

305 306 307 308 309 310 311 312 313 314
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
315
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
316 317
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
318
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
319 320 321 322 323 324 325 326 327 328 329
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


330 331 332
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
333
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
334

S
Stephen Hemminger 已提交
335
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
336
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
337 338 339
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
340
			   PHY_M_EC_MAC_S_MSK);
341 342
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
343
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
344
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
345
			/* set downshift counter to 3x and enable downshift */
346 347
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
348 349
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
350 351 352 353 354

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
355
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
356
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
357 358
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
359 360 361 362 363 364 365 366 367 368

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
369 370 371 372 373 374 375
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
376
			/* downshift on PHY 88E1112 and 88E1149 is changed */
377 378
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
379
				/* set downshift counter to 3x and enable downshift */
380 381 382 383 384 385 386 387 388
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
389
	}
390

S
Stephen Hemminger 已提交
391 392 393
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
394
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
395
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
396

S
Stephen Hemminger 已提交
397 398 399 400 401 402 403 404
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
405 406
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
407 408 409 410

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
411
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
412
		}
S
Stephen Hemminger 已提交
413 414

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
415 416
	}

S
Stephen Hemminger 已提交
417
	ctrl = PHY_CT_RESET;
418 419
	ct1000 = 0;
	adv = PHY_AN_CSMA;
420
	reg = 0;
421

S
Stephen Hemminger 已提交
422
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
423
		if (sky2_is_copper(hw)) {
424 425 426 427 428 429 430 431 432 433 434 435
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
436

S
Stephen Hemminger 已提交
437 438 439 440 441
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
442
		}
443 444 445 446 447 448 449

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
450 451
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
452 453 454 455

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
456
			reg |= GM_GPCR_SPEED_1000;
457 458 459
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
460
			reg |= GM_GPCR_SPEED_100;
461 462 463
			break;
		}

464 465 466
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
467 468
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
469
	}
470

S
Stephen Hemminger 已提交
471 472 473 474 475 476 477
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
478
 		reg |= gm_fc_disable[sky2->flow_mode];
479 480

		/* Forward pause packets to GMAC? */
481
		if (sky2->flow_mode & FC_RX)
482 483 484
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
485 486
	}

487 488
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
489
	if (hw->flags & SKY2_HW_GIGABIT)
490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

530
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
531
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
532 533 534 535 536

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
537 538 539 540 541
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
542 543 544

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
545 546 547 548 549 550
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
551 552

		/* restore page register */
S
Stephen Hemminger 已提交
553
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
554
		break;
S
Stephen Hemminger 已提交
555

556
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
557
	case CHIP_ID_YUKON_EX:
558
	case CHIP_ID_YUKON_SUPR:
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
577 578 579 580

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
581

582
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
583
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
584 585
	}

S
Stephen Hemminger 已提交
586
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
587
		/* apply fixes in PHY AFE */
588 589
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

590
		/* increase differential signal amplitude in 10BASE-T */
591 592
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
593

S
Stephen Hemminger 已提交
594 595 596 597 598
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
599 600

		/* set page register to 0 */
601
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
602 603 604 605 606
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
607 608 609 610 611 612 613 614 615 616
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
617 618
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
619
		/* no effect on Yukon-XL */
620
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
621

622 623
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
624
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
625
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
626
		}
627

628 629 630 631
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
632

S
shemminger@osdl.org 已提交
633
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
634
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
635 636 637 638 639
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

640 641 642 643
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
644 645 646
{
	u32 reg1;

647
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
648
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
649
	reg1 &= ~phy_power[port];
650

651
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
652 653
		reg1 |= coma_mode[port];

654
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
655
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
656
	sky2_pci_read32(hw, PCI_DEV_REG1);
657 658 659 660 661

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
662
}
663

664 665 666
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
690 691 692
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
693 694 695

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
696 697
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
698

699
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
700 701 702
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
703 704 705

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
706 707 708 709 710
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
711

712
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
713
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
714
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
715
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
716
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
717 718
}

719 720 721
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
722
	spin_lock_bh(&sky2->phy_lock);
723
	sky2_phy_init(sky2->hw, sky2->port);
724
	spin_unlock_bh(&sky2->phy_lock);
725 726
}

727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;
	u32 reg1;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
751 752 753 754 755

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
780
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
781 782 783 784 785

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

	/* Turn on legacy PCI-Express PME mode */
786
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
787
	reg1 |= PCI_Y2_PME_LEGACY;
788
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
789 790 791 792 793 794

	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

}

795 796
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
797 798
	struct net_device *dev = hw->dev[port];

799 800
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
801
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
802 803
		/* Yukon-Extreme B0 and further Extreme devices */
		/* enable Store & Forward mode for TX */
S
Stephen Hemminger 已提交
804

805 806 807
		if (dev->mtu <= ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_DIS | TX_STFW_ENA);
808

809 810 811 812 813 814 815 816 817 818
		else
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
				     TX_JUMBO_ENA| TX_STFW_ENA);
	} else {
		if (dev->mtu <= ETH_DATA_LEN)
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
		else {
			/* set Tx GMAC FIFO Almost Empty Threshold */
			sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
				     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
819

820 821 822 823 824
			sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);

			/* Can't do offload because of lack of store/forward */
			dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
		}
825 826 827
	}
}

828 829 830 831
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
832
	u32 rx_reg;
833 834 835
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

836 837
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
838 839 840

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
841
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
842 843 844 845 846 847 848 849 850 851 852
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
853
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
854

855 856 857
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

858
	spin_lock_bh(&sky2->phy_lock);
859
	sky2_phy_power_up(hw, port);
860
	sky2_phy_init(hw, port);
861
	spin_unlock_bh(&sky2->phy_lock);
862 863 864 865 866

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

867 868
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
869 870 871 872 873 874 875
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
876
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
877 878 879 880 881 882 883 884 885 886 887 888 889

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
890
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
891

892
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
893 894 895 896 897 898 899
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
900 901 902 903
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
904 905 906 907 908 909
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
910
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
911 912
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
913
		rx_reg |= GMF_RX_OVER_ON;
914

A
Al Viro 已提交
915
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
916

S
Stephen Hemminger 已提交
917 918 919 920 921 922 923
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
924

925
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
926 927 928 929 930 931
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
932 933 934 935

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
936

937
	/* On chips without ram buffer, pause is controled by MAC level */
938
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
939
		/* Pause threshold is scaled by 8 in bytes */
940 941
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
942 943 944 945 946
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
947

948
		sky2_set_tx_stfwd(hw, port);
949 950
	}

951 952 953 954 955 956 957
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
958 959
}

960 961
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
962
{
963 964 965 966 967 968
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
969

970 971 972 973 974 975 976
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
977
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
978

979 980 981 982 983 984
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
985

986 987 988
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
989 990 991 992 993 994 995 996
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
997
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
998 999 1000
}

/* Setup Bus Memory Interface */
1001
static void sky2_qset(struct sky2_hw *hw, u16 q)
1002 1003 1004 1005
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1006
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
1007 1008 1009 1010 1011
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
1012
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1013
			       dma_addr_t addr, u32 last)
1014 1015 1016
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1017 1018
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1019 1020
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1021 1022

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1023 1024
}

1025
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1026
{
1027
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1028

1029
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1030
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1031 1032
	return le;
}
1033

1034 1035 1036 1037 1038 1039 1040 1041
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1042
	le = get_tx_le(sky2, &sky2->tx_prod);
1043 1044
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1045
	sky2->tx_last_upper = 0;
1046 1047
}

1048 1049
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1050
{
S
Stephen Hemminger 已提交
1051
	/* Make sure write' to descriptors are complete before we tell hardware */
1052
	wmb();
S
Stephen Hemminger 已提交
1053 1054 1055 1056
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1057 1058
}

S
Stephen Hemminger 已提交
1059

1060 1061 1062
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1063
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1064
	le->ctrl = 0;
1065 1066 1067
	return le;
}

1068 1069 1070
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
1071 1072 1073
{
	struct sky2_rx_le *le;

1074
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1075
		le = sky2_next_rx(sky2);
1076
		le->addr = cpu_to_le32(upper_32_bits(map));
1077 1078
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1079

1080
	le = sky2_next_rx(sky2);
1081
	le->addr = cpu_to_le32(lower_32_bits(map));
1082
	le->length = cpu_to_le16(len);
1083
	le->opcode = op | HW_OWNER;
1084 1085
}

1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1099
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1100 1101 1102 1103 1104 1105
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1106 1107
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1108

1109 1110
	pci_unmap_len_set(re, data_size, size);

1111 1112 1113 1114 1115 1116
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		re->frag_addr[i] = pci_map_page(pdev, frag->page,
						frag->page_offset,
						frag->size,
1117
						PCI_DMA_FROMDEVICE);
1118 1119 1120 1121

		if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
			goto map_page_error;
	}
1122
	return 0;
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
	}

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1154

1155 1156 1157 1158
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1159
static void rx_set_checksum(struct sky2_port *sky2)
1160
{
1161
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1162

1163 1164 1165
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1166

1167 1168
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1169 1170
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1171 1172
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1204
	mmiowb();
1205
}
S
Stephen Hemminger 已提交
1206

S
shemminger@osdl.org 已提交
1207
/* Clean out receive buffer area, assumes receiver hardware stopped */
1208 1209 1210 1211 1212
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1213
	for (i = 0; i < sky2->rx_pending; i++) {
1214
		struct rx_ring_info *re = sky2->rx_ring + i;
1215 1216

		if (re->skb) {
1217
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1218 1219 1220 1221 1222 1223
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1235
	switch (cmd) {
1236 1237 1238 1239 1240 1241
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1242

1243
		spin_lock_bh(&sky2->phy_lock);
1244
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1245
		spin_unlock_bh(&sky2->phy_lock);
1246

1247 1248 1249 1250 1251
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1252
		spin_lock_bh(&sky2->phy_lock);
1253 1254
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1255
		spin_unlock_bh(&sky2->phy_lock);
1256 1257 1258 1259 1260
		break;
	}
	return err;
}

1261
#ifdef SKY2_VLAN_TAG_USED
1262
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1263
{
1264
	if (onoff) {
1265 1266 1267 1268 1269 1270 1271 1272 1273 1274
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1288

1289
	sky2_read32(hw, B0_Y2_SP_LISR);
1290
	napi_enable(&hw->napi);
1291
	netif_tx_unlock_bh(dev);
1292 1293 1294
}
#endif

S
Stephen Hemminger 已提交
1295 1296 1297 1298 1299 1300
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1301
/*
1302 1303
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1304
 */
1305
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1306 1307
{
	struct sk_buff *skb;
1308
	int i;
1309

S
Stephen Hemminger 已提交
1310 1311
	skb = netdev_alloc_skb(sky2->netdev,
			       sky2->rx_data_size + sky2_rx_pad(sky2->hw));
S
Stephen Hemminger 已提交
1312 1313 1314
	if (!skb)
		goto nomem;

1315
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1316 1317 1318 1319 1320 1321 1322 1323 1324
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1325
	} else
1326
		skb_reserve(skb, NET_IP_ALIGN);
1327 1328 1329 1330 1331 1332 1333

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1334 1335 1336
	}

	return skb;
1337 1338 1339 1340
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1341 1342
}

S
Stephen Hemminger 已提交
1343 1344 1345 1346 1347
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1348 1349
/*
 * Allocate and setup receiver buffer pool.
1350 1351 1352 1353 1354 1355
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1356
 */
1357
static int sky2_rx_start(struct sky2_port *sky2)
1358
{
1359
	struct sky2_hw *hw = sky2->hw;
1360
	struct rx_ring_info *re;
1361
	unsigned rxq = rxqaddr[sky2->port];
1362
	unsigned i, size, thresh;
1363

1364
	sky2->rx_put = sky2->rx_next = 0;
1365
	sky2_qset(hw, rxq);
1366

1367 1368 1369 1370 1371 1372
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1373
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1374 1375
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
	     hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1376
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1377

1378 1379
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1380 1381
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1382 1383

	/* Space needed for frame data + headers rounded up */
S
Stephen Hemminger 已提交
1384
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1385 1386 1387 1388

	/* Stopping point for hardware truncation */
	thresh = (size - 8) / sizeof(u32);

1389
	sky2->rx_nfrags = size >> PAGE_SHIFT;
1390 1391
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

1392 1393
	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;
1394

1395 1396 1397 1398 1399
	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;
1400 1401 1402 1403

	sky2->rx_data_size = size;

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1404
	for (i = 0; i < sky2->rx_pending; i++) {
1405
		re = sky2->rx_ring + i;
1406

1407
		re->skb = sky2_rx_alloc(sky2);
1408 1409 1410
		if (!re->skb)
			goto nomem;

1411 1412 1413 1414 1415 1416
		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			goto nomem;
		}

1417
		sky2_rx_submit(sky2, re);
1418 1419
	}

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1433
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1434
	sky2_rx_update(sky2, rxq);
1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}



1460 1461 1462 1463 1464 1465
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

	return 0;
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1521 1522 1523 1524 1525 1526
/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1527
	u32 imask, ramsize;
1528
	int cap, err;
1529
	struct net_device *otherdev = hw->dev[sky2->port^1];
1530

1531 1532 1533
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1534
	 */
1535 1536 1537 1538
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1539
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1540
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1541 1542
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

1543
 	}
1544

S
Stephen Hemminger 已提交
1545 1546
	netif_carrier_off(dev);

1547 1548
	err = sky2_alloc_buffers(sky2);
	if (err)
1549
		goto err_out;
1550 1551

	tx_init(sky2);
1552 1553 1554

	sky2_mac_init(hw, port);

1555 1556 1557
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1558
		u32 rxspace;
1559

1560
		pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1561 1562 1563 1564
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1565

1566 1567 1568 1569 1570 1571 1572
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1573

1574
	sky2_qset(hw, txqaddr[port]);
1575

1576 1577 1578 1579
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1580
	/* Set almost empty threshold */
1581 1582
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1583
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1584

1585
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1586
			   sky2->tx_ring_size - 1);
1587

1588 1589 1590 1591
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1592
	err = sky2_rx_start(sky2);
S
Stephen Hemminger 已提交
1593
	if (err)
1594 1595 1596
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1597
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1598
	imask |= portirq_msk[port];
1599
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1600
	sky2_read32(hw, B0_IMSK);
1601

1602 1603
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1604

1605 1606 1607
	return 0;

err_out:
1608
	sky2_free_buffers(sky2);
1609 1610 1611
	return err;
}

S
Stephen Hemminger 已提交
1612
/* Modular subtraction in ring */
1613
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1614
{
1615
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1616
}
1617

S
Stephen Hemminger 已提交
1618 1619
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1620
{
1621
	return sky2->tx_pending - tx_inuse(sky2);
1622 1623
}

S
Stephen Hemminger 已提交
1624
/* Estimate of number of transmit list elements required */
1625
static unsigned tx_le_req(const struct sk_buff *skb)
1626
{
S
Stephen Hemminger 已提交
1627 1628
	unsigned count;

1629 1630
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1631

H
Herbert Xu 已提交
1632
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1633
		++count;
1634 1635
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1636

1637
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1638 1639 1640
		++count;

	return count;
1641 1642
}

1643
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1644 1645 1646 1647 1648 1649 1650 1651 1652
{
	if (re->flags & TX_MAP_SINGLE)
		pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
				 pci_unmap_len(re, maplen),
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
		pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
			       pci_unmap_len(re, maplen),
			       PCI_DMA_TODEVICE);
1653
	re->flags = 0;
1654 1655
}

S
Stephen Hemminger 已提交
1656 1657 1658 1659 1660 1661
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1662 1663
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1664 1665 1666
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1667
	struct sky2_tx_le *le = NULL;
1668
	struct tx_ring_info *re;
1669
	unsigned i, len;
1670
	dma_addr_t mapping;
1671 1672
	u32 upper;
	u16 slot;
1673 1674 1675
	u16 mss;
	u8 ctrl;

1676 1677
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1678 1679 1680

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1681

1682 1683 1684
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1685
	slot = sky2->tx_prod;
1686 1687
	if (unlikely(netif_msg_tx_queued(sky2)))
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1688
		       dev->name, slot, skb->len);
1689

1690
	/* Send high bits if needed */
1691 1692
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1693
		le = get_tx_le(sky2, &slot);
1694 1695
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1696 1697
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1698 1699

	/* Check for TCP Segmentation Offload */
1700
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1701
	if (mss != 0) {
1702 1703

		if (!(hw->flags & SKY2_HW_NEW_LE))
1704 1705 1706
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1707
			le = get_tx_le(sky2, &slot);
1708
  			le->addr = cpu_to_le32(mss);
1709 1710

			if (hw->flags & SKY2_HW_NEW_LE)
1711 1712 1713
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1714 1715
			sky2->tx_last_mss = mss;
		}
1716 1717 1718
	}

	ctrl = 0;
1719 1720 1721 1722
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1723
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1724
			le->addr = 0;
1725 1726 1727 1728 1729 1730 1731 1732 1733
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1734
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1735
		/* On Yukon EX (some versions) encoding change. */
1736
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1752
				le = get_tx_le(sky2, &slot);
1753 1754 1755 1756 1757
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1758
		}
1759 1760
	}

1761 1762 1763 1764 1765
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
	pci_unmap_addr_set(re, mapaddr, mapping);
	pci_unmap_len_set(re, maplen, len);

1766
	le = get_tx_le(sky2, &slot);
1767
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1768 1769
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1770
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1771 1772 1773


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1774
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1775 1776 1777

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1778

1779 1780 1781
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1782 1783
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1784
			le = get_tx_le(sky2, &slot);
1785 1786
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1787
			le->opcode = OP_ADDR64 | HW_OWNER;
1788 1789
		}

1790 1791 1792 1793 1794
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);

1795
		le = get_tx_le(sky2, &slot);
1796
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1797 1798
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1799
		le->opcode = OP_BUFFER | HW_OWNER;
1800
	}
1801

1802
	re->skb = skb;
1803 1804
	le->ctrl |= EOP;

1805 1806
	sky2->tx_prod = slot;

1807 1808
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1809

1810
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1811 1812

	return NETDEV_TX_OK;
1813 1814

mapping_unwind:
1815
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1816 1817
		re = sky2->tx_ring + i;

1818
		sky2_tx_unmap(hw->pdev, re);
1819 1820 1821 1822 1823 1824 1825
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1826 1827 1828
}

/*
S
Stephen Hemminger 已提交
1829 1830
 * Free ring elements from starting at tx_cons until "done"
 *
1831 1832
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1833
 *     buffers so make sure not to free skb to early.
1834 1835 1836
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1837
 */
1838
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1839
{
1840
	struct net_device *dev = sky2->netdev;
1841
	unsigned idx;
1842

1843
	BUG_ON(done >= sky2->tx_ring_size);
1844

1845
	for (idx = sky2->tx_cons; idx != done;
1846
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
1847
		struct tx_ring_info *re = sky2->tx_ring + idx;
1848
		struct sk_buff *skb = re->skb;
1849

1850
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
1851

1852
		if (skb) {
1853 1854 1855
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1856

1857
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1858 1859
			dev->stats.tx_bytes += skb->len;

1860
			re->skb = NULL;
S
Stephen Hemminger 已提交
1861
			dev_kfree_skb_any(skb);
1862

1863
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
1864
		}
S
Stephen Hemminger 已提交
1865 1866
	}

1867
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1868 1869
	smp_mb();

1870 1871
	/* Wake unless it's detached, and called e.g. from sky2_down() */
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
1872 1873 1874
		netif_wake_queue(dev);
}

1875
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1897 1898 1899 1900 1901 1902 1903
/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1904
	u32 imask;
1905

1906 1907 1908 1909
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1910 1911 1912
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1913 1914
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1915

1916 1917 1918 1919 1920
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1921
		     RB_RST_SET | RB_DIS_OP_MD);
1922 1923

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1924
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1925 1926 1927 1928 1929
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
1930 1931
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1932 1933 1934 1935
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1936 1937 1938 1939 1940 1941
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1942 1943 1944 1945 1946 1947 1948 1949
	sky2_rx_stop(sky2);

	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

1950 1951 1952
	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

1953
	spin_lock_bh(&sky2->phy_lock);
1954
	sky2_phy_power_down(hw, port);
1955
	spin_unlock_bh(&sky2->phy_lock);
1956

1957 1958
	sky2_tx_reset(hw, port);

1959 1960 1961
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);

1962 1963
	sky2_rx_clean(sky2);

1964
	sky2_free_buffers(sky2);
1965

1966 1967 1968 1969 1970
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
1971
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
1972 1973
		return SPEED_1000;

S
Stephen Hemminger 已提交
1974 1975 1976 1977 1978 1979
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1996 1997 1998 1999 2000 2001
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2002 2003

	/* enable Rx/Tx */
2004
	reg = gma_read16(hw, port, GM_GP_CTRL);
2005 2006 2007 2008 2009 2010 2011
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2012
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2013

2014
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2015
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2016 2017 2018 2019
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
2020
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
2021 2022
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
2023
		       fc_name[sky2->flow_status]);
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2040
	/* Turn off link LED */
2041 2042 2043 2044
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
2045

2046 2047 2048
	sky2_phy_init(hw, port);
}

2049 2050 2051 2052 2053 2054 2055 2056
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2057 2058 2059 2060
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2061
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2062

2063
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2077
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2078

2079 2080 2081
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2082
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2096

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2107

2108 2109
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2110
		sky2->flow_status = FC_NONE;
2111

2112
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2113 2114 2115 2116 2117 2118
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2119

2120 2121
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2122
{
2123 2124
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2125 2126
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2127 2128 2129
	if (!netif_running(dev))
		return;

2130 2131 2132 2133
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2134 2135 2136 2137
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

S
Stephen Hemminger 已提交
2138
	if (istatus & PHY_M_IS_AN_COMPL) {
S
Stephen Hemminger 已提交
2139 2140 2141 2142
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
2143

S
Stephen Hemminger 已提交
2144 2145
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2146

S
Stephen Hemminger 已提交
2147 2148 2149
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2150

S
Stephen Hemminger 已提交
2151 2152
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2153
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2154 2155
		else
			sky2_link_down(sky2);
2156
	}
S
Stephen Hemminger 已提交
2157
out:
2158
	spin_unlock(&sky2->phy_lock);
2159 2160
}

S
Stephen Hemminger 已提交
2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2175
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2176
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2177
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2178 2179 2180 2181

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2182
/* Transmit timeout is only called if we are running, carrier is up
2183 2184
 * and tx queue is full (stopped).
 */
2185 2186 2187
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2188
	struct sky2_hw *hw = sky2->hw;
2189 2190 2191 2192

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

2193
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
2194 2195 2196
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2197

S
Stephen Hemminger 已提交
2198 2199
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2200 2201 2202 2203
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2204 2205
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2206
	unsigned port = sky2->port;
2207 2208
	int err;
	u16 ctl, mode;
2209
	u32 imask;
2210 2211 2212 2213

	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
Stephen Hemminger 已提交
2214 2215 2216
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2217 2218
		return -EINVAL;

2219 2220 2221 2222 2223
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2224
	imask = sky2_read32(hw, B0_IMSK);
2225 2226
	sky2_write32(hw, B0_IMSK, 0);

2227 2228
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2229
	napi_disable(&hw->napi);
2230

2231 2232
	synchronize_irq(hw->pdev->irq);

2233
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2234
		sky2_set_tx_stfwd(hw, port);
2235 2236 2237

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2238 2239
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2240 2241

	dev->mtu = new_mtu;
2242

2243 2244 2245 2246 2247 2248
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2249
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2250

2251
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2252

2253
	err = sky2_rx_start(sky2);
2254
	sky2_write32(hw, B0_IMSK, imask);
2255

2256
	sky2_read32(hw, B0_Y2_SP_LISR);
2257 2258
	napi_enable(&hw->napi);

2259 2260 2261
	if (err)
		dev_close(dev);
	else {
2262
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2263 2264 2265 2266

		netif_wake_queue(dev);
	}

2267 2268 2269
	return err;
}

2270 2271 2272 2273 2274 2275 2276
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2277
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2278 2279 2280
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2281
		skb_copy_from_linear_data(re->skb, skb->data, length);
2282 2283 2284 2285 2286
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2287
		skb_put(skb, length);
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2330 2331
	struct sk_buff *skb;
	struct rx_ring_info nre;
2332 2333
	unsigned hdr_space = sky2->rx_data_size;

2334 2335 2336 2337 2338 2339
	nre.skb = sky2_rx_alloc(sky2);
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2340 2341 2342 2343

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2344
	*re = nre;
2345 2346 2347 2348

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2349
		skb_put(skb, length);
2350
	return skb;
2351 2352 2353 2354 2355

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2356 2357
}

2358 2359
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2360
 * For larger packets, get new buffer.
2361
 */
2362
static struct sk_buff *sky2_receive(struct net_device *dev,
2363 2364
				    u16 length, u32 status)
{
2365
 	struct sky2_port *sky2 = netdev_priv(dev);
2366
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2367
	struct sk_buff *skb = NULL;
2368 2369 2370 2371 2372 2373 2374
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2375 2376 2377

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2378
		       dev->name, sky2->rx_next, status, length);
2379

S
Stephen Hemminger 已提交
2380
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2381
	prefetch(sky2->rx_ring + sky2->rx_next);
2382

2383 2384 2385 2386 2387 2388 2389 2390 2391
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2392
	if (status & GMR_FS_ANY_ERR)
2393 2394
		goto error;

2395 2396 2397
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2398 2399
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2400
		goto len_error;
2401

2402
okay:
2403 2404 2405 2406
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2407 2408 2409

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2410
resubmit:
2411
	sky2_rx_submit(sky2, re);
2412

2413 2414
	return skb;

2415
len_error:
2416 2417
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2418
	++dev->stats.rx_length_errors;
2419
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2420 2421
		pr_info(PFX "%s: rx length error: status %#x length %d\n",
			dev->name, status, length);
2422
	goto resubmit;
2423

2424
error:
2425
	++dev->stats.rx_errors;
2426
	if (status & GMR_FS_RX_FF_OV) {
2427
		dev->stats.rx_over_errors++;
2428 2429
		goto resubmit;
	}
2430

2431
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2432
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2433
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2434 2435

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2436
		dev->stats.rx_length_errors++;
2437
	if (status & GMR_FS_FRAGMENT)
2438
		dev->stats.rx_frame_errors++;
2439
	if (status & GMR_FS_CRC_ERR)
2440
		dev->stats.rx_crc_errors++;
2441

S
Stephen Hemminger 已提交
2442
	goto resubmit;
2443 2444
}

2445 2446
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2447
{
2448
	struct sky2_port *sky2 = netdev_priv(dev);
2449

2450
	if (netif_running(dev))
2451
		sky2_tx_complete(sky2, last);
2452 2453
}

S
Stephen Hemminger 已提交
2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
		if (skb->ip_summed == CHECKSUM_NONE)
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
		return;
	}
#endif
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2487
/* Process status response ring */
2488
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2489
{
2490
	int work_done = 0;
S
Stephen Hemminger 已提交
2491 2492
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2493

2494
	rmb();
2495
	do {
S
Stephen Hemminger 已提交
2496
		struct sky2_port *sky2;
2497
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2498
		unsigned port;
2499
		struct net_device *dev;
2500 2501 2502
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2503 2504 2505 2506
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2507

2508
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2509

S
Stephen Hemminger 已提交
2510
		port = le->css & CSS_LINK_BIT;
2511
		dev = hw->dev[port];
2512
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2513 2514
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2515

S
Stephen Hemminger 已提交
2516 2517
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2518
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2519 2520
			total_packets[port]++;
			total_bytes[port] += length;
2521

2522
			skb = sky2_receive(dev, length, status);
2523
			if (!skb)
S
Stephen Hemminger 已提交
2524
				break;
2525

2526
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2527
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2528
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2529 2530 2531 2532 2533 2534 2535
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2536 2537
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2538
			sky2_skb_rx(sky2, status, skb);
2539

2540
			/* Stop after net poll weight */
2541 2542
			if (++work_done >= to_do)
				goto exit_loop;
2543 2544
			break;

2545 2546 2547 2548 2549 2550 2551 2552 2553
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2554
		case OP_RXCHKS:
S
Stephen Hemminger 已提交
2555
			if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2556 2557
				break;

S
Stephen Hemminger 已提交
2558 2559 2560 2561 2562 2563
			/* If this happens then driver assuming wrong format */
			if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
				if (net_ratelimit())
					printk(KERN_NOTICE "%s: unexpected"
					       " checksum status\n",
					       dev->name);
2564
				break;
S
Stephen Hemminger 已提交
2565
			}
2566

2567 2568 2569 2570 2571 2572 2573 2574
			/* Both checksum counters are programmed to start at
			 * the same offset, so unless there is a problem they
			 * should match. This failure is an early indication that
			 * hardware receive checksumming won't work.
			 */
			if (likely(status >> 16 == (status & 0xffff))) {
				skb = sky2->rx_ring[sky2->rx_next].skb;
				skb->ip_summed = CHECKSUM_COMPLETE;
A
Anton Vorontsov 已提交
2575
				skb->csum = le16_to_cpu(status);
2576 2577 2578 2579
			} else {
				printk(KERN_NOTICE PFX "%s: hardware receive "
				       "checksum problem (status = %#x)\n",
				       dev->name, status);
S
Stephen Hemminger 已提交
2580 2581
				sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;

2582
				sky2_write32(sky2->hw,
2583
					     Q_ADDR(rxqaddr[port], Q_CSR),
2584 2585
					     BMU_DIS_RX_CHKSUM);
			}
2586 2587 2588
			break;

		case OP_TXINDEXLE:
2589
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2590
			sky2_tx_done(hw->dev[0], status & 0xfff);
2591 2592 2593 2594
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2595 2596 2597 2598
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2599
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2600
				       "unknown status opcode 0x%x\n", opcode);
2601
		}
2602
	} while (hw->st_idx != idx);
2603

2604 2605 2606
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2607
exit_loop:
S
Stephen Hemminger 已提交
2608 2609
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2610

2611
	return work_done;
2612 2613 2614 2615 2616 2617
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2618 2619 2620
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2621 2622

	if (status & Y2_IS_PAR_RD1) {
2623 2624 2625
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2626 2627 2628 2629 2630
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2631 2632 2633
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2634 2635 2636 2637 2638

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2639 2640
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2641 2642 2643 2644
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2645 2646
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2647 2648 2649 2650
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2651 2652 2653
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2654 2655 2656 2657 2658 2659
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2660
	struct pci_dev *pdev = hw->pdev;
2661
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2662 2663 2664
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2665

S
Stephen Hemminger 已提交
2666
	if (status & Y2_IS_TIST_OV)
2667 2668 2669
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2670 2671
		u16 pci_err;

2672
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2673
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2674
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2675
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2676
			        pci_err);
2677

2678
		sky2_pci_write16(hw, PCI_STATUS,
2679
				      pci_err | PCI_STATUS_ERROR_BITS);
2680
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2681 2682 2683
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2684
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2685
		u32 err;
2686

2687
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2688 2689 2690
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2691
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2692
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2693

S
Stephen Hemminger 已提交
2694
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2695
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2715 2716 2717 2718 2719 2720
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2721
	if (status & GM_IS_RX_FF_OR) {
2722
		++dev->stats.rx_fifo_errors;
2723 2724 2725 2726
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2727
		++dev->stats.tx_fifo_errors;
2728 2729 2730 2731
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2732
/* This should never happen it is a bug. */
2733
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2734 2735
{
	struct net_device *dev = hw->dev[port];
2736
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2737

2738 2739 2740 2741
	dev_err(&hw->pdev->dev, PFX
		"%s: descriptor error q=%#x get=%u put=%u\n",
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2742

2743
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2744
}
2745

S
Stephen Hemminger 已提交
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
		printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
		       dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
		       sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2778
static void sky2_watchdog(unsigned long arg)
2779
{
2780
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2781

S
Stephen Hemminger 已提交
2782
	/* Check for lost IRQ once a second */
2783
	if (sky2_read32(hw, B0_ISRC)) {
2784
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2785 2786 2787 2788
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2789
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2790 2791 2792 2793 2794
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2795
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805
			     sky2_rx_hung(dev)) {
				pr_info(PFX "%s: receiver hang detected\n",
					dev->name);
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2806
	}
2807

S
Stephen Hemminger 已提交
2808
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2809 2810
}

2811 2812
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2813
{
2814 2815
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2816

S
Stephen Hemminger 已提交
2817 2818
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2819

S
Stephen Hemminger 已提交
2820 2821
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2822

S
Stephen Hemminger 已提交
2823 2824
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2825

S
Stephen Hemminger 已提交
2826
	if (status & Y2_IS_CHK_RX1)
2827
		sky2_le_error(hw, 0, Q_R1);
2828

S
Stephen Hemminger 已提交
2829
	if (status & Y2_IS_CHK_RX2)
2830
		sky2_le_error(hw, 1, Q_R2);
2831

S
Stephen Hemminger 已提交
2832
	if (status & Y2_IS_CHK_TXA1)
2833
		sky2_le_error(hw, 0, Q_XA1);
2834

S
Stephen Hemminger 已提交
2835
	if (status & Y2_IS_CHK_TXA2)
2836
		sky2_le_error(hw, 1, Q_XA2);
2837 2838
}

2839
static int sky2_poll(struct napi_struct *napi, int work_limit)
2840
{
2841
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2842
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2843
	int work_done = 0;
2844
	u16 idx;
2845 2846 2847 2848 2849 2850 2851 2852 2853

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2854

S
Stephen Hemminger 已提交
2855 2856 2857
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

2858 2859
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2860 2861

		if (work_done >= work_limit)
2862 2863
			goto done;
	}
2864

2865 2866 2867
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2868

2869
	return work_done;
2870 2871
}

2872
static irqreturn_t sky2_intr(int irq, void *dev_id)
2873 2874 2875 2876 2877 2878 2879 2880
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2881

2882
	prefetch(&hw->st_le[hw->st_idx]);
2883 2884

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2885

2886 2887 2888 2889 2890 2891 2892 2893
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2894
	napi_schedule(&sky2->hw->napi);
2895 2896 2897 2898
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2899
static u32 sky2_mhz(const struct sky2_hw *hw)
2900
{
S
Stephen Hemminger 已提交
2901
	switch (hw->chip_id) {
2902
	case CHIP_ID_YUKON_EC:
2903
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2904
	case CHIP_ID_YUKON_EX:
2905
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2906
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2907
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
2908 2909
		return 125;

2910
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2921 2922 2923
	}
}

2924
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2925
{
2926
	return sky2_mhz(hw) * us;
2927 2928
}

2929
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2930
{
2931
	return clk / sky2_mhz(hw);
2932 2933
}

2934

2935
static int __devinit sky2_init(struct sky2_hw *hw)
2936
{
S
Stephen Hemminger 已提交
2937
	u8 t8;
2938

2939
	/* Enable all clocks and check for bad PCI access */
2940
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2941

2942
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2943

2944
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2945 2946 2947 2948
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
2949
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
2975
		hw->flags = SKY2_HW_GIGABIT;
2976 2977 2978 2979 2980
		break;

	case CHIP_ID_YUKON_FE:
		break;

S
Stephen Hemminger 已提交
2981 2982 2983 2984 2985 2986
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
2987 2988 2989 2990 2991 2992 2993 2994 2995

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
2996
	case CHIP_ID_YUKON_UL_2:
2997 2998 2999 3000
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3001
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
3002
		hw->flags = SKY2_HW_GIGABIT
3003
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3004 3005 3006
			| SKY2_HW_ADV_POWER_CTL;
		break;

3007
	default:
3008 3009
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3010 3011 3012
		return -EOPNOTSUPP;
	}

3013 3014 3015
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3016

3017 3018 3019 3020 3021 3022 3023
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3024 3025 3026
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3027 3028 3029 3030 3031
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3032
	struct pci_dev *pdev = hw->pdev;
3033
	u16 status;
S
Stephen Hemminger 已提交
3034 3035
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3036

3037
	/* disable ASF */
3038 3039 3040
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3041 3042 3043
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3044 3045 3046 3047 3048 3049
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3050
		sky2_write16(hw, HCU_CCSR, status);
3051
		sky2_write32(hw, CPU_WDOG, 0);
3052 3053 3054
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3055 3056 3057 3058 3059

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3060 3061 3062
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3063
	/* clear PCI errors, if any */
3064
	status = sky2_pci_read16(hw, PCI_STATUS);
3065
	status |= PCI_STATUS_ERROR_BITS;
3066
	sky2_pci_write16(hw, PCI_STATUS, status);
3067 3068 3069

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
3070 3071
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
3072 3073
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3074 3075 3076 3077

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3078
		else
S
Stephen Hemminger 已提交
3079 3080
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3081

3082
	sky2_power_on(hw);
3083
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3084 3085 3086 3087

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3088

3089 3090
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3091 3092 3093
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3094 3095 3096 3097 3098 3099

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3100 3101
	}

S
Stephen Hemminger 已提交
3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119
	if (hw->chip_id == CHIP_ID_YUKON_OPT) {
		u16 reg;
		u32 msk;

		if (hw->chip_rev == 0) {
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;

		/* reset PHY Link Detect */
3120
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
		sky2_pci_write16(hw, PSM_CONFIG_REG4,
				 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);


		/* enable PHY Quick Link */
		msk = sky2_read32(hw, B0_IMSK);
		msk |= Y2_IS_PHY_QLNK;
		sky2_write32(hw, B0_IMSK, msk);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
		if (reg & PCI_EXP_LNKCTL_ASPMC) {
			int cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
			/* restore the PCIe Link Control register */
			sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
		}
3138
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3139 3140 3141 3142 3143

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3144 3145
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3146 3147 3148 3149

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3150

3151 3152
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3153 3154 3155

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3156
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3157 3158 3159 3160 3161 3162 3163

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3164
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3180
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3181 3182

	for (i = 0; i < hw->ports; i++)
3183
		sky2_gmac_reset(hw, i);
3184 3185 3186 3187 3188 3189 3190 3191

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3192
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3193 3194

	/* Set the list last index */
S
Stephen Hemminger 已提交
3195
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
3196

3197 3198
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3199

3200 3201 3202 3203 3204
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3205

3206
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3207 3208
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3209

S
Stephen Hemminger 已提交
3210
	/* enable status unit */
3211 3212 3213 3214 3215
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3216 3217
}

3218 3219 3220 3221 3222 3223 3224
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3225
		netif_tx_lock(dev);
3226
		netif_device_detach(dev);	/* stop txq */
3227
		netif_tx_unlock(dev);
3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
			printk(KERN_INFO PFX "%s: could not restart %d\n",
			       dev->name, err);
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

S
Stephen Hemminger 已提交
3252 3253 3254
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3255
	int i;
S
Stephen Hemminger 已提交
3256 3257

	rtnl_lock();
3258 3259
	for (i = 0; i < hw->ports; i++)
		sky2_detach(hw->dev[i]);
S
Stephen Hemminger 已提交
3260

S
Stephen Hemminger 已提交
3261 3262
	napi_disable(&hw->napi);
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
3263 3264
	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
3265
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3266

3267 3268
	for (i = 0; i < hw->ports; i++)
		sky2_reattach(hw->dev[i]);
S
Stephen Hemminger 已提交
3269 3270 3271 3272

	rtnl_unlock();
}

3273 3274 3275 3276 3277
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298
static void sky2_hw_set_wol(struct sky2_hw *hw)
{
	int wol = 0;
	int i;

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol)
			wol = 1;
	}

	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
		sky2_write32(hw, B0_CTST, wol ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);

	device_set_wakeup_enable(&hw->pdev->dev, wol);
}

3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310
static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3311

3312 3313
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3314 3315 3316 3317
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;

3318
	sky2_hw_set_wol(hw);
R
Rafael J. Wysocki 已提交
3319

3320 3321
	if (!netif_running(dev))
		sky2_wol_init(sky2);
3322 3323 3324
	return 0;
}

3325
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3326
{
S
Stephen Hemminger 已提交
3327 3328 3329 3330 3331 3332
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3333

3334
		if (hw->flags & SKY2_HW_GIGABIT)
3335
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3336 3337
				| SUPPORTED_1000baseT_Full;
		return modes;
3338
	} else
S
Stephen Hemminger 已提交
3339 3340 3341 3342
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3343 3344
}

S
Stephen Hemminger 已提交
3345
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3346 3347 3348 3349 3350 3351 3352
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3353
	if (sky2_is_copper(hw)) {
3354
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3355 3356 3357
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3358
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3359
	}
3360 3361

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3362 3363
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3375
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3376 3377 3378 3379 3380 3381
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3382
		switch (ecmd->speed) {
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3417
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3418 3419 3420 3421
	}

	sky2->advertising = ecmd->advertising;

3422
	if (netif_running(dev)) {
3423
		sky2_phy_reinit(sky2);
3424 3425
		sky2_set_multicast(dev);
	}
3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3442 3443
	char name[ETH_GSTRING_LEN];
	u16 offset;
3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3455
	{ "collisions",    GM_TXF_COL },
3456 3457
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3458
	{ "single_collisions", GM_TXF_SNG_COL },
3459
	{ "multi_collisions", GM_TXF_MUL_COL },
3460

3461
	{ "rx_short",      GM_RXF_SHT },
3462
	{ "rx_runt", 	   GM_RXE_FRAG },
3463 3464 3465 3466 3467 3468 3469
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3470
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3471 3472
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3473
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3474 3475 3476 3477 3478 3479 3480 3481 3482

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3483 3484 3485 3486 3487 3488
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3489
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3490 3491 3492 3493 3494 3495
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3496 3497 3498 3499
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3500

3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3513 3514 3515 3516
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3517
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3518 3519
		return -EINVAL;

3520
	sky2_phy_reinit(sky2);
3521
	sky2_set_multicast(dev);
3522 3523 3524 3525

	return 0;
}

S
Stephen Hemminger 已提交
3526
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3527 3528 3529 3530 3531 3532
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3533
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3534
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3535
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3536

S
Stephen Hemminger 已提交
3537
	for (i = 2; i < count; i++)
3538 3539 3540 3541 3542 3543 3544 3545 3546
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3547
static int sky2_get_sset_count(struct net_device *dev, int sset)
3548
{
3549 3550 3551 3552 3553 3554
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3555 3556 3557
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3558
				   struct ethtool_stats *stats, u64 * data)
3559 3560 3561
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3562
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3563 3564
}

S
Stephen Hemminger 已提交
3565
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3581 3582 3583
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3584 3585 3586 3587 3588

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3589
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3590
		    dev->dev_addr, ETH_ALEN);
3591
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3592
		    dev->dev_addr, ETH_ALEN);
3593

3594 3595 3596 3597 3598
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3599 3600

	return 0;
3601 3602
}

3603 3604 3605 3606 3607 3608 3609 3610
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3611 3612 3613 3614 3615 3616 3617 3618
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3619 3620
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3621

3622
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3623 3624 3625 3626 3627
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3628
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3629
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3630
	else if (dev->flags & IFF_ALLMULTI)
3631
		memset(filter, 0xff, sizeof(filter));
3632
	else if (dev->mc_count == 0 && !rx_pause)
3633 3634 3635 3636 3637
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3638 3639 3640 3641 3642
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

		for (i = 0; list && i < dev->mc_count; i++, list = list->next)
			sky2_add_filter(filter, list->dmi_addr);
3643 3644 3645
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3646
		    (u16) filter[0] | ((u16) filter[1] << 8));
3647
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3648
		    (u16) filter[2] | ((u16) filter[3] << 8));
3649
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3650
		    (u16) filter[4] | ((u16) filter[5] << 8));
3651
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3652
		    (u16) filter[6] | ((u16) filter[7] << 8));
3653 3654 3655 3656 3657 3658 3659

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3660
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3661
{
S
Stephen Hemminger 已提交
3662 3663
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3664

S
Stephen Hemminger 已提交
3665 3666 3667 3668 3669
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3670 3671 3672
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3702

S
Stephen Hemminger 已提交
3703 3704
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3705
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3706 3707 3708 3709 3710 3711 3712 3713
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3714 3715 3716 3717 3718 3719
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3720
	unsigned int i;
3721

S
Stephen Hemminger 已提交
3722 3723
	if (data == 0)
		data = UINT_MAX;
3724

S
Stephen Hemminger 已提交
3725 3726 3727 3728 3729 3730 3731
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3732
	}
S
Stephen Hemminger 已提交
3733
	sky2_led(sky2, MO_LED_NORM);
3734 3735 3736 3737 3738 3739 3740 3741 3742

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3757 3758
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3759 3760 3761 3762 3763 3764 3765
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3766 3767 3768 3769 3770
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3771
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3772

3773 3774
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3775

3776
	return 0;
3777 3778
}

3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3819
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3820

3821 3822 3823
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3824 3825
		return -EINVAL;

3826
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
3827
		return -EINVAL;
3828
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3829
		return -EINVAL;
3830
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3854
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3855 3856 3857 3858 3859 3860 3861
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3862 3863 3864 3865 3866 3867 3868 3869
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
3870
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
3885 3886
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
3887 3888
		return -EINVAL;

3889
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3890 3891 3892

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
3893
	sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
S
Stephen Hemminger 已提交
3894

3895
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3896 3897 3898 3899
}

static int sky2_get_regs_len(struct net_device *dev)
{
3900
	return 0x4000;
S
Stephen Hemminger 已提交
3901 3902
}

3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
3947 3948
/*
 * Returns copy of control register region
3949
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3950 3951 3952 3953 3954 3955
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
3956
	unsigned int b;
S
Stephen Hemminger 已提交
3957 3958 3959

	regs->version = 1;

3960
	for (b = 0; b < 128; b++) {
3961 3962
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
3963
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3964
		else if (sky2_reg_access_ok(sky2->hw, b))
3965
			memcpy_fromio(p, io, 128);
3966
		else
3967
			memset(p, 0, 128);
3968

3969 3970 3971
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
3972
}
3973

3974 3975 3976 3977 3978 3979 3980 3981
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3982
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

4002 4003 4004
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4005
	struct sky2_hw *hw = sky2->hw;
4006 4007
	u16 reg2;

4008
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4009 4010 4011
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

4012
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4013
{
4014
	unsigned long start = jiffies;
4015

4016 4017 4018 4019 4020 4021 4022 4023
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
			dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4024

4025 4026
	return 0;
}
4027

4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4050 4051
}

4052 4053
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4054
{
4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4082
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4097 4098 4099
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4100

4101
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4102 4103 4104
}


4105
static const struct ethtool_ops sky2_ethtool_ops = {
4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4130 4131
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4132
	.phys_id	= sky2_phys_id,
4133
	.get_sset_count = sky2_get_sset_count,
4134 4135 4136
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
4137 4138 4139 4140
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4221 4222 4223 4224
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4225
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4226 4227 4228 4229
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4230
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4231

4232
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4233 4234 4235 4236
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4237 4238 4239 4240 4241
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4242
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4265 4266
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4309
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4310 4311
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4312
	sky2_read32(hw, B0_Y2_SP_LISR);
4313
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4338
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4339

4340
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4341
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4342

S
Stephen Hemminger 已提交
4343 4344 4345 4346 4347 4348 4349
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4350

S
Stephen Hemminger 已提交
4351 4352 4353 4354 4355 4356
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
			printk(KERN_DEBUG PFX "%s: remove debugfs\n",
			       dev->name);
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4357
		}
S
Stephen Hemminger 已提交
4358 4359 4360 4361 4362 4363 4364 4365
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4402 4403 4404 4405 4406 4407
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4408
	.ndo_start_xmit		= sky2_xmit_frame,
4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4425
	.ndo_start_xmit		= sky2_xmit_frame,
4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4437

4438 4439
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4440
						     unsigned port,
4441
						     int highmem, int wol)
4442 4443 4444 4445 4446
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4447
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4448 4449 4450 4451
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4452
	dev->irq = hw->pdev->irq;
4453 4454
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4455
	dev->netdev_ops = &sky2_netdev_ops[port];
4456 4457 4458 4459 4460 4461 4462

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4463 4464 4465 4466
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4467 4468
	sky2->flow_mode = FC_BOTH;

4469 4470 4471
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4472
	sky2->wol = wol;
4473

4474
	spin_lock_init(&sky2->phy_lock);
4475

S
Stephen Hemminger 已提交
4476
	sky2->tx_pending = TX_DEF_PENDING;
4477
	sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
4478
	sky2->rx_pending = RX_DEF_PENDING;
4479 4480 4481 4482 4483

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4484
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4485 4486 4487
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4488
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4489 4490 4491 4492 4493
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4494 4495
#endif

4496
	/* read the mac address */
S
Stephen Hemminger 已提交
4497
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4498
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4499 4500 4501 4502

	return dev;
}

4503
static void __devinit sky2_show_addr(struct net_device *dev)
4504 4505 4506 4507
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
J
Johannes Berg 已提交
4508 4509
		printk(KERN_INFO PFX "%s: addr %pM\n",
		       dev->name, dev->dev_addr);
4510 4511
}

4512
/* Handle software interrupt used during MSI test */
4513
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4514 4515 4516 4517 4518 4519 4520 4521
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4522
		hw->flags |= SKY2_HW_USE_MSI;
4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4537 4538
	init_waitqueue_head (&hw->msi_wait);

4539 4540
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4541
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4542
	if (err) {
4543
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4544 4545 4546 4547
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4548
	sky2_read8(hw, B0_CTST);
4549

4550
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4551

4552
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4553
		/* MSI test failed, go back to INTx mode */
4554 4555
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4556 4557 4558 4559 4560 4561

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4562
	sky2_read32(hw, B0_IMSK);
4563 4564 4565 4566 4567 4568

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4580
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4581 4582
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
S
Stephen Hemminger 已提交
4583 4584
	};

S
stephen hemminger 已提交
4585
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
S
Stephen Hemminger 已提交
4586 4587 4588 4589 4590 4591
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4592 4593 4594
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4595
	struct net_device *dev;
4596
	struct sky2_hw *hw;
4597
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4598
	u32 reg;
S
Stephen Hemminger 已提交
4599
	char buf1[16];
4600

S
Stephen Hemminger 已提交
4601 4602
	err = pci_enable_device(pdev);
	if (err) {
4603
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4604 4605 4606
		goto err_out;
	}

4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4623 4624
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4625
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4626
		goto err_out_disable;
4627 4628 4629 4630
	}

	pci_set_master(pdev);

4631
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4632
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4633
		using_dac = 1;
4634
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4635
		if (err < 0) {
4636 4637
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4638 4639 4640
			goto err_out_free_regions;
		}
	} else {
4641
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4642
		if (err) {
4643
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4644 4645 4646
			goto err_out_free_regions;
		}
	}
4647

S
Stephen Hemminger 已提交
4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
	err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4661
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4662

4663
	err = -ENOMEM;
4664 4665 4666

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4667
	if (!hw) {
4668
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4669 4670 4671 4672
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4673
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4674 4675 4676

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4677
		dev_err(&pdev->dev, "cannot map device registers\n");
4678 4679 4680
		goto err_out_free_hw;
	}

4681
	/* ring for status responses */
4682
	hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4683 4684 4685
	if (!hw->st_le)
		goto err_out_iounmap;

4686
	err = sky2_init(hw);
4687
	if (err)
S
Stephen Hemminger 已提交
4688
		goto err_out_iounmap;
4689

4690 4691
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4692

4693 4694
	sky2_reset(hw);

4695
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4696 4697
	if (!dev) {
		err = -ENOMEM;
4698
		goto err_out_free_pci;
4699
	}
4700

4701 4702 4703 4704 4705 4706 4707 4708
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4709 4710
	err = register_netdev(dev);
	if (err) {
4711
		dev_err(&pdev->dev, "cannot register net device\n");
4712 4713 4714
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4715 4716
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4717 4718
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4719 4720
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4721
			  hw->irq_name, hw);
4722
	if (err) {
4723
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4724 4725 4726
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4727
	napi_enable(&hw->napi);
4728

4729 4730
	sky2_show_addr(dev);

4731 4732 4733
	if (hw->ports > 1) {
		struct net_device *dev1;

4734
		err = -ENOMEM;
4735
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4736 4737 4738
		if (dev1 && (err = register_netdev(dev1)) == 0)
			sky2_show_addr(dev1);
		else {
4739 4740
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4741
			hw->dev[1] = NULL;
4742 4743 4744 4745
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
		}
4746 4747
	}

4748
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4749 4750
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4751
	pci_set_drvdata(pdev, hw);
4752
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
4753

4754 4755
	return 0;

S
Stephen Hemminger 已提交
4756
err_out_unregister:
4757
	if (hw->flags & SKY2_HW_USE_MSI)
4758
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4759
	unregister_netdev(dev);
4760 4761 4762
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4763
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4764
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4765 4766 4767 4768 4769 4770
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4771
err_out_disable:
4772 4773
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4774
	pci_set_drvdata(pdev, NULL);
4775 4776 4777 4778 4779
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4780
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4781
	int i;
4782

S
Stephen Hemminger 已提交
4783
	if (!hw)
4784 4785
		return;

4786
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4787
	cancel_work_sync(&hw->restart_work);
4788

S
Stephen Hemminger 已提交
4789
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4790
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4791

4792
	sky2_write32(hw, B0_IMSK, 0);
4793

4794 4795
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
4796
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4797
	sky2_read8(hw, B0_CTST);
4798 4799

	free_irq(pdev->irq, hw);
4800
	if (hw->flags & SKY2_HW_USE_MSI)
4801
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4802
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4803 4804
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4805

S
Stephen Hemminger 已提交
4806
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4807 4808
		free_netdev(hw->dev[i]);

4809 4810
	iounmap(hw->regs);
	kfree(hw);
4811

4812 4813 4814 4815 4816 4817
	pci_set_drvdata(pdev, NULL);
}

#ifdef CONFIG_PM
static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4818
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4819
	int i, wol = 0;
4820

S
Stephen Hemminger 已提交
4821 4822 4823
	if (!hw)
		return 0;

4824 4825 4826
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4827
	rtnl_lock();
4828
	for (i = 0; i < hw->ports; i++) {
4829
		struct net_device *dev = hw->dev[i];
4830
		struct sky2_port *sky2 = netdev_priv(dev);
4831

4832
		sky2_detach(dev);
4833 4834 4835 4836 4837

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4838 4839
	}

4840
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4841
	napi_disable(&hw->napi);
4842
	sky2_power_aux(hw);
4843
	rtnl_unlock();
4844

4845
	pci_save_state(pdev);
4846
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4847
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4848

4849
	return 0;
4850 4851 4852 4853
}

static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4854
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4855
	int i, err;
4856

S
Stephen Hemminger 已提交
4857 4858 4859
	if (!hw)
		return 0;

4860 4861 4862
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4863 4864 4865 4866 4867

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4868
	pci_enable_wake(pdev, PCI_D0, 0);
4869 4870

	/* Re-enable all clocks */
S
stephen hemminger 已提交
4871 4872 4873 4874 4875
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
4876

4877
	sky2_reset(hw);
4878
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4879
	napi_enable(&hw->napi);
4880

4881
	rtnl_lock();
4882
	for (i = 0; i < hw->ports; i++) {
4883 4884 4885
		err = sky2_reattach(hw->dev[i]);
		if (err)
			goto out;
4886
	}
4887
	rtnl_unlock();
4888

4889
	return 0;
4890
out:
4891 4892
	rtnl_unlock();

4893
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4894
	pci_disable_device(pdev);
4895
	return err;
4896 4897 4898
}
#endif

4899 4900 4901 4902 4903
static void sky2_shutdown(struct pci_dev *pdev)
{
	struct sky2_hw *hw = pci_get_drvdata(pdev);
	int i, wol = 0;

S
Stephen Hemminger 已提交
4904 4905 4906
	if (!hw)
		return;

4907
	rtnl_lock();
S
Stephen Hemminger 已提交
4908
	del_timer_sync(&hw->watchdog_timer);
4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (sky2->wol) {
			wol = 1;
			sky2_wol_init(sky2);
		}
	}

	if (wol)
		sky2_power_aux(hw);
4922
	rtnl_unlock();
4923 4924 4925 4926 4927

	pci_enable_wake(pdev, PCI_D3hot, wol);
	pci_enable_wake(pdev, PCI_D3cold, wol);

	pci_disable_device(pdev);
4928
	pci_set_power_state(pdev, PCI_D3hot);
4929 4930
}

4931
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4932 4933 4934 4935
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4936
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4937 4938
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4939
#endif
4940
	.shutdown = sky2_shutdown,
4941 4942 4943 4944
};

static int __init sky2_init_module(void)
{
4945 4946
	pr_info(PFX "driver version " DRV_VERSION "\n");

S
Stephen Hemminger 已提交
4947
	sky2_debug_init();
4948
	return pci_register_driver(&sky2_driver);
4949 4950 4951 4952 4953
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4954
	sky2_debug_cleanup();
4955 4956 4957 4958 4959 4960
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4961
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4962
MODULE_LICENSE("GPL");
4963
MODULE_VERSION(DRV_VERSION);