sky2.c 127.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

S
Stephen Hemminger 已提交
25
#include <linux/crc32.h>
26 27 28
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
29
#include <linux/dma-mapping.h>
30 31 32 33
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
34
#include <net/ip.h>
35 36 37
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
38
#include <linux/workqueue.h>
39
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
40
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
41
#include <linux/debugfs.h>
42
#include <linux/mii.h>
43 44 45

#include <asm/irq.h>

46 47 48 49
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

50 51 52
#include "sky2.h"

#define DRV_NAME		"sky2"
S
Stephen Hemminger 已提交
53
#define DRV_VERSION		"1.26"
54 55 56 57 58
#define PFX			DRV_NAME " "

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
59
 * similar to Tigon3.
60 61
 */

62
#define RX_LE_SIZE	    	1024
63
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
64
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
65
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
66

67
/* This is the worst case number of transmit list elements for a single skb:
68 69
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
70
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
71 72
#define TX_MAX_PENDING		4096
#define TX_DEF_PENDING		127
73

S
Stephen Hemminger 已提交
74
#define STATUS_RING_SIZE	2048	/* 2 ports * (TX + 2*RX) */
75 76 77 78 79
#define STATUS_LE_BYTES		(STATUS_RING_SIZE*sizeof(struct sky2_status_le))
#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81 82
#define SKY2_EEPROM_MAGIC	0x9955aabb


83 84
#define RING_NEXT(x,s)	(((x)+1) & ((s)-1))

85
static const u32 default_msg =
S
Stephen Hemminger 已提交
86 87
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
88
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
89

S
Stephen Hemminger 已提交
90
static int debug = -1;		/* defaults above */
91 92 93
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

94
static int copybreak __read_mostly = 128;
95 96 97
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

98 99 100 101
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

102
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
103 104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
105
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
109
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
110 111 112 113 114 115 116 117 118 119 120 121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
126
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
127 128 129 130 131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
132
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
133 134 135
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
136 137
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
139
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
140 141
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
143
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
144 145
	{ 0 }
};
S
Stephen Hemminger 已提交
146

147 148 149 150 151
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
152
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
153

154 155
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
156
/* Access to PHY via serial interconnect */
157
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
158 159 160 161 162 163 164 165
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
166 167 168 169 170
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
171
			return 0;
S
Stephen Hemminger 已提交
172 173

		udelay(10);
174
	}
175

S
Stephen Hemminger 已提交
176
	dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
177
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
178 179 180 181

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
182 183
}

184
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
185 186 187
{
	int i;

S
Stephen Hemminger 已提交
188
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
189 190 191
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
192 193 194 195 196
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
197 198 199 200
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
201
		udelay(10);
202 203
	}

S
Stephen Hemminger 已提交
204
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
205
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
206 207 208
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
209 210
}

S
Stephen Hemminger 已提交
211
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
212 213
{
	u16 v;
S
Stephen Hemminger 已提交
214
	__gm_phy_read(hw, port, reg, &v);
215
	return v;
216 217
}

218

219 220 221 222 223
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
224

225 226
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
227

228 229 230 231 232 233 234 235
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
236

237
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
238
		u32 reg;
239

240
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
241

242
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
243 244
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
245
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
246

247
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
248 249
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
250
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
251

252
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
253

S
stephen hemminger 已提交
254 255
		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);

S
Stephen Hemminger 已提交
256 257 258 259
		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
260 261

		sky2_read32(hw, B2_GP_IO);
262
	}
263 264 265

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
266
}
267

268 269 270 271 272 273 274 275 276 277 278
static void sky2_power_aux(struct sky2_hw *hw)
{
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

279 280 281
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
282 283 284
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
285 286 287

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
288 289
}

290
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
291 292 293 294 295
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
296

297 298 299 300 301 302 303 304 305 306
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

307 308 309 310 311 312 313 314 315 316
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
317
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
318 319
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
320
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
321 322 323 324 325 326 327 328 329 330 331
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


332 333 334
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
335
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
336

S
Stephen Hemminger 已提交
337
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
338
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
339 340 341
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
342
			   PHY_M_EC_MAC_S_MSK);
343 344
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
345
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
346
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
347
			/* set downshift counter to 3x and enable downshift */
348 349
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
350 351
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
352 353 354 355 356

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
357
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
358
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
359 360
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
361 362 363 364 365 366 367 368 369 370

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
371 372 373 374 375 376 377
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
378
			/* downshift on PHY 88E1112 and 88E1149 is changed */
379 380
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
381
				/* set downshift counter to 3x and enable downshift */
382 383 384 385 386 387 388 389 390
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
391
	}
392

S
Stephen Hemminger 已提交
393 394 395
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
396
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
397
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
398

S
Stephen Hemminger 已提交
399 400 401 402 403 404 405 406
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
407 408
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
409 410 411 412

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
413
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
414
		}
S
Stephen Hemminger 已提交
415 416

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
417 418
	}

S
Stephen Hemminger 已提交
419
	ctrl = PHY_CT_RESET;
420 421
	ct1000 = 0;
	adv = PHY_AN_CSMA;
422
	reg = 0;
423

S
Stephen Hemminger 已提交
424
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
425
		if (sky2_is_copper(hw)) {
426 427 428 429 430 431 432 433 434 435 436 437
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
438

S
Stephen Hemminger 已提交
439 440 441 442 443
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
444
		}
445 446 447 448 449 450 451

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
452 453
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
454 455 456 457

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
458
			reg |= GM_GPCR_SPEED_1000;
459 460 461
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
462
			reg |= GM_GPCR_SPEED_100;
463 464 465
			break;
		}

466 467 468
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
469 470
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
471
	}
472

S
Stephen Hemminger 已提交
473 474 475 476 477 478 479
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
480
 		reg |= gm_fc_disable[sky2->flow_mode];
481 482

		/* Forward pause packets to GMAC? */
483
		if (sky2->flow_mode & FC_RX)
484 485 486
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
487 488
	}

489 490
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
491
	if (hw->flags & SKY2_HW_GIGABIT)
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

532
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
533
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
534 535 536 537 538

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
539 540 541 542 543
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
544 545 546

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
547 548 549 550 551 552
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
553 554

		/* restore page register */
S
Stephen Hemminger 已提交
555
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
556
		break;
S
Stephen Hemminger 已提交
557

558
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
559
	case CHIP_ID_YUKON_EX:
560
	case CHIP_ID_YUKON_SUPR:
561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
579 580 581 582

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
583

584
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
585
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
586 587
	}

S
Stephen Hemminger 已提交
588
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
589
		/* apply fixes in PHY AFE */
590 591
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

592
		/* increase differential signal amplitude in 10BASE-T */
593 594
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
595

S
Stephen Hemminger 已提交
596 597 598 599 600
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
601 602

		/* set page register to 0 */
603
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
604 605 606 607 608
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
609 610 611 612 613 614 615 616 617 618
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
619 620
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
621
		/* no effect on Yukon-XL */
622
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
623

624 625
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
626
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
627
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
628
		}
629

630 631 632 633
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
634

S
shemminger@osdl.org 已提交
635
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
636
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
637 638 639 640 641
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

642 643 644 645
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
646 647 648
{
	u32 reg1;

649
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
650
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
651
	reg1 &= ~phy_power[port];
652

653
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
654 655
		reg1 |= coma_mode[port];

656
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
657
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
658
	sky2_pci_read32(hw, PCI_DEV_REG1);
659 660 661 662 663

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
664
}
665

666 667 668
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
692 693 694
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
695 696 697

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
698 699
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
700

701
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
702 703 704
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
705 706 707

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
708 709 710 711 712
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
713

714
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
715
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
716
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
717
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
718
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
719 720
}

721 722 723
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
724
	spin_lock_bh(&sky2->phy_lock);
725
	sky2_phy_init(sky2->hw, sky2->port);
726
	spin_unlock_bh(&sky2->phy_lock);
727 728
}

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
752 753 754 755 756

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
781
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
782 783 784 785

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

S
stephen hemminger 已提交
786 787 788
	/* Disable PiG firmware */
	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);

789 790 791 792
	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
}

793 794
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
795 796
	struct net_device *dev = hw->dev[port];

797 798
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
799
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
800
		/* Yukon-Extreme B0 and further Extreme devices */
S
stephen hemminger 已提交
801 802 803 804 805
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
	} else if (dev->mtu > ETH_DATA_LEN) {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
S
Stephen Hemminger 已提交
806

S
stephen hemminger 已提交
807 808 809
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
	} else
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
810 811
}

812 813 814 815
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
816
	u32 rx_reg;
817 818 819
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

820 821
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
822 823 824

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
Stephen Hemminger 已提交
825
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
826 827 828 829 830 831 832 833 834 835 836
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
837
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
838

839 840 841
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

842
	spin_lock_bh(&sky2->phy_lock);
843
	sky2_phy_power_up(hw, port);
844
	sky2_phy_init(hw, port);
845
	spin_unlock_bh(&sky2->phy_lock);
846 847 848 849 850

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

851 852
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
853 854 855 856 857 858 859
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
860
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
861 862 863 864 865 866 867 868 869 870 871 872 873

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
874
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
875

876
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
877 878 879 880 881 882 883
		reg |= GM_SMOD_JUMBO_ENA;

	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
884 885 886 887
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
888 889 890 891 892 893
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
894
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
895 896
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
897
		rx_reg |= GMF_RX_OVER_ON;
898

A
Al Viro 已提交
899
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
900

S
Stephen Hemminger 已提交
901 902 903 904 905 906 907
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
908

909
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
910 911 912 913 914 915
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
916 917 918 919

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
920

921
	/* On chips without ram buffer, pause is controled by MAC level */
922
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
923
		/* Pause threshold is scaled by 8 in bytes */
924 925
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
926 927 928 929 930
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
931

932
		sky2_set_tx_stfwd(hw, port);
933 934
	}

935 936 937 938 939 940 941
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
942 943
}

944 945
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
946
{
947 948 949 950 951 952
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
953

954 955 956 957 958 959 960
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
961
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
962

963 964 965 966 967 968
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
969

970 971 972
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
973 974 975 976 977 978 979 980
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
981
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
982 983 984
}

/* Setup Bus Memory Interface */
985
static void sky2_qset(struct sky2_hw *hw, u16 q)
986 987 988 989
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
990
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
991 992 993 994 995
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
996
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
997
			       dma_addr_t addr, u32 last)
998 999 1000
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1001 1002
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1003 1004
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1005 1006

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1007 1008
}

1009
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1010
{
1011
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1012

1013
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1014
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1015 1016
	return le;
}
1017

1018 1019 1020 1021 1022 1023 1024 1025
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1026
	le = get_tx_le(sky2, &sky2->tx_prod);
1027 1028
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1029
	sky2->tx_last_upper = 0;
1030 1031
}

1032 1033
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1034
{
S
Stephen Hemminger 已提交
1035
	/* Make sure write' to descriptors are complete before we tell hardware */
1036
	wmb();
S
Stephen Hemminger 已提交
1037 1038 1039 1040
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1041 1042
}

S
Stephen Hemminger 已提交
1043

1044 1045 1046
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1047
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1048
	le->ctrl = 0;
1049 1050 1051
	return le;
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
{
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	/* Stopping point for hardware truncation */
	return (size - 8) / sizeof(u32);
}

static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
{
	struct rx_ring_info *re;
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	sky2->rx_nfrags = size >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;

	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;

	return size;
}

1086 1087 1088
/* Build description to hardware for one receive segment */
static void sky2_rx_add(struct sky2_port *sky2,  u8 op,
			dma_addr_t map, unsigned len)
1089 1090 1091
{
	struct sky2_rx_le *le;

1092
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1093
		le = sky2_next_rx(sky2);
1094
		le->addr = cpu_to_le32(upper_32_bits(map));
1095 1096
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1097

1098
	le = sky2_next_rx(sky2);
1099
	le->addr = cpu_to_le32(lower_32_bits(map));
1100
	le->length = cpu_to_le16(len);
1101
	le->opcode = op | HW_OWNER;
1102 1103
}

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1117
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1118 1119 1120 1121 1122 1123
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1124 1125
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1126

1127 1128
	pci_unmap_len_set(re, data_size, size);

1129 1130 1131 1132 1133 1134
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		re->frag_addr[i] = pci_map_page(pdev, frag->page,
						frag->page_offset,
						frag->size,
1135
						PCI_DMA_FROMDEVICE);
1136 1137 1138 1139

		if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
			goto map_page_error;
	}
1140
	return 0;
1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
	}

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

	pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1172

1173 1174 1175 1176
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1177
static void rx_set_checksum(struct sky2_port *sky2)
1178
{
1179
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1180

1181 1182 1183
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1184

1185 1186
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1187 1188
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1189 1190
}

1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

	printk(KERN_WARNING PFX "%s: receiver stop failed\n",
	       sky2->netdev->name);
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1222
	mmiowb();
1223
}
S
Stephen Hemminger 已提交
1224

S
shemminger@osdl.org 已提交
1225
/* Clean out receive buffer area, assumes receiver hardware stopped */
1226 1227 1228 1229 1230
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1231
	for (i = 0; i < sky2->rx_pending; i++) {
1232
		struct rx_ring_info *re = sky2->rx_ring + i;
1233 1234

		if (re->skb) {
1235
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1236 1237 1238 1239 1240 1241
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1253
	switch (cmd) {
1254 1255 1256 1257 1258 1259
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1260

1261
		spin_lock_bh(&sky2->phy_lock);
1262
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1263
		spin_unlock_bh(&sky2->phy_lock);
1264

1265 1266 1267 1268 1269
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1270
		spin_lock_bh(&sky2->phy_lock);
1271 1272
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1273
		spin_unlock_bh(&sky2->phy_lock);
1274 1275 1276 1277 1278
		break;
	}
	return err;
}

1279
#ifdef SKY2_VLAN_TAG_USED
1280
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1281
{
1282
	if (onoff) {
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1306

1307
	sky2_read32(hw, B0_Y2_SP_LISR);
1308
	napi_enable(&hw->napi);
1309
	netif_tx_unlock_bh(dev);
1310 1311 1312
}
#endif

S
Stephen Hemminger 已提交
1313 1314 1315 1316 1317 1318
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1319
/*
1320 1321
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1322
 */
1323
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1324 1325
{
	struct sk_buff *skb;
1326
	int i;
1327

S
Stephen Hemminger 已提交
1328 1329
	skb = netdev_alloc_skb(sky2->netdev,
			       sky2->rx_data_size + sky2_rx_pad(sky2->hw));
S
Stephen Hemminger 已提交
1330 1331 1332
	if (!skb)
		goto nomem;

1333
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1334 1335 1336 1337 1338 1339 1340 1341 1342
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1343
	} else
1344
		skb_reserve(skb, NET_IP_ALIGN);
1345 1346 1347 1348 1349 1350 1351

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1352 1353 1354
	}

	return skb;
1355 1356 1357 1358
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1359 1360
}

S
Stephen Hemminger 已提交
1361 1362 1363 1364 1365
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1366 1367
/*
 * Allocate and setup receiver buffer pool.
1368 1369 1370 1371 1372 1373
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1374
 */
1375
static int sky2_rx_start(struct sky2_port *sky2)
1376
{
1377
	struct sky2_hw *hw = sky2->hw;
1378
	struct rx_ring_info *re;
1379
	unsigned rxq = rxqaddr[sky2->port];
1380
	unsigned i, thresh;
1381

1382
	sky2->rx_put = sky2->rx_next = 0;
1383
	sky2_qset(hw, rxq);
1384

1385 1386 1387 1388 1389 1390
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1391
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1392 1393
	    (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
	     hw->chip_rev == CHIP_REV_YU_EC_U_B0))
S
Stephen Hemminger 已提交
1394
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1395

1396 1397
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1398 1399
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1400

1401
	sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1402 1403

	/* Fill Rx ring */
S
Stephen Hemminger 已提交
1404
	for (i = 0; i < sky2->rx_pending; i++) {
1405
		re = sky2->rx_ring + i;
1406

1407
		re->skb = sky2_rx_alloc(sky2);
1408 1409 1410
		if (!re->skb)
			goto nomem;

1411 1412 1413 1414 1415 1416
		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			goto nomem;
		}

1417
		sky2_rx_submit(sky2, re);
1418 1419
	}

1420 1421 1422 1423 1424 1425
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
1426
	thresh = sky2_get_rx_threshold(sky2);
1427 1428 1429 1430 1431 1432 1433
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1434
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1435
	sky2_rx_update(sky2, rxq);
1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}



1461 1462 1463 1464 1465 1466
	return 0;
nomem:
	sky2_rx_clean(sky2);
	return -ENOMEM;
}

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

	return 0;
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1522 1523 1524 1525 1526 1527
/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1528
	u32 imask, ramsize;
1529
	int cap, err;
1530
	struct net_device *otherdev = hw->dev[sky2->port^1];
1531

1532 1533 1534
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1535
	 */
1536 1537 1538 1539
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1540
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1541
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1542 1543
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);

1544
 	}
1545

S
Stephen Hemminger 已提交
1546 1547
	netif_carrier_off(dev);

1548 1549
	err = sky2_alloc_buffers(sky2);
	if (err)
1550
		goto err_out;
1551 1552

	tx_init(sky2);
1553 1554 1555

	sky2_mac_init(hw, port);

1556 1557 1558
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1559
		u32 rxspace;
1560

1561
		pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
1562 1563 1564 1565
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1566

1567 1568 1569 1570 1571 1572 1573
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1574

1575
	sky2_qset(hw, txqaddr[port]);
1576

1577 1578 1579 1580
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1581
	/* Set almost empty threshold */
1582 1583
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1584
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1585

1586
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1587
			   sky2->tx_ring_size - 1);
1588

1589 1590 1591 1592
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1593
	err = sky2_rx_start(sky2);
S
Stephen Hemminger 已提交
1594
	if (err)
1595 1596 1597
		goto err_out;

	/* Enable interrupts from phy/mac for port */
1598
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1599
	imask |= portirq_msk[port];
1600
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1601
	sky2_read32(hw, B0_IMSK);
1602

1603 1604
	if (netif_msg_ifup(sky2))
		printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1605

1606 1607 1608
	return 0;

err_out:
1609
	sky2_free_buffers(sky2);
1610 1611 1612
	return err;
}

S
Stephen Hemminger 已提交
1613
/* Modular subtraction in ring */
1614
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1615
{
1616
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1617
}
1618

S
Stephen Hemminger 已提交
1619 1620
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1621
{
1622
	return sky2->tx_pending - tx_inuse(sky2);
1623 1624
}

S
Stephen Hemminger 已提交
1625
/* Estimate of number of transmit list elements required */
1626
static unsigned tx_le_req(const struct sk_buff *skb)
1627
{
S
Stephen Hemminger 已提交
1628 1629
	unsigned count;

1630 1631
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1632

H
Herbert Xu 已提交
1633
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1634
		++count;
1635 1636
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1637

1638
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1639 1640 1641
		++count;

	return count;
1642 1643
}

1644
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1645 1646 1647 1648 1649 1650 1651 1652 1653
{
	if (re->flags & TX_MAP_SINGLE)
		pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
				 pci_unmap_len(re, maplen),
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
		pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
			       pci_unmap_len(re, maplen),
			       PCI_DMA_TODEVICE);
1654
	re->flags = 0;
1655 1656
}

S
Stephen Hemminger 已提交
1657 1658 1659 1660 1661 1662
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1663 1664
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1665 1666 1667
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1668
	struct sky2_tx_le *le = NULL;
1669
	struct tx_ring_info *re;
1670
	unsigned i, len;
1671
	dma_addr_t mapping;
1672 1673
	u32 upper;
	u16 slot;
1674 1675 1676
	u16 mss;
	u8 ctrl;

1677 1678
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1679 1680 1681

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1682

1683 1684 1685
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1686
	slot = sky2->tx_prod;
1687 1688
	if (unlikely(netif_msg_tx_queued(sky2)))
		printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1689
		       dev->name, slot, skb->len);
1690

1691
	/* Send high bits if needed */
1692 1693
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1694
		le = get_tx_le(sky2, &slot);
1695 1696
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1697 1698
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1699 1700

	/* Check for TCP Segmentation Offload */
1701
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1702
	if (mss != 0) {
1703 1704

		if (!(hw->flags & SKY2_HW_NEW_LE))
1705 1706 1707
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1708
			le = get_tx_le(sky2, &slot);
1709
  			le->addr = cpu_to_le32(mss);
1710 1711

			if (hw->flags & SKY2_HW_NEW_LE)
1712 1713 1714
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1715 1716
			sky2->tx_last_mss = mss;
		}
1717 1718 1719
	}

	ctrl = 0;
1720 1721 1722 1723
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1724
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1725
			le->addr = 0;
1726 1727 1728 1729 1730 1731 1732 1733 1734
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1735
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1736
		/* On Yukon EX (some versions) encoding change. */
1737
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1753
				le = get_tx_le(sky2, &slot);
1754 1755 1756 1757 1758
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1759
		}
1760 1761
	}

1762 1763 1764 1765 1766
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
	pci_unmap_addr_set(re, mapaddr, mapping);
	pci_unmap_len_set(re, maplen, len);

1767
	le = get_tx_le(sky2, &slot);
1768
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1769 1770
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1771
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1772 1773 1774


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1775
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1776 1777 1778

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1779

1780 1781 1782
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1783 1784
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1785
			le = get_tx_le(sky2, &slot);
1786 1787
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1788
			le->opcode = OP_ADDR64 | HW_OWNER;
1789 1790
		}

1791 1792 1793 1794 1795
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
		pci_unmap_addr_set(re, mapaddr, mapping);
		pci_unmap_len_set(re, maplen, frag->size);

1796
		le = get_tx_le(sky2, &slot);
1797
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1798 1799
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1800
		le->opcode = OP_BUFFER | HW_OWNER;
1801
	}
1802

1803
	re->skb = skb;
1804 1805
	le->ctrl |= EOP;

1806 1807
	sky2->tx_prod = slot;

1808 1809
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1810

1811
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1812 1813

	return NETDEV_TX_OK;
1814 1815

mapping_unwind:
1816
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1817 1818
		re = sky2->tx_ring + i;

1819
		sky2_tx_unmap(hw->pdev, re);
1820 1821 1822 1823 1824 1825 1826
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1827 1828 1829
}

/*
S
Stephen Hemminger 已提交
1830 1831
 * Free ring elements from starting at tx_cons until "done"
 *
1832 1833
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1834
 *     buffers so make sure not to free skb to early.
1835 1836 1837
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1838
 */
1839
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1840
{
1841
	struct net_device *dev = sky2->netdev;
1842
	unsigned idx;
1843

1844
	BUG_ON(done >= sky2->tx_ring_size);
1845

1846
	for (idx = sky2->tx_cons; idx != done;
1847
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
1848
		struct tx_ring_info *re = sky2->tx_ring + idx;
1849
		struct sk_buff *skb = re->skb;
1850

1851
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
1852

1853
		if (skb) {
1854 1855 1856
			if (unlikely(netif_msg_tx_done(sky2)))
				printk(KERN_DEBUG "%s: tx done %u\n",
				       dev->name, idx);
S
Stephen Hemminger 已提交
1857

1858
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1859 1860
			dev->stats.tx_bytes += skb->len;

1861
			re->skb = NULL;
S
Stephen Hemminger 已提交
1862
			dev_kfree_skb_any(skb);
1863

1864
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
1865
		}
S
Stephen Hemminger 已提交
1866 1867
	}

1868
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1869 1870
	smp_mb();

1871 1872
	/* Wake unless it's detached, and called e.g. from sky2_down() */
	if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
1873 1874 1875
		netif_wake_queue(dev);
}

1876
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1898 1899 1900 1901 1902 1903 1904
/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 ctrl;
1905
	u32 imask;
1906

1907 1908 1909 1910
	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

1911 1912 1913
	if (netif_msg_ifdown(sky2))
		printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);

1914 1915
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1916

1917 1918 1919 1920 1921
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1922
		     RB_RST_SET | RB_DIS_OP_MD);
1923 1924

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1925
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1926 1927 1928 1929 1930
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
1931 1932
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1933 1934 1935 1936
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1937 1938 1939 1940 1941 1942
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1943 1944 1945 1946 1947 1948 1949 1950
	sky2_rx_stop(sky2);

	/* Disable port IRQ */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~portirq_msk[port];
	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

1951 1952 1953
	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

1954
	spin_lock_bh(&sky2->phy_lock);
1955
	sky2_phy_power_down(hw, port);
1956
	spin_unlock_bh(&sky2->phy_lock);
1957

1958 1959
	sky2_tx_reset(hw, port);

1960 1961 1962
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);

1963 1964
	sky2_rx_clean(sky2);

1965
	sky2_free_buffers(sky2);
1966

1967 1968 1969 1970 1971
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
1972
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
1973 1974
		return SPEED_1000;

S
Stephen Hemminger 已提交
1975 1976 1977 1978 1979 1980
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;
1997 1998 1999 2000 2001 2002
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2003 2004

	/* enable Rx/Tx */
2005
	reg = gma_read16(hw, port, GM_GP_CTRL);
2006 2007 2008 2009 2010 2011 2012
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2013
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2014

2015
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2016
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2017 2018 2019 2020
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX
S
shemminger@osdl.org 已提交
2021
		       "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
2022 2023
		       sky2->netdev->name, sky2->speed,
		       sky2->duplex == DUPLEX_FULL ? "full" : "half",
2024
		       fc_name[sky2->flow_status]);
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2041
	/* Turn off link LED */
2042 2043 2044 2045
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

	if (netif_msg_link(sky2))
		printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
2046

2047 2048 2049
	sky2_phy_init(hw, port);
}

2050 2051 2052 2053 2054 2055 2056 2057
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2058 2059 2060 2061
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2062
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2063

2064
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
		printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
		printk(KERN_ERR PFX "%s: speed/duplex mismatch",
		       sky2->netdev->name);
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2078
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2079

2080 2081 2082
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2083
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2097

2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2108

2109 2110
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2111
		sky2->flow_status = FC_NONE;
2112

2113
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2114 2115 2116 2117 2118 2119
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2120

2121 2122
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2123
{
2124 2125
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2126 2127
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2128 2129 2130
	if (!netif_running(dev))
		return;

2131 2132 2133 2134
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2135 2136 2137 2138
	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
		       sky2->netdev->name, istatus, phystat);

S
Stephen Hemminger 已提交
2139
	if (istatus & PHY_M_IS_AN_COMPL) {
S
Stephen Hemminger 已提交
2140 2141 2142 2143
		if (sky2_autoneg_done(sky2, phystat) == 0)
			sky2_link_up(sky2);
		goto out;
	}
2144

S
Stephen Hemminger 已提交
2145 2146
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2147

S
Stephen Hemminger 已提交
2148 2149 2150
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2151

S
Stephen Hemminger 已提交
2152 2153
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2154
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2155 2156
		else
			sky2_link_down(sky2);
2157
	}
S
Stephen Hemminger 已提交
2158
out:
2159
	spin_unlock(&sky2->phy_lock);
2160 2161
}

S
Stephen Hemminger 已提交
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2176
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2177
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2178
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2179 2180 2181 2182

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2183
/* Transmit timeout is only called if we are running, carrier is up
2184 2185
 * and tx queue is full (stopped).
 */
2186 2187 2188
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2189
	struct sky2_hw *hw = sky2->hw;
2190 2191 2192 2193

	if (netif_msg_timer(sky2))
		printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);

2194
	printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
S
Stephen Hemminger 已提交
2195 2196 2197
	       dev->name, sky2->tx_cons, sky2->tx_prod,
	       sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
	       sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2198

S
Stephen Hemminger 已提交
2199 2200
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2201 2202 2203 2204
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2205 2206
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2207
	unsigned port = sky2->port;
2208 2209
	int err;
	u16 ctl, mode;
2210
	u32 imask;
2211

S
stephen hemminger 已提交
2212
	/* MTU size outside the spec */
2213 2214 2215
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
stephen hemminger 已提交
2216
	/* MTU > 1500 on yukon FE and FE+ not allowed */
S
Stephen Hemminger 已提交
2217 2218 2219
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2220 2221
		return -EINVAL;

S
stephen hemminger 已提交
2222 2223 2224 2225
	/* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
		dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);

2226 2227 2228 2229 2230
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2231
	imask = sky2_read32(hw, B0_IMSK);
2232 2233
	sky2_write32(hw, B0_IMSK, 0);

2234 2235
	dev->trans_start = jiffies;	/* prevent tx timeout */
	netif_stop_queue(dev);
2236
	napi_disable(&hw->napi);
2237

2238 2239
	synchronize_irq(hw->pdev->irq);

2240
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2241
		sky2_set_tx_stfwd(hw, port);
2242 2243 2244

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2245 2246
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2247 2248

	dev->mtu = new_mtu;
2249

2250 2251 2252 2253 2254 2255
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2256
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2257

2258
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2259

2260
	err = sky2_rx_start(sky2);
2261
	sky2_write32(hw, B0_IMSK, imask);
2262

2263
	sky2_read32(hw, B0_Y2_SP_LISR);
2264 2265
	napi_enable(&hw->napi);

2266 2267 2268
	if (err)
		dev_close(dev);
	else {
2269
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2270 2271 2272 2273

		netif_wake_queue(dev);
	}

2274 2275 2276
	return err;
}

2277 2278 2279 2280 2281 2282 2283
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2284
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2285 2286 2287
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2288
		skb_copy_from_linear_data(re->skb, skb->data, length);
2289 2290 2291 2292 2293
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2294
		skb_put(skb, length);
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2337 2338
	struct sk_buff *skb;
	struct rx_ring_info nre;
2339 2340
	unsigned hdr_space = sky2->rx_data_size;

2341 2342 2343 2344 2345 2346
	nre.skb = sky2_rx_alloc(sky2);
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2347 2348 2349 2350

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2351
	*re = nre;
2352 2353 2354 2355

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2356
		skb_put(skb, length);
2357
	return skb;
2358 2359 2360 2361 2362

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2363 2364
}

2365 2366
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2367
 * For larger packets, get new buffer.
2368
 */
2369
static struct sk_buff *sky2_receive(struct net_device *dev,
2370 2371
				    u16 length, u32 status)
{
2372
 	struct sky2_port *sky2 = netdev_priv(dev);
2373
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2374
	struct sk_buff *skb = NULL;
2375 2376 2377 2378 2379 2380 2381
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2382 2383 2384

	if (unlikely(netif_msg_rx_status(sky2)))
		printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
2385
		       dev->name, sky2->rx_next, status, length);
2386

S
Stephen Hemminger 已提交
2387
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2388
	prefetch(sky2->rx_ring + sky2->rx_next);
2389

2390 2391 2392 2393 2394 2395 2396 2397 2398
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2399
	if (status & GMR_FS_ANY_ERR)
2400 2401
		goto error;

2402 2403 2404
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2405 2406
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2407
		goto len_error;
2408

2409
okay:
2410 2411 2412 2413
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2414 2415 2416

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2417
resubmit:
2418
	sky2_rx_submit(sky2, re);
2419

2420 2421
	return skb;

2422
len_error:
2423 2424
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2425
	++dev->stats.rx_length_errors;
2426
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2427 2428
		pr_info(PFX "%s: rx length error: status %#x length %d\n",
			dev->name, status, length);
2429
	goto resubmit;
2430

2431
error:
2432
	++dev->stats.rx_errors;
2433
	if (status & GMR_FS_RX_FF_OV) {
2434
		dev->stats.rx_over_errors++;
2435 2436
		goto resubmit;
	}
2437

2438
	if (netif_msg_rx_err(sky2) && net_ratelimit())
2439
		printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
2440
		       dev->name, status, length);
S
Stephen Hemminger 已提交
2441 2442

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2443
		dev->stats.rx_length_errors++;
2444
	if (status & GMR_FS_FRAGMENT)
2445
		dev->stats.rx_frame_errors++;
2446
	if (status & GMR_FS_CRC_ERR)
2447
		dev->stats.rx_crc_errors++;
2448

S
Stephen Hemminger 已提交
2449
	goto resubmit;
2450 2451
}

2452 2453
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2454
{
2455
	struct sky2_port *sky2 = netdev_priv(dev);
2456

2457
	if (netif_running(dev))
2458
		sky2_tx_complete(sky2, last);
2459 2460
}

S
Stephen Hemminger 已提交
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
static inline void sky2_skb_rx(const struct sky2_port *sky2,
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
		if (skb->ip_summed == CHECKSUM_NONE)
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
		return;
	}
#endif
	if (skb->ip_summed == CHECKSUM_NONE)
		netif_receive_skb(skb);
	else
		napi_gro_receive(&sky2->hw->napi, skb);
}

S
Stephen Hemminger 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519
static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
{
	/* If this happens then driver assuming wrong format for chip type */
	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);

	/* Both checksum counters are programmed to start at
	 * the same offset, so unless there is a problem they
	 * should match. This failure is an early indication that
	 * hardware receive checksumming won't work.
	 */
	if (likely((u16)(status >> 16) == (u16)status)) {
		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = le16_to_cpu(status);
	} else {
		dev_notice(&sky2->hw->pdev->dev,
			   "%s: receive checksum problem (status = %#x)\n",
			   sky2->netdev->name, status);

		/* Disable checksum offload */
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_CHKSUM);
	}
}

2520
/* Process status response ring */
2521
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2522
{
2523
	int work_done = 0;
S
Stephen Hemminger 已提交
2524 2525
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2526

2527
	rmb();
2528
	do {
S
Stephen Hemminger 已提交
2529
		struct sky2_port *sky2;
2530
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2531
		unsigned port;
2532
		struct net_device *dev;
2533 2534 2535
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2536 2537 2538 2539
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2540

2541
		hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
2542

S
Stephen Hemminger 已提交
2543
		port = le->css & CSS_LINK_BIT;
2544
		dev = hw->dev[port];
2545
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2546 2547
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2548

S
Stephen Hemminger 已提交
2549 2550
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2551
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2552 2553
			total_packets[port]++;
			total_bytes[port] += length;
2554

2555
			skb = sky2_receive(dev, length, status);
2556
			if (!skb)
S
Stephen Hemminger 已提交
2557
				break;
2558

2559
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2560
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2561
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2562 2563 2564 2565 2566 2567 2568
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2569 2570
			skb->protocol = eth_type_trans(skb, dev);

S
Stephen Hemminger 已提交
2571
			sky2_skb_rx(sky2, status, skb);
2572

2573
			/* Stop after net poll weight */
2574 2575
			if (++work_done >= to_do)
				goto exit_loop;
2576 2577
			break;

2578 2579 2580 2581 2582 2583 2584 2585 2586
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2587
		case OP_RXCHKS:
2588 2589
			if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
				sky2_rx_checksum(sky2, status);
2590 2591 2592
			break;

		case OP_TXINDEXLE:
2593
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2594
			sky2_tx_done(hw->dev[0], status & 0xfff);
2595 2596 2597 2598
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2599 2600 2601 2602
			break;

		default:
			if (net_ratelimit())
S
Stephen Hemminger 已提交
2603
				printk(KERN_WARNING PFX
S
Stephen Hemminger 已提交
2604
				       "unknown status opcode 0x%x\n", opcode);
2605
		}
2606
	} while (hw->st_idx != idx);
2607

2608 2609 2610
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2611
exit_loop:
S
Stephen Hemminger 已提交
2612 2613
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2614

2615
	return work_done;
2616 2617 2618 2619 2620 2621
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2622 2623 2624
	if (net_ratelimit())
		printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
		       dev->name, status);
2625 2626

	if (status & Y2_IS_PAR_RD1) {
2627 2628 2629
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data read parity error\n",
			       dev->name);
2630 2631 2632 2633 2634
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2635 2636 2637
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: ram data write parity error\n",
			       dev->name);
2638 2639 2640 2641 2642

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2643 2644
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
2645 2646 2647 2648
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2649 2650
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
2651 2652 2653 2654
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2655 2656 2657
		if (net_ratelimit())
			printk(KERN_ERR PFX "%s: TCP segmentation error\n",
			       dev->name);
2658 2659 2660 2661 2662 2663
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2664
	struct pci_dev *pdev = hw->pdev;
2665
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2666 2667 2668
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2669

S
Stephen Hemminger 已提交
2670
	if (status & Y2_IS_TIST_OV)
2671 2672 2673
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2674 2675
		u16 pci_err;

2676
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2677
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2678
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2679
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2680
			        pci_err);
2681

2682
		sky2_pci_write16(hw, PCI_STATUS,
2683
				      pci_err | PCI_STATUS_ERROR_BITS);
2684
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2685 2686 2687
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2688
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2689
		u32 err;
2690

2691
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2692 2693 2694
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2695
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2696
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2697

S
Stephen Hemminger 已提交
2698
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2699
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

	if (netif_msg_intr(sky2))
		printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
		       dev->name, status);

2719 2720 2721 2722 2723 2724
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2725
	if (status & GM_IS_RX_FF_OR) {
2726
		++dev->stats.rx_fifo_errors;
2727 2728 2729 2730
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2731
		++dev->stats.tx_fifo_errors;
2732 2733 2734 2735
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2736
/* This should never happen it is a bug. */
2737
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2738 2739
{
	struct net_device *dev = hw->dev[port];
2740
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2741

2742 2743 2744 2745
	dev_err(&hw->pdev->dev, PFX
		"%s: descriptor error q=%#x get=%u put=%u\n",
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2746

2747
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2748
}
2749

S
Stephen Hemminger 已提交
2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
		printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
		       dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
		       sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2782
static void sky2_watchdog(unsigned long arg)
2783
{
2784
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2785

S
Stephen Hemminger 已提交
2786
	/* Check for lost IRQ once a second */
2787
	if (sky2_read32(hw, B0_ISRC)) {
2788
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2789 2790 2791 2792
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2793
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2794 2795 2796 2797 2798
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2799
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
			     sky2_rx_hung(dev)) {
				pr_info(PFX "%s: receiver hang detected\n",
					dev->name);
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2810
	}
2811

S
Stephen Hemminger 已提交
2812
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2813 2814
}

2815 2816
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2817
{
2818 2819
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2820

S
Stephen Hemminger 已提交
2821 2822
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2823

S
Stephen Hemminger 已提交
2824 2825
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2826

S
Stephen Hemminger 已提交
2827 2828
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2829

S
Stephen Hemminger 已提交
2830
	if (status & Y2_IS_CHK_RX1)
2831
		sky2_le_error(hw, 0, Q_R1);
2832

S
Stephen Hemminger 已提交
2833
	if (status & Y2_IS_CHK_RX2)
2834
		sky2_le_error(hw, 1, Q_R2);
2835

S
Stephen Hemminger 已提交
2836
	if (status & Y2_IS_CHK_TXA1)
2837
		sky2_le_error(hw, 0, Q_XA1);
2838

S
Stephen Hemminger 已提交
2839
	if (status & Y2_IS_CHK_TXA2)
2840
		sky2_le_error(hw, 1, Q_XA2);
2841 2842
}

2843
static int sky2_poll(struct napi_struct *napi, int work_limit)
2844
{
2845
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2846
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2847
	int work_done = 0;
2848
	u16 idx;
2849 2850 2851 2852 2853 2854 2855 2856 2857

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2858

S
Stephen Hemminger 已提交
2859 2860 2861
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

2862 2863
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2864 2865

		if (work_done >= work_limit)
2866 2867
			goto done;
	}
2868

2869 2870 2871
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2872

2873
	return work_done;
2874 2875
}

2876
static irqreturn_t sky2_intr(int irq, void *dev_id)
2877 2878 2879 2880 2881 2882 2883 2884
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2885

2886
	prefetch(&hw->st_le[hw->st_idx]);
2887 2888

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2889

2890 2891 2892 2893 2894 2895 2896 2897
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2898
	napi_schedule(&sky2->hw->napi);
2899 2900 2901 2902
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2903
static u32 sky2_mhz(const struct sky2_hw *hw)
2904
{
S
Stephen Hemminger 已提交
2905
	switch (hw->chip_id) {
2906
	case CHIP_ID_YUKON_EC:
2907
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2908
	case CHIP_ID_YUKON_EX:
2909
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2910
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2911
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
2912 2913
		return 125;

2914
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2925 2926 2927
	}
}

2928
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2929
{
2930
	return sky2_mhz(hw) * us;
2931 2932
}

2933
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2934
{
2935
	return clk / sky2_mhz(hw);
2936 2937
}

2938

2939
static int __devinit sky2_init(struct sky2_hw *hw)
2940
{
S
Stephen Hemminger 已提交
2941
	u8 t8;
2942

2943
	/* Enable all clocks and check for bad PCI access */
2944
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2945

2946
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
2947

2948
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2949 2950 2951 2952
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

	switch(hw->chip_id) {
	case CHIP_ID_YUKON_XL:
2953
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
2979
		hw->flags = SKY2_HW_GIGABIT;
2980 2981 2982 2983 2984
		break;

	case CHIP_ID_YUKON_FE:
		break;

S
Stephen Hemminger 已提交
2985 2986 2987 2988 2989 2990
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
2991 2992 2993 2994 2995 2996 2997 2998 2999

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3000
	case CHIP_ID_YUKON_UL_2:
3001 3002 3003 3004
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3005
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
3006
		hw->flags = SKY2_HW_GIGABIT
3007
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3008 3009 3010
			| SKY2_HW_ADV_POWER_CTL;
		break;

3011
	default:
3012 3013
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3014 3015 3016
		return -EOPNOTSUPP;
	}

3017 3018 3019
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3020

3021 3022 3023 3024 3025 3026 3027
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3028 3029 3030
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3031 3032 3033 3034 3035
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3036
	struct pci_dev *pdev = hw->pdev;
3037
	u16 status;
S
Stephen Hemminger 已提交
3038 3039
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3040

3041
	/* disable ASF */
3042 3043 3044
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3045 3046 3047
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3048 3049 3050 3051 3052 3053
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3054
		sky2_write16(hw, HCU_CCSR, status);
3055
		sky2_write32(hw, CPU_WDOG, 0);
3056 3057 3058
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3059 3060 3061 3062 3063

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3064 3065 3066
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3067
	/* clear PCI errors, if any */
3068
	status = sky2_pci_read16(hw, PCI_STATUS);
3069
	status |= PCI_STATUS_ERROR_BITS;
3070
	sky2_pci_write16(hw, PCI_STATUS, status);
3071 3072 3073

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
3074 3075
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
3076 3077
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3078 3079 3080 3081

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3082
		else
S
Stephen Hemminger 已提交
3083 3084
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3085

3086
	sky2_power_on(hw);
3087
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3088 3089 3090 3091

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3092

3093 3094
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3095 3096 3097
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3098 3099 3100 3101 3102 3103

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3104 3105
	}

S
Stephen Hemminger 已提交
3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
	if (hw->chip_id == CHIP_ID_YUKON_OPT) {
		u16 reg;
		u32 msk;

		if (hw->chip_rev == 0) {
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;

		/* reset PHY Link Detect */
3124
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137
		sky2_pci_write16(hw, PSM_CONFIG_REG4,
				 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);


		/* enable PHY Quick Link */
		msk = sky2_read32(hw, B0_IMSK);
		msk |= Y2_IS_PHY_QLNK;
		sky2_write32(hw, B0_IMSK, msk);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
		if (reg & PCI_EXP_LNKCTL_ASPMC) {
S
stephen hemminger 已提交
3138
			cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
S
Stephen Hemminger 已提交
3139 3140 3141
			/* restore the PCIe Link Control register */
			sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
		}
3142
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3143 3144 3145 3146 3147

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3148 3149
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3150 3151 3152 3153

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3154

3155 3156
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3157 3158 3159

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3160
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3161 3162 3163 3164 3165 3166 3167

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3168
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3184
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3185 3186

	for (i = 0; i < hw->ports; i++)
3187
		sky2_gmac_reset(hw, i);
3188 3189 3190 3191 3192 3193 3194 3195

	memset(hw->st_le, 0, STATUS_LE_BYTES);
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3196
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3197 3198

	/* Set the list last index */
S
Stephen Hemminger 已提交
3199
	sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
3200

3201 3202
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3203

3204 3205 3206 3207 3208
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3209

3210
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3211 3212
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3213

S
Stephen Hemminger 已提交
3214
	/* enable status unit */
3215 3216 3217 3218 3219
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3220 3221
}

3222 3223 3224 3225 3226 3227 3228
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3229
		netif_tx_lock(dev);
3230
		netif_device_detach(dev);	/* stop txq */
3231
		netif_tx_unlock(dev);
3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
			printk(KERN_INFO PFX "%s: could not restart %d\n",
			       dev->name, err);
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

S
Stephen Hemminger 已提交
3256 3257 3258
static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
3259
	int i;
S
Stephen Hemminger 已提交
3260 3261

	rtnl_lock();
3262 3263
	for (i = 0; i < hw->ports; i++)
		sky2_detach(hw->dev[i]);
S
Stephen Hemminger 已提交
3264

S
Stephen Hemminger 已提交
3265 3266
	napi_disable(&hw->napi);
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
3267 3268
	sky2_reset(hw);
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
3269
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
3270

3271 3272
	for (i = 0; i < hw->ports; i++)
		sky2_reattach(hw->dev[i]);
S
Stephen Hemminger 已提交
3273 3274 3275 3276

	rtnl_unlock();
}

3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3294

3295 3296
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3297 3298 3299
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;
3300 3301 3302
	return 0;
}

3303
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3304
{
S
Stephen Hemminger 已提交
3305 3306 3307 3308 3309 3310
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3311

3312
		if (hw->flags & SKY2_HW_GIGABIT)
3313
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3314 3315
				| SUPPORTED_1000baseT_Full;
		return modes;
3316
	} else
S
Stephen Hemminger 已提交
3317 3318 3319 3320
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3321 3322
}

S
Stephen Hemminger 已提交
3323
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3324 3325 3326 3327 3328 3329 3330
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3331
	if (sky2_is_copper(hw)) {
3332
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3333 3334 3335
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3336
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3337
	}
3338 3339

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3340 3341
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3353
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3354 3355 3356 3357 3358 3359
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3360
		switch (ecmd->speed) {
3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3395
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3396 3397 3398 3399
	}

	sky2->advertising = ecmd->advertising;

3400
	if (netif_running(dev)) {
3401
		sky2_phy_reinit(sky2);
3402 3403
		sky2_set_multicast(dev);
	}
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3420 3421
	char name[ETH_GSTRING_LEN];
	u16 offset;
3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3433
	{ "collisions",    GM_TXF_COL },
3434 3435
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3436
	{ "single_collisions", GM_TXF_SNG_COL },
3437
	{ "multi_collisions", GM_TXF_MUL_COL },
3438

3439
	{ "rx_short",      GM_RXF_SHT },
3440
	{ "rx_runt", 	   GM_RXE_FRAG },
3441 3442 3443 3444 3445 3446 3447
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3448
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3449 3450
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3451
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3452 3453 3454 3455 3456 3457 3458 3459 3460

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3461 3462 3463 3464 3465 3466
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3467
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3468 3469 3470 3471 3472 3473
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3474 3475 3476 3477
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3478

3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3491 3492 3493 3494
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3495
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3496 3497
		return -EINVAL;

3498
	sky2_phy_reinit(sky2);
3499
	sky2_set_multicast(dev);
3500 3501 3502 3503

	return 0;
}

S
Stephen Hemminger 已提交
3504
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3505 3506 3507 3508 3509 3510
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3511
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3512
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3513
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3514

S
Stephen Hemminger 已提交
3515
	for (i = 2; i < count; i++)
3516 3517 3518 3519 3520 3521 3522 3523 3524
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3525
static int sky2_get_sset_count(struct net_device *dev, int sset)
3526
{
3527 3528 3529 3530 3531 3532
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3533 3534 3535
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3536
				   struct ethtool_stats *stats, u64 * data)
3537 3538 3539
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3540
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3541 3542
}

S
Stephen Hemminger 已提交
3543
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3559 3560 3561
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3562 3563 3564 3565 3566

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3567
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3568
		    dev->dev_addr, ETH_ALEN);
3569
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3570
		    dev->dev_addr, ETH_ALEN);
3571

3572 3573 3574 3575 3576
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3577 3578

	return 0;
3579 3580
}

3581 3582 3583 3584 3585 3586 3587 3588
static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3589 3590 3591 3592 3593 3594 3595 3596
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	struct dev_mc_list *list = dev->mc_list;
	u16 reg;
	u8 filter[8];
3597 3598
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3599

3600
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3601 3602 3603 3604 3605
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3606
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3607
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3608
	else if (dev->flags & IFF_ALLMULTI)
3609
		memset(filter, 0xff, sizeof(filter));
3610
	else if (netdev_mc_empty(dev) && !rx_pause)
3611 3612 3613 3614 3615
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		int i;
		reg |= GM_RXCR_MCF_ENA;

3616 3617 3618
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

3619
		for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
3620
			sky2_add_filter(filter, list->dmi_addr);
3621 3622 3623
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3624
		    (u16) filter[0] | ((u16) filter[1] << 8));
3625
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3626
		    (u16) filter[2] | ((u16) filter[3] << 8));
3627
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3628
		    (u16) filter[4] | ((u16) filter[5] << 8));
3629
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3630
		    (u16) filter[6] | ((u16) filter[7] << 8));
3631 3632 3633 3634 3635 3636 3637

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3638
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3639
{
S
Stephen Hemminger 已提交
3640 3641
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3642

S
Stephen Hemminger 已提交
3643 3644 3645 3646 3647
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3648 3649 3650
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3680

S
Stephen Hemminger 已提交
3681 3682
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3683
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3684 3685 3686 3687 3688 3689 3690 3691
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3692 3693 3694 3695 3696 3697
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3698
	unsigned int i;
3699

S
Stephen Hemminger 已提交
3700 3701
	if (data == 0)
		data = UINT_MAX;
3702

S
Stephen Hemminger 已提交
3703 3704 3705 3706 3707 3708 3709
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3710
	}
S
Stephen Hemminger 已提交
3711
	sky2_led(sky2, MO_LED_NORM);
3712 3713 3714 3715 3716 3717 3718 3719 3720

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3735 3736
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3737 3738 3739 3740 3741 3742 3743
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3744 3745 3746 3747 3748
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3749
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3750

3751 3752
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3753

3754
	return 0;
3755 3756
}

3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3797
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3798

3799 3800 3801
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3802 3803
		return -EINVAL;

3804
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
3805
		return -EINVAL;
3806
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3807
		return -EINVAL;
3808
	if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3832
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3833 3834 3835 3836 3837 3838 3839
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3840 3841 3842 3843 3844 3845 3846 3847
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
3848
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
3863 3864
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
3865 3866
		return -EINVAL;

3867
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3868 3869 3870

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
3871
	sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
S
Stephen Hemminger 已提交
3872

3873
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3874 3875 3876 3877
}

static int sky2_get_regs_len(struct net_device *dev)
{
3878
	return 0x4000;
S
Stephen Hemminger 已提交
3879 3880
}

3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
3925 3926
/*
 * Returns copy of control register region
3927
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
3928 3929 3930 3931 3932 3933
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
3934
	unsigned int b;
S
Stephen Hemminger 已提交
3935 3936 3937

	regs->version = 1;

3938
	for (b = 0; b < 128; b++) {
3939 3940
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
3941
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3942
		else if (sky2_reg_access_ok(sky2->hw, b))
3943
			memcpy_fromio(p, io, 128);
3944
		else
3945
			memset(p, 0, 128);
3946

3947 3948 3949
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
3950
}
3951

3952 3953 3954 3955 3956 3957 3958 3959
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

3960
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

3980 3981 3982
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3983
	struct sky2_hw *hw = sky2->hw;
3984 3985
	u16 reg2;

3986
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
3987 3988 3989
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

3990
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
3991
{
3992
	unsigned long start = jiffies;
3993

3994 3995 3996 3997 3998 3999 4000 4001
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
			dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4002

4003 4004
	return 0;
}
4005

4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4028 4029
}

4030 4031
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4032
{
4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4060
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4075 4076 4077
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4078

4079
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4080 4081 4082
}


4083
static const struct ethtool_ops sky2_ethtool_ops = {
4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4108 4109
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4110
	.phys_id	= sky2_phys_id,
4111
	.get_sset_count = sky2_get_sset_count,
4112 4113 4114
	.get_ethtool_stats = sky2_get_ethtool_stats,
};

S
Stephen Hemminger 已提交
4115 4116 4117 4118
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4199 4200 4201 4202
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4203
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4204 4205 4206 4207
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4208
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4209

4210
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4211 4212 4213 4214
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4215 4216 4217 4218 4219
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4220
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	last = sky2_read16(hw, STAT_PUT_IDX);

	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
		for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
		     idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4243 4244
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

		switch(le->opcode & ~HW_OWNER) {
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4287
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4288 4289
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4290
	sky2_read32(hw, B0_Y2_SP_LISR);
4291
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4316
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4317

4318
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4319
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4320

S
Stephen Hemminger 已提交
4321 4322 4323 4324 4325 4326 4327
	switch(event) {
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4328

S
Stephen Hemminger 已提交
4329 4330 4331 4332 4333 4334
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
			printk(KERN_DEBUG PFX "%s: remove debugfs\n",
			       dev->name);
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4335
		}
S
Stephen Hemminger 已提交
4336 4337 4338 4339 4340 4341 4342 4343
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4380 4381 4382 4383 4384 4385
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4386
	.ndo_start_xmit		= sky2_xmit_frame,
4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4403
	.ndo_start_xmit		= sky2_xmit_frame,
4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4415

4416 4417
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4418
						     unsigned port,
4419
						     int highmem, int wol)
4420 4421 4422 4423 4424
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4425
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4426 4427 4428 4429
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4430
	dev->irq = hw->pdev->irq;
4431 4432
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4433
	dev->netdev_ops = &sky2_netdev_ops[port];
4434 4435 4436 4437 4438 4439 4440

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4441 4442 4443 4444
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4445 4446
	sky2->flow_mode = FC_BOTH;

4447 4448 4449
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4450
	sky2->wol = wol;
4451

4452
	spin_lock_init(&sky2->phy_lock);
4453

S
Stephen Hemminger 已提交
4454
	sky2->tx_pending = TX_DEF_PENDING;
4455
	sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
4456
	sky2->rx_pending = RX_DEF_PENDING;
4457 4458 4459 4460 4461

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4462
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4463 4464 4465
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4466
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4467 4468 4469 4470 4471
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4472 4473
#endif

4474
	/* read the mac address */
S
Stephen Hemminger 已提交
4475
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4476
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4477 4478 4479 4480

	return dev;
}

4481
static void __devinit sky2_show_addr(struct net_device *dev)
4482 4483 4484 4485
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	if (netif_msg_probe(sky2))
J
Johannes Berg 已提交
4486 4487
		printk(KERN_INFO PFX "%s: addr %pM\n",
		       dev->name, dev->dev_addr);
4488 4489
}

4490
/* Handle software interrupt used during MSI test */
4491
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4492 4493 4494 4495 4496 4497 4498 4499
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4500
		hw->flags |= SKY2_HW_USE_MSI;
4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

4515 4516
	init_waitqueue_head (&hw->msi_wait);

4517 4518
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4519
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4520
	if (err) {
4521
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4522 4523 4524 4525
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4526
	sky2_read8(hw, B0_CTST);
4527

4528
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4529

4530
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4531
		/* MSI test failed, go back to INTx mode */
4532 4533
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4534 4535 4536 4537 4538 4539

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4540
	sky2_read32(hw, B0_IMSK);
4541 4542 4543 4544 4545 4546

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4558
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4559 4560
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
S
Stephen Hemminger 已提交
4561 4562
	};

S
stephen hemminger 已提交
4563
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
S
Stephen Hemminger 已提交
4564 4565 4566 4567 4568 4569
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4570 4571 4572
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4573
	struct net_device *dev;
4574
	struct sky2_hw *hw;
4575
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4576
	u32 reg;
S
Stephen Hemminger 已提交
4577
	char buf1[16];
4578

S
Stephen Hemminger 已提交
4579 4580
	err = pci_enable_device(pdev);
	if (err) {
4581
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4582 4583 4584
		goto err_out;
	}

4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4601 4602
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4603
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4604
		goto err_out_disable;
4605 4606 4607 4608
	}

	pci_set_master(pdev);

4609
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4610
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4611
		using_dac = 1;
4612
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4613
		if (err < 0) {
4614 4615
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4616 4617 4618
			goto err_out_free_regions;
		}
	} else {
4619
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4620
		if (err) {
4621
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4622 4623 4624
			goto err_out_free_regions;
		}
	}
4625

S
Stephen Hemminger 已提交
4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
	err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4639
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4640

4641
	err = -ENOMEM;
4642 4643 4644

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4645
	if (!hw) {
4646
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4647 4648 4649 4650
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4651
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4652 4653 4654

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4655
		dev_err(&pdev->dev, "cannot map device registers\n");
4656 4657 4658
		goto err_out_free_hw;
	}

4659
	/* ring for status responses */
4660
	hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
4661 4662 4663
	if (!hw->st_le)
		goto err_out_iounmap;

4664
	err = sky2_init(hw);
4665
	if (err)
S
Stephen Hemminger 已提交
4666
		goto err_out_iounmap;
4667

4668 4669
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4670

4671 4672
	sky2_reset(hw);

4673
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4674 4675
	if (!dev) {
		err = -ENOMEM;
4676
		goto err_out_free_pci;
4677
	}
4678

4679 4680 4681 4682 4683 4684 4685 4686
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4687 4688
	err = register_netdev(dev);
	if (err) {
4689
		dev_err(&pdev->dev, "cannot register net device\n");
4690 4691 4692
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4693 4694
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4695 4696
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4697 4698
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4699
			  hw->irq_name, hw);
4700
	if (err) {
4701
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4702 4703 4704
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4705
	napi_enable(&hw->napi);
4706

4707 4708
	sky2_show_addr(dev);

4709 4710 4711
	if (hw->ports > 1) {
		struct net_device *dev1;

4712
		err = -ENOMEM;
4713
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4714 4715 4716
		if (dev1 && (err = register_netdev(dev1)) == 0)
			sky2_show_addr(dev1);
		else {
4717 4718
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4719
			hw->dev[1] = NULL;
4720 4721 4722 4723
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
		}
4724 4725
	}

4726
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4727 4728
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4729
	pci_set_drvdata(pdev, hw);
4730
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
4731

4732 4733
	return 0;

S
Stephen Hemminger 已提交
4734
err_out_unregister:
4735
	if (hw->flags & SKY2_HW_USE_MSI)
4736
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4737
	unregister_netdev(dev);
4738 4739 4740
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
S
Stephen Hemminger 已提交
4741
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4742
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4743 4744 4745 4746 4747 4748
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4749
err_out_disable:
4750 4751
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4752
	pci_set_drvdata(pdev, NULL);
4753 4754 4755 4756 4757
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4758
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4759
	int i;
4760

S
Stephen Hemminger 已提交
4761
	if (!hw)
4762 4763
		return;

4764
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4765
	cancel_work_sync(&hw->restart_work);
4766

S
Stephen Hemminger 已提交
4767
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4768
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4769

4770
	sky2_write32(hw, B0_IMSK, 0);
4771

4772 4773
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
4774
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4775
	sky2_read8(hw, B0_CTST);
4776 4777

	free_irq(pdev->irq, hw);
4778
	if (hw->flags & SKY2_HW_USE_MSI)
4779
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4780
	pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4781 4782
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4783

S
Stephen Hemminger 已提交
4784
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4785 4786
		free_netdev(hw->dev[i]);

4787 4788
	iounmap(hw->regs);
	kfree(hw);
4789

4790 4791 4792 4793 4794
	pci_set_drvdata(pdev, NULL);
}

static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4795
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4796
	int i, wol = 0;
4797

S
Stephen Hemminger 已提交
4798 4799 4800
	if (!hw)
		return 0;

4801 4802 4803
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4804
	rtnl_lock();
4805
	for (i = 0; i < hw->ports; i++) {
4806
		struct net_device *dev = hw->dev[i];
4807
		struct sky2_port *sky2 = netdev_priv(dev);
4808

4809
		sky2_detach(dev);
4810 4811 4812 4813 4814

		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4815 4816
	}

S
stephen hemminger 已提交
4817 4818
	device_set_wakeup_enable(&pdev->dev, wol != 0);

4819
	sky2_write32(hw, B0_IMSK, 0);
S
Stephen Hemminger 已提交
4820
	napi_disable(&hw->napi);
4821
	sky2_power_aux(hw);
4822
	rtnl_unlock();
4823

4824
	pci_save_state(pdev);
4825
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4826
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4827

4828
	return 0;
4829 4830
}

S
stephen hemminger 已提交
4831
#ifdef CONFIG_PM
4832 4833
static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4834
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4835
	int i, err;
4836

S
Stephen Hemminger 已提交
4837 4838 4839
	if (!hw)
		return 0;

4840 4841 4842
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4843 4844 4845 4846 4847

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4848
	pci_enable_wake(pdev, PCI_D0, 0);
4849 4850

	/* Re-enable all clocks */
S
stephen hemminger 已提交
4851 4852 4853 4854 4855
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
4856

4857
	sky2_reset(hw);
4858
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4859
	napi_enable(&hw->napi);
4860

4861
	rtnl_lock();
4862
	for (i = 0; i < hw->ports; i++) {
4863 4864 4865
		err = sky2_reattach(hw->dev[i]);
		if (err)
			goto out;
4866
	}
4867
	rtnl_unlock();
4868

4869
	return 0;
4870
out:
4871 4872
	rtnl_unlock();

4873
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4874
	pci_disable_device(pdev);
4875
	return err;
4876 4877 4878
}
#endif

4879 4880
static void sky2_shutdown(struct pci_dev *pdev)
{
S
stephen hemminger 已提交
4881
	sky2_suspend(pdev, PMSG_SUSPEND);
4882 4883
}

4884
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
4885 4886 4887 4888
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
4889
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
4890 4891
	.suspend = sky2_suspend,
	.resume = sky2_resume,
4892
#endif
4893
	.shutdown = sky2_shutdown,
4894 4895 4896 4897
};

static int __init sky2_init_module(void)
{
4898 4899
	pr_info(PFX "driver version " DRV_VERSION "\n");

S
Stephen Hemminger 已提交
4900
	sky2_debug_init();
4901
	return pci_register_driver(&sky2_driver);
4902 4903 4904 4905 4906
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
4907
	sky2_debug_cleanup();
4908 4909 4910 4911 4912 4913
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
4914
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
4915
MODULE_LICENSE("GPL");
4916
MODULE_VERSION(DRV_VERSION);