sky2.c 129.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * New driver for Marvell Yukon 2 chipset.
 * Based on earlier sk98lin, and skge driver.
 *
 * This driver intentionally does not support all the features
 * of the original driver such as link fail-over and link management because
 * those should be done at higher levels.
 *
 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
13
 * the Free Software Foundation; either version 2 of the License.
14 15 16
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
S
Stephen Hemminger 已提交
17
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 19 20 21 22 23 24
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

25 26
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

S
Stephen Hemminger 已提交
27
#include <linux/crc32.h>
28 29 30
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/netdevice.h>
A
Andrew Morton 已提交
31
#include <linux/dma-mapping.h>
32 33 34 35
#include <linux/etherdevice.h>
#include <linux/ethtool.h>
#include <linux/pci.h>
#include <linux/ip.h>
36
#include <linux/slab.h>
37
#include <net/ip.h>
38 39 40
#include <linux/tcp.h>
#include <linux/in.h>
#include <linux/delay.h>
41
#include <linux/workqueue.h>
42
#include <linux/if_vlan.h>
S
Stephen Hemminger 已提交
43
#include <linux/prefetch.h>
S
Stephen Hemminger 已提交
44
#include <linux/debugfs.h>
45
#include <linux/mii.h>
46 47 48

#include <asm/irq.h>

49 50 51 52
#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
#define SKY2_VLAN_TAG_USED 1
#endif

53 54 55
#include "sky2.h"

#define DRV_NAME		"sky2"
S
stephen hemminger 已提交
56
#define DRV_VERSION		"1.28"
57 58 59 60

/*
 * The Yukon II chipset takes 64 bit command blocks (called list elements)
 * that are organized into three (receive, transmit, status) different rings
61
 * similar to Tigon3.
62 63
 */

64
#define RX_LE_SIZE	    	1024
65
#define RX_LE_BYTES		(RX_LE_SIZE*sizeof(struct sky2_rx_le))
66
#define RX_MAX_PENDING		(RX_LE_SIZE/6 - 2)
67
#define RX_DEF_PENDING		RX_MAX_PENDING
S
Stephen Hemminger 已提交
68

69
/* This is the worst case number of transmit list elements for a single skb:
70 71
   VLAN:GSO + CKSUM + Data + skb_frags * DMA */
#define MAX_SKB_TX_LE	(2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
72
#define TX_MIN_PENDING		(MAX_SKB_TX_LE+1)
73
#define TX_MAX_PENDING		1024
74
#define TX_DEF_PENDING		127
75 76 77 78 79

#define TX_WATCHDOG		(5 * HZ)
#define NAPI_WEIGHT		64
#define PHY_RETRIES		1000

80 81
#define SKY2_EEPROM_MAGIC	0x9955aabb

M
Mike McCormack 已提交
82
#define RING_NEXT(x, s)	(((x)+1) & ((s)-1))
83

84
static const u32 default_msg =
S
Stephen Hemminger 已提交
85 86
    NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
    | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
87
    | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
88

S
Stephen Hemminger 已提交
89
static int debug = -1;		/* defaults above */
90 91 92
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

93
static int copybreak __read_mostly = 128;
94 95 96
module_param(copybreak, int, 0);
MODULE_PARM_DESC(copybreak, "Receive copy threshold");

97 98 99 100
static int disable_msi = 0;
module_param(disable_msi, int, 0);
MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");

101
static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
102 103
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
S
Stephen Hemminger 已提交
104
	{ PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
105
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },	/* DGE-560T */
106
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, 	/* DGE-550SX */
107
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) },	/* DGE-560SX */
S
Stephen Hemminger 已提交
108
	{ PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) },	/* DGE-550T */
109 110 111 112 113 114 115 116 117 118 119 120
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
S
Stephen Hemminger 已提交
121
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
S
Stephen Hemminger 已提交
122
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
123
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
S
Stephen Hemminger 已提交
124
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
S
Stephen Hemminger 已提交
125
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
126 127 128 129 130
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
S
Stephen Hemminger 已提交
131
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
132 133 134
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
S
Stephen Hemminger 已提交
135 136
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
137
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
S
Stephen Hemminger 已提交
138
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
139 140
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
S
Stephen Hemminger 已提交
141
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
S
Stephen Hemminger 已提交
142
	{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
143 144
	{ 0 }
};
S
Stephen Hemminger 已提交
145

146 147 148 149 150
MODULE_DEVICE_TABLE(pci, sky2_id_table);

/* Avoid conditionals by using array */
static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
S
Stephen Hemminger 已提交
151
static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
152

153 154
static void sky2_set_multicast(struct net_device *dev);

S
Stephen Hemminger 已提交
155
/* Access to PHY via serial interconnect */
156
static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
157 158 159 160 161 162 163 164
{
	int i;

	gma_write16(hw, port, GM_SMI_DATA, val);
	gma_write16(hw, port, GM_SMI_CTRL,
		    GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
165 166 167 168 169
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (!(ctrl & GM_SMI_CT_BUSY))
170
			return 0;
S
Stephen Hemminger 已提交
171 172

		udelay(10);
173
	}
174

M
Mike McCormack 已提交
175
	dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
176
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
177 178 179 180

io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
181 182
}

183
static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
184 185 186
{
	int i;

S
Stephen Hemminger 已提交
187
	gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
188 189 190
		    | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);

	for (i = 0; i < PHY_RETRIES; i++) {
S
Stephen Hemminger 已提交
191 192 193 194 195
		u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
		if (ctrl == 0xffff)
			goto io_error;

		if (ctrl & GM_SMI_CT_RD_VAL) {
196 197 198 199
			*val = gma_read16(hw, port, GM_SMI_DATA);
			return 0;
		}

S
Stephen Hemminger 已提交
200
		udelay(10);
201 202
	}

S
Stephen Hemminger 已提交
203
	dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
204
	return -ETIMEDOUT;
S
Stephen Hemminger 已提交
205 206 207
io_error:
	dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
	return -EIO;
208 209
}

S
Stephen Hemminger 已提交
210
static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
211 212
{
	u16 v;
S
Stephen Hemminger 已提交
213
	__gm_phy_read(hw, port, reg, &v);
214
	return v;
215 216
}

217

218 219 220 221 222
static void sky2_power_on(struct sky2_hw *hw)
{
	/* switch power to VCC (WA for VAUX problem) */
	sky2_write8(hw, B0_POWER_CTRL,
		    PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
223

224 225
	/* disable Core Clock Division, */
	sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
226

S
stephen hemminger 已提交
227
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
228 229 230 231 232 233 234
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
	else
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
235

236
	if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
237
		u32 reg;
238

239
		sky2_pci_write32(hw, PCI_DEV_REG3, 0);
240

241
		reg = sky2_pci_read32(hw, PCI_DEV_REG4);
242 243
		/* set all bits to 0 except bits 15..12 and 8 */
		reg &= P_ASPM_CONTROL_MSK;
244
		sky2_pci_write32(hw, PCI_DEV_REG4, reg);
245

246
		reg = sky2_pci_read32(hw, PCI_DEV_REG5);
247 248
		/* set all bits to 0 except bits 28 & 27 */
		reg &= P_CTL_TIM_VMAIN_AV_MSK;
249
		sky2_pci_write32(hw, PCI_DEV_REG5, reg);
250

251
		sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
S
Stephen Hemminger 已提交
252

S
stephen hemminger 已提交
253 254
		sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);

S
Stephen Hemminger 已提交
255 256 257 258
		/* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
		reg = sky2_read32(hw, B2_GP_IO);
		reg |= GLB_GPIO_STAT_RACE_DIS;
		sky2_write32(hw, B2_GP_IO, reg);
259 260

		sky2_read32(hw, B2_GP_IO);
261
	}
262 263 264

	/* Turn on "driver loaded" LED */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
265
}
266

267 268
static void sky2_power_aux(struct sky2_hw *hw)
{
S
stephen hemminger 已提交
269
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
270 271 272 273 274 275 276 277
		sky2_write8(hw, B2_Y2_CLK_GATE, 0);
	else
		/* enable bits are inverted */
		sky2_write8(hw, B2_Y2_CLK_GATE,
			    Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
			    Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
			    Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);

278 279 280
	/* switch power to VAUX if supported and PME from D3cold */
	if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
	     pci_pme_capable(hw->pdev, PCI_D3cold))
281 282 283
		sky2_write8(hw, B0_POWER_CTRL,
			    (PC_VAUX_ENA | PC_VCC_ENA |
			     PC_VAUX_ON | PC_VCC_OFF));
284 285 286

	/* turn off "driver loaded LED" */
	sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
287 288
}

289
static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
290 291 292 293 294
{
	u16 reg;

	/* disable all GMAC IRQ's */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
S
Stephen Hemminger 已提交
295

296 297 298 299 300 301 302 303 304 305
	gma_write16(hw, port, GM_MC_ADDR_H1, 0);	/* clear MC hash */
	gma_write16(hw, port, GM_MC_ADDR_H2, 0);
	gma_write16(hw, port, GM_MC_ADDR_H3, 0);
	gma_write16(hw, port, GM_MC_ADDR_H4, 0);

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
	gma_write16(hw, port, GM_RX_CTRL, reg);
}

306 307 308 309 310 311 312 313 314 315
/* flow control to advertise bits */
static const u16 copper_fc_adv[] = {
	[FC_NONE]	= 0,
	[FC_TX]		= PHY_M_AN_ASP,
	[FC_RX]		= PHY_M_AN_PC,
	[FC_BOTH]	= PHY_M_AN_PC | PHY_M_AN_ASP,
};

/* flow control to advertise bits when using 1000BaseX */
static const u16 fiber_fc_adv[] = {
316
	[FC_NONE] = PHY_M_P_NO_PAUSE_X,
317 318
	[FC_TX]   = PHY_M_P_ASYM_MD_X,
	[FC_RX]	  = PHY_M_P_SYM_MD_X,
319
	[FC_BOTH] = PHY_M_P_BOTH_MD_X,
320 321 322 323 324 325 326 327 328 329 330
};

/* flow control to GMA disable bits */
static const u16 gm_fc_disable[] = {
	[FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
	[FC_TX]	  = GM_GPCR_FC_RX_DIS,
	[FC_RX]	  = GM_GPCR_FC_TX_DIS,
	[FC_BOTH] = 0,
};


331 332 333
static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
334
	u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
335

S
Stephen Hemminger 已提交
336
	if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
337
	    !(hw->flags & SKY2_HW_NEWER_PHY)) {
338 339 340
		u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);

		ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
S
Stephen Hemminger 已提交
341
			   PHY_M_EC_MAC_S_MSK);
342 343
		ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);

S
Stephen Hemminger 已提交
344
		/* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
345
		if (hw->chip_id == CHIP_ID_YUKON_EC)
S
Stephen Hemminger 已提交
346
			/* set downshift counter to 3x and enable downshift */
347 348
			ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
		else
S
Stephen Hemminger 已提交
349 350
			/* set master & slave downshift counter to 1x */
			ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
351 352 353 354 355

		gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
	}

	ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
S
Stephen Hemminger 已提交
356
	if (sky2_is_copper(hw)) {
S
Stephen Hemminger 已提交
357
		if (!(hw->flags & SKY2_HW_GIGABIT)) {
358 359
			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
S
Stephen Hemminger 已提交
360 361 362 363 364 365 366 367 368 369

			if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
			    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
				u16 spec;

				/* Enable Class A driver for FE+ A0 */
				spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
				spec |= PHY_M_FESC_SEL_CL_A;
				gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
			}
370 371 372 373 374 375 376
		} else {
			/* disable energy detect */
			ctrl &= ~PHY_M_PC_EN_DET_MSK;

			/* enable automatic crossover */
			ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);

S
Stephen Hemminger 已提交
377
			/* downshift on PHY 88E1112 and 88E1149 is changed */
378 379
			if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
			     (hw->flags & SKY2_HW_NEWER_PHY)) {
S
Stephen Hemminger 已提交
380
				/* set downshift counter to 3x and enable downshift */
381 382 383 384 385 386 387 388 389
				ctrl &= ~PHY_M_PC_DSC_MSK;
				ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
			}
		}
	} else {
		/* workaround for deviation #4.88 (CRC errors) */
		/* disable Automatic Crossover */

		ctrl &= ~PHY_M_PC_MDIX_MSK;
S
Stephen Hemminger 已提交
390
	}
391

S
Stephen Hemminger 已提交
392 393 394
	gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

	/* special setup for PHY 88E1112 Fiber */
395
	if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
S
Stephen Hemminger 已提交
396
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
397

S
Stephen Hemminger 已提交
398 399 400 401 402 403 404 405
		/* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl &= ~PHY_M_MAC_MD_MSK;
		ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		if (hw->pmd_type  == 'P') {
406 407
			/* select page 1 to access Fiber registers */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
S
Stephen Hemminger 已提交
408 409 410 411

			/* for SFP-module set SIGDET polarity to low */
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
			ctrl |= PHY_M_FIB_SIGD_POL;
412
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
413
		}
S
Stephen Hemminger 已提交
414 415

		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
416 417
	}

S
Stephen Hemminger 已提交
418
	ctrl = PHY_CT_RESET;
419 420
	ct1000 = 0;
	adv = PHY_AN_CSMA;
421
	reg = 0;
422

S
Stephen Hemminger 已提交
423
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
S
Stephen Hemminger 已提交
424
		if (sky2_is_copper(hw)) {
425 426 427 428 429 430 431 432 433 434 435 436
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				ct1000 |= PHY_M_1000C_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				ct1000 |= PHY_M_1000C_AHD;
			if (sky2->advertising & ADVERTISED_100baseT_Full)
				adv |= PHY_M_AN_100_FD;
			if (sky2->advertising & ADVERTISED_100baseT_Half)
				adv |= PHY_M_AN_100_HD;
			if (sky2->advertising & ADVERTISED_10baseT_Full)
				adv |= PHY_M_AN_10_FD;
			if (sky2->advertising & ADVERTISED_10baseT_Half)
				adv |= PHY_M_AN_10_HD;
S
Stephen Hemminger 已提交
437

S
Stephen Hemminger 已提交
438 439 440 441 442
		} else {	/* special defines for FIBER (88E1040S only) */
			if (sky2->advertising & ADVERTISED_1000baseT_Full)
				adv |= PHY_M_AN_1000X_AFD;
			if (sky2->advertising & ADVERTISED_1000baseT_Half)
				adv |= PHY_M_AN_1000X_AHD;
S
Stephen Hemminger 已提交
443
		}
444 445 446 447 448 449 450

		/* Restart Auto-negotiation */
		ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
	} else {
		/* forced speed/duplex settings */
		ct1000 = PHY_M_1000C_MSE;

S
Stephen Hemminger 已提交
451 452
		/* Disable auto update for duplex flow control and duplex */
		reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
453 454 455 456

		switch (sky2->speed) {
		case SPEED_1000:
			ctrl |= PHY_CT_SP1000;
457
			reg |= GM_GPCR_SPEED_1000;
458 459 460
			break;
		case SPEED_100:
			ctrl |= PHY_CT_SP100;
461
			reg |= GM_GPCR_SPEED_100;
462 463 464
			break;
		}

465 466 467
		if (sky2->duplex == DUPLEX_FULL) {
			reg |= GM_GPCR_DUP_FULL;
			ctrl |= PHY_CT_DUP_MD;
468 469
		} else if (sky2->speed < SPEED_1000)
			sky2->flow_mode = FC_NONE;
S
Stephen Hemminger 已提交
470
	}
471

S
Stephen Hemminger 已提交
472 473 474 475 476 477 478
	if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
		if (sky2_is_copper(hw))
			adv |= copper_fc_adv[sky2->flow_mode];
		else
			adv |= fiber_fc_adv[sky2->flow_mode];
	} else {
		reg |= GM_GPCR_AU_FCT_DIS;
479
 		reg |= gm_fc_disable[sky2->flow_mode];
480 481

		/* Forward pause packets to GMAC? */
482
		if (sky2->flow_mode & FC_RX)
483 484 485
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
		else
			sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
486 487
	}

488 489
	gma_write16(hw, port, GM_GP_CTRL, reg);

S
Stephen Hemminger 已提交
490
	if (hw->flags & SKY2_HW_GIGABIT)
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
		gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);

	gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
	gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);

	/* Setup Phy LED's */
	ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
	ledover = 0;

	switch (hw->chip_id) {
	case CHIP_ID_YUKON_FE:
		/* on 88E3082 these bits are at 11..9 (shifted left) */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;

		ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);

		/* delete ACT LED control bits */
		ctrl &= ~PHY_M_FELP_LED1_MSK;
		/* change ACT LED control to blink mode */
		ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

S
Stephen Hemminger 已提交
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	case CHIP_ID_YUKON_FE_P:
		/* Enable Link Partner Next Page */
		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		ctrl |= PHY_M_PC_ENA_LIP_NP;

		/* disable Energy Detect and enable scrambler */
		ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
		ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
			PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
			PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);

		gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
		break;

531
	case CHIP_ID_YUKON_XL:
S
Stephen Hemminger 已提交
532
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
533 534 535 536 537

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
538 539 540 541 542
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(7) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));	/* 1000 Mbps */
543 544 545

		/* set Polarity Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
S
Stephen Hemminger 已提交
546 547 548 549 550 551
			     (PHY_M_POLC_LS1_P_MIX(4) |
			      PHY_M_POLC_IS0_P_MIX(4) |
			      PHY_M_POLC_LOS_CTRL(2) |
			      PHY_M_POLC_INIT_CTRL(2) |
			      PHY_M_POLC_STA1_CTRL(2) |
			      PHY_M_POLC_STA0_CTRL(2)));
552 553

		/* restore page register */
S
Stephen Hemminger 已提交
554
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
555
		break;
S
Stephen Hemminger 已提交
556

557
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
558
	case CHIP_ID_YUKON_EX:
559
	case CHIP_ID_YUKON_SUPR:
560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);

		/* select page 3 to access LED control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

		/* set LED Function Control register */
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
			     (PHY_M_LEDC_LOS_CTRL(1) |	/* LINK/ACT */
			      PHY_M_LEDC_INIT_CTRL(8) |	/* 10 Mbps */
			      PHY_M_LEDC_STA1_CTRL(7) |	/* 100 Mbps */
			      PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */

		/* set Blink Rate in LED Timer Control Register */
		gm_phy_write(hw, port, PHY_MARV_INT_MASK,
			     ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
		/* restore page register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
		break;
578 579 580 581

	default:
		/* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
		ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
S
Stephen Hemminger 已提交
582

583
		/* turn off the Rx LED (LED_RX) */
S
Stephen Hemminger 已提交
584
		ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
585 586
	}

S
Stephen Hemminger 已提交
587
	if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
588
		/* apply fixes in PHY AFE */
589 590
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);

591
		/* increase differential signal amplitude in 10BASE-T */
592 593
		gm_phy_write(hw, port, 0x18, 0xaa99);
		gm_phy_write(hw, port, 0x17, 0x2011);
594

S
Stephen Hemminger 已提交
595 596 597 598 599
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
			/* fix for IEEE A/B Symmetry failure in 1000BASE-T */
			gm_phy_write(hw, port, 0x18, 0xa204);
			gm_phy_write(hw, port, 0x17, 0x2002);
		}
600 601

		/* set page register to 0 */
602
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
603 604 605 606 607
	} else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		   hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* apply workaround for integrated resistors calibration */
		gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
		gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
S
Stephen Hemminger 已提交
608 609 610 611 612 613 614 615 616 617
	} else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
		/* apply fixes in PHY AFE */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);

		/* apply RDAC termination workaround */
		gm_phy_write(hw, port, 24, 0x2800);
		gm_phy_write(hw, port, 23, 0x2001);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
S
Stephen Hemminger 已提交
618 619
	} else if (hw->chip_id != CHIP_ID_YUKON_EX &&
		   hw->chip_id < CHIP_ID_YUKON_SUPR) {
S
Stephen Hemminger 已提交
620
		/* no effect on Yukon-XL */
621
		gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
622

623 624
		if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
		    sky2->speed == SPEED_100) {
625
			/* turn on 100 Mbps LED (LED_LINK100) */
S
Stephen Hemminger 已提交
626
			ledover |= PHY_M_LED_MO_100(MO_LED_ON);
627
		}
628

629 630 631 632
		if (ledover)
			gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);

	}
633

S
shemminger@osdl.org 已提交
634
	/* Enable phy interrupt on auto-negotiation complete (or link up) */
S
Stephen Hemminger 已提交
635
	if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
636 637 638 639 640
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
	else
		gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
}

641 642 643 644
static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };

static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
645 646 647
{
	u32 reg1;

648
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
649
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
650
	reg1 &= ~phy_power[port];
651

S
stephen hemminger 已提交
652
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
653 654
		reg1 |= coma_mode[port];

655
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
656
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
657
	sky2_pci_read32(hw, PCI_DEV_REG1);
658 659 660 661 662

	if (hw->chip_id == CHIP_ID_YUKON_FE)
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
	else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
		sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
663
}
664

665 666 667
static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
{
	u32 reg1;
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	u16 ctrl;

	/* release GPHY Control reset */
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);

	/* release GMAC reset */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	if (hw->flags & SKY2_HW_NEWER_PHY) {
		/* select page 2 to access MAC control register */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);

		ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
		/* allow GMII Power Down */
		ctrl &= ~PHY_M_MAC_GMIF_PUP;
		gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);

		/* set page register back to 0 */
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
	}

	/* setup General Purpose Control Register */
	gma_write16(hw, port, GM_GP_CTRL,
S
Stephen Hemminger 已提交
691 692 693
		    GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
		    GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
		    GM_GPCR_AU_SPD_DIS);
694 695 696

	if (hw->chip_id != CHIP_ID_YUKON_EC) {
		if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
697 698
			/* select page 2 to access MAC control register */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
699

700
			ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
701 702 703
			/* enable Power Down */
			ctrl |= PHY_M_PC_POW_D_ENA;
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
704 705 706

			/* set page register back to 0 */
			gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
707 708 709 710 711
		}

		/* set IEEE compatible Power Down Mode (dev. #4.99) */
		gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
	}
712

713
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
714
	reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
715
	reg1 |= phy_power[port];		/* set PHY to PowerDown/COMA Mode */
716
	sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
717
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731
/* Enable Rx/Tx */
static void sky2_enable_rx_tx(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
	gma_write16(hw, port, GM_GP_CTRL, reg);
}

732 733 734
/* Force a renegotiation */
static void sky2_phy_reinit(struct sky2_port *sky2)
{
735
	spin_lock_bh(&sky2->phy_lock);
736
	sky2_phy_init(sky2->hw, sky2->port);
737
	sky2_enable_rx_tx(sky2);
738
	spin_unlock_bh(&sky2->phy_lock);
739 740
}

741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
/* Put device in state to listen for Wake On Lan */
static void sky2_wol_init(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	enum flow_control save_mode;
	u16 ctrl;

	/* Bring hardware out of reset */
	sky2_write16(hw, B0_CTST, CS_RST_CLR);
	sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

	/* Force to 10/100
	 * sky2_reset will re-enable on resume
	 */
	save_mode = sky2->flow_mode;
	ctrl = sky2->advertising;

	sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
	sky2->flow_mode = FC_NONE;
764 765 766 767 768

	spin_lock_bh(&sky2->phy_lock);
	sky2_phy_power_up(hw, port);
	sky2_phy_init(hw, port);
	spin_unlock_bh(&sky2->phy_lock);
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792

	sky2->flow_mode = save_mode;
	sky2->advertising = ctrl;

	/* Set GMAC to no flow control and auto update for speed/duplex */
	gma_write16(hw, port, GM_GP_CTRL,
		    GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
		    GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);

	/* Set WOL address */
	memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
		    sky2->netdev->dev_addr, ETH_ALEN);

	/* Turn on appropriate WOL control bits */
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
	ctrl = 0;
	if (sky2->wol & WAKE_PHY)
		ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
	else
		ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;

	if (sky2->wol & WAKE_MAGIC)
		ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
	else
793
		ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
794 795 796 797

	ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
	sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);

S
stephen hemminger 已提交
798 799 800
	/* Disable PiG firmware */
	sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);

801 802 803 804
	/* block receiver */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
}

805 806
static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
{
S
Stephen Hemminger 已提交
807 808
	struct net_device *dev = hw->dev[port];

809 810
	if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
	      hw->chip_rev != CHIP_REV_YU_EX_A0) ||
811
	     hw->chip_id >= CHIP_ID_YUKON_FE_P) {
812
		/* Yukon-Extreme B0 and further Extreme devices */
S
stephen hemminger 已提交
813 814 815 816 817
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
	} else if (dev->mtu > ETH_DATA_LEN) {
		/* set Tx GMAC FIFO Almost Empty Threshold */
		sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
			     (ECU_JUMBO_WM << 16) | ECU_AE_THR);
S
Stephen Hemminger 已提交
818

S
stephen hemminger 已提交
819 820 821
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
	} else
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
822 823
}

824 825 826 827
static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
	u16 reg;
A
Al Viro 已提交
828
	u32 rx_reg;
829 830 831
	int i;
	const u8 *addr = hw->dev[port]->dev_addr;

832 833
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
834 835 836

	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);

S
stephen hemminger 已提交
837 838 839
	if (hw->chip_id == CHIP_ID_YUKON_XL &&
	    hw->chip_rev == CHIP_REV_YU_XL_A0 &&
	    port == 1) {
840 841 842 843 844 845 846 847 848 849 850
		/* WA DEV_472 -- looks like crossed wires on port 2 */
		/* clear GMAC 1 Control reset */
		sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
		do {
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
			sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
		} while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
			 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
			 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
	}

S
Stephen Hemminger 已提交
851
	sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
852

853 854 855
	/* Enable Transmit FIFO Underrun */
	sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);

856
	spin_lock_bh(&sky2->phy_lock);
857
	sky2_phy_power_up(hw, port);
858
	sky2_phy_init(hw, port);
859
	spin_unlock_bh(&sky2->phy_lock);
860 861 862 863 864

	/* MIB clear */
	reg = gma_read16(hw, port, GM_PHY_ADDR);
	gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);

865 866
	for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
		gma_read16(hw, port, i);
867 868 869 870 871 872 873
	gma_write16(hw, port, GM_PHY_ADDR, reg);

	/* transmit control */
	gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));

	/* receive control reg: unicast + multicast + no FCS  */
	gma_write16(hw, port, GM_RX_CTRL,
S
Stephen Hemminger 已提交
874
		    GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
875 876 877 878 879 880 881 882 883 884 885 886 887

	/* transmit flow control */
	gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);

	/* transmit parameter */
	gma_write16(hw, port, GM_TX_PARAM,
		    TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
		    TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
		    TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
		    TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));

	/* serial mode register */
	reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
888
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
889

890
	if (hw->dev[port]->mtu > ETH_DATA_LEN)
891 892
		reg |= GM_SMOD_JUMBO_ENA;

893 894 895 896
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_B1)
		reg |= GM_NEW_FLOW_CTRL;

897 898 899 900 901
	gma_write16(hw, port, GM_SERIAL_MODE, reg);

	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);

S
Stephen Hemminger 已提交
902 903 904 905
	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);

	/* ignore counter overflows */
906 907 908 909 910 911
	gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
	gma_write16(hw, port, GM_TR_IRQ_MSK, 0);

	/* Configure Rx MAC FIFO */
	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
A
Al Viro 已提交
912
	rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
S
Stephen Hemminger 已提交
913 914
	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_FE_P)
A
Al Viro 已提交
915
		rx_reg |= GMF_RX_OVER_ON;
916

A
Al Viro 已提交
917
	sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
918

S
Stephen Hemminger 已提交
919 920 921 922 923 924 925
	if (hw->chip_id == CHIP_ID_YUKON_XL) {
		/* Hardware errata - clear flush mask */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
	} else {
		/* Flush Rx MAC FIFO on any flow control or error */
		sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
	}
926

927
	/* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug  */
S
Stephen Hemminger 已提交
928 929 930 931 932 933
	reg = RX_GMF_FL_THR_DEF + 1;
	/* Another magic mystery workaround from sk98lin */
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0)
		reg = 0x178;
	sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
934 935 936 937

	/* Configure Tx MAC FIFO */
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
	sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
938

939
	/* On chips without ram buffer, pause is controled by MAC level */
940
	if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
941
		/* Pause threshold is scaled by 8 in bytes */
942 943
		if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
		    hw->chip_rev == CHIP_REV_YU_FE2_A0)
944 945 946 947 948
			reg = 1568 / 8;
		else
			reg = 1024 / 8;
		sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
		sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
949

950
		sky2_set_tx_stfwd(hw, port);
951 952
	}

953 954 955 956 957 958 959
	if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    hw->chip_rev == CHIP_REV_YU_FE2_A0) {
		/* disable dynamic watermark */
		reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
		reg &= ~TX_DYN_WM_ENA;
		sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
	}
960 961
}

962 963
/* Assign Ram Buffer allocation to queue */
static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
964
{
965 966 967 968 969 970
	u32 end;

	/* convert from K bytes to qwords used for hw register */
	start *= 1024/8;
	space *= 1024/8;
	end = start + space - 1;
S
Stephen Hemminger 已提交
971

972 973 974 975 976 977 978
	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
	sky2_write32(hw, RB_ADDR(q, RB_START), start);
	sky2_write32(hw, RB_ADDR(q, RB_END), end);
	sky2_write32(hw, RB_ADDR(q, RB_WP), start);
	sky2_write32(hw, RB_ADDR(q, RB_RP), start);

	if (q == Q_R1 || q == Q_R2) {
979
		u32 tp = space - space/4;
S
Stephen Hemminger 已提交
980

981 982 983 984 985 986
		/* On receive queue's set the thresholds
		 * give receiver priority when > 3/4 full
		 * send pause when down to 2K
		 */
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
S
Stephen Hemminger 已提交
987

988 989 990
		tp = space - 2048/8;
		sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
		sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
991 992 993 994 995 996 997 998
	} else {
		/* Enable store & forward on Tx queue's because
		 * Tx FIFO is only 1K on Yukon
		 */
		sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
	}

	sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
S
Stephen Hemminger 已提交
999
	sky2_read8(hw, RB_ADDR(q, RB_CTRL));
1000 1001 1002
}

/* Setup Bus Memory Interface */
1003
static void sky2_qset(struct sky2_hw *hw, u16 q)
1004 1005 1006 1007
{
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
1008
	sky2_write32(hw, Q_ADDR(q, Q_WM),  BMU_WM_DEFAULT);
1009 1010 1011 1012 1013
}

/* Setup prefetch unit registers. This is the interface between
 * hardware and driver list elements
 */
1014
static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
1015
			       dma_addr_t addr, u32 last)
1016 1017 1018
{
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
1019 1020
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
1021 1022
	sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
	sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
S
Stephen Hemminger 已提交
1023 1024

	sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
1025 1026
}

1027
static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
S
Stephen Hemminger 已提交
1028
{
1029
	struct sky2_tx_le *le = sky2->tx_le + *slot;
S
Stephen Hemminger 已提交
1030

1031
	*slot = RING_NEXT(*slot, sky2->tx_ring_size);
1032
	le->ctrl = 0;
S
Stephen Hemminger 已提交
1033 1034
	return le;
}
1035

1036 1037 1038 1039 1040 1041 1042 1043
static void tx_init(struct sky2_port *sky2)
{
	struct sky2_tx_le *le;

	sky2->tx_prod = sky2->tx_cons = 0;
	sky2->tx_tcpsum = 0;
	sky2->tx_last_mss = 0;

1044
	le = get_tx_le(sky2, &sky2->tx_prod);
1045 1046
	le->addr = 0;
	le->opcode = OP_ADDR64 | HW_OWNER;
1047
	sky2->tx_last_upper = 0;
1048 1049
}

1050 1051
/* Update chip's next pointer */
static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
1052
{
S
Stephen Hemminger 已提交
1053
	/* Make sure write' to descriptors are complete before we tell hardware */
1054
	wmb();
S
Stephen Hemminger 已提交
1055 1056 1057 1058
	sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);

	/* Synchronize I/O on since next processor may write to tail */
	mmiowb();
1059 1060
}

S
Stephen Hemminger 已提交
1061

1062 1063 1064
static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
{
	struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
1065
	sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
1066
	le->ctrl = 0;
1067 1068 1069
	return le;
}

M
Mike McCormack 已提交
1070
static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
{
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	/* Stopping point for hardware truncation */
	return (size - 8) / sizeof(u32);
}

M
Mike McCormack 已提交
1081
static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
{
	struct rx_ring_info *re;
	unsigned size;

	/* Space needed for frame data + headers rounded up */
	size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);

	sky2->rx_nfrags = size >> PAGE_SHIFT;
	BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));

	/* Compute residue after pages */
	size -= sky2->rx_nfrags << PAGE_SHIFT;

	/* Optimize to handle small packets and headers */
	if (size < copybreak)
		size = copybreak;
	if (size < ETH_HLEN)
		size = ETH_HLEN;

	return size;
}

1104
/* Build description to hardware for one receive segment */
M
Mike McCormack 已提交
1105
static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1106
			dma_addr_t map, unsigned len)
1107 1108 1109
{
	struct sky2_rx_le *le;

1110
	if (sizeof(dma_addr_t) > sizeof(u32)) {
1111
		le = sky2_next_rx(sky2);
1112
		le->addr = cpu_to_le32(upper_32_bits(map));
1113 1114
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
S
Stephen Hemminger 已提交
1115

1116
	le = sky2_next_rx(sky2);
1117
	le->addr = cpu_to_le32(lower_32_bits(map));
1118
	le->length = cpu_to_le16(len);
1119
	le->opcode = op | HW_OWNER;
1120 1121
}

1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
/* Build description to hardware for one possibly fragmented skb */
static void sky2_rx_submit(struct sky2_port *sky2,
			   const struct rx_ring_info *re)
{
	int i;

	sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);

	for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
		sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
}


1135
static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
1136 1137 1138 1139 1140 1141
			    unsigned size)
{
	struct sk_buff *skb = re->skb;
	int i;

	re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1142 1143
	if (pci_dma_mapping_error(pdev, re->data_addr))
		goto mapping_error;
1144

1145
	dma_unmap_len_set(re, data_size, size);
1146

1147 1148 1149 1150 1151 1152
	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		re->frag_addr[i] = pci_map_page(pdev, frag->page,
						frag->page_offset,
						frag->size,
1153
						PCI_DMA_FROMDEVICE);
1154 1155 1156 1157

		if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
			goto map_page_error;
	}
1158
	return 0;
1159 1160 1161 1162 1163 1164 1165 1166

map_page_error:
	while (--i >= 0) {
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
	}

1167
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1168 1169 1170 1171 1172 1173 1174
			 PCI_DMA_FROMDEVICE);

mapping_error:
	if (net_ratelimit())
		dev_warn(&pdev->dev, "%s: rx mapping error\n",
			 skb->dev->name);
	return -EIO;
1175 1176 1177 1178 1179 1180 1181
}

static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
{
	struct sk_buff *skb = re->skb;
	int i;

1182
	pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
1183 1184 1185 1186 1187 1188 1189
			 PCI_DMA_FROMDEVICE);

	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
		pci_unmap_page(pdev, re->frag_addr[i],
			       skb_shinfo(skb)->frags[i].size,
			       PCI_DMA_FROMDEVICE);
}
S
Stephen Hemminger 已提交
1190

1191 1192 1193 1194
/* Tell chip where to start receive checksum.
 * Actually has two checksums, but set both same to avoid possible byte
 * order problems.
 */
S
Stephen Hemminger 已提交
1195
static void rx_set_checksum(struct sky2_port *sky2)
1196
{
1197
	struct sky2_rx_le *le = sky2_next_rx(sky2);
S
Stephen Hemminger 已提交
1198

1199 1200 1201
	le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
	le->ctrl = 0;
	le->opcode = OP_TCPSTART | HW_OWNER;
1202

1203 1204
	sky2_write32(sky2->hw,
		     Q_ADDR(rxqaddr[sky2->port], Q_CSR),
S
Stephen Hemminger 已提交
1205 1206
		     (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
		     ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
1207 1208
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
/* Enable/disable receive hash calculation (RSS) */
static void rx_set_rss(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int i, nkeys = 4;

	/* Supports IPv6 and other modes */
	if (hw->flags & SKY2_HW_NEW_LE) {
		nkeys = 10;
		sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
	}

	/* Program RSS initial values */
	if (dev->features & NETIF_F_RXHASH) {
		u32 key[nkeys];

		get_random_bytes(key, nkeys * sizeof(u32));
		for (i = 0; i < nkeys; i++)
			sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
				     key[i]);

		/* Need to turn on (undocumented) flag to make hashing work  */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
			     RX_STFW_ENA);

		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_ENA_RX_RSS_HASH);
	} else
		sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_RSS_HASH);
}

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
/*
 * The RX Stop command will not work for Yukon-2 if the BMU does not
 * reach the end of packet and since we can't make sure that we have
 * incoming data, we must reset the BMU while it is not doing a DMA
 * transfer. Since it is possible that the RX path is still active,
 * the RX RAM buffer will be stopped first, so any possible incoming
 * data will not trigger a DMA. After the RAM buffer is stopped, the
 * BMU is polled until any DMA in progress is ended and only then it
 * will be reset.
 */
static void sky2_rx_stop(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned rxq = rxqaddr[sky2->port];
	int i;

	/* disable the RAM Buffer receive queue */
	sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);

	for (i = 0; i < 0xffff; i++)
		if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
		    == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
			goto stopped;

1266
	netdev_warn(sky2->netdev, "receiver stop failed\n");
1267 1268 1269 1270 1271
stopped:
	sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);

	/* reset the Rx prefetch unit */
	sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1272
	mmiowb();
1273
}
S
Stephen Hemminger 已提交
1274

S
shemminger@osdl.org 已提交
1275
/* Clean out receive buffer area, assumes receiver hardware stopped */
1276 1277 1278 1279 1280
static void sky2_rx_clean(struct sky2_port *sky2)
{
	unsigned i;

	memset(sky2->rx_le, 0, RX_LE_BYTES);
S
Stephen Hemminger 已提交
1281
	for (i = 0; i < sky2->rx_pending; i++) {
1282
		struct rx_ring_info *re = sky2->rx_ring + i;
1283 1284

		if (re->skb) {
1285
			sky2_rx_unmap_skb(sky2->hw->pdev, re);
1286 1287 1288 1289 1290 1291
			kfree_skb(re->skb);
			re->skb = NULL;
		}
	}
}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
/* Basic MII support */
static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
{
	struct mii_ioctl_data *data = if_mii(ifr);
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	int err = -EOPNOTSUPP;

	if (!netif_running(dev))
		return -ENODEV;	/* Phy still in reset */

1303
	switch (cmd) {
1304 1305 1306 1307 1308 1309
	case SIOCGMIIPHY:
		data->phy_id = PHY_ADDR_MARV;

		/* fallthru */
	case SIOCGMIIREG: {
		u16 val = 0;
1310

1311
		spin_lock_bh(&sky2->phy_lock);
1312
		err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
1313
		spin_unlock_bh(&sky2->phy_lock);
1314

1315 1316 1317 1318 1319
		data->val_out = val;
		break;
	}

	case SIOCSMIIREG:
1320
		spin_lock_bh(&sky2->phy_lock);
1321 1322
		err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
				   data->val_in);
1323
		spin_unlock_bh(&sky2->phy_lock);
1324 1325 1326 1327 1328
		break;
	}
	return err;
}

1329
#ifdef SKY2_VLAN_TAG_USED
1330
static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
1331
{
1332
	if (onoff) {
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_ON);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_ON);
	} else {
		sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
			     RX_VLAN_STRIP_OFF);
		sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
			     TX_VLAN_TAG_OFF);
	}
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
}

static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	u16 port = sky2->port;

	netif_tx_lock_bh(dev);
	napi_disable(&hw->napi);

	sky2->vlgrp = grp;
	sky2_set_vlan_mode(hw, port, grp != NULL);
1356

1357
	sky2_read32(hw, B0_Y2_SP_LISR);
1358
	napi_enable(&hw->napi);
1359
	netif_tx_unlock_bh(dev);
1360 1361 1362
}
#endif

S
Stephen Hemminger 已提交
1363 1364 1365 1366 1367 1368
/* Amount of required worst case padding in rx buffer */
static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
{
	return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
}

1369
/*
1370 1371
 * Allocate an skb for receiving. If the MTU is large enough
 * make the skb non-linear with a fragment list of pages.
1372
 */
1373
static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
1374 1375
{
	struct sk_buff *skb;
1376
	int i;
1377

S
Stephen Hemminger 已提交
1378 1379
	skb = netdev_alloc_skb(sky2->netdev,
			       sky2->rx_data_size + sky2_rx_pad(sky2->hw));
S
Stephen Hemminger 已提交
1380 1381 1382
	if (!skb)
		goto nomem;

1383
	if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
1384 1385 1386 1387 1388 1389 1390 1391 1392
		unsigned char *start;
		/*
		 * Workaround for a bug in FIFO that cause hang
		 * if the FIFO if the receive buffer is not 64 byte aligned.
		 * The buffer returned from netdev_alloc_skb is
		 * aligned except if slab debugging is enabled.
		 */
		start = PTR_ALIGN(skb->data, 8);
		skb_reserve(skb, start - skb->data);
S
Stephen Hemminger 已提交
1393
	} else
1394
		skb_reserve(skb, NET_IP_ALIGN);
1395 1396 1397 1398 1399 1400 1401

	for (i = 0; i < sky2->rx_nfrags; i++) {
		struct page *page = alloc_page(GFP_ATOMIC);

		if (!page)
			goto free_partial;
		skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
1402 1403 1404
	}

	return skb;
1405 1406 1407 1408
free_partial:
	kfree_skb(skb);
nomem:
	return NULL;
1409 1410
}

S
Stephen Hemminger 已提交
1411 1412 1413 1414 1415
static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
{
	sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
}

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned i;

	sky2->rx_data_size = sky2_get_rx_data_size(sky2);

	/* Fill Rx ring */
	for (i = 0; i < sky2->rx_pending; i++) {
		struct rx_ring_info *re = sky2->rx_ring + i;

		re->skb = sky2_rx_alloc(sky2);
		if (!re->skb)
			return -ENOMEM;

		if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
			dev_kfree_skb(re->skb);
			re->skb = NULL;
			return -ENOMEM;
		}
	}
	return 0;
}

1440
/*
1441
 * Setup receiver buffer pool.
1442 1443 1444 1445 1446 1447
 * Normal case this ends up creating one list element for skb
 * in the receive ring. Worst case if using large MTU and each
 * allocation falls on a different 64 bit region, that results
 * in 6 list elements per ring entry.
 * One element is used for checksum enable/disable, and one
 * extra to avoid wrap.
1448
 */
1449
static void sky2_rx_start(struct sky2_port *sky2)
1450
{
1451
	struct sky2_hw *hw = sky2->hw;
1452
	struct rx_ring_info *re;
1453
	unsigned rxq = rxqaddr[sky2->port];
1454
	unsigned i, thresh;
1455

1456
	sky2->rx_put = sky2->rx_next = 0;
1457
	sky2_qset(hw, rxq);
1458

1459 1460 1461 1462 1463 1464
	/* On PCI express lowering the watermark gives better performance */
	if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
		sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);

	/* These chips have no ram buffer?
	 * MAC Rx RAM Read is controlled by hardware */
1465
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1466
	    hw->chip_rev > CHIP_REV_YU_EC_U_A0)
S
Stephen Hemminger 已提交
1467
		sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
1468

1469 1470
	sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);

1471 1472
	if (!(hw->flags & SKY2_HW_NEW_LE))
		rx_set_checksum(sky2);
1473

1474 1475 1476
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
		rx_set_rss(sky2->netdev);

1477
	/* submit Rx ring */
S
Stephen Hemminger 已提交
1478
	for (i = 0; i < sky2->rx_pending; i++) {
1479 1480
		re = sky2->rx_ring + i;
		sky2_rx_submit(sky2, re);
1481 1482
	}

1483 1484 1485 1486 1487 1488
	/*
	 * The receiver hangs if it receives frames larger than the
	 * packet buffer. As a workaround, truncate oversize frames, but
	 * the register is limited to 9 bits, so if you do frames > 2052
	 * you better get the MTU right!
	 */
1489
	thresh = sky2_get_rx_threshold(sky2);
1490 1491 1492 1493 1494 1495 1496
	if (thresh > 0x1ff)
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
	else {
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
	}

1497
	/* Tell chip about available buffers */
S
Stephen Hemminger 已提交
1498
	sky2_rx_update(sky2, rxq);
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520

	if (hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		/*
		 * Disable flushing of non ASF packets;
		 * must be done after initializing the BMUs;
		 * drivers without ASF support should do this too, otherwise
		 * it may happen that they cannot run on ASF devices;
		 * remember that the MAC FIFO isn't reset during initialization.
		 */
		sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
	}

	if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
		/* Enable RX Home Address & Routing Header checksum fix */
		sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
			     RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);

		/* Enable TX Home Address & Routing Header checksum fix */
		sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
			     TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
	}
1521 1522
}

1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550
static int sky2_alloc_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

	/* must be power of 2 */
	sky2->tx_le = pci_alloc_consistent(hw->pdev,
					   sky2->tx_ring_size *
					   sizeof(struct sky2_tx_le),
					   &sky2->tx_le_map);
	if (!sky2->tx_le)
		goto nomem;

	sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
				GFP_KERNEL);
	if (!sky2->tx_ring)
		goto nomem;

	sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
					   &sky2->rx_le_map);
	if (!sky2->rx_le)
		goto nomem;
	memset(sky2->rx_le, 0, RX_LE_BYTES);

	sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
				GFP_KERNEL);
	if (!sky2->rx_ring)
		goto nomem;

1551
	return sky2_alloc_rx_skbs(sky2);
1552 1553 1554 1555 1556 1557 1558 1559
nomem:
	return -ENOMEM;
}

static void sky2_free_buffers(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;

1560 1561
	sky2_rx_clean(sky2);

1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
	if (sky2->rx_le) {
		pci_free_consistent(hw->pdev, RX_LE_BYTES,
				    sky2->rx_le, sky2->rx_le_map);
		sky2->rx_le = NULL;
	}
	if (sky2->tx_le) {
		pci_free_consistent(hw->pdev,
				    sky2->tx_ring_size * sizeof(struct sky2_tx_le),
				    sky2->tx_le, sky2->tx_le_map);
		sky2->tx_le = NULL;
	}
	kfree(sky2->tx_ring);
	kfree(sky2->rx_ring);

	sky2->tx_ring = NULL;
	sky2->rx_ring = NULL;
}

1580
static void sky2_hw_up(struct sky2_port *sky2)
1581 1582 1583
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1584 1585
	u32 ramsize;
	int cap;
1586
	struct net_device *otherdev = hw->dev[sky2->port^1];
1587

1588 1589
	tx_init(sky2);

1590 1591 1592
	/*
 	 * On dual port PCI-X card, there is an problem where status
	 * can be received out of order due to split transactions
1593
	 */
1594 1595 1596 1597
	if (otherdev && netif_running(otherdev) &&
 	    (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
 		u16 cmd;

1598
		cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1599
 		cmd &= ~PCI_X_CMD_MAX_SPLIT;
1600
 		sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1601
	}
1602 1603 1604

	sky2_mac_init(hw, port);

1605 1606 1607
	/* Register is number of 4K blocks on internal RAM buffer. */
	ramsize = sky2_read8(hw, B2_E_0) * 4;
	if (ramsize > 0) {
1608
		u32 rxspace;
1609

1610
		netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
1611 1612 1613 1614
		if (ramsize < 16)
			rxspace = ramsize / 2;
		else
			rxspace = 8 + (2*(ramsize - 16))/3;
1615

1616 1617 1618 1619 1620 1621 1622
		sky2_ramset(hw, rxqaddr[port], 0, rxspace);
		sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);

		/* Make sure SyncQ is disabled */
		sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
			    RB_RST_SET);
	}
S
Stephen Hemminger 已提交
1623

1624
	sky2_qset(hw, txqaddr[port]);
1625

1626 1627 1628 1629
	/* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
	if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);

1630
	/* Set almost empty threshold */
1631 1632
	if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
	    hw->chip_rev == CHIP_REV_YU_EC_U_A0)
1633
		sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
1634

1635
	sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1636
			   sky2->tx_ring_size - 1);
1637

1638 1639 1640 1641
#ifdef SKY2_VLAN_TAG_USED
	sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
#endif

1642
	sky2_rx_start(sky2);
1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660
}

/* Bring up network interface. */
static int sky2_up(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u32 imask;
	int err;

	netif_carrier_off(dev);

	err = sky2_alloc_buffers(sky2);
	if (err)
		goto err_out;

	sky2_hw_up(sky2);
1661 1662

	/* Enable interrupts from phy/mac for port */
1663
	imask = sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
1664
	imask |= portirq_msk[port];
1665
	sky2_write32(hw, B0_IMSK, imask);
S
Stephen Hemminger 已提交
1666
	sky2_read32(hw, B0_IMSK);
1667

1668
	netif_info(sky2, ifup, dev, "enabling interface\n");
1669

1670 1671 1672
	return 0;

err_out:
1673
	sky2_free_buffers(sky2);
1674 1675 1676
	return err;
}

S
Stephen Hemminger 已提交
1677
/* Modular subtraction in ring */
1678
static inline int tx_inuse(const struct sky2_port *sky2)
S
Stephen Hemminger 已提交
1679
{
1680
	return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
S
Stephen Hemminger 已提交
1681
}
1682

S
Stephen Hemminger 已提交
1683 1684
/* Number of list elements available for next tx */
static inline int tx_avail(const struct sky2_port *sky2)
1685
{
1686
	return sky2->tx_pending - tx_inuse(sky2);
1687 1688
}

S
Stephen Hemminger 已提交
1689
/* Estimate of number of transmit list elements required */
1690
static unsigned tx_le_req(const struct sk_buff *skb)
1691
{
S
Stephen Hemminger 已提交
1692 1693
	unsigned count;

1694 1695
	count = (skb_shinfo(skb)->nr_frags + 1)
		* (sizeof(dma_addr_t) / sizeof(u32));
S
Stephen Hemminger 已提交
1696

H
Herbert Xu 已提交
1697
	if (skb_is_gso(skb))
S
Stephen Hemminger 已提交
1698
		++count;
1699 1700
	else if (sizeof(dma_addr_t) == sizeof(u32))
		++count;	/* possible vlan */
S
Stephen Hemminger 已提交
1701

1702
	if (skb->ip_summed == CHECKSUM_PARTIAL)
S
Stephen Hemminger 已提交
1703 1704 1705
		++count;

	return count;
1706 1707
}

1708
static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
1709 1710
{
	if (re->flags & TX_MAP_SINGLE)
1711 1712
		pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
				 dma_unmap_len(re, maplen),
1713 1714
				 PCI_DMA_TODEVICE);
	else if (re->flags & TX_MAP_PAGE)
1715 1716
		pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
			       dma_unmap_len(re, maplen),
1717
			       PCI_DMA_TODEVICE);
1718
	re->flags = 0;
1719 1720
}

S
Stephen Hemminger 已提交
1721 1722 1723 1724 1725 1726
/*
 * Put one packet in ring for transmit.
 * A single packet can generate multiple list elements, and
 * the number of ring elements will probably be less than the number
 * of list elements used.
 */
1727 1728
static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
				   struct net_device *dev)
1729 1730 1731
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
1732
	struct sky2_tx_le *le = NULL;
1733
	struct tx_ring_info *re;
1734
	unsigned i, len;
1735
	dma_addr_t mapping;
1736 1737
	u32 upper;
	u16 slot;
1738 1739 1740
	u16 mss;
	u8 ctrl;

1741 1742
 	if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  		return NETDEV_TX_BUSY;
1743 1744 1745

	len = skb_headlen(skb);
	mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
S
Stephen Hemminger 已提交
1746

1747 1748 1749
	if (pci_dma_mapping_error(hw->pdev, mapping))
		goto mapping_error;

1750
	slot = sky2->tx_prod;
1751 1752
	netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
		     "tx queued, slot %u, len %d\n", slot, skb->len);
1753

1754
	/* Send high bits if needed */
1755 1756
	upper = upper_32_bits(mapping);
	if (upper != sky2->tx_last_upper) {
1757
		le = get_tx_le(sky2, &slot);
1758 1759
		le->addr = cpu_to_le32(upper);
		sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1760 1761
		le->opcode = OP_ADDR64 | HW_OWNER;
	}
1762 1763

	/* Check for TCP Segmentation Offload */
1764
	mss = skb_shinfo(skb)->gso_size;
S
Stephen Hemminger 已提交
1765
	if (mss != 0) {
1766 1767

		if (!(hw->flags & SKY2_HW_NEW_LE))
1768 1769 1770
			mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);

  		if (mss != sky2->tx_last_mss) {
1771
			le = get_tx_le(sky2, &slot);
1772
  			le->addr = cpu_to_le32(mss);
1773 1774

			if (hw->flags & SKY2_HW_NEW_LE)
1775 1776 1777
				le->opcode = OP_MSS | HW_OWNER;
			else
				le->opcode = OP_LRGLEN | HW_OWNER;
1778 1779
			sky2->tx_last_mss = mss;
		}
1780 1781 1782
	}

	ctrl = 0;
1783 1784 1785 1786
#ifdef SKY2_VLAN_TAG_USED
	/* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
	if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
		if (!le) {
1787
			le = get_tx_le(sky2, &slot);
S
Stephen Hemminger 已提交
1788
			le->addr = 0;
1789 1790 1791 1792 1793 1794 1795 1796 1797
			le->opcode = OP_VLAN|HW_OWNER;
		} else
			le->opcode |= OP_VLAN;
		le->length = cpu_to_be16(vlan_tx_tag_get(skb));
		ctrl |= INS_VLAN;
	}
#endif

	/* Handle TCP checksum offload */
1798
	if (skb->ip_summed == CHECKSUM_PARTIAL) {
1799
		/* On Yukon EX (some versions) encoding change. */
1800
 		if (hw->flags & SKY2_HW_AUTO_TX_SUM)
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
 			ctrl |= CALSUM;	/* auto checksum */
		else {
			const unsigned offset = skb_transport_offset(skb);
			u32 tcpsum;

			tcpsum = offset << 16;			/* sum start */
			tcpsum |= offset + skb->csum_offset;	/* sum write */

			ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
			if (ip_hdr(skb)->protocol == IPPROTO_UDP)
				ctrl |= UDPTCP;

			if (tcpsum != sky2->tx_tcpsum) {
				sky2->tx_tcpsum = tcpsum;

1816
				le = get_tx_le(sky2, &slot);
1817 1818 1819 1820 1821
				le->addr = cpu_to_le32(tcpsum);
				le->length = 0;	/* initial checksum value */
				le->ctrl = 1;	/* one packet */
				le->opcode = OP_TCPLISW | HW_OWNER;
			}
1822
		}
1823 1824
	}

1825 1826
	re = sky2->tx_ring + slot;
	re->flags = TX_MAP_SINGLE;
1827 1828
	dma_unmap_addr_set(re, mapaddr, mapping);
	dma_unmap_len_set(re, maplen, len);
1829

1830
	le = get_tx_le(sky2, &slot);
1831
	le->addr = cpu_to_le32(lower_32_bits(mapping));
1832 1833
	le->length = cpu_to_le16(len);
	le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1834
	le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
1835 1836 1837


	for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1838
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1839 1840 1841

		mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
				       frag->size, PCI_DMA_TODEVICE);
1842

1843 1844 1845
		if (pci_dma_mapping_error(hw->pdev, mapping))
			goto mapping_unwind;

1846 1847
		upper = upper_32_bits(mapping);
		if (upper != sky2->tx_last_upper) {
1848
			le = get_tx_le(sky2, &slot);
1849 1850
			le->addr = cpu_to_le32(upper);
			sky2->tx_last_upper = upper;
S
Stephen Hemminger 已提交
1851
			le->opcode = OP_ADDR64 | HW_OWNER;
1852 1853
		}

1854 1855
		re = sky2->tx_ring + slot;
		re->flags = TX_MAP_PAGE;
1856 1857
		dma_unmap_addr_set(re, mapaddr, mapping);
		dma_unmap_len_set(re, maplen, frag->size);
1858

1859
		le = get_tx_le(sky2, &slot);
1860
		le->addr = cpu_to_le32(lower_32_bits(mapping));
1861 1862
		le->length = cpu_to_le16(frag->size);
		le->ctrl = ctrl;
S
Stephen Hemminger 已提交
1863
		le->opcode = OP_BUFFER | HW_OWNER;
1864
	}
1865

1866
	re->skb = skb;
1867 1868
	le->ctrl |= EOP;

1869 1870
	sky2->tx_prod = slot;

1871 1872
	if (tx_avail(sky2) <= MAX_SKB_TX_LE)
		netif_stop_queue(dev);
1873

1874
	sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
1875 1876

	return NETDEV_TX_OK;
1877 1878

mapping_unwind:
1879
	for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
1880 1881
		re = sky2->tx_ring + i;

1882
		sky2_tx_unmap(hw->pdev, re);
1883 1884 1885 1886 1887 1888 1889
	}

mapping_error:
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
	dev_kfree_skb(skb);
	return NETDEV_TX_OK;
1890 1891 1892
}

/*
S
Stephen Hemminger 已提交
1893 1894
 * Free ring elements from starting at tx_cons until "done"
 *
1895 1896
 * NB:
 *  1. The hardware will tell us about partial completion of multi-part
1897
 *     buffers so make sure not to free skb to early.
1898 1899 1900
 *  2. This may run in parallel start_xmit because the it only
 *     looks at the tail of the queue of FIFO (tx_cons), not
 *     the head (tx_prod)
1901
 */
1902
static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
1903
{
1904
	struct net_device *dev = sky2->netdev;
1905
	unsigned idx;
1906

1907
	BUG_ON(done >= sky2->tx_ring_size);
1908

1909
	for (idx = sky2->tx_cons; idx != done;
1910
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
1911
		struct tx_ring_info *re = sky2->tx_ring + idx;
1912
		struct sk_buff *skb = re->skb;
1913

1914
		sky2_tx_unmap(sky2->hw->pdev, re);
S
Stephen Hemminger 已提交
1915

1916
		if (skb) {
1917 1918
			netif_printk(sky2, tx_done, KERN_DEBUG, dev,
				     "tx done %u\n", idx);
S
Stephen Hemminger 已提交
1919

1920
			dev->stats.tx_packets++;
S
Stephen Hemminger 已提交
1921 1922
			dev->stats.tx_bytes += skb->len;

1923
			re->skb = NULL;
S
Stephen Hemminger 已提交
1924
			dev_kfree_skb_any(skb);
1925

1926
			sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
1927
		}
S
Stephen Hemminger 已提交
1928 1929
	}

1930
	sky2->tx_cons = idx;
S
Stephen Hemminger 已提交
1931
	smp_mb();
1932 1933
}

1934
static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
{
	/* Disable Force Sync bit and Enable Alloc bit */
	sky2_write8(hw, SK_REG(port, TXA_CTRL),
		    TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);

	/* Stop Interval Timer and Limit Counter of Tx Arbiter */
	sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
	sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);

	/* Reset the PCI FIFO of the async Tx queue */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
		     BMU_RST_SET | BMU_FIFO_RST);

	/* Reset the Tx prefetch units */
	sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
		     PREF_UNIT_RST_SET);

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
	sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
}

1956
static void sky2_hw_down(struct sky2_port *sky2)
1957 1958 1959
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
1960
	u16 ctrl;
1961

1962 1963
	/* Force flow control off */
	sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
S
Stephen Hemminger 已提交
1964

1965 1966 1967 1968 1969
	/* Stop transmitter */
	sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
	sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));

	sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
S
Stephen Hemminger 已提交
1970
		     RB_RST_SET | RB_DIS_OP_MD);
1971 1972

	ctrl = gma_read16(hw, port, GM_GP_CTRL);
S
Stephen Hemminger 已提交
1973
	ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
1974 1975 1976 1977 1978
	gma_write16(hw, port, GM_GP_CTRL, ctrl);

	sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);

	/* Workaround shared GMAC reset */
1979 1980
	if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
	      port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
1981 1982 1983 1984
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);

	sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);

1985 1986 1987 1988 1989 1990
	/* Force any delayed status interrrupt and NAPI */
	sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
	sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
	sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
	sky2_read8(hw, STAT_ISR_TIMER_CTRL);

M
Mike McCormack 已提交
1991 1992
	sky2_rx_stop(sky2);

1993
	spin_lock_bh(&sky2->phy_lock);
1994
	sky2_phy_power_down(hw, port);
1995
	spin_unlock_bh(&sky2->phy_lock);
1996

1997 1998
	sky2_tx_reset(hw, port);

1999 2000
	/* Free any pending frames stuck in HW queue */
	sky2_tx_complete(sky2, sky2->tx_prod);
2001 2002 2003 2004 2005 2006
}

/* Network shutdown */
static int sky2_down(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2007
	struct sky2_hw *hw = sky2->hw;
2008 2009 2010 2011 2012

	/* Never really got started! */
	if (!sky2->tx_le)
		return 0;

2013
	netif_info(sky2, ifdown, dev, "disabling interface\n");
2014

2015 2016 2017 2018 2019 2020 2021 2022
	/* Disable port IRQ */
	sky2_write32(hw, B0_IMSK,
		     sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
	sky2_read32(hw, B0_IMSK);

	synchronize_irq(hw->pdev->irq);
	napi_synchronize(&hw->napi);

2023
	sky2_hw_down(sky2);
2024

2025
	sky2_free_buffers(sky2);
2026

2027 2028 2029 2030 2031
	return 0;
}

static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
{
2032
	if (hw->flags & SKY2_HW_FIBRE_PHY)
S
Stephen Hemminger 已提交
2033 2034
		return SPEED_1000;

S
Stephen Hemminger 已提交
2035 2036 2037 2038 2039 2040
	if (!(hw->flags & SKY2_HW_GIGABIT)) {
		if (aux & PHY_M_PS_SPEED_100)
			return SPEED_100;
		else
			return SPEED_10;
	}
2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055

	switch (aux & PHY_M_PS_SPEED_MSK) {
	case PHY_M_PS_SPEED_1000:
		return SPEED_1000;
	case PHY_M_PS_SPEED_100:
		return SPEED_100;
	default:
		return SPEED_10;
	}
}

static void sky2_link_up(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2056 2057 2058 2059 2060 2061
	static const char *fc_name[] = {
		[FC_NONE]	= "none",
		[FC_TX]		= "tx",
		[FC_RX]		= "rx",
		[FC_BOTH]	= "both",
	};
2062

2063
	sky2_enable_rx_tx(sky2);
2064 2065 2066 2067 2068

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);

	netif_carrier_on(sky2->netdev);

S
Stephen Hemminger 已提交
2069
	mod_timer(&hw->watchdog_timer, jiffies + 1);
2070

2071
	/* Turn on link LED */
S
Stephen Hemminger 已提交
2072
	sky2_write8(hw, SK_REG(port, LNK_LED_REG),
2073 2074
		    LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);

2075 2076 2077 2078 2079
	netif_info(sky2, link, sky2->netdev,
		   "Link is up at %d Mbps, %s duplex, flow control %s\n",
		   sky2->speed,
		   sky2->duplex == DUPLEX_FULL ? "full" : "half",
		   fc_name[sky2->flow_status]);
2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
}

static void sky2_link_down(struct sky2_port *sky2)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	u16 reg;

	gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);

	reg = gma_read16(hw, port, GM_GP_CTRL);
	reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
	gma_write16(hw, port, GM_GP_CTRL, reg);

	netif_carrier_off(sky2->netdev);

2096
	/* Turn off link LED */
2097 2098
	sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);

2099
	netif_info(sky2, link, sky2->netdev, "Link is down\n");
2100

2101 2102 2103
	sky2_phy_init(hw, port);
}

2104 2105 2106 2107 2108 2109 2110 2111
static enum flow_control sky2_flow(int rx, int tx)
{
	if (rx)
		return tx ? FC_BOTH : FC_RX;
	else
		return tx ? FC_TX : FC_NONE;
}

S
Stephen Hemminger 已提交
2112 2113 2114 2115
static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
2116
	u16 advert, lpa;
S
Stephen Hemminger 已提交
2117

2118
	advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
S
Stephen Hemminger 已提交
2119 2120
	lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
	if (lpa & PHY_M_AN_RF) {
2121
		netdev_err(sky2->netdev, "remote fault\n");
S
Stephen Hemminger 已提交
2122 2123 2124 2125
		return -1;
	}

	if (!(aux & PHY_M_PS_SPDUP_RES)) {
2126
		netdev_err(sky2->netdev, "speed/duplex mismatch\n");
S
Stephen Hemminger 已提交
2127 2128 2129 2130
		return -1;
	}

	sky2->speed = sky2_phy_speed(hw, aux);
S
Stephen Hemminger 已提交
2131
	sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
S
Stephen Hemminger 已提交
2132

2133 2134 2135
	/* Since the pause result bits seem to in different positions on
	 * different chips. look at registers.
	 */
2136
	if (hw->flags & SKY2_HW_FIBRE_PHY) {
2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149
		/* Shift for bits in fiber PHY */
		advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
		lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);

		if (advert & ADVERTISE_1000XPAUSE)
			advert |= ADVERTISE_PAUSE_CAP;
		if (advert & ADVERTISE_1000XPSE_ASYM)
			advert |= ADVERTISE_PAUSE_ASYM;
		if (lpa & LPA_1000XPAUSE)
			lpa |= LPA_PAUSE_CAP;
		if (lpa & LPA_1000XPAUSE_ASYM)
			lpa |= LPA_PAUSE_ASYM;
	}
S
Stephen Hemminger 已提交
2150

2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	sky2->flow_status = FC_NONE;
	if (advert & ADVERTISE_PAUSE_CAP) {
		if (lpa & LPA_PAUSE_CAP)
			sky2->flow_status = FC_BOTH;
		else if (advert & ADVERTISE_PAUSE_ASYM)
			sky2->flow_status = FC_RX;
	} else if (advert & ADVERTISE_PAUSE_ASYM) {
		if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
			sky2->flow_status = FC_TX;
	}
S
Stephen Hemminger 已提交
2161

2162 2163
	if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
	    !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
2164
		sky2->flow_status = FC_NONE;
2165

2166
	if (sky2->flow_status & FC_TX)
S
Stephen Hemminger 已提交
2167 2168 2169 2170 2171 2172
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
	else
		sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);

	return 0;
}
2173

2174 2175
/* Interrupt from PHY */
static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
2176
{
2177 2178
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
2179 2180
	u16 istatus, phystat;

S
Stephen Hemminger 已提交
2181 2182 2183
	if (!netif_running(dev))
		return;

2184 2185 2186 2187
	spin_lock(&sky2->phy_lock);
	istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
	phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);

2188 2189
	netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
		   istatus, phystat);
2190

S
Stephen Hemminger 已提交
2191
	if (istatus & PHY_M_IS_AN_COMPL) {
2192 2193
		if (sky2_autoneg_done(sky2, phystat) == 0 &&
		    !netif_carrier_ok(dev))
S
Stephen Hemminger 已提交
2194 2195 2196
			sky2_link_up(sky2);
		goto out;
	}
2197

S
Stephen Hemminger 已提交
2198 2199
	if (istatus & PHY_M_IS_LSP_CHANGE)
		sky2->speed = sky2_phy_speed(hw, phystat);
2200

S
Stephen Hemminger 已提交
2201 2202 2203
	if (istatus & PHY_M_IS_DUP_CHANGE)
		sky2->duplex =
		    (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2204

S
Stephen Hemminger 已提交
2205 2206
	if (istatus & PHY_M_IS_LST_CHANGE) {
		if (phystat & PHY_M_PS_LINK_UP)
2207
			sky2_link_up(sky2);
S
Stephen Hemminger 已提交
2208 2209
		else
			sky2_link_down(sky2);
2210
	}
S
Stephen Hemminger 已提交
2211
out:
2212
	spin_unlock(&sky2->phy_lock);
2213 2214
}

S
Stephen Hemminger 已提交
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
/* Special quick link interrupt (Yukon-2 Optima only) */
static void sky2_qlink_intr(struct sky2_hw *hw)
{
	struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
	u32 imask;
	u16 phy;

	/* disable irq */
	imask = sky2_read32(hw, B0_IMSK);
	imask &= ~Y2_IS_PHY_QLNK;
	sky2_write32(hw, B0_IMSK, imask);

	/* reset PHY Link Detect */
	phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
2229
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2230
	sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
2231
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
2232 2233 2234 2235

	sky2_link_up(sky2);
}

S
Stephen Hemminger 已提交
2236
/* Transmit timeout is only called if we are running, carrier is up
2237 2238
 * and tx queue is full (stopped).
 */
2239 2240 2241
static void sky2_tx_timeout(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
2242
	struct sky2_hw *hw = sky2->hw;
2243

2244
	netif_err(sky2, timer, dev, "tx timeout\n");
2245

2246 2247 2248 2249
	netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
		      sky2->tx_cons, sky2->tx_prod,
		      sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		      sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
2250

S
Stephen Hemminger 已提交
2251 2252
	/* can't restart safely under softirq */
	schedule_work(&hw->restart_work);
2253 2254 2255 2256
}

static int sky2_change_mtu(struct net_device *dev, int new_mtu)
{
2257 2258
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
2259
	unsigned port = sky2->port;
2260 2261
	int err;
	u16 ctl, mode;
2262
	u32 imask;
2263

S
stephen hemminger 已提交
2264
	/* MTU size outside the spec */
2265 2266 2267
	if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
		return -EINVAL;

S
stephen hemminger 已提交
2268
	/* MTU > 1500 on yukon FE and FE+ not allowed */
S
Stephen Hemminger 已提交
2269 2270 2271
	if (new_mtu > ETH_DATA_LEN &&
	    (hw->chip_id == CHIP_ID_YUKON_FE ||
	     hw->chip_id == CHIP_ID_YUKON_FE_P))
S
Stephen Hemminger 已提交
2272 2273
		return -EINVAL;

S
stephen hemminger 已提交
2274 2275 2276 2277
	/* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
	if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
		dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);

2278 2279 2280 2281 2282
	if (!netif_running(dev)) {
		dev->mtu = new_mtu;
		return 0;
	}

2283
	imask = sky2_read32(hw, B0_IMSK);
2284 2285
	sky2_write32(hw, B0_IMSK, 0);

2286
	dev->trans_start = jiffies;	/* prevent tx timeout */
2287
	napi_disable(&hw->napi);
2288
	netif_tx_disable(dev);
2289

2290 2291
	synchronize_irq(hw->pdev->irq);

2292
	if (!(hw->flags & SKY2_HW_RAM_BUFFER))
2293
		sky2_set_tx_stfwd(hw, port);
2294 2295 2296

	ctl = gma_read16(hw, port, GM_GP_CTRL);
	gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2297 2298
	sky2_rx_stop(sky2);
	sky2_rx_clean(sky2);
2299 2300

	dev->mtu = new_mtu;
2301

2302 2303 2304 2305 2306 2307
	mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
		GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);

	if (dev->mtu > ETH_DATA_LEN)
		mode |= GM_SMOD_JUMBO_ENA;

2308
	gma_write16(hw, port, GM_SERIAL_MODE, mode);
2309

2310
	sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2311

2312 2313 2314 2315 2316
	err = sky2_alloc_rx_skbs(sky2);
	if (!err)
		sky2_rx_start(sky2);
	else
		sky2_rx_clean(sky2);
2317
	sky2_write32(hw, B0_IMSK, imask);
2318

2319
	sky2_read32(hw, B0_Y2_SP_LISR);
2320 2321
	napi_enable(&hw->napi);

2322 2323 2324
	if (err)
		dev_close(dev);
	else {
2325
		gma_write16(hw, port, GM_GP_CTRL, ctl);
2326 2327 2328 2329

		netif_wake_queue(dev);
	}

2330 2331 2332
	return err;
}

2333 2334 2335 2336 2337 2338 2339
/* For small just reuse existing skb for next receive */
static struct sk_buff *receive_copy(struct sky2_port *sky2,
				    const struct rx_ring_info *re,
				    unsigned length)
{
	struct sk_buff *skb;

2340
	skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
2341 2342 2343
	if (likely(skb)) {
		pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
					    length, PCI_DMA_FROMDEVICE);
2344
		skb_copy_from_linear_data(re->skb, skb->data, length);
2345 2346 2347 2348 2349
		skb->ip_summed = re->skb->ip_summed;
		skb->csum = re->skb->csum;
		pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
					       length, PCI_DMA_FROMDEVICE);
		re->skb->ip_summed = CHECKSUM_NONE;
2350
		skb_put(skb, length);
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392
	}
	return skb;
}

/* Adjust length of skb with fragments to match received data */
static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
			  unsigned int length)
{
	int i, num_frags;
	unsigned int size;

	/* put header into skb */
	size = min(length, hdr_space);
	skb->tail += size;
	skb->len += size;
	length -= size;

	num_frags = skb_shinfo(skb)->nr_frags;
	for (i = 0; i < num_frags; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];

		if (length == 0) {
			/* don't need this page */
			__free_page(frag->page);
			--skb_shinfo(skb)->nr_frags;
		} else {
			size = min(length, (unsigned) PAGE_SIZE);

			frag->size = size;
			skb->data_len += size;
			skb->truesize += size;
			skb->len += size;
			length -= size;
		}
	}
}

/* Normal packet - take skb from ring element and put in a new one  */
static struct sk_buff *receive_new(struct sky2_port *sky2,
				   struct rx_ring_info *re,
				   unsigned int length)
{
2393 2394
	struct sk_buff *skb;
	struct rx_ring_info nre;
2395 2396
	unsigned hdr_space = sky2->rx_data_size;

2397 2398 2399 2400 2401 2402
	nre.skb = sky2_rx_alloc(sky2);
	if (unlikely(!nre.skb))
		goto nobuf;

	if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
		goto nomap;
2403 2404 2405 2406

	skb = re->skb;
	sky2_rx_unmap_skb(sky2->hw->pdev, re);
	prefetch(skb->data);
2407
	*re = nre;
2408 2409 2410 2411

	if (skb_shinfo(skb)->nr_frags)
		skb_put_frags(skb, hdr_space, length);
	else
2412
		skb_put(skb, length);
2413
	return skb;
2414 2415 2416 2417 2418

nomap:
	dev_kfree_skb(nre.skb);
nobuf:
	return NULL;
2419 2420
}

2421 2422
/*
 * Receive one packet.
S
shemminger@osdl.org 已提交
2423
 * For larger packets, get new buffer.
2424
 */
2425
static struct sk_buff *sky2_receive(struct net_device *dev,
2426 2427
				    u16 length, u32 status)
{
2428
 	struct sky2_port *sky2 = netdev_priv(dev);
2429
	struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
2430
	struct sk_buff *skb = NULL;
2431 2432 2433 2434 2435 2436 2437
	u16 count = (status & GMR_FS_LEN) >> 16;

#ifdef SKY2_VLAN_TAG_USED
	/* Account for vlan tag */
	if (sky2->vlgrp && (status & GMR_FS_VLAN))
		count -= VLAN_HLEN;
#endif
2438

2439 2440 2441
	netif_printk(sky2, rx_status, KERN_DEBUG, dev,
		     "rx slot %u status 0x%x len %d\n",
		     sky2->rx_next, status, length);
2442

S
Stephen Hemminger 已提交
2443
	sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
S
Stephen Hemminger 已提交
2444
	prefetch(sky2->rx_ring + sky2->rx_next);
2445

2446 2447 2448 2449 2450 2451 2452 2453 2454
	/* This chip has hardware problems that generates bogus status.
	 * So do only marginal checking and expect higher level protocols
	 * to handle crap frames.
	 */
	if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	    sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
	    length != count)
		goto okay;

2455
	if (status & GMR_FS_ANY_ERR)
2456 2457
		goto error;

2458 2459 2460
	if (!(status & GMR_FS_RX_OK))
		goto resubmit;

2461 2462
	/* if length reported by DMA does not match PHY, packet was truncated */
	if (length != count)
2463
		goto len_error;
2464

2465
okay:
2466 2467 2468 2469
	if (length < copybreak)
		skb = receive_copy(sky2, re, length);
	else
		skb = receive_new(sky2, re, length);
2470 2471 2472

	dev->stats.rx_dropped += (skb == NULL);

S
Stephen Hemminger 已提交
2473
resubmit:
2474
	sky2_rx_submit(sky2, re);
2475

2476 2477
	return skb;

2478
len_error:
2479 2480
	/* Truncation of overlength packets
	   causes PHY length to not match MAC length */
2481
	++dev->stats.rx_length_errors;
2482 2483 2484 2485
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx length error: status %#x length %d\n",
			   status, length);
2486
	goto resubmit;
2487

2488
error:
2489
	++dev->stats.rx_errors;
2490
	if (status & GMR_FS_RX_FF_OV) {
2491
		dev->stats.rx_over_errors++;
2492 2493
		goto resubmit;
	}
2494

2495 2496 2497
	if (net_ratelimit())
		netif_info(sky2, rx_err, dev,
			   "rx error, status 0x%x length %d\n", status, length);
S
Stephen Hemminger 已提交
2498 2499

	if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
2500
		dev->stats.rx_length_errors++;
2501
	if (status & GMR_FS_FRAGMENT)
2502
		dev->stats.rx_frame_errors++;
2503
	if (status & GMR_FS_CRC_ERR)
2504
		dev->stats.rx_crc_errors++;
2505

S
Stephen Hemminger 已提交
2506
	goto resubmit;
2507 2508
}

2509 2510
/* Transmit complete */
static inline void sky2_tx_done(struct net_device *dev, u16 last)
2511
{
2512
	struct sky2_port *sky2 = netdev_priv(dev);
2513

2514
	if (netif_running(dev)) {
2515
		sky2_tx_complete(sky2, last);
2516 2517 2518 2519 2520

		/* Wake unless it's detached, and called e.g. from sky2_down() */
		if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
			netif_wake_queue(dev);
	}
2521 2522
}

2523
static inline void sky2_skb_rx(const struct sky2_port *sky2,
S
Stephen Hemminger 已提交
2524 2525 2526
			       u32 status, struct sk_buff *skb)
{
#ifdef SKY2_VLAN_TAG_USED
2527
	u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
S
Stephen Hemminger 已提交
2528
	if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2529
		if (skb->ip_summed == CHECKSUM_NONE)
S
Stephen Hemminger 已提交
2530 2531
			vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
		else
2532 2533
			vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
					 vlan_tag, skb);
S
Stephen Hemminger 已提交
2534 2535 2536
		return;
	}
#endif
2537
	if (skb->ip_summed == CHECKSUM_NONE)
S
Stephen Hemminger 已提交
2538 2539
		netif_receive_skb(skb);
	else
2540
		napi_gro_receive(&sky2->hw->napi, skb);
S
Stephen Hemminger 已提交
2541 2542
}

S
Stephen Hemminger 已提交
2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555
static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
				unsigned packets, unsigned bytes)
{
	if (packets) {
		struct net_device *dev = hw->dev[port];

		dev->stats.rx_packets += packets;
		dev->stats.rx_bytes += bytes;
		dev->last_rx = jiffies;
		sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
	}
}

2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
{
	/* If this happens then driver assuming wrong format for chip type */
	BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);

	/* Both checksum counters are programmed to start at
	 * the same offset, so unless there is a problem they
	 * should match. This failure is an early indication that
	 * hardware receive checksumming won't work.
	 */
	if (likely((u16)(status >> 16) == (u16)status)) {
		struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
		skb->ip_summed = CHECKSUM_COMPLETE;
		skb->csum = le16_to_cpu(status);
	} else {
		dev_notice(&sky2->hw->pdev->dev,
			   "%s: receive checksum problem (status = %#x)\n",
			   sky2->netdev->name, status);

		/* Disable checksum offload */
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
		sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
			     BMU_DIS_RX_CHKSUM);
	}
}

2582 2583 2584 2585 2586 2587 2588 2589
static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
{
	struct sk_buff *skb;

	skb = sky2->rx_ring[sky2->rx_next].skb;
	skb->rxhash = le32_to_cpu(status);
}

2590
/* Process status response ring */
2591
static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
2592
{
2593
	int work_done = 0;
S
Stephen Hemminger 已提交
2594 2595
	unsigned int total_bytes[2] = { 0 };
	unsigned int total_packets[2] = { 0 };
2596

2597
	rmb();
2598
	do {
S
Stephen Hemminger 已提交
2599
		struct sky2_port *sky2;
2600
		struct sky2_status_le *le  = hw->st_le + hw->st_idx;
S
Stephen Hemminger 已提交
2601
		unsigned port;
2602
		struct net_device *dev;
2603 2604 2605
		struct sk_buff *skb;
		u32 status;
		u16 length;
S
Stephen Hemminger 已提交
2606 2607 2608 2609
		u8 opcode = le->opcode;

		if (!(opcode & HW_OWNER))
			break;
2610

2611
		hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
2612

S
Stephen Hemminger 已提交
2613
		port = le->css & CSS_LINK_BIT;
2614
		dev = hw->dev[port];
2615
		sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
2616 2617
		length = le16_to_cpu(le->length);
		status = le32_to_cpu(le->status);
2618

S
Stephen Hemminger 已提交
2619 2620
		le->opcode = 0;
		switch (opcode & ~HW_OWNER) {
2621
		case OP_RXSTAT:
S
Stephen Hemminger 已提交
2622 2623
			total_packets[port]++;
			total_bytes[port] += length;
2624

2625
			skb = sky2_receive(dev, length, status);
2626
			if (!skb)
S
Stephen Hemminger 已提交
2627
				break;
2628

2629
			/* This chip reports checksum status differently */
S
Stephen Hemminger 已提交
2630
			if (hw->flags & SKY2_HW_NEW_LE) {
S
Stephen Hemminger 已提交
2631
				if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
2632 2633 2634 2635 2636 2637 2638
				    (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
				    (le->css & CSS_TCPUDPCSOK))
					skb->ip_summed = CHECKSUM_UNNECESSARY;
				else
					skb->ip_summed = CHECKSUM_NONE;
			}

2639 2640
			skb->protocol = eth_type_trans(skb, dev);

2641
			sky2_skb_rx(sky2, status, skb);
2642

2643
			/* Stop after net poll weight */
2644 2645
			if (++work_done >= to_do)
				goto exit_loop;
2646 2647
			break;

2648 2649 2650 2651 2652 2653 2654 2655 2656
#ifdef SKY2_VLAN_TAG_USED
		case OP_RXVLAN:
			sky2->rx_tag = length;
			break;

		case OP_RXCHKSVLAN:
			sky2->rx_tag = length;
			/* fall through */
#endif
2657
		case OP_RXCHKS:
2658 2659
			if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
				sky2_rx_checksum(sky2, status);
2660 2661
			break;

2662 2663 2664 2665
		case OP_RSS_HASH:
			sky2_rx_hash(sky2, status);
			break;

2666
		case OP_TXINDEXLE:
2667
			/* TX index reports status for both ports */
S
Stephen Hemminger 已提交
2668
			sky2_tx_done(hw->dev[0], status & 0xfff);
2669 2670 2671 2672
			if (hw->dev[1])
				sky2_tx_done(hw->dev[1],
				     ((status >> 24) & 0xff)
					     | (u16)(length & 0xf) << 8);
2673 2674 2675 2676
			break;

		default:
			if (net_ratelimit())
2677
				pr_warning("unknown status opcode 0x%x\n", opcode);
2678
		}
2679
	} while (hw->st_idx != idx);
2680

2681 2682 2683
	/* Fully processed status ring so clear irq */
	sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);

2684
exit_loop:
S
Stephen Hemminger 已提交
2685 2686
	sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
	sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
2687

2688
	return work_done;
2689 2690 2691 2692 2693 2694
}

static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
{
	struct net_device *dev = hw->dev[port];

2695
	if (net_ratelimit())
2696
		netdev_info(dev, "hw error interrupt status 0x%x\n", status);
2697 2698

	if (status & Y2_IS_PAR_RD1) {
2699
		if (net_ratelimit())
2700
			netdev_err(dev, "ram data read parity error\n");
2701 2702 2703 2704 2705
		/* Clear IRQ */
		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
	}

	if (status & Y2_IS_PAR_WR1) {
2706
		if (net_ratelimit())
2707
			netdev_err(dev, "ram data write parity error\n");
2708 2709 2710 2711 2712

		sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
	}

	if (status & Y2_IS_PAR_MAC1) {
2713
		if (net_ratelimit())
2714
			netdev_err(dev, "MAC parity error\n");
2715 2716 2717 2718
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
	}

	if (status & Y2_IS_PAR_RX1) {
2719
		if (net_ratelimit())
2720
			netdev_err(dev, "RX parity error\n");
2721 2722 2723 2724
		sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
	}

	if (status & Y2_IS_TCP_TXA1) {
2725
		if (net_ratelimit())
2726
			netdev_err(dev, "TCP segmentation error\n");
2727 2728 2729 2730 2731 2732
		sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
	}
}

static void sky2_hw_intr(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
2733
	struct pci_dev *pdev = hw->pdev;
2734
	u32 status = sky2_read32(hw, B0_HWE_ISRC);
S
Stephen Hemminger 已提交
2735 2736 2737
	u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);

	status &= hwmsk;
2738

S
Stephen Hemminger 已提交
2739
	if (status & Y2_IS_TIST_OV)
2740 2741 2742
		sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);

	if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
S
Stephen Hemminger 已提交
2743 2744
		u16 pci_err;

2745
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2746
		pci_err = sky2_pci_read16(hw, PCI_STATUS);
2747
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2748
			dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
2749
			        pci_err);
2750

2751
		sky2_pci_write16(hw, PCI_STATUS,
2752
				      pci_err | PCI_STATUS_ERROR_BITS);
2753
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2754 2755 2756
	}

	if (status & Y2_IS_PCI_EXP) {
S
shemminger@osdl.org 已提交
2757
		/* PCI-Express uncorrectable Error occurred */
S
Stephen Hemminger 已提交
2758
		u32 err;
2759

2760
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
2761 2762 2763
		err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
2764
		if (net_ratelimit())
S
Stephen Hemminger 已提交
2765
			dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
2766

S
Stephen Hemminger 已提交
2767
		sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2768
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	}

	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 0, status);
	status >>= 8;
	if (status & Y2_HWE_L1_MASK)
		sky2_hw_error(hw, 1, status);
}

static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
{
	struct net_device *dev = hw->dev[port];
	struct sky2_port *sky2 = netdev_priv(dev);
	u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));

2784
	netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
2785

2786 2787 2788 2789 2790 2791
	if (status & GM_IS_RX_CO_OV)
		gma_read16(hw, port, GM_RX_IRQ_SRC);

	if (status & GM_IS_TX_CO_OV)
		gma_read16(hw, port, GM_TX_IRQ_SRC);

2792
	if (status & GM_IS_RX_FF_OR) {
2793
		++dev->stats.rx_fifo_errors;
2794 2795 2796 2797
		sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
	}

	if (status & GM_IS_TX_FF_UR) {
2798
		++dev->stats.tx_fifo_errors;
2799 2800 2801 2802
		sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
	}
}

2803
/* This should never happen it is a bug. */
2804
static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
2805 2806
{
	struct net_device *dev = hw->dev[port];
2807
	u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2808

2809
	dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
2810 2811
		dev->name, (unsigned) q, (unsigned) idx,
		(unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
2812

2813
	sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
2814
}
2815

S
Stephen Hemminger 已提交
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833
static int sky2_rx_hung(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	unsigned rxq = rxqaddr[port];
	u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
	u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
	u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
	u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));

	/* If idle and MAC or PCI is stuck */
	if (sky2->check.last == dev->last_rx &&
	    ((mac_rp == sky2->check.mac_rp &&
	      mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
	     /* Check if the PCI RX hang */
	     (fifo_rp == sky2->check.fifo_rp &&
	      fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2834 2835 2836 2837
		netdev_printk(KERN_DEBUG, dev,
			      "hung mac %d:%d fifo %d (%d:%d)\n",
			      mac_lev, mac_rp, fifo_lev,
			      fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
S
Stephen Hemminger 已提交
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
		return 1;
	} else {
		sky2->check.last = dev->last_rx;
		sky2->check.mac_rp = mac_rp;
		sky2->check.mac_lev = mac_lev;
		sky2->check.fifo_rp = fifo_rp;
		sky2->check.fifo_lev = fifo_lev;
		return 0;
	}
}

2849
static void sky2_watchdog(unsigned long arg)
2850
{
2851
	struct sky2_hw *hw = (struct sky2_hw *) arg;
2852

S
Stephen Hemminger 已提交
2853
	/* Check for lost IRQ once a second */
2854
	if (sky2_read32(hw, B0_ISRC)) {
2855
		napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2856 2857 2858 2859
	} else {
		int i, active = 0;

		for (i = 0; i < hw->ports; i++) {
2860
			struct net_device *dev = hw->dev[i];
S
Stephen Hemminger 已提交
2861 2862 2863 2864 2865
			if (!netif_running(dev))
				continue;
			++active;

			/* For chips with Rx FIFO, check if stuck */
2866
			if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
S
Stephen Hemminger 已提交
2867
			     sky2_rx_hung(dev)) {
2868
				netdev_info(dev, "receiver hang detected\n");
S
Stephen Hemminger 已提交
2869 2870 2871 2872 2873 2874 2875
				schedule_work(&hw->restart_work);
				return;
			}
		}

		if (active == 0)
			return;
2876
	}
2877

S
Stephen Hemminger 已提交
2878
	mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
2879 2880
}

2881 2882
/* Hardware/software error handling */
static void sky2_err_intr(struct sky2_hw *hw, u32 status)
2883
{
2884 2885
	if (net_ratelimit())
		dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
2886

S
Stephen Hemminger 已提交
2887 2888
	if (status & Y2_IS_HW_ERR)
		sky2_hw_intr(hw);
2889

S
Stephen Hemminger 已提交
2890 2891
	if (status & Y2_IS_IRQ_MAC1)
		sky2_mac_intr(hw, 0);
2892

S
Stephen Hemminger 已提交
2893 2894
	if (status & Y2_IS_IRQ_MAC2)
		sky2_mac_intr(hw, 1);
2895

S
Stephen Hemminger 已提交
2896
	if (status & Y2_IS_CHK_RX1)
2897
		sky2_le_error(hw, 0, Q_R1);
2898

S
Stephen Hemminger 已提交
2899
	if (status & Y2_IS_CHK_RX2)
2900
		sky2_le_error(hw, 1, Q_R2);
2901

S
Stephen Hemminger 已提交
2902
	if (status & Y2_IS_CHK_TXA1)
2903
		sky2_le_error(hw, 0, Q_XA1);
2904

S
Stephen Hemminger 已提交
2905
	if (status & Y2_IS_CHK_TXA2)
2906
		sky2_le_error(hw, 1, Q_XA2);
2907 2908
}

2909
static int sky2_poll(struct napi_struct *napi, int work_limit)
2910
{
2911
	struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
2912
	u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2913
	int work_done = 0;
2914
	u16 idx;
2915 2916 2917 2918 2919 2920 2921 2922 2923

	if (unlikely(status & Y2_IS_ERROR))
		sky2_err_intr(hw, status);

	if (status & Y2_IS_IRQ_PHY1)
		sky2_phy_intr(hw, 0);

	if (status & Y2_IS_IRQ_PHY2)
		sky2_phy_intr(hw, 1);
2924

S
Stephen Hemminger 已提交
2925 2926 2927
	if (status & Y2_IS_PHY_QLNK)
		sky2_qlink_intr(hw);

2928 2929
	while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
		work_done += sky2_status_intr(hw, work_limit - work_done, idx);
2930 2931

		if (work_done >= work_limit)
2932 2933
			goto done;
	}
2934

2935 2936 2937
	napi_complete(napi);
	sky2_read32(hw, B0_Y2_SP_LISR);
done:
2938

2939
	return work_done;
2940 2941
}

2942
static irqreturn_t sky2_intr(int irq, void *dev_id)
2943 2944 2945 2946 2947 2948 2949 2950
{
	struct sky2_hw *hw = dev_id;
	u32 status;

	/* Reading this mask interrupts as side effect */
	status = sky2_read32(hw, B0_Y2_SP_ISRC2);
	if (status == 0 || status == ~0)
		return IRQ_NONE;
S
Stephen Hemminger 已提交
2951

2952
	prefetch(&hw->st_le[hw->st_idx]);
2953 2954

	napi_schedule(&hw->napi);
S
Stephen Hemminger 已提交
2955

2956 2957 2958 2959 2960 2961 2962 2963
	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void sky2_netpoll(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

2964
	napi_schedule(&sky2->hw->napi);
2965 2966 2967 2968
}
#endif

/* Chip internal frequency for clock calculations */
S
Stephen Hemminger 已提交
2969
static u32 sky2_mhz(const struct sky2_hw *hw)
2970
{
S
Stephen Hemminger 已提交
2971
	switch (hw->chip_id) {
2972
	case CHIP_ID_YUKON_EC:
2973
	case CHIP_ID_YUKON_EC_U:
S
Stephen Hemminger 已提交
2974
	case CHIP_ID_YUKON_EX:
2975
	case CHIP_ID_YUKON_SUPR:
S
Stephen Hemminger 已提交
2976
	case CHIP_ID_YUKON_UL_2:
S
Stephen Hemminger 已提交
2977
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
2978 2979
		return 125;

2980
	case CHIP_ID_YUKON_FE:
S
Stephen Hemminger 已提交
2981 2982 2983 2984 2985 2986 2987 2988 2989 2990
		return 100;

	case CHIP_ID_YUKON_FE_P:
		return 50;

	case CHIP_ID_YUKON_XL:
		return 156;

	default:
		BUG();
2991 2992 2993
	}
}

2994
static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2995
{
2996
	return sky2_mhz(hw) * us;
2997 2998
}

2999
static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
3000
{
3001
	return clk / sky2_mhz(hw);
3002 3003
}

3004

3005
static int __devinit sky2_init(struct sky2_hw *hw)
3006
{
S
Stephen Hemminger 已提交
3007
	u8 t8;
3008

3009
	/* Enable all clocks and check for bad PCI access */
3010
	sky2_pci_write32(hw, PCI_DEV_REG3, 0);
3011

3012
	sky2_write8(hw, B0_CTST, CS_RST_CLR);
3013

3014
	hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
3015 3016
	hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;

M
Mike McCormack 已提交
3017
	switch (hw->chip_id) {
3018
	case CHIP_ID_YUKON_XL:
3019
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
3020 3021
		if (hw->chip_rev < CHIP_REV_YU_XL_A2)
			hw->flags |= SKY2_HW_RSS_BROKEN;
3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046
		break;

	case CHIP_ID_YUKON_EC_U:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_ADV_POWER_CTL;
		break;

	case CHIP_ID_YUKON_EX:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_ADV_POWER_CTL;

		/* New transmit checksum */
		if (hw->chip_rev != CHIP_REV_YU_EX_B0)
			hw->flags |= SKY2_HW_AUTO_TX_SUM;
		break;

	case CHIP_ID_YUKON_EC:
		/* This rev is really old, and requires untested workarounds */
		if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
			dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
			return -EOPNOTSUPP;
		}
3047
		hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
3048 3049 3050
		break;

	case CHIP_ID_YUKON_FE:
3051
		hw->flags = SKY2_HW_RSS_BROKEN;
3052 3053
		break;

S
Stephen Hemminger 已提交
3054 3055 3056 3057 3058 3059
	case CHIP_ID_YUKON_FE_P:
		hw->flags = SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;
3060 3061 3062 3063 3064 3065 3066 3067 3068

	case CHIP_ID_YUKON_SUPR:
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_NEWER_PHY
			| SKY2_HW_NEW_LE
			| SKY2_HW_AUTO_TX_SUM
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3069
	case CHIP_ID_YUKON_UL_2:
3070 3071 3072 3073
		hw->flags = SKY2_HW_GIGABIT
			| SKY2_HW_ADV_POWER_CTL;
		break;

S
Stephen Hemminger 已提交
3074
	case CHIP_ID_YUKON_OPT:
S
Stephen Hemminger 已提交
3075
		hw->flags = SKY2_HW_GIGABIT
3076
			| SKY2_HW_NEW_LE
S
Stephen Hemminger 已提交
3077 3078 3079
			| SKY2_HW_ADV_POWER_CTL;
		break;

3080
	default:
3081 3082
		dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
			hw->chip_id);
3083 3084 3085
		return -EOPNOTSUPP;
	}

3086 3087 3088
	hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
	if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
		hw->flags |= SKY2_HW_FIBRE_PHY;
3089

3090 3091 3092 3093 3094 3095 3096
	hw->ports = 1;
	t8 = sky2_read8(hw, B2_Y2_HW_RES);
	if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
		if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
			++hw->ports;
	}

3097 3098 3099
	if (sky2_read8(hw, B2_E_0))
		hw->flags |= SKY2_HW_RAM_BUFFER;

3100 3101 3102 3103 3104
	return 0;
}

static void sky2_reset(struct sky2_hw *hw)
{
S
Stephen Hemminger 已提交
3105
	struct pci_dev *pdev = hw->pdev;
3106
	u16 status;
S
Stephen Hemminger 已提交
3107 3108
	int i, cap;
	u32 hwe_mask = Y2_HWE_ALL_MASK;
3109

3110
	/* disable ASF */
3111 3112 3113
	if (hw->chip_id == CHIP_ID_YUKON_EX
	    || hw->chip_id == CHIP_ID_YUKON_SUPR) {
		sky2_write32(hw, CPU_WDOG, 0);
3114 3115 3116
		status = sky2_read16(hw, HCU_CCSR);
		status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
			    HCU_CCSR_UC_STATE_MSK);
3117 3118 3119 3120 3121 3122
		/*
		 * CPU clock divider shouldn't be used because
		 * - ASF firmware may malfunction
		 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
		 */
		status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
3123
		sky2_write16(hw, HCU_CCSR, status);
3124
		sky2_write32(hw, CPU_WDOG, 0);
3125 3126 3127
	} else
		sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
	sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
3128 3129 3130 3131 3132

	/* do a SW reset */
	sky2_write8(hw, B0_CTST, CS_RST_SET);
	sky2_write8(hw, B0_CTST, CS_RST_CLR);

S
Stephen Hemminger 已提交
3133 3134 3135
	/* allow writes to PCI config */
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);

3136
	/* clear PCI errors, if any */
3137
	status = sky2_pci_read16(hw, PCI_STATUS);
3138
	status |= PCI_STATUS_ERROR_BITS;
3139
	sky2_pci_write16(hw, PCI_STATUS, status);
3140 3141 3142

	sky2_write8(hw, B0_CTST, CS_MRST_CLR);

S
Stephen Hemminger 已提交
3143 3144
	cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (cap) {
S
Stephen Hemminger 已提交
3145 3146
		sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
			     0xfffffffful);
S
Stephen Hemminger 已提交
3147 3148 3149 3150

		/* If error bit is stuck on ignore it */
		if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
			dev_info(&pdev->dev, "ignoring stuck error report bit\n");
S
Stephen Hemminger 已提交
3151
		else
S
Stephen Hemminger 已提交
3152 3153
			hwe_mask |= Y2_IS_PCI_EXP;
	}
3154

3155
	sky2_power_on(hw);
3156
	sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3157 3158 3159 3160

	for (i = 0; i < hw->ports; i++) {
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
		sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
3161

3162 3163
		if (hw->chip_id == CHIP_ID_YUKON_EX ||
		    hw->chip_id == CHIP_ID_YUKON_SUPR)
3164 3165 3166
			sky2_write16(hw, SK_REG(i, GMAC_CTRL),
				     GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
				     | GMC_BYP_RETR_ON);
3167 3168 3169 3170 3171 3172

	}

	if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
		/* enable MACSec clock gating */
		sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
3173 3174
	}

S
Stephen Hemminger 已提交
3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192
	if (hw->chip_id == CHIP_ID_YUKON_OPT) {
		u16 reg;
		u32 msk;

		if (hw->chip_rev == 0) {
			/* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
			sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));

			/* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
			reg = 10;
		} else {
			/* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
			reg = 3;
		}

		reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;

		/* reset PHY Link Detect */
3193
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
S
Stephen Hemminger 已提交
3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206
		sky2_pci_write16(hw, PSM_CONFIG_REG4,
				 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
		sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);


		/* enable PHY Quick Link */
		msk = sky2_read32(hw, B0_IMSK);
		msk |= Y2_IS_PHY_QLNK;
		sky2_write32(hw, B0_IMSK, msk);

		/* check if PSMv2 was running before */
		reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
		if (reg & PCI_EXP_LNKCTL_ASPMC) {
S
stephen hemminger 已提交
3207
			cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
S
Stephen Hemminger 已提交
3208 3209 3210
			/* restore the PCIe Link Control register */
			sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
		}
3211
		sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
S
Stephen Hemminger 已提交
3212 3213 3214 3215 3216

		/* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
		sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
	}

S
Stephen Hemminger 已提交
3217 3218
	/* Clear I2C IRQ noise */
	sky2_write32(hw, B2_I2C_IRQ, 1);
3219 3220 3221 3222

	/* turn off hardware timer (unused) */
	sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
	sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
S
Stephen Hemminger 已提交
3223

3224 3225
	/* Turn off descriptor polling */
	sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
3226 3227 3228

	/* Turn off receive timestamp */
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
S
Stephen Hemminger 已提交
3229
	sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
3230 3231 3232 3233 3234 3235 3236

	/* enable the Tx Arbiters */
	for (i = 0; i < hw->ports; i++)
		sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);

	/* Initialize ram interface */
	for (i = 0; i < hw->ports; i++) {
S
Stephen Hemminger 已提交
3237
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252

		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
		sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
	}

S
Stephen Hemminger 已提交
3253
	sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
3254 3255

	for (i = 0; i < hw->ports; i++)
3256
		sky2_gmac_reset(hw, i);
3257

3258
	memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
3259 3260 3261 3262 3263 3264
	hw->st_idx = 0;

	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
	sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);

	sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
S
Stephen Hemminger 已提交
3265
	sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
3266 3267

	/* Set the list last index */
3268
	sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
3269

3270 3271
	sky2_write16(hw, STAT_TX_IDX_TH, 10);
	sky2_write8(hw, STAT_FIFO_WM, 16);
3272

3273 3274 3275 3276 3277
	/* set Status-FIFO ISR watermark */
	if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
		sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
	else
		sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
3278

3279
	sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
3280 3281
	sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
	sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
3282

S
Stephen Hemminger 已提交
3283
	/* enable status unit */
3284 3285 3286 3287 3288
	sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);

	sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3289 3290
}

3291 3292 3293 3294 3295 3296 3297
/* Take device down (offline).
 * Equivalent to doing dev_stop() but this does not
 * inform upper layers of the transistion.
 */
static void sky2_detach(struct net_device *dev)
{
	if (netif_running(dev)) {
3298
		netif_tx_lock(dev);
3299
		netif_device_detach(dev);	/* stop txq */
3300
		netif_tx_unlock(dev);
3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312
		sky2_down(dev);
	}
}

/* Bring device back after doing sky2_detach */
static int sky2_reattach(struct net_device *dev)
{
	int err = 0;

	if (netif_running(dev)) {
		err = sky2_up(dev);
		if (err) {
3313
			netdev_info(dev, "could not restart %d\n", err);
3314 3315 3316 3317 3318 3319 3320 3321 3322 3323
			dev_close(dev);
		} else {
			netif_device_attach(dev);
			sky2_set_multicast(dev);
		}
	}

	return err;
}

3324
static void sky2_all_down(struct sky2_hw *hw)
S
Stephen Hemminger 已提交
3325
{
3326
	int i;
S
Stephen Hemminger 已提交
3327

3328
	sky2_read32(hw, B0_IMSK);
S
Stephen Hemminger 已提交
3329
	sky2_write32(hw, B0_IMSK, 0);
3330 3331
	synchronize_irq(hw->pdev->irq);
	napi_disable(&hw->napi);
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343

	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		netif_carrier_off(dev);
		netif_tx_disable(dev);
		sky2_hw_down(sky2);
	}
3344
}
3345

3346 3347 3348 3349
static void sky2_all_up(struct sky2_hw *hw)
{
	u32 imask = Y2_IS_BASE;
	int i;
S
Stephen Hemminger 已提交
3350

3351 3352 3353 3354 3355 3356 3357 3358
	for (i = 0; i < hw->ports; i++) {
		struct net_device *dev = hw->dev[i];
		struct sky2_port *sky2 = netdev_priv(dev);

		if (!netif_running(dev))
			continue;

		sky2_hw_up(sky2);
3359
		sky2_set_multicast(dev);
3360
		imask |= portirq_msk[i];
3361 3362 3363 3364 3365 3366 3367 3368
		netif_wake_queue(dev);
	}

	sky2_write32(hw, B0_IMSK, imask);
	sky2_read32(hw, B0_IMSK);

	sky2_read32(hw, B0_Y2_SP_LISR);
	napi_enable(&hw->napi);
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
}

static void sky2_restart(struct work_struct *work)
{
	struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);

	rtnl_lock();

	sky2_all_down(hw);
	sky2_reset(hw);
	sky2_all_up(hw);
S
Stephen Hemminger 已提交
3380 3381 3382 3383

	rtnl_unlock();
}

3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
{
	return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
}

static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	const struct sky2_port *sky2 = netdev_priv(dev);

	wol->supported = sky2_wol_supported(sky2->hw);
	wol->wolopts = sky2->wol;
}

static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3401

3402 3403
	if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
	    !device_can_wakeup(&hw->pdev->dev))
3404 3405 3406
		return -EOPNOTSUPP;

	sky2->wol = wol->wolopts;
3407 3408 3409
	return 0;
}

3410
static u32 sky2_supported_modes(const struct sky2_hw *hw)
3411
{
S
Stephen Hemminger 已提交
3412 3413 3414 3415 3416 3417
	if (sky2_is_copper(hw)) {
		u32 modes = SUPPORTED_10baseT_Half
			| SUPPORTED_10baseT_Full
			| SUPPORTED_100baseT_Half
			| SUPPORTED_100baseT_Full
			| SUPPORTED_Autoneg | SUPPORTED_TP;
3418

3419
		if (hw->flags & SKY2_HW_GIGABIT)
3420
			modes |= SUPPORTED_1000baseT_Half
S
Stephen Hemminger 已提交
3421 3422
				| SUPPORTED_1000baseT_Full;
		return modes;
3423
	} else
S
Stephen Hemminger 已提交
3424 3425 3426 3427
		return  SUPPORTED_1000baseT_Half
			| SUPPORTED_1000baseT_Full
			| SUPPORTED_Autoneg
			| SUPPORTED_FIBRE;
3428 3429
}

S
Stephen Hemminger 已提交
3430
static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3431 3432 3433 3434 3435 3436 3437
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	ecmd->transceiver = XCVR_INTERNAL;
	ecmd->supported = sky2_supported_modes(hw);
	ecmd->phy_address = PHY_ADDR_MARV;
S
Stephen Hemminger 已提交
3438
	if (sky2_is_copper(hw)) {
3439
		ecmd->port = PORT_TP;
S
Stephen Hemminger 已提交
3440 3441 3442
		ecmd->speed = sky2->speed;
	} else {
		ecmd->speed = SPEED_1000;
3443
		ecmd->port = PORT_FIBRE;
S
Stephen Hemminger 已提交
3444
	}
3445 3446

	ecmd->advertising = sky2->advertising;
S
Stephen Hemminger 已提交
3447 3448
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459
	ecmd->duplex = sky2->duplex;
	return 0;
}

static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;
	u32 supported = sky2_supported_modes(hw);

	if (ecmd->autoneg == AUTONEG_ENABLE) {
S
Stephen Hemminger 已提交
3460
		sky2->flags |= SKY2_FLAG_AUTO_SPEED;
3461 3462 3463 3464 3465 3466
		ecmd->advertising = supported;
		sky2->duplex = -1;
		sky2->speed = -1;
	} else {
		u32 setting;

S
Stephen Hemminger 已提交
3467
		switch (ecmd->speed) {
3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501
		case SPEED_1000:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_1000baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_1000baseT_Half;
			else
				return -EINVAL;
			break;
		case SPEED_100:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_100baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_100baseT_Half;
			else
				return -EINVAL;
			break;

		case SPEED_10:
			if (ecmd->duplex == DUPLEX_FULL)
				setting = SUPPORTED_10baseT_Full;
			else if (ecmd->duplex == DUPLEX_HALF)
				setting = SUPPORTED_10baseT_Half;
			else
				return -EINVAL;
			break;
		default:
			return -EINVAL;
		}

		if ((setting & supported) == 0)
			return -EINVAL;

		sky2->speed = ecmd->speed;
		sky2->duplex = ecmd->duplex;
S
Stephen Hemminger 已提交
3502
		sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
3503 3504 3505 3506
	}

	sky2->advertising = ecmd->advertising;

3507
	if (netif_running(dev)) {
3508
		sky2_phy_reinit(sky2);
3509 3510
		sky2_set_multicast(dev);
	}
3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526

	return 0;
}

static void sky2_get_drvinfo(struct net_device *dev,
			     struct ethtool_drvinfo *info)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	strcpy(info->driver, DRV_NAME);
	strcpy(info->version, DRV_VERSION);
	strcpy(info->fw_version, "N/A");
	strcpy(info->bus_info, pci_name(sky2->hw->pdev));
}

static const struct sky2_stat {
S
Stephen Hemminger 已提交
3527 3528
	char name[ETH_GSTRING_LEN];
	u16 offset;
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
} sky2_stats[] = {
	{ "tx_bytes",	   GM_TXO_OK_HI },
	{ "rx_bytes",	   GM_RXO_OK_HI },
	{ "tx_broadcast",  GM_TXF_BC_OK },
	{ "rx_broadcast",  GM_RXF_BC_OK },
	{ "tx_multicast",  GM_TXF_MC_OK },
	{ "rx_multicast",  GM_RXF_MC_OK },
	{ "tx_unicast",    GM_TXF_UC_OK },
	{ "rx_unicast",    GM_RXF_UC_OK },
	{ "tx_mac_pause",  GM_TXF_MPAUSE },
	{ "rx_mac_pause",  GM_RXF_MPAUSE },
3540
	{ "collisions",    GM_TXF_COL },
3541 3542
	{ "late_collision",GM_TXF_LAT_COL },
	{ "aborted", 	   GM_TXF_ABO_COL },
3543
	{ "single_collisions", GM_TXF_SNG_COL },
3544
	{ "multi_collisions", GM_TXF_MUL_COL },
3545

3546
	{ "rx_short",      GM_RXF_SHT },
3547
	{ "rx_runt", 	   GM_RXE_FRAG },
3548 3549 3550 3551 3552 3553 3554
	{ "rx_64_byte_packets", GM_RXF_64B },
	{ "rx_65_to_127_byte_packets", GM_RXF_127B },
	{ "rx_128_to_255_byte_packets", GM_RXF_255B },
	{ "rx_256_to_511_byte_packets", GM_RXF_511B },
	{ "rx_512_to_1023_byte_packets", GM_RXF_1023B },
	{ "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
	{ "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
3555
	{ "rx_too_long",   GM_RXF_LNG_ERR },
3556 3557
	{ "rx_fifo_overflow", GM_RXE_FIFO_OV },
	{ "rx_jabber",     GM_RXF_JAB_PKT },
3558
	{ "rx_fcs_error",   GM_RXF_FCS_ERR },
3559 3560 3561 3562 3563 3564 3565 3566 3567

	{ "tx_64_byte_packets", GM_TXF_64B },
	{ "tx_65_to_127_byte_packets", GM_TXF_127B },
	{ "tx_128_to_255_byte_packets", GM_TXF_255B },
	{ "tx_256_to_511_byte_packets", GM_TXF_511B },
	{ "tx_512_to_1023_byte_packets", GM_TXF_1023B },
	{ "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
	{ "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
	{ "tx_fifo_underrun", GM_TXE_FIFO_UR },
3568 3569 3570 3571 3572 3573
};

static u32 sky2_get_rx_csum(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3574
	return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
3575 3576 3577 3578 3579 3580
}

static int sky2_set_rx_csum(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3581 3582 3583 3584
	if (data)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
	else
		sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
S
Stephen Hemminger 已提交
3585

3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597
	sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
		     data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);

	return 0;
}

static u32 sky2_get_msglevel(struct net_device *netdev)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	return sky2->msg_enable;
}

3598 3599 3600 3601
static int sky2_nway_reset(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3602
	if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
3603 3604
		return -EINVAL;

3605
	sky2_phy_reinit(sky2);
3606
	sky2_set_multicast(dev);
3607 3608 3609 3610

	return 0;
}

S
Stephen Hemminger 已提交
3611
static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
3612 3613 3614 3615 3616 3617
{
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	int i;

	data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3618
	    | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
3619
	data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
S
Stephen Hemminger 已提交
3620
	    | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
3621

S
Stephen Hemminger 已提交
3622
	for (i = 2; i < count; i++)
3623 3624 3625 3626 3627 3628 3629 3630 3631
		data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
}

static void sky2_set_msglevel(struct net_device *netdev, u32 value)
{
	struct sky2_port *sky2 = netdev_priv(netdev);
	sky2->msg_enable = value;
}

3632
static int sky2_get_sset_count(struct net_device *dev, int sset)
3633
{
3634 3635 3636 3637 3638 3639
	switch (sset) {
	case ETH_SS_STATS:
		return ARRAY_SIZE(sky2_stats);
	default:
		return -EOPNOTSUPP;
	}
3640 3641 3642
}

static void sky2_get_ethtool_stats(struct net_device *dev,
S
Stephen Hemminger 已提交
3643
				   struct ethtool_stats *stats, u64 * data)
3644 3645 3646
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3647
	sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
3648 3649
}

S
Stephen Hemminger 已提交
3650
static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
{
	int i;

	switch (stringset) {
	case ETH_SS_STATS:
		for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
			memcpy(data + i * ETH_GSTRING_LEN,
			       sky2_stats[i].name, ETH_GSTRING_LEN);
		break;
	}
}

static int sky2_set_mac_address(struct net_device *dev, void *p)
{
	struct sky2_port *sky2 = netdev_priv(dev);
3666 3667 3668
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
	const struct sockaddr *addr = p;
3669 3670 3671 3672 3673

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
3674
	memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
3675
		    dev->dev_addr, ETH_ALEN);
3676
	memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
3677
		    dev->dev_addr, ETH_ALEN);
3678

3679 3680 3681 3682 3683
	/* virtual address for data */
	gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);

	/* physical address: used for pause frames */
	gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3684 3685

	return 0;
3686 3687
}

M
Mike McCormack 已提交
3688
static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
3689 3690 3691 3692 3693 3694 3695
{
	u32 bit;

	bit = ether_crc(ETH_ALEN, addr) & 63;
	filter[bit >> 3] |= 1 << (bit & 7);
}

3696 3697 3698 3699 3700
static void sky2_set_multicast(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
3701
	struct netdev_hw_addr *ha;
3702 3703
	u16 reg;
	u8 filter[8];
3704 3705
	int rx_pause;
	static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
3706

3707
	rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
3708 3709 3710 3711 3712
	memset(filter, 0, sizeof(filter));

	reg = gma_read16(hw, port, GM_RX_CTRL);
	reg |= GM_RXCR_UCF_ENA;

S
shemminger@osdl.org 已提交
3713
	if (dev->flags & IFF_PROMISC)	/* promiscuous */
3714
		reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
3715
	else if (dev->flags & IFF_ALLMULTI)
3716
		memset(filter, 0xff, sizeof(filter));
3717
	else if (netdev_mc_empty(dev) && !rx_pause)
3718 3719 3720 3721
		reg &= ~GM_RXCR_MCF_ENA;
	else {
		reg |= GM_RXCR_MCF_ENA;

3722 3723 3724
		if (rx_pause)
			sky2_add_filter(filter, pause_mc_addr);

3725 3726
		netdev_for_each_mc_addr(ha, dev)
			sky2_add_filter(filter, ha->addr);
3727 3728 3729
	}

	gma_write16(hw, port, GM_MC_ADDR_H1,
S
Stephen Hemminger 已提交
3730
		    (u16) filter[0] | ((u16) filter[1] << 8));
3731
	gma_write16(hw, port, GM_MC_ADDR_H2,
S
Stephen Hemminger 已提交
3732
		    (u16) filter[2] | ((u16) filter[3] << 8));
3733
	gma_write16(hw, port, GM_MC_ADDR_H3,
S
Stephen Hemminger 已提交
3734
		    (u16) filter[4] | ((u16) filter[5] << 8));
3735
	gma_write16(hw, port, GM_MC_ADDR_H4,
S
Stephen Hemminger 已提交
3736
		    (u16) filter[6] | ((u16) filter[7] << 8));
3737 3738 3739 3740 3741 3742 3743

	gma_write16(hw, port, GM_RX_CTRL, reg);
}

/* Can have one global because blinking is controlled by
 * ethtool and that is always under RTNL mutex
 */
S
Stephen Hemminger 已提交
3744
static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
3745
{
S
Stephen Hemminger 已提交
3746 3747
	struct sky2_hw *hw = sky2->hw;
	unsigned port = sky2->port;
S
Stephen Hemminger 已提交
3748

S
Stephen Hemminger 已提交
3749 3750 3751 3752 3753
	spin_lock_bh(&sky2->phy_lock);
	if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
	    hw->chip_id == CHIP_ID_YUKON_EX ||
	    hw->chip_id == CHIP_ID_YUKON_SUPR) {
		u16 pg;
S
Stephen Hemminger 已提交
3754 3755 3756
		pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);

S
Stephen Hemminger 已提交
3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
		switch (mode) {
		case MO_LED_OFF:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(8) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(8) |
				     PHY_M_LEDC_STA0_CTRL(8));
			break;
		case MO_LED_ON:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(9) |
				     PHY_M_LEDC_INIT_CTRL(9) |
				     PHY_M_LEDC_STA1_CTRL(9) |
				     PHY_M_LEDC_STA0_CTRL(9));
			break;
		case MO_LED_BLINK:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(0xa) |
				     PHY_M_LEDC_INIT_CTRL(0xa) |
				     PHY_M_LEDC_STA1_CTRL(0xa) |
				     PHY_M_LEDC_STA0_CTRL(0xa));
			break;
		case MO_LED_NORM:
			gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
				     PHY_M_LEDC_LOS_CTRL(1) |
				     PHY_M_LEDC_INIT_CTRL(8) |
				     PHY_M_LEDC_STA1_CTRL(7) |
				     PHY_M_LEDC_STA0_CTRL(7));
		}
S
Stephen Hemminger 已提交
3786

S
Stephen Hemminger 已提交
3787 3788
		gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
	} else
3789
		gm_phy_write(hw, port, PHY_MARV_LED_OVER,
S
Stephen Hemminger 已提交
3790 3791 3792 3793 3794 3795 3796 3797
				     PHY_M_LED_MO_DUP(mode) |
				     PHY_M_LED_MO_10(mode) |
				     PHY_M_LED_MO_100(mode) |
				     PHY_M_LED_MO_1000(mode) |
				     PHY_M_LED_MO_RX(mode) |
				     PHY_M_LED_MO_TX(mode));

	spin_unlock_bh(&sky2->phy_lock);
3798 3799 3800 3801 3802 3803
}

/* blink LED's for finding board */
static int sky2_phys_id(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
3804
	unsigned int i;
3805

S
Stephen Hemminger 已提交
3806 3807
	if (data == 0)
		data = UINT_MAX;
3808

S
Stephen Hemminger 已提交
3809 3810 3811 3812 3813 3814 3815
	for (i = 0; i < data; i++) {
		sky2_led(sky2, MO_LED_ON);
		if (msleep_interruptible(500))
			break;
		sky2_led(sky2, MO_LED_OFF);
		if (msleep_interruptible(500))
			break;
S
Stephen Hemminger 已提交
3816
	}
S
Stephen Hemminger 已提交
3817
	sky2_led(sky2, MO_LED_NORM);
3818 3819 3820 3821 3822 3823 3824 3825 3826

	return 0;
}

static void sky2_get_pauseparam(struct net_device *dev,
				struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
	switch (sky2->flow_mode) {
	case FC_NONE:
		ecmd->tx_pause = ecmd->rx_pause = 0;
		break;
	case FC_TX:
		ecmd->tx_pause = 1, ecmd->rx_pause = 0;
		break;
	case FC_RX:
		ecmd->tx_pause = 0, ecmd->rx_pause = 1;
		break;
	case FC_BOTH:
		ecmd->tx_pause = ecmd->rx_pause = 1;
	}

S
Stephen Hemminger 已提交
3841 3842
	ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
		? AUTONEG_ENABLE : AUTONEG_DISABLE;
3843 3844 3845 3846 3847 3848 3849
}

static int sky2_set_pauseparam(struct net_device *dev,
			       struct ethtool_pauseparam *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);

S
Stephen Hemminger 已提交
3850 3851 3852 3853 3854
	if (ecmd->autoneg == AUTONEG_ENABLE)
		sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
	else
		sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;

3855
	sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
3856

3857 3858
	if (netif_running(dev))
		sky2_phy_reinit(sky2);
3859

3860
	return 0;
3861 3862
}

3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902
static int sky2_get_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;

	if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
		ecmd->tx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
		ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);

	if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
		ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
	}
	ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);

	if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
		ecmd->rx_coalesce_usecs_irq = 0;
	else {
		u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
		ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
	}

	ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);

	return 0;
}

/* Note: this affect both ports */
static int sky2_set_coalesce(struct net_device *dev,
			     struct ethtool_coalesce *ecmd)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	struct sky2_hw *hw = sky2->hw;
3903
	const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
3904

3905 3906 3907
	if (ecmd->tx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs > tmax ||
	    ecmd->rx_coalesce_usecs_irq > tmax)
3908 3909
		return -EINVAL;

3910
	if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
3911
		return -EINVAL;
3912
	if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
3913
		return -EINVAL;
M
Mike McCormack 已提交
3914
	if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937
		return -EINVAL;

	if (ecmd->tx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_TX_TIMER_INI,
			     sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
		sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
	}
	sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs == 0)
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
	else {
		sky2_write32(hw, STAT_LEV_TIMER_INI,
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
		sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);

	if (ecmd->rx_coalesce_usecs_irq == 0)
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
	else {
3938
		sky2_write32(hw, STAT_ISR_TIMER_INI,
3939 3940 3941 3942 3943 3944 3945
			     sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
		sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
	}
	sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
	return 0;
}

S
Stephen Hemminger 已提交
3946 3947 3948 3949 3950 3951 3952 3953
static void sky2_get_ringparam(struct net_device *dev,
			       struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	ering->rx_max_pending = RX_MAX_PENDING;
	ering->rx_mini_max_pending = 0;
	ering->rx_jumbo_max_pending = 0;
3954
	ering->tx_max_pending = TX_MAX_PENDING;
S
Stephen Hemminger 已提交
3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968

	ering->rx_pending = sky2->rx_pending;
	ering->rx_mini_pending = 0;
	ering->rx_jumbo_pending = 0;
	ering->tx_pending = sky2->tx_pending;
}

static int sky2_set_ringparam(struct net_device *dev,
			      struct ethtool_ringparam *ering)
{
	struct sky2_port *sky2 = netdev_priv(dev);

	if (ering->rx_pending > RX_MAX_PENDING ||
	    ering->rx_pending < 8 ||
3969 3970
	    ering->tx_pending < TX_MIN_PENDING ||
	    ering->tx_pending > TX_MAX_PENDING)
S
Stephen Hemminger 已提交
3971 3972
		return -EINVAL;

3973
	sky2_detach(dev);
S
Stephen Hemminger 已提交
3974 3975 3976

	sky2->rx_pending = ering->rx_pending;
	sky2->tx_pending = ering->tx_pending;
3977
	sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
S
Stephen Hemminger 已提交
3978

3979
	return sky2_reattach(dev);
S
Stephen Hemminger 已提交
3980 3981 3982 3983
}

static int sky2_get_regs_len(struct net_device *dev)
{
3984
	return 0x4000;
S
Stephen Hemminger 已提交
3985 3986
}

3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030
static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
{
	/* This complicated switch statement is to make sure and
	 * only access regions that are unreserved.
	 * Some blocks are only valid on dual port cards.
	 */
	switch (b) {
	/* second port */
	case 5:		/* Tx Arbiter 2 */
	case 9:		/* RX2 */
	case 14 ... 15:	/* TX2 */
	case 17: case 19: /* Ram Buffer 2 */
	case 22 ... 23: /* Tx Ram Buffer 2 */
	case 25:	/* Rx MAC Fifo 1 */
	case 27:	/* Tx MAC Fifo 2 */
	case 31:	/* GPHY 2 */
	case 40 ... 47: /* Pattern Ram 2 */
	case 52: case 54: /* TCP Segmentation 2 */
	case 112 ... 116: /* GMAC 2 */
		return hw->ports > 1;

	case 0:		/* Control */
	case 2:		/* Mac address */
	case 4:		/* Tx Arbiter 1 */
	case 7:		/* PCI express reg */
	case 8:		/* RX1 */
	case 12 ... 13: /* TX1 */
	case 16: case 18:/* Rx Ram Buffer 1 */
	case 20 ... 21: /* Tx Ram Buffer 1 */
	case 24:	/* Rx MAC Fifo 1 */
	case 26:	/* Tx MAC Fifo 1 */
	case 28 ... 29: /* Descriptor and status unit */
	case 30:	/* GPHY 1*/
	case 32 ... 39: /* Pattern Ram 1 */
	case 48: case 50: /* TCP Segmentation 1 */
	case 56 ... 60:	/* PCI space */
	case 80 ... 84:	/* GMAC 1 */
		return 1;

	default:
		return 0;
	}
}

S
Stephen Hemminger 已提交
4031 4032
/*
 * Returns copy of control register region
4033
 * Note: ethtool_get_regs always provides full size (16k) buffer
S
Stephen Hemminger 已提交
4034 4035 4036 4037 4038 4039
 */
static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const void __iomem *io = sky2->hw->regs;
4040
	unsigned int b;
S
Stephen Hemminger 已提交
4041 4042 4043

	regs->version = 1;

4044
	for (b = 0; b < 128; b++) {
4045 4046
		/* skip poisonous diagnostic ram region in block 3 */
		if (b == 3)
4047
			memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
4048
		else if (sky2_reg_access_ok(sky2->hw, b))
4049
			memcpy_fromio(p, io, 128);
4050
		else
4051
			memset(p, 0, 128);
4052

4053 4054 4055
		p += 128;
		io += 128;
	}
S
Stephen Hemminger 已提交
4056
}
4057

4058 4059 4060 4061 4062 4063 4064 4065
/* In order to do Jumbo packets on these chips, need to turn off the
 * transmit store/forward. Therefore checksum offload won't work.
 */
static int no_tx_offload(struct net_device *dev)
{
	const struct sky2_port *sky2 = netdev_priv(dev);
	const struct sky2_hw *hw = sky2->hw;

4066
	return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085
}

static int sky2_set_tx_csum(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tx_csum(dev, data);
}


static int sky2_set_tso(struct net_device *dev, u32 data)
{
	if (data && no_tx_offload(dev))
		return -EINVAL;

	return ethtool_op_set_tso(dev, data);
}

4086 4087 4088
static int sky2_get_eeprom_len(struct net_device *dev)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4089
	struct sky2_hw *hw = sky2->hw;
4090 4091
	u16 reg2;

4092
	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4093 4094 4095
	return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
}

4096
static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
4097
{
4098
	unsigned long start = jiffies;
4099

4100 4101 4102
	while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
		/* Can take up to 10.6 ms for write */
		if (time_after(jiffies, start + HZ/4)) {
4103
			dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
4104 4105 4106 4107
			return -ETIMEDOUT;
		}
		mdelay(1);
	}
4108

4109 4110
	return 0;
}
4111

4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133
static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
			 u16 offset, size_t length)
{
	int rc = 0;

	while (length > 0) {
		u32 val;

		sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
		rc = sky2_vpd_wait(hw, cap, 0);
		if (rc)
			break;

		val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);

		memcpy(data, &val, min(sizeof(val), length));
		offset += sizeof(u32);
		data += sizeof(u32);
		length -= sizeof(u32);
	}

	return rc;
4134 4135
}

4136 4137
static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
			  u16 offset, unsigned int length)
4138
{
4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152
	unsigned int i;
	int rc = 0;

	for (i = 0; i < length; i += sizeof(u32)) {
		u32 val = *(u32 *)(data + i);

		sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
		sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);

		rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
		if (rc)
			break;
	}
	return rc;
4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
}

static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	eeprom->magic = SKY2_EEPROM_MAGIC;

4166
	return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
}

static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
			   u8 *data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
	int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);

	if (!cap)
		return -EINVAL;

	if (eeprom->magic != SKY2_EEPROM_MAGIC)
		return -EINVAL;

4181 4182 4183
	/* Partial writes not supported */
	if ((eeprom->offset & 3) || (eeprom->len & 3))
		return -EINVAL;
4184

4185
	return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
4186 4187
}

4188 4189 4190
static int sky2_set_flags(struct net_device *dev, u32 data)
{
	struct sky2_port *sky2 = netdev_priv(dev);
4191 4192 4193
	u32 supported =
		(sky2->hw->flags & SKY2_HW_RSS_BROKEN) ? 0 : ETH_FLAG_RXHASH;
	int rc;
4194

4195 4196 4197
	rc = ethtool_op_set_flags(dev, data, supported);
	if (rc)
		return rc;
4198 4199 4200 4201 4202

	rx_set_rss(dev);

	return 0;
}
4203

4204
static const struct ethtool_ops sky2_ethtool_ops = {
4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228
	.get_settings	= sky2_get_settings,
	.set_settings	= sky2_set_settings,
	.get_drvinfo	= sky2_get_drvinfo,
	.get_wol	= sky2_get_wol,
	.set_wol	= sky2_set_wol,
	.get_msglevel	= sky2_get_msglevel,
	.set_msglevel	= sky2_set_msglevel,
	.nway_reset	= sky2_nway_reset,
	.get_regs_len	= sky2_get_regs_len,
	.get_regs	= sky2_get_regs,
	.get_link	= ethtool_op_get_link,
	.get_eeprom_len	= sky2_get_eeprom_len,
	.get_eeprom	= sky2_get_eeprom,
	.set_eeprom	= sky2_set_eeprom,
	.set_sg 	= ethtool_op_set_sg,
	.set_tx_csum	= sky2_set_tx_csum,
	.set_tso	= sky2_set_tso,
	.get_rx_csum	= sky2_get_rx_csum,
	.set_rx_csum	= sky2_set_rx_csum,
	.get_strings	= sky2_get_strings,
	.get_coalesce	= sky2_get_coalesce,
	.set_coalesce	= sky2_set_coalesce,
	.get_ringparam	= sky2_get_ringparam,
	.set_ringparam	= sky2_set_ringparam,
4229 4230
	.get_pauseparam = sky2_get_pauseparam,
	.set_pauseparam = sky2_set_pauseparam,
4231
	.phys_id	= sky2_phys_id,
4232
	.get_sset_count = sky2_get_sset_count,
4233
	.get_ethtool_stats = sky2_get_ethtool_stats,
4234
	.set_flags	= sky2_set_flags,
4235 4236
};

S
Stephen Hemminger 已提交
4237 4238 4239 4240
#ifdef CONFIG_SKY2_DEBUG

static struct dentry *sky2_debug;

4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320

/*
 * Read and parse the first part of Vital Product Data
 */
#define VPD_SIZE	128
#define VPD_MAGIC	0x82

static const struct vpd_tag {
	char tag[2];
	char *label;
} vpd_tags[] = {
	{ "PN",	"Part Number" },
	{ "EC", "Engineering Level" },
	{ "MN", "Manufacturer" },
	{ "SN", "Serial Number" },
	{ "YA", "Asset Tag" },
	{ "VL", "First Error Log Message" },
	{ "VF", "Second Error Log Message" },
	{ "VB", "Boot Agent ROM Configuration" },
	{ "VE", "EFI UNDI Configuration" },
};

static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
{
	size_t vpd_size;
	loff_t offs;
	u8 len;
	unsigned char *buf;
	u16 reg2;

	reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
	vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);

	seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
	buf = kmalloc(vpd_size, GFP_KERNEL);
	if (!buf) {
		seq_puts(seq, "no memory!\n");
		return;
	}

	if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
		seq_puts(seq, "VPD read failed\n");
		goto out;
	}

	if (buf[0] != VPD_MAGIC) {
		seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
		goto out;
	}
	len = buf[1];
	if (len == 0 || len > vpd_size - 4) {
		seq_printf(seq, "Invalid id length: %d\n", len);
		goto out;
	}

	seq_printf(seq, "%.*s\n", len, buf + 3);
	offs = len + 3;

	while (offs < vpd_size - 4) {
		int i;

		if (!memcmp("RW", buf + offs, 2))	/* end marker */
			break;
		len = buf[offs + 2];
		if (offs + len + 3 >= vpd_size)
			break;

		for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
			if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
				seq_printf(seq, " %s: %.*s\n",
					   vpd_tags[i].label, len, buf + offs + 3);
				break;
			}
		}
		offs += len + 3;
	}
out:
	kfree(buf);
}

S
Stephen Hemminger 已提交
4321 4322 4323 4324
static int sky2_debug_show(struct seq_file *seq, void *v)
{
	struct net_device *dev = seq->private;
	const struct sky2_port *sky2 = netdev_priv(dev);
4325
	struct sky2_hw *hw = sky2->hw;
S
Stephen Hemminger 已提交
4326 4327 4328 4329
	unsigned port = sky2->port;
	unsigned idx, last;
	int sop;

4330
	sky2_show_vpd(seq, hw);
S
Stephen Hemminger 已提交
4331

4332
	seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
S
Stephen Hemminger 已提交
4333 4334 4335 4336
		   sky2_read32(hw, B0_ISRC),
		   sky2_read32(hw, B0_IMSK),
		   sky2_read32(hw, B0_Y2_SP_ICR));

4337 4338 4339 4340 4341
	if (!netif_running(dev)) {
		seq_printf(seq, "network not running\n");
		return 0;
	}

4342
	napi_disable(&hw->napi);
S
Stephen Hemminger 已提交
4343 4344
	last = sky2_read16(hw, STAT_PUT_IDX);

4345
	seq_printf(seq, "Status ring %u\n", hw->st_size);
S
Stephen Hemminger 已提交
4346 4347 4348 4349
	if (hw->st_idx == last)
		seq_puts(seq, "Status ring (empty)\n");
	else {
		seq_puts(seq, "Status ring\n");
4350 4351
		for (idx = hw->st_idx; idx != last && idx < hw->st_size;
		     idx = RING_NEXT(idx, hw->st_size)) {
S
Stephen Hemminger 已提交
4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
			const struct sky2_status_le *le = hw->st_le + idx;
			seq_printf(seq, "[%d] %#x %d %#x\n",
				   idx, le->opcode, le->length, le->status);
		}
		seq_puts(seq, "\n");
	}

	seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
		   sky2->tx_cons, sky2->tx_prod,
		   sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
		   sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));

	/* Dump contents of tx ring */
	sop = 1;
4366 4367
	for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
	     idx = RING_NEXT(idx, sky2->tx_ring_size)) {
S
Stephen Hemminger 已提交
4368 4369 4370 4371 4372 4373 4374
		const struct sky2_tx_le *le = sky2->tx_le + idx;
		u32 a = le32_to_cpu(le->addr);

		if (sop)
			seq_printf(seq, "%u:", idx);
		sop = 0;

M
Mike McCormack 已提交
4375
		switch (le->opcode & ~HW_OWNER) {
S
Stephen Hemminger 已提交
4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
		case OP_ADDR64:
			seq_printf(seq, " %#x:", a);
			break;
		case OP_LRGLEN:
			seq_printf(seq, " mtu=%d", a);
			break;
		case OP_VLAN:
			seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
			break;
		case OP_TCPLISW:
			seq_printf(seq, " csum=%#x", a);
			break;
		case OP_LARGESEND:
			seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_PACKET:
			seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
			break;
		case OP_BUFFER:
			seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
			break;
		default:
			seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
				   a, le16_to_cpu(le->length));
		}

		if (le->ctrl & EOP) {
			seq_putc(seq, '\n');
			sop = 1;
		}
	}

	seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
4410
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
S
Stephen Hemminger 已提交
4411 4412
		   sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));

4413
	sky2_read32(hw, B0_Y2_SP_LISR);
4414
	napi_enable(&hw->napi);
S
Stephen Hemminger 已提交
4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438
	return 0;
}

static int sky2_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, sky2_debug_show, inode->i_private);
}

static const struct file_operations sky2_debug_fops = {
	.owner		= THIS_MODULE,
	.open		= sky2_debug_open,
	.read		= seq_read,
	.llseek		= seq_lseek,
	.release	= single_release,
};

/*
 * Use network device events to create/remove/rename
 * debugfs file entries
 */
static int sky2_device_event(struct notifier_block *unused,
			     unsigned long event, void *ptr)
{
	struct net_device *dev = ptr;
S
Stephen Hemminger 已提交
4439
	struct sky2_port *sky2 = netdev_priv(dev);
S
Stephen Hemminger 已提交
4440

4441
	if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
S
Stephen Hemminger 已提交
4442
		return NOTIFY_DONE;
S
Stephen Hemminger 已提交
4443

M
Mike McCormack 已提交
4444
	switch (event) {
S
Stephen Hemminger 已提交
4445 4446 4447 4448 4449 4450
	case NETDEV_CHANGENAME:
		if (sky2->debugfs) {
			sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
						       sky2_debug, dev->name);
		}
		break;
S
Stephen Hemminger 已提交
4451

S
Stephen Hemminger 已提交
4452 4453
	case NETDEV_GOING_DOWN:
		if (sky2->debugfs) {
4454
			netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
S
Stephen Hemminger 已提交
4455 4456
			debugfs_remove(sky2->debugfs);
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4457
		}
S
Stephen Hemminger 已提交
4458 4459 4460 4461 4462 4463 4464 4465
		break;

	case NETDEV_UP:
		sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
						    sky2_debug, dev,
						    &sky2_debug_fops);
		if (IS_ERR(sky2->debugfs))
			sky2->debugfs = NULL;
S
Stephen Hemminger 已提交
4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501
	}

	return NOTIFY_DONE;
}

static struct notifier_block sky2_notifier = {
	.notifier_call = sky2_device_event,
};


static __init void sky2_debug_init(void)
{
	struct dentry *ent;

	ent = debugfs_create_dir("sky2", NULL);
	if (!ent || IS_ERR(ent))
		return;

	sky2_debug = ent;
	register_netdevice_notifier(&sky2_notifier);
}

static __exit void sky2_debug_cleanup(void)
{
	if (sky2_debug) {
		unregister_netdevice_notifier(&sky2_notifier);
		debugfs_remove(sky2_debug);
		sky2_debug = NULL;
	}
}

#else
#define sky2_debug_init()
#define sky2_debug_cleanup()
#endif

4502 4503 4504 4505 4506 4507
/* Two copies of network device operations to handle special case of
   not allowing netpoll on second port */
static const struct net_device_ops sky2_netdev_ops[2] = {
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4508
	.ndo_start_xmit		= sky2_xmit_frame,
4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= sky2_netpoll,
#endif
  },
  {
	.ndo_open		= sky2_up,
	.ndo_stop		= sky2_down,
4525
	.ndo_start_xmit		= sky2_xmit_frame,
4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536
	.ndo_do_ioctl		= sky2_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= sky2_set_mac_address,
	.ndo_set_multicast_list	= sky2_set_multicast,
	.ndo_change_mtu		= sky2_change_mtu,
	.ndo_tx_timeout		= sky2_tx_timeout,
#ifdef SKY2_VLAN_TAG_USED
	.ndo_vlan_rx_register	= sky2_vlan_rx_register,
#endif
  },
};
S
Stephen Hemminger 已提交
4537

4538 4539
/* Initialize network device */
static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
4540
						     unsigned port,
4541
						     int highmem, int wol)
4542 4543 4544 4545 4546
{
	struct sky2_port *sky2;
	struct net_device *dev = alloc_etherdev(sizeof(*sky2));

	if (!dev) {
4547
		dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
4548 4549 4550 4551
		return NULL;
	}

	SET_NETDEV_DEV(dev, &hw->pdev->dev);
4552
	dev->irq = hw->pdev->irq;
4553 4554
	SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
	dev->watchdog_timeo = TX_WATCHDOG;
4555
	dev->netdev_ops = &sky2_netdev_ops[port];
4556 4557 4558 4559 4560 4561 4562

	sky2 = netdev_priv(dev);
	sky2->netdev = dev;
	sky2->hw = hw;
	sky2->msg_enable = netif_msg_init(debug, default_msg);

	/* Auto speed and flow control */
S
Stephen Hemminger 已提交
4563 4564 4565 4566
	sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
	if (hw->chip_id != CHIP_ID_YUKON_XL)
		sky2->flags |= SKY2_FLAG_RX_CHECKSUM;

4567 4568
	sky2->flow_mode = FC_BOTH;

4569 4570 4571
	sky2->duplex = -1;
	sky2->speed = -1;
	sky2->advertising = sky2_supported_modes(hw);
4572
	sky2->wol = wol;
4573

4574
	spin_lock_init(&sky2->phy_lock);
4575

S
Stephen Hemminger 已提交
4576
	sky2->tx_pending = TX_DEF_PENDING;
4577
	sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
4578
	sky2->rx_pending = RX_DEF_PENDING;
4579 4580 4581 4582 4583

	hw->dev[port] = dev;

	sky2->port = port;

S
Stephen Hemminger 已提交
4584
	dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
4585 4586 4587
	if (highmem)
		dev->features |= NETIF_F_HIGHDMA;

4588 4589 4590 4591
	/* Enable receive hashing unless hardware is known broken */
	if (!(hw->flags & SKY2_HW_RSS_BROKEN))
		dev->features |= NETIF_F_RXHASH;

4592
#ifdef SKY2_VLAN_TAG_USED
S
Stephen Hemminger 已提交
4593 4594 4595 4596 4597
	/* The workaround for FE+ status conflicts with VLAN tag detection. */
	if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
	      sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
		dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
	}
4598 4599
#endif

4600
	/* read the mac address */
S
Stephen Hemminger 已提交
4601
	memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
4602
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
4603 4604 4605 4606

	return dev;
}

4607
static void __devinit sky2_show_addr(struct net_device *dev)
4608 4609 4610
{
	const struct sky2_port *sky2 = netdev_priv(dev);

4611
	netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
4612 4613
}

4614
/* Handle software interrupt used during MSI test */
4615
static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
4616 4617 4618 4619 4620 4621 4622 4623
{
	struct sky2_hw *hw = dev_id;
	u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);

	if (status == 0)
		return IRQ_NONE;

	if (status & Y2_IS_IRQ_SW) {
4624
		hw->flags |= SKY2_HW_USE_MSI;
4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638
		wake_up(&hw->msi_wait);
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}
	sky2_write32(hw, B0_Y2_SP_ICR, 2);

	return IRQ_HANDLED;
}

/* Test interrupt path by forcing a a software IRQ */
static int __devinit sky2_test_msi(struct sky2_hw *hw)
{
	struct pci_dev *pdev = hw->pdev;
	int err;

M
Mike McCormack 已提交
4639
	init_waitqueue_head(&hw->msi_wait);
4640

4641 4642
	sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);

4643
	err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
4644
	if (err) {
4645
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4646 4647 4648 4649
		return err;
	}

	sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
4650
	sky2_read8(hw, B0_CTST);
4651

4652
	wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
4653

4654
	if (!(hw->flags & SKY2_HW_USE_MSI)) {
4655
		/* MSI test failed, go back to INTx mode */
4656 4657
		dev_info(&pdev->dev, "No interrupt generated using MSI, "
			 "switching to INTx mode.\n");
4658 4659 4660 4661 4662 4663

		err = -EOPNOTSUPP;
		sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
	}

	sky2_write32(hw, B0_IMSK, 0);
4664
	sky2_read32(hw, B0_IMSK);
4665 4666 4667 4668 4669 4670

	free_irq(pdev->irq, hw);

	return err;
}

S
Stephen Hemminger 已提交
4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
/* This driver supports yukon2 chipset only */
static const char *sky2_name(u8 chipid, char *buf, int sz)
{
	const char *name[] = {
		"XL",		/* 0xb3 */
		"EC Ultra", 	/* 0xb4 */
		"Extreme",	/* 0xb5 */
		"EC",		/* 0xb6 */
		"FE",		/* 0xb7 */
		"FE+",		/* 0xb8 */
		"Supreme",	/* 0xb9 */
S
Stephen Hemminger 已提交
4682
		"UL 2",		/* 0xba */
S
Stephen Hemminger 已提交
4683 4684
		"Unknown",	/* 0xbb */
		"Optima",	/* 0xbc */
S
Stephen Hemminger 已提交
4685 4686
	};

S
stephen hemminger 已提交
4687
	if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
S
Stephen Hemminger 已提交
4688 4689 4690 4691 4692 4693
		strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
	else
		snprintf(buf, sz, "(chip %#x)", chipid);
	return buf;
}

4694 4695 4696
static int __devinit sky2_probe(struct pci_dev *pdev,
				const struct pci_device_id *ent)
{
4697
	struct net_device *dev;
4698
	struct sky2_hw *hw;
4699
	int err, using_dac = 0, wol_default;
S
Stephen Hemminger 已提交
4700
	u32 reg;
S
Stephen Hemminger 已提交
4701
	char buf1[16];
4702

S
Stephen Hemminger 已提交
4703 4704
	err = pci_enable_device(pdev);
	if (err) {
4705
		dev_err(&pdev->dev, "cannot enable PCI device\n");
4706 4707 4708
		goto err_out;
	}

4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724
	/* Get configuration information
	 * Note: only regular PCI config access once to test for HW issues
	 *       other PCI access through shared memory for speed and to
	 *	 avoid MMCONFIG problems.
	 */
	err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
	if (err) {
		dev_err(&pdev->dev, "PCI read config failed\n");
		goto err_out;
	}

	if (~reg == 0) {
		dev_err(&pdev->dev, "PCI configuration read error\n");
		goto err_out;
	}

S
Stephen Hemminger 已提交
4725 4726
	err = pci_request_regions(pdev, DRV_NAME);
	if (err) {
4727
		dev_err(&pdev->dev, "cannot obtain PCI resources\n");
4728
		goto err_out_disable;
4729 4730 4731 4732
	}

	pci_set_master(pdev);

4733
	if (sizeof(dma_addr_t) > sizeof(u32) &&
4734
	    !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
4735
		using_dac = 1;
4736
		err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
4737
		if (err < 0) {
4738 4739
			dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
				"for consistent allocations\n");
4740 4741 4742
			goto err_out_free_regions;
		}
	} else {
4743
		err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
4744
		if (err) {
4745
			dev_err(&pdev->dev, "no usable DMA configuration\n");
4746 4747 4748
			goto err_out_free_regions;
		}
	}
4749

S
Stephen Hemminger 已提交
4750 4751 4752 4753 4754 4755

#ifdef __BIG_ENDIAN
	/* The sk98lin vendor driver uses hardware byte swapping but
	 * this driver uses software swapping.
	 */
	reg &= ~PCI_REV_DESC;
M
Mike McCormack 已提交
4756
	err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
S
Stephen Hemminger 已提交
4757 4758 4759 4760 4761 4762
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto err_out_free_regions;
	}
#endif

R
Rafael J. Wysocki 已提交
4763
	wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
4764

4765
	err = -ENOMEM;
4766 4767 4768

	hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
		     + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
4769
	if (!hw) {
4770
		dev_err(&pdev->dev, "cannot allocate hardware struct\n");
4771 4772 4773 4774
		goto err_out_free_regions;
	}

	hw->pdev = pdev;
4775
	sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
4776 4777 4778

	hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
	if (!hw->regs) {
4779
		dev_err(&pdev->dev, "cannot map device registers\n");
4780 4781 4782
		goto err_out_free_hw;
	}

4783
	err = sky2_init(hw);
4784
	if (err)
S
Stephen Hemminger 已提交
4785
		goto err_out_iounmap;
4786

4787
	/* ring for status responses */
4788
	hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
4789 4790 4791 4792 4793
	hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
					 &hw->st_dma);
	if (!hw->st_le)
		goto err_out_reset;

4794 4795
	dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
		 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
4796

4797 4798
	sky2_reset(hw);

4799
	dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
4800 4801
	if (!dev) {
		err = -ENOMEM;
4802
		goto err_out_free_pci;
4803
	}
4804

4805 4806 4807 4808 4809 4810 4811 4812
	if (!disable_msi && pci_enable_msi(pdev) == 0) {
		err = sky2_test_msi(hw);
		if (err == -EOPNOTSUPP)
 			pci_disable_msi(pdev);
		else if (err)
			goto err_out_free_netdev;
 	}

S
Stephen Hemminger 已提交
4813 4814
	err = register_netdev(dev);
	if (err) {
4815
		dev_err(&pdev->dev, "cannot register net device\n");
4816 4817 4818
		goto err_out_free_netdev;
	}

B
Brandon Philips 已提交
4819 4820
	netif_carrier_off(dev);

S
Stephen Hemminger 已提交
4821 4822
	netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);

4823 4824
	err = request_irq(pdev->irq, sky2_intr,
			  (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
4825
			  hw->irq_name, hw);
4826
	if (err) {
4827
		dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
4828 4829 4830
		goto err_out_unregister;
	}
	sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
S
Stephen Hemminger 已提交
4831
	napi_enable(&hw->napi);
4832

4833 4834
	sky2_show_addr(dev);

4835 4836 4837
	if (hw->ports > 1) {
		struct net_device *dev1;

4838
		err = -ENOMEM;
4839
		dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
4840 4841 4842
		if (dev1 && (err = register_netdev(dev1)) == 0)
			sky2_show_addr(dev1);
		else {
4843 4844
			dev_warn(&pdev->dev,
				 "register of second port failed (%d)\n", err);
4845
			hw->dev[1] = NULL;
4846 4847 4848 4849
			hw->ports = 1;
			if (dev1)
				free_netdev(dev1);
		}
4850 4851
	}

4852
	setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
S
Stephen Hemminger 已提交
4853 4854
	INIT_WORK(&hw->restart_work, sky2_restart);

S
Stephen Hemminger 已提交
4855
	pci_set_drvdata(pdev, hw);
4856
	pdev->d3_delay = 150;
S
Stephen Hemminger 已提交
4857

4858 4859
	return 0;

S
Stephen Hemminger 已提交
4860
err_out_unregister:
4861
	if (hw->flags & SKY2_HW_USE_MSI)
4862
		pci_disable_msi(pdev);
S
Stephen Hemminger 已提交
4863
	unregister_netdev(dev);
4864 4865 4866
err_out_free_netdev:
	free_netdev(dev);
err_out_free_pci:
4867 4868 4869
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
err_out_reset:
S
Stephen Hemminger 已提交
4870
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4871 4872 4873 4874 4875 4876
err_out_iounmap:
	iounmap(hw->regs);
err_out_free_hw:
	kfree(hw);
err_out_free_regions:
	pci_release_regions(pdev);
4877
err_out_disable:
4878 4879
	pci_disable_device(pdev);
err_out:
S
Stephen Hemminger 已提交
4880
	pci_set_drvdata(pdev, NULL);
4881 4882 4883 4884 4885
	return err;
}

static void __devexit sky2_remove(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4886
	struct sky2_hw *hw = pci_get_drvdata(pdev);
S
Stephen Hemminger 已提交
4887
	int i;
4888

S
Stephen Hemminger 已提交
4889
	if (!hw)
4890 4891
		return;

4892
	del_timer_sync(&hw->watchdog_timer);
S
Stephen Hemminger 已提交
4893
	cancel_work_sync(&hw->restart_work);
4894

S
Stephen Hemminger 已提交
4895
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4896
		unregister_netdev(hw->dev[i]);
S
Stephen Hemminger 已提交
4897

4898
	sky2_write32(hw, B0_IMSK, 0);
4899

4900 4901
	sky2_power_aux(hw);

S
Stephen Hemminger 已提交
4902
	sky2_write8(hw, B0_CTST, CS_RST_SET);
4903
	sky2_read8(hw, B0_CTST);
4904 4905

	free_irq(pdev->irq, hw);
4906
	if (hw->flags & SKY2_HW_USE_MSI)
4907
		pci_disable_msi(pdev);
4908 4909
	pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
			    hw->st_le, hw->st_dma);
4910 4911
	pci_release_regions(pdev);
	pci_disable_device(pdev);
S
Stephen Hemminger 已提交
4912

S
Stephen Hemminger 已提交
4913
	for (i = hw->ports-1; i >= 0; --i)
S
Stephen Hemminger 已提交
4914 4915
		free_netdev(hw->dev[i]);

4916 4917
	iounmap(hw->regs);
	kfree(hw);
4918

4919 4920 4921 4922 4923
	pci_set_drvdata(pdev, NULL);
}

static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
{
S
Stephen Hemminger 已提交
4924
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4925
	int i, wol = 0;
4926

S
Stephen Hemminger 已提交
4927 4928 4929
	if (!hw)
		return 0;

4930 4931 4932
	del_timer_sync(&hw->watchdog_timer);
	cancel_work_sync(&hw->restart_work);

4933
	rtnl_lock();
4934 4935

	sky2_all_down(hw);
4936
	for (i = 0; i < hw->ports; i++) {
4937
		struct net_device *dev = hw->dev[i];
4938
		struct sky2_port *sky2 = netdev_priv(dev);
4939

4940 4941 4942 4943
		if (sky2->wol)
			sky2_wol_init(sky2);

		wol |= sky2->wol;
4944 4945
	}

S
stephen hemminger 已提交
4946 4947
	device_set_wakeup_enable(&pdev->dev, wol != 0);

4948
	sky2_power_aux(hw);
4949
	rtnl_unlock();
4950

4951
	pci_save_state(pdev);
4952
	pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
4953
	pci_set_power_state(pdev, pci_choose_state(pdev, state));
4954

4955
	return 0;
4956 4957
}

S
stephen hemminger 已提交
4958
#ifdef CONFIG_PM
4959 4960
static int sky2_resume(struct pci_dev *pdev)
{
S
Stephen Hemminger 已提交
4961
	struct sky2_hw *hw = pci_get_drvdata(pdev);
4962
	int err;
4963

S
Stephen Hemminger 已提交
4964 4965 4966
	if (!hw)
		return 0;

4967 4968 4969
	err = pci_set_power_state(pdev, PCI_D0);
	if (err)
		goto out;
4970 4971 4972 4973 4974

	err = pci_restore_state(pdev);
	if (err)
		goto out;

4975
	pci_enable_wake(pdev, PCI_D0, 0);
4976 4977

	/* Re-enable all clocks */
S
stephen hemminger 已提交
4978 4979 4980 4981 4982
	err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
	if (err) {
		dev_err(&pdev->dev, "PCI write config failed\n");
		goto out;
	}
4983

4984
	rtnl_lock();
4985
	sky2_reset(hw);
4986
	sky2_all_up(hw);
4987
	rtnl_unlock();
4988

4989
	return 0;
4990
out:
4991

4992
	dev_err(&pdev->dev, "resume failed (%d)\n", err);
4993
	pci_disable_device(pdev);
4994
	return err;
4995 4996 4997
}
#endif

4998 4999
static void sky2_shutdown(struct pci_dev *pdev)
{
S
stephen hemminger 已提交
5000
	sky2_suspend(pdev, PMSG_SUSPEND);
5001 5002
}

5003
static struct pci_driver sky2_driver = {
S
Stephen Hemminger 已提交
5004 5005 5006 5007
	.name = DRV_NAME,
	.id_table = sky2_id_table,
	.probe = sky2_probe,
	.remove = __devexit_p(sky2_remove),
5008
#ifdef CONFIG_PM
S
Stephen Hemminger 已提交
5009 5010
	.suspend = sky2_suspend,
	.resume = sky2_resume,
5011
#endif
5012
	.shutdown = sky2_shutdown,
5013 5014 5015 5016
};

static int __init sky2_init_module(void)
{
5017
	pr_info("driver version " DRV_VERSION "\n");
5018

S
Stephen Hemminger 已提交
5019
	sky2_debug_init();
5020
	return pci_register_driver(&sky2_driver);
5021 5022 5023 5024 5025
}

static void __exit sky2_cleanup_module(void)
{
	pci_unregister_driver(&sky2_driver);
S
Stephen Hemminger 已提交
5026
	sky2_debug_cleanup();
5027 5028 5029 5030 5031 5032
}

module_init(sky2_init_module);
module_exit(sky2_cleanup_module);

MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
5033
MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
5034
MODULE_LICENSE("GPL");
5035
MODULE_VERSION(DRV_VERSION);