intel_dp.c 110.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
76 77 78
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
79 80
}

81
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
82
{
83 84 85
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
86 87
}

88 89
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
90
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
91 92
}

C
Chris Wilson 已提交
93
static void intel_dp_link_down(struct intel_dp *intel_dp);
94
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
95
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
96 97

static int
C
Chris Wilson 已提交
98
intel_dp_max_link_bw(struct intel_dp *intel_dp)
99
{
100
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
101
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
102 103 104 105 106

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
107
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
108 109
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
110 111 112 113
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
114
		break;
115
	default:
116 117
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
118 119 120 121 122 123
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

157
static int
158
intel_dp_link_required(int pixel_clock, int bpp)
159
{
160
	return (pixel_clock * bpp + 9) / 10;
161 162
}

163 164 165 166 167 168
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

169
static enum drm_mode_status
170 171 172
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
173
	struct intel_dp *intel_dp = intel_attached_dp(connector);
174 175
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
176 177
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
178

179 180
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
181 182
			return MODE_PANEL;

183
		if (mode->vdisplay > fixed_mode->vdisplay)
184
			return MODE_PANEL;
185 186

		target_clock = fixed_mode->clock;
187 188
	}

189
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
190
	max_lanes = intel_dp_max_lane_count(intel_dp);
191 192 193 194 195

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
196
		return MODE_CLOCK_HIGH;
197 198 199 200

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

201 202 203
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

230 231 232 233 234 235 236
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

237 238 239 240
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

321
static bool edp_have_panel_power(struct intel_dp *intel_dp)
322
{
323
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
324 325
	struct drm_i915_private *dev_priv = dev->dev_private;

326
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
327 328
}

329
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
330
{
331
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
332 333
	struct drm_i915_private *dev_priv = dev->dev_private;

334 335
	return !dev_priv->pm.suspended &&
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
336 337
}

338 339 340
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
341
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
342
	struct drm_i915_private *dev_priv = dev->dev_private;
343

344 345
	if (!is_edp(intel_dp))
		return;
346

347
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
348 349
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
350 351
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
352 353 354
	}
}

355 356 357 358 359 360
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
361
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
362 363 364
	uint32_t status;
	bool done;

365
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
366
	if (has_aux_irq)
367
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
368
					  msecs_to_jiffies_timeout(10));
369 370 371 372 373 374 375 376 377 378
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

379
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
380
{
381 382
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
383

384 385 386
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
387
	 */
388 389 390 391 392 393 394 395 396 397 398 399 400
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
401
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
402
		else
403
			return 225; /* eDP input clock at 450Mhz */
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
419 420
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
421 422 423 424 425
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
426
	} else  {
427
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
428
	}
429 430
}

431 432 433 434 435
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
456
	       DP_AUX_CH_CTL_DONE |
457
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
458
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
459
	       timeout |
460
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
461 462
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
463
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
464 465
}

466 467 468 469 470 471 472 473 474 475
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
476
	uint32_t aux_clock_divider;
477 478
	int i, ret, recv_bytes;
	uint32_t status;
479
	int try, clock = 0;
480
	bool has_aux_irq = HAS_AUX_IRQ(dev);
481 482 483
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
484 485 486 487 488 489 490 491

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
492

493 494
	intel_aux_display_runtime_get(dev_priv);

495 496
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
497
		status = I915_READ_NOTRACE(ch_ctl);
498 499 500 501 502 503 504 505
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
506 507
		ret = -EBUSY;
		goto out;
508 509
	}

510 511 512 513 514 515
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

516
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
517 518 519 520
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
521

522 523 524 525 526 527 528 529
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
530
			I915_WRITE(ch_ctl, send_ctl);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
547
		if (status & DP_AUX_CH_CTL_DONE)
548 549 550 551
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
552
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
553 554
		ret = -EBUSY;
		goto out;
555 556 557 558 559
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
560
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
561
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
562 563
		ret = -EIO;
		goto out;
564
	}
565 566 567

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
568
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
569
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
570 571
		ret = -ETIMEDOUT;
		goto out;
572 573 574 575 576 577 578
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
579

580 581 582
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
583

584 585 586
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
587
	intel_aux_display_runtime_put(dev_priv);
588

589 590 591
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

592
	return ret;
593 594
}

595 596
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
597 598
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
599
{
600 601 602
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
603 604
	int ret;

605 606 607 608
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
609

610 611 612
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
613
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
614
		rxsize = 1;
615

616 617
		if (WARN_ON(txsize > 20))
			return -E2BIG;
618

619
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
620

621 622 623
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
624

625 626 627 628
			/* Return payload size. */
			ret = msg->size;
		}
		break;
629

630 631
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
632
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
633
		rxsize = msg->size + 1;
634

635 636
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
637

638 639 640 641 642 643 644 645 646 647 648
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
649
		}
650 651 652 653 654
		break;

	default:
		ret = -EINVAL;
		break;
655
	}
656

657
	return ret;
658 659
}

660 661 662 663
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
664 665
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
666
	const char *name = NULL;
667 668
	int ret;

669 670 671
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
672
		name = "DPDDC-A";
673
		break;
674 675
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
676
		name = "DPDDC-B";
677
		break;
678 679
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
680
		name = "DPDDC-C";
681
		break;
682 683
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
684
		name = "DPDDC-D";
685 686 687
		break;
	default:
		BUG();
688 689
	}

690 691
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
692

693
	intel_dp->aux.name = name;
694 695
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
696

697 698
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
699

700 701 702 703 704
	ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
	if (ret < 0) {
		DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
			  name, ret);
		return;
705
	}
706

707 708 709 710 711 712
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
713
	}
714 715
}

716 717 718 719 720 721
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
722
			  intel_dp->aux.ddc.dev.kobj.name);
723 724 725
	intel_connector_unregister(intel_connector);
}

726 727 728 729 730
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
731 732
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
733 734

	if (IS_G4X(dev)) {
735 736
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
737 738 739
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
740 741
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
742
	} else if (IS_VALLEYVIEW(dev)) {
743 744
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
745
	}
746 747 748 749 750 751 752 753 754

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
755 756 757
	}
}

P
Paulo Zanoni 已提交
758
bool
759 760
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
761
{
762
	struct drm_device *dev = encoder->base.dev;
763
	struct drm_i915_private *dev_priv = dev->dev_private;
764 765
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
766
	enum port port = dp_to_dig_port(intel_dp)->port;
767
	struct intel_crtc *intel_crtc = encoder->new_crtc;
768
	struct intel_connector *intel_connector = intel_dp->attached_connector;
769
	int lane_count, clock;
770
	int min_lane_count = 1;
771
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
772
	/* Conveniently, the link BW constants become indices with a shift...*/
773
	int min_clock = 0;
774
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
775
	int bpp, mode_rate;
776
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
777
	int link_avail, link_clock;
778

779
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
780 781
		pipe_config->has_pch_encoder = true;

782
	pipe_config->has_dp_encoder = true;
783

784 785 786
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
787 788 789 790
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
791 792
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
793 794
	}

795
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
796 797
		return false;

798 799
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
800 801
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
802

803 804
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
805
	bpp = pipe_config->pipe_bpp;
806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

		if (dev_priv->vbt.edp_lanes) {
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
825
	}
826

827
	for (; bpp >= 6*3; bpp -= 2*3) {
828 829
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
830

831 832
		for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = min_clock; clock <= max_clock; clock++) {
833 834 835 836 837 838 839 840 841 842
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
843

844
	return false;
845

846
found:
847 848 849 850 851 852
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
853
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
854 855 856 857 858
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

859
	if (intel_dp->color_range)
860
		pipe_config->limited_color_range = true;
861

862 863
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
864
	pipe_config->pipe_bpp = bpp;
865
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
866

867 868
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
869
		      pipe_config->port_clock, bpp);
870 871
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
872

873
	intel_link_compute_m_n(bpp, lane_count,
874 875
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
876
			       &pipe_config->dp_m_n);
877

878 879
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

880
	return true;
881 882
}

883
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
884
{
885 886 887
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
888 889 890
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

891
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
892 893 894
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

895
	if (crtc->config.port_clock == 162000) {
896 897 898 899
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
900
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
901
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
902 903
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
904
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
905
	}
906

907 908 909 910 911 912
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

913
static void intel_dp_mode_set(struct intel_encoder *encoder)
914
{
915
	struct drm_device *dev = encoder->base.dev;
916
	struct drm_i915_private *dev_priv = dev->dev_private;
917
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
918
	enum port port = dp_to_dig_port(intel_dp)->port;
919 920
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
921

922
	/*
K
Keith Packard 已提交
923
	 * There are four kinds of DP registers:
924 925
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
926 927
	 * 	SNB CPU
	 *	IVB CPU
928 929 930 931 932 933 934 935 936 937
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
938

939 940 941 942
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
943

944 945
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
946
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
947

948 949
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
950
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
951
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
952
		intel_write_eld(&encoder->base, adjusted_mode);
953
	}
954

955
	/* Split out the IBX/CPU vs CPT settings */
956

957
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
958 959 960 961 962 963
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

964
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
965 966
			intel_dp->DP |= DP_ENHANCED_FRAMING;

967
		intel_dp->DP |= crtc->pipe << 29;
968
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
969
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
970
			intel_dp->DP |= intel_dp->color_range;
971 972 973 974 975 976 977

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

978
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
979 980
			intel_dp->DP |= DP_ENHANCED_FRAMING;

981
		if (crtc->pipe == 1)
982 983 984
			intel_dp->DP |= DP_PIPEB_SELECT;
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
985
	}
986

987
	if (port == PORT_A && !IS_VALLEYVIEW(dev))
988
		ironlake_set_pll_cpu_edp(intel_dp);
989 990
}

991 992
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
993

994 995
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
996

997 998
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
999

1000
static void wait_panel_status(struct intel_dp *intel_dp,
1001 1002
				       u32 mask,
				       u32 value)
1003
{
1004
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1005
	struct drm_i915_private *dev_priv = dev->dev_private;
1006 1007
	u32 pp_stat_reg, pp_ctrl_reg;

1008 1009
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1010

1011
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1012 1013 1014
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1015

1016
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1017
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1018 1019
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1020
	}
1021 1022

	DRM_DEBUG_KMS("Wait complete\n");
1023
}
1024

1025
static void wait_panel_on(struct intel_dp *intel_dp)
1026 1027
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1028
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1029 1030
}

1031
static void wait_panel_off(struct intel_dp *intel_dp)
1032 1033
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1034
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1035 1036
}

1037
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1038 1039
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1040 1041 1042 1043 1044 1045

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1046
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1047 1048
}

1049
static void wait_backlight_on(struct intel_dp *intel_dp)
1050 1051 1052 1053 1054
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1055
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1056 1057 1058 1059
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1060

1061 1062 1063 1064
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1065
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1066
{
1067 1068 1069
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1070

1071
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1072 1073 1074
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1075 1076
}

1077
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1078
{
1079
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1080 1081
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1082
	u32 pp_stat_reg, pp_ctrl_reg;
1083
	bool need_to_disable = !intel_dp->want_panel_vdd;
1084

1085
	if (!is_edp(intel_dp))
1086
		return false;
1087 1088

	intel_dp->want_panel_vdd = true;
1089

1090
	if (edp_have_panel_vdd(intel_dp))
1091
		return need_to_disable;
1092

1093 1094
	intel_runtime_pm_get(dev_priv);

1095
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1096

1097 1098
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1099

1100
	pp = ironlake_get_pp_control(intel_dp);
1101
	pp |= EDP_FORCE_VDD;
1102

1103 1104
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1105 1106 1107 1108 1109

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1110 1111 1112
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1113
	if (!edp_have_panel_power(intel_dp)) {
1114
		DRM_DEBUG_KMS("eDP was not running\n");
1115 1116
		msleep(intel_dp->panel_power_up_delay);
	}
1117 1118 1119 1120

	return need_to_disable;
}

1121
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1122 1123 1124 1125 1126 1127
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1128 1129
}

1130
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1131
{
1132
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1133 1134
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1135
	u32 pp_stat_reg, pp_ctrl_reg;
1136

1137 1138
	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));

1139
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1140 1141
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1142
		pp = ironlake_get_pp_control(intel_dp);
1143 1144
		pp &= ~EDP_FORCE_VDD;

1145 1146
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1147 1148 1149

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1150

1151 1152 1153
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1154 1155

		if ((pp & POWER_TARGET_ON) == 0)
1156
			intel_dp->last_power_cycle = jiffies;
1157 1158

		intel_runtime_pm_put(dev_priv);
1159 1160
	}
}
1161

1162
static void edp_panel_vdd_work(struct work_struct *__work)
1163 1164 1165
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1166
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1167

1168
	mutex_lock(&dev->mode_config.mutex);
1169
	edp_panel_vdd_off_sync(intel_dp);
1170
	mutex_unlock(&dev->mode_config.mutex);
1171 1172
}

1173
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1174
{
1175 1176
	if (!is_edp(intel_dp))
		return;
1177

1178
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1179

1180 1181 1182
	intel_dp->want_panel_vdd = false;

	if (sync) {
1183
		edp_panel_vdd_off_sync(intel_dp);
1184 1185 1186 1187 1188 1189 1190 1191 1192
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1193 1194
}

1195
void intel_edp_panel_on(struct intel_dp *intel_dp)
1196
{
1197
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1198
	struct drm_i915_private *dev_priv = dev->dev_private;
1199
	u32 pp;
1200
	u32 pp_ctrl_reg;
1201

1202
	if (!is_edp(intel_dp))
1203
		return;
1204 1205 1206

	DRM_DEBUG_KMS("Turn eDP power on\n");

1207
	if (edp_have_panel_power(intel_dp)) {
1208
		DRM_DEBUG_KMS("eDP power already on\n");
1209
		return;
1210
	}
1211

1212
	wait_panel_power_cycle(intel_dp);
1213

1214
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1215
	pp = ironlake_get_pp_control(intel_dp);
1216 1217 1218
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1219 1220
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1221
	}
1222

1223
	pp |= POWER_TARGET_ON;
1224 1225 1226
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1227 1228
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1229

1230
	wait_panel_on(intel_dp);
1231
	intel_dp->last_power_on = jiffies;
1232

1233 1234
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1235 1236
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1237
	}
1238 1239
}

1240
void intel_edp_panel_off(struct intel_dp *intel_dp)
1241
{
1242
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1243
	struct drm_i915_private *dev_priv = dev->dev_private;
1244
	u32 pp;
1245
	u32 pp_ctrl_reg;
1246

1247 1248
	if (!is_edp(intel_dp))
		return;
1249

1250
	DRM_DEBUG_KMS("Turn eDP power off\n");
1251

1252
	edp_wait_backlight_off(intel_dp);
1253

1254 1255
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1256
	pp = ironlake_get_pp_control(intel_dp);
1257 1258
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1259 1260
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1261

1262
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1263

1264 1265
	intel_dp->want_panel_vdd = false;

1266 1267
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1268

1269
	intel_dp->last_power_cycle = jiffies;
1270
	wait_panel_off(intel_dp);
1271 1272 1273

	/* We got a reference when we enabled the VDD. */
	intel_runtime_pm_put(dev_priv);
1274 1275
}

1276
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1277
{
1278 1279
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1280 1281
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1282
	u32 pp_ctrl_reg;
1283

1284 1285 1286
	if (!is_edp(intel_dp))
		return;

1287
	DRM_DEBUG_KMS("\n");
1288 1289 1290 1291 1292 1293
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1294
	wait_backlight_on(intel_dp);
1295
	pp = ironlake_get_pp_control(intel_dp);
1296
	pp |= EDP_BLC_ENABLE;
1297

1298
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1299 1300 1301

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1302

1303
	intel_panel_enable_backlight(intel_dp->attached_connector);
1304 1305
}

1306
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1307
{
1308
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1309 1310
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1311
	u32 pp_ctrl_reg;
1312

1313 1314 1315
	if (!is_edp(intel_dp))
		return;

1316
	intel_panel_disable_backlight(intel_dp->attached_connector);
1317

1318
	DRM_DEBUG_KMS("\n");
1319
	pp = ironlake_get_pp_control(intel_dp);
1320
	pp &= ~EDP_BLC_ENABLE;
1321

1322
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1323 1324 1325

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1326
	intel_dp->last_backlight_off = jiffies;
1327
}
1328

1329
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1330
{
1331 1332 1333
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1334 1335 1336
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1337 1338 1339
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1340 1341
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1342 1343 1344 1345 1346 1347 1348 1349 1350
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1351 1352
	POSTING_READ(DP_A);
	udelay(200);
1353 1354
}

1355
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1356
{
1357 1358 1359
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1360 1361 1362
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1363 1364 1365
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1366
	dpa_ctl = I915_READ(DP_A);
1367 1368 1369 1370 1371 1372 1373
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1374
	dpa_ctl &= ~DP_PLL_ENABLE;
1375
	I915_WRITE(DP_A, dpa_ctl);
1376
	POSTING_READ(DP_A);
1377 1378 1379
	udelay(200);
}

1380
/* If the sink supports it, try to set the power state appropriately */
1381
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1382 1383 1384 1385 1386 1387 1388 1389
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1390 1391
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1392 1393 1394 1395 1396 1397 1398 1399
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1400 1401
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1402 1403 1404 1405 1406 1407 1408
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1409 1410
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1411
{
1412
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1413
	enum port port = dp_to_dig_port(intel_dp)->port;
1414 1415
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1416 1417 1418 1419 1420 1421 1422 1423
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1424 1425 1426 1427

	if (!(tmp & DP_PORT_EN))
		return false;

1428
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1429
		*pipe = PORT_TO_PIPE_CPT(tmp);
1430
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1459 1460 1461
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1462

1463 1464
	return true;
}
1465

1466 1467 1468 1469 1470
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1471 1472 1473 1474
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1475
	int dotclock;
1476

1477 1478 1479 1480 1481 1482
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		tmp = I915_READ(intel_dp->output_reg);
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1483

1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1494

1495 1496 1497 1498 1499
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1500 1501

	pipe_config->adjusted_mode.flags |= flags;
1502

1503 1504 1505 1506
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1507
	if (port == PORT_A) {
1508 1509 1510 1511 1512
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1513 1514 1515 1516 1517 1518 1519

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1520
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1521

1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1541 1542
}

R
Rodrigo Vivi 已提交
1543
static bool is_edp_psr(struct drm_device *dev)
1544
{
R
Rodrigo Vivi 已提交
1545 1546 1547
	struct drm_i915_private *dev_priv = dev->dev_private;

	return dev_priv->psr.sink_support;
1548 1549
}

R
Rodrigo Vivi 已提交
1550 1551 1552 1553
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1554
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1555 1556
		return false;

1557
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

	if (intel_dp->psr_setup_done)
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1607
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1608
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1609 1610 1611 1612 1613 1614 1615 1616

	intel_dp->psr_setup_done = true;
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1617
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1618 1619 1620
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1621 1622
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1623 1624
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1625 1626
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1627
	else
1628 1629
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1630 1631

	/* Setup AUX registers */
1632 1633 1634
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1648
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1649 1650 1651 1652 1653 1654 1655 1656 1657

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
	} else
		val |= EDP_PSR_LINK_DISABLE;

1658
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1659
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1660 1661 1662 1663 1664
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1665 1666 1667 1668 1669 1670 1671
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1672
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1673 1674
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1675 1676
	dev_priv->psr.source_ok = false;

1677
	if (!HAS_PSR(dev)) {
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return false;
	}

	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1688
	if (!i915.enable_psr) {
1689 1690 1691 1692
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1693 1694 1695 1696 1697 1698 1699
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1700
	if (!intel_crtc_active(crtc)) {
1701 1702 1703 1704
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1705
	obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1723
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1724 1725 1726 1727
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

R
Rodrigo Vivi 已提交
1728
	dev_priv->psr.source_ok = true;
1729 1730 1731
	return true;
}

1732
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1733 1734 1735
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1736 1737
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
		return;

	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1750 1751 1752 1753 1754 1755 1756 1757 1758
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1759 1760 1761 1762 1763 1764 1765 1766
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1767 1768
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1769 1770

	/* Wait till PSR is idle */
1771
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1772 1773 1774 1775
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1776 1777 1778 1779 1780 1781 1782 1783 1784
void intel_edp_psr_update(struct drm_device *dev)
{
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

R
Rodrigo Vivi 已提交
1785
			if (!is_edp_psr(dev))
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
				return;

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1796
static void intel_disable_dp(struct intel_encoder *encoder)
1797
{
1798
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1799 1800
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1801 1802 1803

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1804
	intel_edp_panel_vdd_on(intel_dp);
1805
	intel_edp_backlight_off(intel_dp);
1806
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1807
	intel_edp_panel_off(intel_dp);
1808 1809

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1810
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1811
		intel_dp_link_down(intel_dp);
1812 1813
}

1814
static void intel_post_disable_dp(struct intel_encoder *encoder)
1815
{
1816
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1817
	enum port port = dp_to_dig_port(intel_dp)->port;
1818
	struct drm_device *dev = encoder->base.dev;
1819

1820
	if (port == PORT_A || IS_VALLEYVIEW(dev)) {
1821
		intel_dp_link_down(intel_dp);
1822 1823
		if (!IS_VALLEYVIEW(dev))
			ironlake_edp_pll_off(intel_dp);
1824
	}
1825 1826
}

1827
static void intel_enable_dp(struct intel_encoder *encoder)
1828
{
1829 1830 1831 1832
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1833

1834 1835
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1836

1837
	intel_edp_panel_vdd_on(intel_dp);
1838
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1839
	intel_dp_start_link_train(intel_dp);
1840 1841
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1842
	intel_dp_complete_link_train(intel_dp);
1843
	intel_dp_stop_link_train(intel_dp);
1844
}
1845

1846 1847
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1848 1849
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1850
	intel_enable_dp(encoder);
1851
	intel_edp_backlight_on(intel_dp);
1852
}
1853

1854 1855
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1856 1857
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1858
	intel_edp_backlight_on(intel_dp);
1859 1860
}

1861
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1862 1863 1864 1865 1866 1867 1868 1869 1870
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

	if (dport->port == PORT_A)
		ironlake_edp_pll_on(intel_dp);
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1871
{
1872
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1873
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1874
	struct drm_device *dev = encoder->base.dev;
1875
	struct drm_i915_private *dev_priv = dev->dev_private;
1876
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1877
	enum dpio_channel port = vlv_dport_to_channel(dport);
1878
	int pipe = intel_crtc->pipe;
1879
	struct edp_power_seq power_seq;
1880
	u32 val;
1881

1882
	mutex_lock(&dev_priv->dpio_lock);
1883

1884
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1885 1886 1887 1888 1889 1890
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1891 1892 1893
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1894

1895 1896
	mutex_unlock(&dev_priv->dpio_lock);

1897 1898 1899 1900 1901 1902
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
1903

1904 1905
	intel_enable_dp(encoder);

1906
	vlv_wait_port_ready(dev_priv, dport);
1907 1908
}

1909
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
1910 1911 1912 1913
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1914 1915
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1916
	enum dpio_channel port = vlv_dport_to_channel(dport);
1917
	int pipe = intel_crtc->pipe;
1918 1919

	/* Program Tx lane resets to default */
1920
	mutex_lock(&dev_priv->dpio_lock);
1921
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1922 1923
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1924
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1925 1926 1927 1928 1929 1930
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1931 1932 1933
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
1934
	mutex_unlock(&dev_priv->dpio_lock);
1935 1936 1937
}

/*
1938 1939
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1940 1941 1942
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
1943
 */
1944 1945 1946
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
1947
{
1948 1949
	ssize_t ret;
	int i;
1950 1951

	for (i = 0; i < 3; i++) {
1952 1953 1954
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
1955 1956
		msleep(1);
	}
1957

1958
	return ret;
1959 1960 1961 1962 1963 1964 1965
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1966
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
1967
{
1968 1969 1970 1971
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
1972 1973 1974 1975 1976 1977 1978 1979
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
1980
intel_dp_voltage_max(struct intel_dp *intel_dp)
1981
{
1982
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1983
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
1984

1985
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
1986
		return DP_TRAIN_VOLTAGE_SWING_1200;
1987
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
1988
		return DP_TRAIN_VOLTAGE_SWING_800;
1989
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
1990 1991 1992 1993 1994 1995 1996 1997
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
1998
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1999
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2000

2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2036
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2058 2059 2060
	}
}

2061 2062 2063 2064 2065
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2066 2067
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2068 2069 2070
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2071
	enum dpio_channel port = vlv_dport_to_channel(dport);
2072
	int pipe = intel_crtc->pipe;
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2147
	mutex_lock(&dev_priv->dpio_lock);
2148 2149 2150
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2151
			 uniqtranscale_reg_value);
2152 2153 2154 2155
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2156
	mutex_unlock(&dev_priv->dpio_lock);
2157 2158 2159 2160

	return 0;
}

2161
static void
J
Jani Nikula 已提交
2162 2163
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2164 2165 2166 2167
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2168 2169
	uint8_t voltage_max;
	uint8_t preemph_max;
2170

2171
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2172 2173
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2174 2175 2176 2177 2178 2179 2180

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2181
	voltage_max = intel_dp_voltage_max(intel_dp);
2182 2183
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2184

K
Keith Packard 已提交
2185 2186 2187
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2188 2189

	for (lane = 0; lane < 4; lane++)
2190
		intel_dp->train_set[lane] = v | p;
2191 2192 2193
}

static uint32_t
2194
intel_gen4_signal_levels(uint8_t train_set)
2195
{
2196
	uint32_t	signal_levels = 0;
2197

2198
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2213
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2231 2232 2233 2234
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2235 2236 2237
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2238
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2239 2240 2241 2242
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2243
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2244 2245
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2246
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2247 2248
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2249
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2250 2251
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2252
	default:
2253 2254 2255
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2256 2257 2258
	}
}

K
Keith Packard 已提交
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2290 2291
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2292
intel_hsw_signal_levels(uint8_t train_set)
2293
{
2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2305

2306 2307 2308 2309 2310 2311
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2312

2313 2314 2315 2316 2317 2318 2319 2320
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2321 2322 2323
	}
}

2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2359 2360 2361 2362 2363
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2364
	enum port port = intel_dig_port->port;
2365 2366 2367 2368
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2369 2370 2371 2372
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2373 2374
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2375 2376 2377
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2378
	} else if (IS_GEN7(dev) && port == PORT_A) {
2379 2380
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2381
	} else if (IS_GEN6(dev) && port == PORT_A) {
2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2394
static bool
C
Chris Wilson 已提交
2395
intel_dp_set_link_train(struct intel_dp *intel_dp,
2396
			uint32_t *DP,
2397
			uint8_t dp_train_pat)
2398
{
2399 2400
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2401
	struct drm_i915_private *dev_priv = dev->dev_private;
2402
	enum port port = intel_dig_port->port;
2403 2404
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2405

2406
	if (HAS_DDI(dev)) {
2407
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2430
		I915_WRITE(DP_TP_CTL(port), temp);
2431

2432
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2433
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2434 2435 2436

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2437
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2438 2439
			break;
		case DP_TRAINING_PATTERN_1:
2440
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2441 2442
			break;
		case DP_TRAINING_PATTERN_2:
2443
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2444 2445 2446
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2447
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2448 2449 2450 2451
			break;
		}

	} else {
2452
		*DP &= ~DP_LINK_TRAIN_MASK;
2453 2454 2455

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2456
			*DP |= DP_LINK_TRAIN_OFF;
2457 2458
			break;
		case DP_TRAINING_PATTERN_1:
2459
			*DP |= DP_LINK_TRAIN_PAT_1;
2460 2461
			break;
		case DP_TRAINING_PATTERN_2:
2462
			*DP |= DP_LINK_TRAIN_PAT_2;
2463 2464 2465
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2466
			*DP |= DP_LINK_TRAIN_PAT_2;
2467 2468 2469 2470
			break;
		}
	}

2471
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2472
	POSTING_READ(intel_dp->output_reg);
2473

2474 2475
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2476
	    DP_TRAINING_PATTERN_DISABLE) {
2477 2478 2479 2480 2481 2482
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2483
	}
2484

2485 2486
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2487 2488

	return ret == len;
2489 2490
}

2491 2492 2493 2494
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2495
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2496 2497 2498 2499 2500 2501
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2502
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2515 2516
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2517 2518 2519 2520

	return ret == intel_dp->lane_count;
}

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2552
/* Enable corresponding port and start training pattern 1 */
2553
void
2554
intel_dp_start_link_train(struct intel_dp *intel_dp)
2555
{
2556
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2557
	struct drm_device *dev = encoder->dev;
2558 2559
	int i;
	uint8_t voltage;
2560
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2561
	uint32_t DP = intel_dp->DP;
2562
	uint8_t link_config[2];
2563

P
Paulo Zanoni 已提交
2564
	if (HAS_DDI(dev))
2565 2566
		intel_ddi_prepare_link_retrain(encoder);

2567
	/* Write the link configuration data */
2568 2569 2570 2571
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2572
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2573 2574 2575

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
2576
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
2577 2578

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
2579

2580 2581 2582 2583 2584 2585 2586 2587
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

2588
	voltage = 0xff;
2589 2590
	voltage_tries = 0;
	loop_tries = 0;
2591
	for (;;) {
2592
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2593

2594
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
2595 2596
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2597
			break;
2598
		}
2599

2600
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2601
			DRM_DEBUG_KMS("clock recovery OK\n");
2602 2603 2604 2605 2606 2607
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2608
				break;
2609
		if (i == intel_dp->lane_count) {
2610 2611
			++loop_tries;
			if (loop_tries == 5) {
2612
				DRM_ERROR("too many full retries, give up\n");
2613 2614
				break;
			}
2615 2616 2617
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
2618 2619 2620
			voltage_tries = 0;
			continue;
		}
2621

2622
		/* Check to see if we've tried the same voltage 5 times */
2623
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
2624
			++voltage_tries;
2625
			if (voltage_tries == 5) {
2626
				DRM_ERROR("too many voltage retries, give up\n");
2627 2628 2629 2630 2631
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
2632

2633 2634 2635 2636 2637
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2638 2639
	}

2640 2641 2642
	intel_dp->DP = DP;
}

2643
void
2644 2645 2646
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
2647
	int tries, cr_tries;
2648
	uint32_t DP = intel_dp->DP;
2649 2650 2651 2652 2653
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
2654

2655
	/* channel equalization */
2656
	if (!intel_dp_set_link_train(intel_dp, &DP,
2657
				     training_pattern |
2658 2659 2660 2661 2662
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

2663
	tries = 0;
2664
	cr_tries = 0;
2665 2666
	channel_eq = false;
	for (;;) {
2667
		uint8_t link_status[DP_LINK_STATUS_SIZE];
2668

2669 2670 2671 2672 2673
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

2674
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
2675 2676
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
2677
			break;
2678
		}
2679

2680
		/* Make sure clock is still ok */
2681
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
2682
			intel_dp_start_link_train(intel_dp);
2683
			intel_dp_set_link_train(intel_dp, &DP,
2684
						training_pattern |
2685
						DP_LINK_SCRAMBLING_DISABLE);
2686 2687 2688 2689
			cr_tries++;
			continue;
		}

2690
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2691 2692 2693
			channel_eq = true;
			break;
		}
2694

2695 2696 2697 2698
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
2699
			intel_dp_set_link_train(intel_dp, &DP,
2700
						training_pattern |
2701
						DP_LINK_SCRAMBLING_DISABLE);
2702 2703 2704 2705
			tries = 0;
			cr_tries++;
			continue;
		}
2706

2707 2708 2709 2710 2711
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
2712
		++tries;
2713
	}
2714

2715 2716 2717 2718
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

2719
	if (channel_eq)
M
Masanari Iida 已提交
2720
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
2721

2722 2723 2724 2725
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
2726
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2727
				DP_TRAINING_PATTERN_DISABLE);
2728 2729 2730
}

static void
C
Chris Wilson 已提交
2731
intel_dp_link_down(struct intel_dp *intel_dp)
2732
{
2733
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2734
	enum port port = intel_dig_port->port;
2735
	struct drm_device *dev = intel_dig_port->base.base.dev;
2736
	struct drm_i915_private *dev_priv = dev->dev_private;
2737 2738
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
2739
	uint32_t DP = intel_dp->DP;
2740

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755
	/*
	 * DDI code has a strict mode set sequence and we should try to respect
	 * it, otherwise we might hang the machine in many different ways. So we
	 * really should be disabling the port only on a complete crtc_disable
	 * sequence. This function is just called under two conditions on DDI
	 * code:
	 * - Link train failed while doing crtc_enable, and on this case we
	 *   really should respect the mode set sequence and wait for a
	 *   crtc_disable.
	 * - Someone turned the monitor off and intel_dp_check_link_status
	 *   called us. We don't need to disable the whole port on this case, so
	 *   when someone turns the monitor on again,
	 *   intel_ddi_prepare_link_retrain will take care of redoing the link
	 *   train.
	 */
P
Paulo Zanoni 已提交
2756
	if (HAS_DDI(dev))
2757 2758
		return;

2759
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
2760 2761
		return;

2762
	DRM_DEBUG_KMS("\n");
2763

2764
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2765
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
2766
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
2767 2768
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
2769
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
2770
	}
2771
	POSTING_READ(intel_dp->output_reg);
2772

2773 2774
	/* We don't really know why we're doing this */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
2775

2776
	if (HAS_PCH_IBX(dev) &&
2777
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
2778
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2779

2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
2794 2795 2796 2797
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
2798 2799 2800
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
2801
			intel_wait_for_vblank(dev, intel_crtc->pipe);
2802 2803
	}

2804
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
2805 2806
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
2807
	msleep(intel_dp->panel_power_down_delay);
2808 2809
}

2810 2811
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
2812
{
R
Rodrigo Vivi 已提交
2813 2814 2815 2816
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2817 2818
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

2819 2820
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
2821
		return false; /* aux transfer failed */
2822

2823 2824 2825 2826
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

2827 2828 2829
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

2830 2831
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
2832
	if (is_edp(intel_dp)) {
2833 2834 2835
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
2836 2837
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
2838
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
2839
		}
2840 2841
	}

2842 2843 2844 2845 2846 2847 2848 2849
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

2850 2851 2852 2853 2854 2855 2856
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

2857 2858 2859
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
2860 2861 2862
		return false; /* downstream port status fetch failed */

	return true;
2863 2864
}

2865 2866 2867 2868 2869 2870 2871 2872
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

2873
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
2874

2875
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
2876 2877 2878
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

2879
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
2880 2881
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
2882

2883
	edp_panel_vdd_off(intel_dp, false);
2884 2885
}

2886 2887 2888 2889 2890 2891 2892 2893
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

2894
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
2895 2896 2897 2898 2899
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

2900 2901
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
2902 2903 2904 2905 2906 2907
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

2908
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
2909 2910
		return -EAGAIN;

2911
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
2912 2913 2914
	return 0;
}

2915 2916 2917
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
2918 2919 2920
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
2921 2922 2923 2924 2925 2926
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
2927
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
2928 2929
}

2930 2931 2932 2933 2934 2935 2936 2937 2938
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
2939
void
C
Chris Wilson 已提交
2940
intel_dp_check_link_status(struct intel_dp *intel_dp)
2941
{
2942
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
2943
	u8 sink_irq_vector;
2944
	u8 link_status[DP_LINK_STATUS_SIZE];
2945

2946
	if (!intel_encoder->connectors_active)
2947
		return;
2948

2949
	if (WARN_ON(!intel_encoder->base.crtc))
2950 2951
		return;

2952
	/* Try to read receiver status if the link appears to be up */
2953
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
2954 2955 2956
		return;
	}

2957
	/* Now read the DPCD to see if it's actually running */
2958
	if (!intel_dp_get_dpcd(intel_dp)) {
2959 2960 2961
		return;
	}

2962 2963 2964 2965
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
2966 2967 2968
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
2969 2970 2971 2972 2973 2974 2975

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

2976
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
2977
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2978
			      drm_get_encoder_name(&intel_encoder->base));
2979 2980
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
2981
		intel_dp_stop_link_train(intel_dp);
2982
	}
2983 2984
}

2985
/* XXX this is probably wrong for multiple downstream ports */
2986
static enum drm_connector_status
2987
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
2988
{
2989 2990 2991 2992 2993 2994 2995 2996
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
2997
		return connector_status_connected;
2998 2999

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3000 3001
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3002
		uint8_t reg;
3003 3004 3005

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3006
			return connector_status_unknown;
3007

3008 3009
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3010 3011 3012
	}

	/* If no HPD, poke DDC gently */
3013
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3014
		return connector_status_connected;
3015 3016

	/* Well we tried, say unknown for unreliable port types */
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3029 3030 3031

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3032
	return connector_status_disconnected;
3033 3034
}

3035
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3036
ironlake_dp_detect(struct intel_dp *intel_dp)
3037
{
3038
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3039 3040
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3041 3042
	enum drm_connector_status status;

3043 3044
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3045
		status = intel_panel_detect(dev);
3046 3047 3048 3049
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3050

3051 3052 3053
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3054
	return intel_dp_detect_dpcd(intel_dp);
3055 3056
}

3057
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3058
g4x_dp_detect(struct intel_dp *intel_dp)
3059
{
3060
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3061
	struct drm_i915_private *dev_priv = dev->dev_private;
3062
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3063
	uint32_t bit;
3064

3065 3066 3067 3068 3069 3070 3071 3072 3073 3074
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3103 3104
	}

3105
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3106 3107
		return connector_status_disconnected;

3108
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3109 3110
}

3111 3112 3113
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3114
	struct intel_connector *intel_connector = to_intel_connector(connector);
3115

3116 3117 3118 3119
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3120 3121
			return NULL;

J
Jani Nikula 已提交
3122
		return drm_edid_duplicate(intel_connector->edid);
3123
	}
3124

3125
	return drm_get_edid(connector, adapter);
3126 3127 3128 3129 3130
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3131
	struct intel_connector *intel_connector = to_intel_connector(connector);
3132

3133 3134 3135 3136 3137 3138 3139 3140
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3141 3142
	}

3143
	return intel_ddc_get_modes(connector, adapter);
3144 3145
}

Z
Zhenyu Wang 已提交
3146 3147 3148 3149
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3150 3151
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3152
	struct drm_device *dev = connector->dev;
3153
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3154
	enum drm_connector_status status;
3155
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3156 3157
	struct edid *edid = NULL;

3158 3159
	intel_runtime_pm_get(dev_priv);

3160 3161 3162
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3163 3164 3165
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

Z
Zhenyu Wang 已提交
3166 3167 3168 3169 3170 3171
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3172

Z
Zhenyu Wang 已提交
3173
	if (status != connector_status_connected)
3174
		goto out;
Z
Zhenyu Wang 已提交
3175

3176 3177
	intel_dp_probe_oui(intel_dp);

3178 3179
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3180
	} else {
3181
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3182 3183 3184 3185
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3186 3187
	}

3188 3189
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3190 3191 3192
	status = connector_status_connected;

out:
3193 3194
	intel_display_power_put(dev_priv, power_domain);

3195
	intel_runtime_pm_put(dev_priv);
3196

3197
	return status;
3198 3199 3200 3201
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3202
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3203 3204
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3205
	struct intel_connector *intel_connector = to_intel_connector(connector);
3206
	struct drm_device *dev = connector->dev;
3207 3208
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3209
	int ret;
3210 3211 3212 3213

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3214 3215 3216
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3217
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3218
	intel_display_power_put(dev_priv, power_domain);
3219
	if (ret)
3220 3221
		return ret;

3222
	/* if eDP has no EDID, fall back to fixed mode */
3223
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3224
		struct drm_display_mode *mode;
3225 3226
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3227
		if (mode) {
3228 3229 3230 3231 3232
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3233 3234
}

3235 3236 3237 3238
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3239 3240 3241 3242 3243
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3244 3245 3246
	struct edid *edid;
	bool has_audio = false;

3247 3248 3249
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3250
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3251 3252 3253 3254 3255
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3256 3257
	intel_display_power_put(dev_priv, power_domain);

3258 3259 3260
	return has_audio;
}

3261 3262 3263 3264 3265
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3266
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3267
	struct intel_connector *intel_connector = to_intel_connector(connector);
3268 3269
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3270 3271
	int ret;

3272
	ret = drm_object_property_set_value(&connector->base, property, val);
3273 3274 3275
	if (ret)
		return ret;

3276
	if (property == dev_priv->force_audio_property) {
3277 3278 3279 3280
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3281 3282
			return 0;

3283
		intel_dp->force_audio = i;
3284

3285
		if (i == HDMI_AUDIO_AUTO)
3286 3287
			has_audio = intel_dp_detect_audio(connector);
		else
3288
			has_audio = (i == HDMI_AUDIO_ON);
3289 3290

		if (has_audio == intel_dp->has_audio)
3291 3292
			return 0;

3293
		intel_dp->has_audio = has_audio;
3294 3295 3296
		goto done;
	}

3297
	if (property == dev_priv->broadcast_rgb_property) {
3298 3299 3300
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3316 3317 3318 3319 3320

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3321 3322 3323
		goto done;
	}

3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3340 3341 3342
	return -EINVAL;

done:
3343 3344
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3345 3346 3347 3348

	return 0;
}

3349
static void
3350
intel_dp_connector_destroy(struct drm_connector *connector)
3351
{
3352
	struct intel_connector *intel_connector = to_intel_connector(connector);
3353

3354 3355 3356
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3357 3358 3359
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3360
		intel_panel_fini(&intel_connector->panel);
3361

3362
	drm_connector_cleanup(connector);
3363
	kfree(connector);
3364 3365
}

P
Paulo Zanoni 已提交
3366
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3367
{
3368 3369
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3370
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3371

3372
	drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
3373
	drm_encoder_cleanup(encoder);
3374 3375
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3376
		mutex_lock(&dev->mode_config.mutex);
3377
		edp_panel_vdd_off_sync(intel_dp);
3378
		mutex_unlock(&dev->mode_config.mutex);
3379
	}
3380
	kfree(intel_dig_port);
3381 3382
}

3383
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3384
	.dpms = intel_connector_dpms,
3385 3386
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3387
	.set_property = intel_dp_set_property,
3388
	.destroy = intel_dp_connector_destroy,
3389 3390 3391 3392 3393
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3394
	.best_encoder = intel_best_encoder,
3395 3396 3397
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3398
	.destroy = intel_dp_encoder_destroy,
3399 3400
};

3401
static void
3402
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3403
{
3404
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3405

3406
	intel_dp_check_link_status(intel_dp);
3407
}
3408

3409 3410
/* Return which DP Port should be selected for Transcoder DP control */
int
3411
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3412 3413
{
	struct drm_device *dev = crtc->dev;
3414 3415
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3416

3417 3418
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3419

3420 3421
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3422
			return intel_dp->output_reg;
3423
	}
C
Chris Wilson 已提交
3424

3425 3426 3427
	return -1;
}

3428
/* check the VBT to see whether the eDP is on DP-D port */
3429
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3430 3431
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3432
	union child_device_config *p_child;
3433
	int i;
3434 3435 3436 3437 3438
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3439

3440 3441 3442
	if (port == PORT_A)
		return true;

3443
	if (!dev_priv->vbt.child_dev_num)
3444 3445
		return false;

3446 3447
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3448

3449
		if (p_child->common.dvo_port == port_mapping[port] &&
3450 3451
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3452 3453 3454 3455 3456
			return true;
	}
	return false;
}

3457 3458 3459
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3460 3461
	struct intel_connector *intel_connector = to_intel_connector(connector);

3462
	intel_attach_force_audio_property(connector);
3463
	intel_attach_broadcast_rgb_property(connector);
3464
	intel_dp->color_range_auto = true;
3465 3466 3467

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3468 3469
		drm_object_attach_property(
			&connector->base,
3470
			connector->dev->mode_config.scaling_mode_property,
3471 3472
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3473
	}
3474 3475
}

3476 3477 3478 3479 3480 3481 3482
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3483 3484
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3485 3486
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3487 3488 3489 3490
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3491
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3492 3493

	if (HAS_PCH_SPLIT(dev)) {
3494
		pp_ctrl_reg = PCH_PP_CONTROL;
3495 3496 3497 3498
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3499 3500 3501 3502 3503 3504
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3505
	}
3506 3507 3508

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3509
	pp = ironlake_get_pp_control(intel_dp);
3510
	I915_WRITE(pp_ctrl_reg, pp);
3511

3512 3513 3514
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3535
	vbt = dev_priv->vbt.edp_pps;
3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3589 3590 3591 3592 3593 3594 3595 3596 3597
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3598 3599 3600 3601 3602
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3603 3604
	}

3605 3606 3607 3608 3609 3610 3611 3612
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
3613
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3614 3615
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3616
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
3617 3618
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
3619
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
3620
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
3621 3622 3623 3624
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
3625
	if (IS_VALLEYVIEW(dev)) {
3626 3627 3628 3629
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
3630 3631
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
3632
			port_sel = PANEL_PORT_SELECT_DPA;
3633
		else
3634
			port_sel = PANEL_PORT_SELECT_DPD;
3635 3636
	}

3637 3638 3639 3640 3641
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
3642 3643

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
3644 3645 3646
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
3647 3648
}

3649
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3650 3651
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
3652 3653 3654
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3655 3656
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3657 3658 3659 3660 3661 3662 3663 3664 3665
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

	if (!is_edp(intel_dp))
		return true;

3666 3667 3668 3669 3670 3671 3672 3673
	/* The VDD bit needs a power domain reference, so if the bit is already
	 * enabled when we boot, grab this reference. */
	if (edp_have_panel_vdd(intel_dp)) {
		enum intel_display_power_domain power_domain;
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_get(dev_priv, power_domain);
	}

3674
	/* Cache DPCD and EDID for edp. */
3675
	intel_edp_panel_vdd_on(intel_dp);
3676
	has_dpcd = intel_dp_get_dpcd(intel_dp);
3677
	edp_panel_vdd_off(intel_dp, false);
3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
3691
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
3692

3693
	mutex_lock(&dev->mode_config.mutex);
3694
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
3724
	mutex_unlock(&dev->mode_config.mutex);
3725

3726
	intel_panel_init(&intel_connector->panel, fixed_mode, NULL);
3727 3728 3729 3730 3731
	intel_panel_setup_backlight(connector);

	return true;
}

3732
bool
3733 3734
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
3735
{
3736 3737 3738 3739
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
3740
	struct drm_i915_private *dev_priv = dev->dev_private;
3741
	enum port port = intel_dig_port->port;
3742
	struct edp_power_seq power_seq = { 0 };
3743
	int type;
3744

3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

3755 3756
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

3757 3758
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
3759
	intel_dp->attached_connector = intel_connector;
3760

3761
	if (intel_dp_is_edp(dev, port))
3762
		type = DRM_MODE_CONNECTOR_eDP;
3763 3764
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
3765

3766 3767 3768 3769 3770 3771 3772 3773
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

3774 3775 3776 3777
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

3778
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
3779 3780 3781 3782 3783
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

3784
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3785
			  edp_panel_vdd_work);
3786

3787
	intel_connector_attach_encoder(intel_connector, intel_encoder);
3788 3789
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
3790
	if (HAS_DDI(dev))
3791 3792 3793
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
3794
	intel_connector->unregister = intel_dp_connector_unregister;
3795

3796
	/* Set up the hotplug pin. */
3797 3798
	switch (port) {
	case PORT_A:
3799
		intel_encoder->hpd_pin = HPD_PORT_A;
3800 3801
		break;
	case PORT_B:
3802
		intel_encoder->hpd_pin = HPD_PORT_B;
3803 3804
		break;
	case PORT_C:
3805
		intel_encoder->hpd_pin = HPD_PORT_C;
3806 3807
		break;
	case PORT_D:
3808
		intel_encoder->hpd_pin = HPD_PORT_D;
3809 3810
		break;
	default:
3811
		BUG();
3812 3813
	}

3814 3815
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
3816
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3817
	}
3818

3819
	intel_dp_aux_init(intel_dp, intel_connector);
3820

R
Rodrigo Vivi 已提交
3821 3822
	intel_dp->psr_setup_done = false;

3823
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
3824
		drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
3825 3826 3827
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
			mutex_lock(&dev->mode_config.mutex);
3828
			edp_panel_vdd_off_sync(intel_dp);
3829 3830
			mutex_unlock(&dev->mode_config.mutex);
		}
3831 3832
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
3833
		return false;
3834
	}
3835

3836 3837
	intel_dp_add_properties(intel_dp, connector);

3838 3839 3840 3841 3842 3843 3844 3845
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
3846 3847

	return true;
3848
}
3849 3850 3851 3852 3853 3854 3855 3856 3857

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

3858
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
3859 3860 3861
	if (!intel_dig_port)
		return;

3862
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

3874
	intel_encoder->compute_config = intel_dp_compute_config;
3875
	intel_encoder->mode_set = intel_dp_mode_set;
P
Paulo Zanoni 已提交
3876 3877 3878
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->post_disable = intel_post_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
3879
	intel_encoder->get_config = intel_dp_get_config;
3880
	if (IS_VALLEYVIEW(dev)) {
3881
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
3882 3883 3884
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
	} else {
3885 3886
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
3887
	}
3888

3889
	intel_dig_port->port = port;
3890 3891
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
3892
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3893
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3894
	intel_encoder->cloneable = 0;
3895 3896
	intel_encoder->hot_plug = intel_dp_hot_plug;

3897 3898 3899
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
3900
		kfree(intel_connector);
3901
	}
3902
}