igb_main.c 197.0 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel(R) Gigabit Ethernet Linux driver
4
  Copyright(c) 2007-2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

J
Jeff Kirsher 已提交
28 29
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

30 31 32
#include <linux/module.h>
#include <linux/types.h>
#include <linux/init.h>
J
Jiri Pirko 已提交
33
#include <linux/bitops.h>
34 35 36 37
#include <linux/vmalloc.h>
#include <linux/pagemap.h>
#include <linux/netdevice.h>
#include <linux/ipv6.h>
38
#include <linux/slab.h>
39 40
#include <net/checksum.h>
#include <net/ip6_checksum.h>
41
#include <linux/net_tstamp.h>
42 43
#include <linux/mii.h>
#include <linux/ethtool.h>
44
#include <linux/if.h>
45 46
#include <linux/if_vlan.h>
#include <linux/pci.h>
47
#include <linux/pci-aspm.h>
48 49
#include <linux/delay.h>
#include <linux/interrupt.h>
50 51 52
#include <linux/ip.h>
#include <linux/tcp.h>
#include <linux/sctp.h>
53
#include <linux/if_ether.h>
54
#include <linux/aer.h>
55
#include <linux/prefetch.h>
Y
Yan, Zheng 已提交
56
#include <linux/pm_runtime.h>
57
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
58 59
#include <linux/dca.h>
#endif
60 61
#include "igb.h"

C
Carolyn Wyborny 已提交
62
#define MAJ 3
C
Carolyn Wyborny 已提交
63 64
#define MIN 2
#define BUILD 10
C
Carolyn Wyborny 已提交
65
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
66
__stringify(BUILD) "-k"
67 68 69 70
char igb_driver_name[] = "igb";
char igb_driver_version[] = DRV_VERSION;
static const char igb_driver_string[] =
				"Intel(R) Gigabit Ethernet Network Driver";
71
static const char igb_copyright[] = "Copyright (c) 2007-2012 Intel Corporation.";
72 73 74 75 76

static const struct e1000_info *igb_info_tbl[] = {
	[board_82575] = &e1000_82575_info,
};

77
static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
78 79 80 81
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
82 83
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
84
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
85 86 87
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
88 89
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
G
Gasparakis, Joseph 已提交
90 91
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
A
Alexander Duyck 已提交
92
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
93
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
94
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
A
Alexander Duyck 已提交
95 96
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
97
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
98
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
99
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
100 101 102 103 104 105 106 107 108 109 110 111 112 113
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
	{ PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
	/* required last entry */
	{0, }
};

MODULE_DEVICE_TABLE(pci, igb_pci_tbl);

void igb_reset(struct igb_adapter *);
static int igb_setup_all_tx_resources(struct igb_adapter *);
static int igb_setup_all_rx_resources(struct igb_adapter *);
static void igb_free_all_tx_resources(struct igb_adapter *);
static void igb_free_all_rx_resources(struct igb_adapter *);
114
static void igb_setup_mrqc(struct igb_adapter *);
115 116
static int igb_probe(struct pci_dev *, const struct pci_device_id *);
static void __devexit igb_remove(struct pci_dev *pdev);
A
Anders Berggren 已提交
117
static void igb_init_hw_timer(struct igb_adapter *adapter);
118 119 120 121 122 123 124
static int igb_sw_init(struct igb_adapter *);
static int igb_open(struct net_device *);
static int igb_close(struct net_device *);
static void igb_configure_tx(struct igb_adapter *);
static void igb_configure_rx(struct igb_adapter *);
static void igb_clean_all_tx_rings(struct igb_adapter *);
static void igb_clean_all_rx_rings(struct igb_adapter *);
125 126
static void igb_clean_tx_ring(struct igb_ring *);
static void igb_clean_rx_ring(struct igb_ring *);
127
static void igb_set_rx_mode(struct net_device *);
128 129 130
static void igb_update_phy_info(unsigned long);
static void igb_watchdog(unsigned long);
static void igb_watchdog_task(struct work_struct *);
131
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
E
Eric Dumazet 已提交
132 133
static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
						 struct rtnl_link_stats64 *stats);
134 135
static int igb_change_mtu(struct net_device *, int);
static int igb_set_mac(struct net_device *, void *);
136
static void igb_set_uta(struct igb_adapter *adapter);
137 138 139
static irqreturn_t igb_intr(int irq, void *);
static irqreturn_t igb_intr_msi(int irq, void *);
static irqreturn_t igb_msix_other(int irq, void *);
140
static irqreturn_t igb_msix_ring(int irq, void *);
141
#ifdef CONFIG_IGB_DCA
142
static void igb_update_dca(struct igb_q_vector *);
J
Jeb Cramer 已提交
143
static void igb_setup_dca(struct igb_adapter *);
144
#endif /* CONFIG_IGB_DCA */
145
static int igb_poll(struct napi_struct *, int);
146
static bool igb_clean_tx_irq(struct igb_q_vector *);
147
static bool igb_clean_rx_irq(struct igb_q_vector *, int);
148 149 150
static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
static void igb_tx_timeout(struct net_device *);
static void igb_reset_task(struct work_struct *);
151
static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features);
152 153
static int igb_vlan_rx_add_vid(struct net_device *, u16);
static int igb_vlan_rx_kill_vid(struct net_device *, u16);
154
static void igb_restore_vlan(struct igb_adapter *);
155
static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
156 157 158
static void igb_ping_all_vfs(struct igb_adapter *);
static void igb_msg_task(struct igb_adapter *);
static void igb_vmm_control(struct igb_adapter *);
159
static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
160
static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
161 162 163 164 165 166
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
static int igb_ndo_set_vf_vlan(struct net_device *netdev,
			       int vf, u16 vlan, u8 qos);
static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
				 struct ifla_vf_info *ivi);
167
static void igb_check_vf_rate_limit(struct igb_adapter *);
R
RongQing Li 已提交
168 169

#ifdef CONFIG_PCI_IOV
170 171 172
static int igb_vf_configure(struct igb_adapter *adapter, int vf);
static int igb_find_enabled_vfs(struct igb_adapter *adapter);
static int igb_check_vf_assignment(struct igb_adapter *adapter);
R
RongQing Li 已提交
173
#endif
174 175

#ifdef CONFIG_PM
176
#ifdef CONFIG_PM_SLEEP
Y
Yan, Zheng 已提交
177
static int igb_suspend(struct device *);
178
#endif
Y
Yan, Zheng 已提交
179 180 181 182 183 184 185 186 187 188 189
static int igb_resume(struct device *);
#ifdef CONFIG_PM_RUNTIME
static int igb_runtime_suspend(struct device *dev);
static int igb_runtime_resume(struct device *dev);
static int igb_runtime_idle(struct device *dev);
#endif
static const struct dev_pm_ops igb_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
	SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
			igb_runtime_idle)
};
190 191
#endif
static void igb_shutdown(struct pci_dev *);
192
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
193 194 195 196 197 198 199
static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
static struct notifier_block dca_notifier = {
	.notifier_call	= igb_notify_dca,
	.next		= NULL,
	.priority	= 0
};
#endif
200 201 202 203
#ifdef CONFIG_NET_POLL_CONTROLLER
/* for netdump / net console */
static void igb_netpoll(struct net_device *);
#endif
204
#ifdef CONFIG_PCI_IOV
205 206 207 208 209 210
static unsigned int max_vfs = 0;
module_param(max_vfs, uint, 0);
MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
                 "per physical function");
#endif /* CONFIG_PCI_IOV */

211 212 213 214 215 216 217 218 219 220 221
static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
		     pci_channel_state_t);
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
static void igb_io_resume(struct pci_dev *);

static struct pci_error_handlers igb_err_handler = {
	.error_detected = igb_io_error_detected,
	.slot_reset = igb_io_slot_reset,
	.resume = igb_io_resume,
};

222
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
223 224 225 226 227 228 229

static struct pci_driver igb_driver = {
	.name     = igb_driver_name,
	.id_table = igb_pci_tbl,
	.probe    = igb_probe,
	.remove   = __devexit_p(igb_remove),
#ifdef CONFIG_PM
Y
Yan, Zheng 已提交
230
	.driver.pm = &igb_pm_ops,
231 232 233 234 235 236 237 238 239 240
#endif
	.shutdown = igb_shutdown,
	.err_handler = &igb_err_handler
};

MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
struct igb_reg_info {
	u32 ofs;
	char *name;
};

static const struct igb_reg_info igb_reg_info_tbl[] = {

	/* General Registers */
	{E1000_CTRL, "CTRL"},
	{E1000_STATUS, "STATUS"},
	{E1000_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{E1000_ICR, "ICR"},

	/* RX Registers */
	{E1000_RCTL, "RCTL"},
	{E1000_RDLEN(0), "RDLEN"},
	{E1000_RDH(0), "RDH"},
	{E1000_RDT(0), "RDT"},
	{E1000_RXDCTL(0), "RXDCTL"},
	{E1000_RDBAL(0), "RDBAL"},
	{E1000_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{E1000_TCTL, "TCTL"},
	{E1000_TDBAL(0), "TDBAL"},
	{E1000_TDBAH(0), "TDBAH"},
	{E1000_TDLEN(0), "TDLEN"},
	{E1000_TDH(0), "TDH"},
	{E1000_TDT(0), "TDT"},
	{E1000_TXDCTL(0), "TXDCTL"},
	{E1000_TDFH, "TDFH"},
	{E1000_TDFT, "TDFT"},
	{E1000_TDFHS, "TDFHS"},
	{E1000_TDFPC, "TDFPC"},

	/* List Terminator */
	{}
};

/*
 * igb_regdump - register printout routine
 */
static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
{
	int n = 0;
	char rname[16];
	u32 regs[8];

	switch (reginfo->ofs) {
	case E1000_RDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDLEN(n));
		break;
	case E1000_RDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDH(n));
		break;
	case E1000_RDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDT(n));
		break;
	case E1000_RXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RXDCTL(n));
		break;
	case E1000_RDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_RDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAH(n));
		break;
	case E1000_TDBAL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_RDBAL(n));
		break;
	case E1000_TDBAH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDBAH(n));
		break;
	case E1000_TDLEN(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDLEN(n));
		break;
	case E1000_TDH(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDH(n));
		break;
	case E1000_TDT(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TDT(n));
		break;
	case E1000_TXDCTL(0):
		for (n = 0; n < 4; n++)
			regs[n] = rd32(E1000_TXDCTL(n));
		break;
	default:
J
Jeff Kirsher 已提交
341
		pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
342 343 344 345
		return;
	}

	snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
J
Jeff Kirsher 已提交
346 347
	pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
		regs[2], regs[3]);
348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
}

/*
 * igb_dump - Print registers, tx-rings and rx-rings
 */
static void igb_dump(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct e1000_hw *hw = &adapter->hw;
	struct igb_reg_info *reginfo;
	struct igb_ring *tx_ring;
	union e1000_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct igb_ring *rx_ring;
	union e1000_adv_rx_desc *rx_desc;
	u32 staterr;
364
	u16 i, n;
365 366 367 368 369 370 371

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
J
Jeff Kirsher 已提交
372 373 374 375
		pr_info("Device Name     state            trans_start      "
			"last_rx\n");
		pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
			netdev->state, netdev->trans_start, netdev->last_rx);
376 377 378 379
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
J
Jeff Kirsher 已提交
380
	pr_info(" Register Name   Value\n");
381 382 383 384 385 386 387 388 389 390
	for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
	     reginfo->name; reginfo++) {
		igb_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Jeff Kirsher 已提交
391
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
392
	for (n = 0; n < adapter->num_tx_queues; n++) {
393
		struct igb_tx_buffer *buffer_info;
394
		tx_ring = adapter->tx_ring[n];
395
		buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Jeff Kirsher 已提交
396 397 398 399 400 401
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
			n, tx_ring->next_to_use, tx_ring->next_to_clean,
			(u64)buffer_info->dma,
			buffer_info->length,
			buffer_info->next_to_watch,
			(u64)buffer_info->time_stamp);
402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 | PAYLEN  | PORTS  |CC|IDX | STA | DCMD  |DTYP|MAC|RSV| DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63      46 45    40 39 38 36 35 32 31   24             15       0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
J
Jeff Kirsher 已提交
423 424 425 426 427 428
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] [PlPOCIStDDM Ln] "
			"[bi->dma       ] leng  ntw timestamp        "
			"bi->skb\n");
429 430

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
J
Jeff Kirsher 已提交
431
			const char *next_desc;
432
			struct igb_tx_buffer *buffer_info;
433
			tx_desc = IGB_TX_DESC(tx_ring, i);
434
			buffer_info = &tx_ring->tx_buffer_info[i];
435
			u0 = (struct my_u0 *)tx_desc;
J
Jeff Kirsher 已提交
436 437 438 439 440 441 442 443 444 445 446 447
			if (i == tx_ring->next_to_use &&
			    i == tx_ring->next_to_clean)
				next_desc = " NTC/U";
			else if (i == tx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == tx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

			pr_info("T [0x%03X]    %016llX %016llX %016llX"
				" %04X  %p %016llX %p%s\n", i,
448 449 450 451 452 453
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)buffer_info->dma,
				buffer_info->length,
				buffer_info->next_to_watch,
				(u64)buffer_info->time_stamp,
J
Jeff Kirsher 已提交
454
				buffer_info->skb, next_desc);
455 456 457 458 459 460 461 462 463 464 465 466

			if (netif_msg_pktdata(adapter) && buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS,
					16, 1, phys_to_virt(buffer_info->dma),
					buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
J
Jeff Kirsher 已提交
467
	pr_info("Queue [NTU] [NTC]\n");
468 469
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
470 471
		pr_info(" %5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */

	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
J
Jeff Kirsher 已提交
503 504 505 506 507 508 509
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] [  HeadBuf   DD] "
			"[bi->dma       ] [bi->skb] <-- Adv Rx Read format\n");
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] [vl er S cks ln] -----"
			"----------- [bi->skb] <-- Adv Rx Write-Back format\n");
510 511

		for (i = 0; i < rx_ring->count; i++) {
J
Jeff Kirsher 已提交
512
			const char *next_desc;
513 514
			struct igb_rx_buffer *buffer_info;
			buffer_info = &rx_ring->rx_buffer_info[i];
515
			rx_desc = IGB_RX_DESC(rx_ring, i);
516 517
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
J
Jeff Kirsher 已提交
518 519 520 521 522 523 524 525

			if (i == rx_ring->next_to_use)
				next_desc = " NTU";
			else if (i == rx_ring->next_to_clean)
				next_desc = " NTC";
			else
				next_desc = "";

526 527
			if (staterr & E1000_RXD_STAT_DD) {
				/* Descriptor Done */
J
Jeff Kirsher 已提交
528 529
				pr_info("%s[0x%03X]     %016llX %016llX -------"
					"--------- %p%s\n", "RWB", i,
530 531
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
J
Jeff Kirsher 已提交
532
					buffer_info->skb, next_desc);
533
			} else {
J
Jeff Kirsher 已提交
534 535
				pr_info("%s[0x%03X]     %016llX %016llX %016llX"
					" %p%s\n", "R  ", i,
536 537 538
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)buffer_info->dma,
J
Jeff Kirsher 已提交
539
					buffer_info->skb, next_desc);
540 541 542 543 544 545

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS,
						16, 1,
						phys_to_virt(buffer_info->dma),
546 547 548 549 550 551 552 553
						IGB_RX_HDR_LEN, true);
					print_hex_dump(KERN_INFO, "",
					  DUMP_PREFIX_ADDRESS,
					  16, 1,
					  phys_to_virt(
					    buffer_info->page_dma +
					    buffer_info->page_offset),
					  PAGE_SIZE/2, true);
554 555 556 557 558 559 560 561 562 563
				}
			}
		}
	}

exit:
	return;
}


P
Patrick Ohly 已提交
564 565 566 567 568 569 570 571
/**
 * igb_read_clock - read raw cycle counter (to be used by time counter)
 */
static cycle_t igb_read_clock(const struct cyclecounter *tc)
{
	struct igb_adapter *adapter =
		container_of(tc, struct igb_adapter, cycles);
	struct e1000_hw *hw = &adapter->hw;
572 573
	u64 stamp = 0;
	int shift = 0;
P
Patrick Ohly 已提交
574

575 576 577 578 579
	/*
	 * The timestamp latches on lowest register read. For the 82580
	 * the lowest register is SYSTIMR instead of SYSTIML.  However we never
	 * adjusted TIMINCA so SYSTIMR will just read as all 0s so ignore it.
	 */
580
	if (hw->mac.type >= e1000_82580) {
581 582 583 584
		stamp = rd32(E1000_SYSTIMR) >> 8;
		shift = IGB_82580_TSYNC_SHIFT;
	}

585 586
	stamp |= (u64)rd32(E1000_SYSTIML) << shift;
	stamp |= (u64)rd32(E1000_SYSTIMH) << (shift + 32);
P
Patrick Ohly 已提交
587 588 589
	return stamp;
}

590
/**
591
 * igb_get_hw_dev - return device
592 593
 * used by hardware layer to print debugging information
 **/
594
struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
595 596
{
	struct igb_adapter *adapter = hw->back;
597
	return adapter->netdev;
598
}
P
Patrick Ohly 已提交
599

600 601 602 603 604 605 606 607 608
/**
 * igb_init_module - Driver Registration Routine
 *
 * igb_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init igb_init_module(void)
{
	int ret;
J
Jeff Kirsher 已提交
609
	pr_info("%s - version %s\n",
610 611
	       igb_driver_string, igb_driver_version);

J
Jeff Kirsher 已提交
612
	pr_info("%s\n", igb_copyright);
613

614
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
615 616
	dca_register_notify(&dca_notifier);
#endif
617
	ret = pci_register_driver(&igb_driver);
618 619 620 621 622 623 624 625 626 627 628 629 630
	return ret;
}

module_init(igb_init_module);

/**
 * igb_exit_module - Driver Exit Cleanup Routine
 *
 * igb_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit igb_exit_module(void)
{
631
#ifdef CONFIG_IGB_DCA
J
Jeb Cramer 已提交
632 633
	dca_unregister_notify(&dca_notifier);
#endif
634 635 636 637 638
	pci_unregister_driver(&igb_driver);
}

module_exit(igb_exit_module);

639 640 641 642 643 644 645 646 647 648
#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
/**
 * igb_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 **/
static void igb_cache_ring_register(struct igb_adapter *adapter)
{
649
	int i = 0, j = 0;
650
	u32 rbase_offset = adapter->vfs_allocated_count;
651 652 653 654 655 656 657 658

	switch (adapter->hw.mac.type) {
	case e1000_82576:
		/* The queues are allocated for virtualization such that VF 0
		 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
		 * In order to avoid collision we start at the first free queue
		 * and continue consuming queues in the same sequence
		 */
659
		if (adapter->vfs_allocated_count) {
660
			for (; i < adapter->rss_queues; i++)
661 662
				adapter->rx_ring[i]->reg_idx = rbase_offset +
				                               Q_IDX_82576(i);
663
		}
664
	case e1000_82575:
665
	case e1000_82580:
666
	case e1000_i350:
667
	default:
668
		for (; i < adapter->num_rx_queues; i++)
669
			adapter->rx_ring[i]->reg_idx = rbase_offset + i;
670
		for (; j < adapter->num_tx_queues; j++)
671
			adapter->tx_ring[j]->reg_idx = rbase_offset + j;
672 673 674 675
		break;
	}
}

676 677
static void igb_free_queues(struct igb_adapter *adapter)
{
678
	int i;
679

680 681 682 683 684 685 686 687
	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
		kfree(adapter->rx_ring[i]);
		adapter->rx_ring[i] = NULL;
	}
688 689 690 691
	adapter->num_rx_queues = 0;
	adapter->num_tx_queues = 0;
}

692 693 694 695 696 697 698 699 700
/**
 * igb_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
 * number of queues at compile-time.
 **/
static int igb_alloc_queues(struct igb_adapter *adapter)
{
701
	struct igb_ring *ring;
702
	int i;
703
	int orig_node = adapter->node;
704

705
	for (i = 0; i < adapter->num_tx_queues; i++) {
706 707 708 709 710 711 712 713 714 715
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct igb_ring), GFP_KERNEL,
				    adapter->node);
		if (!ring)
			ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
716 717
		if (!ring)
			goto err;
718
		ring->count = adapter->tx_ring_count;
719
		ring->queue_index = i;
720
		ring->dev = &adapter->pdev->dev;
721
		ring->netdev = adapter->netdev;
722
		ring->numa_node = adapter->node;
723 724
		/* For 82575, context index must be unique per ring. */
		if (adapter->hw.mac.type == e1000_82575)
725
			set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
726
		adapter->tx_ring[i] = ring;
727
	}
728 729
	/* Restore the adapter's original node */
	adapter->node = orig_node;
730

731
	for (i = 0; i < adapter->num_rx_queues; i++) {
732 733 734 735 736 737 738 739 740 741
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		ring = kzalloc_node(sizeof(struct igb_ring), GFP_KERNEL,
				    adapter->node);
		if (!ring)
			ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
742 743
		if (!ring)
			goto err;
744
		ring->count = adapter->rx_ring_count;
P
PJ Waskiewicz 已提交
745
		ring->queue_index = i;
746
		ring->dev = &adapter->pdev->dev;
747
		ring->netdev = adapter->netdev;
748
		ring->numa_node = adapter->node;
749 750
		/* set flag indicating ring supports SCTP checksum offload */
		if (adapter->hw.mac.type >= e1000_82576)
751
			set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
752 753 754 755 756

		/* On i350, loopback VLAN packets have the tag byte-swapped. */
		if (adapter->hw.mac.type == e1000_i350)
			set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);

757
		adapter->rx_ring[i] = ring;
758
	}
759 760
	/* Restore the adapter's original node */
	adapter->node = orig_node;
761 762

	igb_cache_ring_register(adapter);
763

764
	return 0;
A
Alexander Duyck 已提交
765

766
err:
767 768
	/* Restore the adapter's original node */
	adapter->node = orig_node;
769
	igb_free_queues(adapter);
770

771
	return -ENOMEM;
A
Alexander Duyck 已提交
772 773
}

A
Alexander Duyck 已提交
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
/**
 *  igb_write_ivar - configure ivar for given MSI-X vector
 *  @hw: pointer to the HW structure
 *  @msix_vector: vector number we are allocating to a given ring
 *  @index: row index of IVAR register to write within IVAR table
 *  @offset: column offset of in IVAR, should be multiple of 8
 *
 *  This function is intended to handle the writing of the IVAR register
 *  for adapters 82576 and newer.  The IVAR table consists of 2 columns,
 *  each containing an cause allocation for an Rx and Tx ring, and a
 *  variable number of rows depending on the number of queues supported.
 **/
static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
			   int index, int offset)
{
	u32 ivar = array_rd32(E1000_IVAR0, index);

	/* clear any bits that are currently set */
	ivar &= ~((u32)0xFF << offset);

	/* write vector and valid bit */
	ivar |= (msix_vector | E1000_IVAR_VALID) << offset;

	array_wr32(E1000_IVAR0, index, ivar);
}

800
#define IGB_N0_QUEUE -1
801
static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
802
{
803
	struct igb_adapter *adapter = q_vector->adapter;
804
	struct e1000_hw *hw = &adapter->hw;
805 806
	int rx_queue = IGB_N0_QUEUE;
	int tx_queue = IGB_N0_QUEUE;
A
Alexander Duyck 已提交
807
	u32 msixbm = 0;
808

809 810 811 812
	if (q_vector->rx.ring)
		rx_queue = q_vector->rx.ring->reg_idx;
	if (q_vector->tx.ring)
		tx_queue = q_vector->tx.ring->reg_idx;
A
Alexander Duyck 已提交
813 814 815

	switch (hw->mac.type) {
	case e1000_82575:
816 817 818 819
		/* The 82575 assigns vectors using a bitmask, which matches the
		   bitmask for the EICR/EIMS/EIMC registers.  To assign one
		   or more queues to a vector, we write the appropriate bits
		   into the MSIXBM register for that vector. */
820
		if (rx_queue > IGB_N0_QUEUE)
821
			msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
822
		if (tx_queue > IGB_N0_QUEUE)
823
			msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
824 825
		if (!adapter->msix_entries && msix_vector == 0)
			msixbm |= E1000_EIMS_OTHER;
826
		array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
827
		q_vector->eims_value = msixbm;
A
Alexander Duyck 已提交
828 829
		break;
	case e1000_82576:
A
Alexander Duyck 已提交
830 831 832 833 834 835 836 837 838 839 840 841 842 843
		/*
		 * 82576 uses a table that essentially consists of 2 columns
		 * with 8 rows.  The ordering is column-major so we use the
		 * lower 3 bits as the row index, and the 4th bit as the
		 * column offset.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue & 0x7,
				       (rx_queue & 0x8) << 1);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue & 0x7,
				       ((tx_queue & 0x8) << 1) + 8);
844
		q_vector->eims_value = 1 << msix_vector;
A
Alexander Duyck 已提交
845
		break;
846
	case e1000_82580:
847
	case e1000_i350:
A
Alexander Duyck 已提交
848 849 850 851 852 853 854 855 856 857 858 859 860 861 862
		/*
		 * On 82580 and newer adapters the scheme is similar to 82576
		 * however instead of ordering column-major we have things
		 * ordered row-major.  So we traverse the table by using
		 * bit 0 as the column offset, and the remaining bits as the
		 * row index.
		 */
		if (rx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       rx_queue >> 1,
				       (rx_queue & 0x1) << 4);
		if (tx_queue > IGB_N0_QUEUE)
			igb_write_ivar(hw, msix_vector,
				       tx_queue >> 1,
				       ((tx_queue & 0x1) << 4) + 8);
863 864
		q_vector->eims_value = 1 << msix_vector;
		break;
A
Alexander Duyck 已提交
865 866 867 868
	default:
		BUG();
		break;
	}
869 870 871 872 873 874

	/* add q_vector eims value to global eims_enable_mask */
	adapter->eims_enable_mask |= q_vector->eims_value;

	/* configure q_vector to set itr on first interrupt */
	q_vector->set_itr = 1;
875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
}

/**
 * igb_configure_msix - Configure MSI-X hardware
 *
 * igb_configure_msix sets up the hardware to properly
 * generate MSI-X interrupts.
 **/
static void igb_configure_msix(struct igb_adapter *adapter)
{
	u32 tmp;
	int i, vector = 0;
	struct e1000_hw *hw = &adapter->hw;

	adapter->eims_enable_mask = 0;

	/* set vector for other causes, i.e. link changes */
A
Alexander Duyck 已提交
892 893
	switch (hw->mac.type) {
	case e1000_82575:
894 895 896 897 898 899 900 901 902
		tmp = rd32(E1000_CTRL_EXT);
		/* enable MSI-X PBA support*/
		tmp |= E1000_CTRL_EXT_PBA_CLR;

		/* Auto-Mask interrupts upon ICR read. */
		tmp |= E1000_CTRL_EXT_EIAME;
		tmp |= E1000_CTRL_EXT_IRCA;

		wr32(E1000_CTRL_EXT, tmp);
903 904 905 906

		/* enable msix_other interrupt */
		array_wr32(E1000_MSIXBM(0), vector++,
		                      E1000_EIMS_OTHER);
P
PJ Waskiewicz 已提交
907
		adapter->eims_other = E1000_EIMS_OTHER;
908

A
Alexander Duyck 已提交
909 910 911
		break;

	case e1000_82576:
912
	case e1000_82580:
913
	case e1000_i350:
914 915 916 917 918 919 920 921
		/* Turn on MSI-X capability first, or our settings
		 * won't stick.  And it will take days to debug. */
		wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
		                E1000_GPIE_PBA | E1000_GPIE_EIAME |
		                E1000_GPIE_NSICR);

		/* enable msix_other interrupt */
		adapter->eims_other = 1 << vector;
A
Alexander Duyck 已提交
922 923
		tmp = (vector++ | E1000_IVAR_VALID) << 8;

924
		wr32(E1000_IVAR_MISC, tmp);
A
Alexander Duyck 已提交
925 926 927 928 929
		break;
	default:
		/* do nothing, since nothing else supports MSI-X */
		break;
	} /* switch (hw->mac.type) */
930 931 932

	adapter->eims_enable_mask |= adapter->eims_other;

933 934
	for (i = 0; i < adapter->num_q_vectors; i++)
		igb_assign_vector(adapter->q_vector[i], vector++);
935

936 937 938 939 940 941 942 943 944 945 946 947
	wrfl();
}

/**
 * igb_request_msix - Initialize MSI-X interrupts
 *
 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
 * kernel.
 **/
static int igb_request_msix(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
948
	struct e1000_hw *hw = &adapter->hw;
949 950
	int i, err = 0, vector = 0;

951
	err = request_irq(adapter->msix_entries[vector].vector,
952
	                  igb_msix_other, 0, netdev->name, adapter);
953 954 955 956 957 958 959 960 961
	if (err)
		goto out;
	vector++;

	for (i = 0; i < adapter->num_q_vectors; i++) {
		struct igb_q_vector *q_vector = adapter->q_vector[i];

		q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);

962
		if (q_vector->rx.ring && q_vector->tx.ring)
963
			sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
964 965
				q_vector->rx.ring->queue_index);
		else if (q_vector->tx.ring)
966
			sprintf(q_vector->name, "%s-tx-%u", netdev->name,
967 968
				q_vector->tx.ring->queue_index);
		else if (q_vector->rx.ring)
969
			sprintf(q_vector->name, "%s-rx-%u", netdev->name,
970
				q_vector->rx.ring->queue_index);
971
		else
972 973
			sprintf(q_vector->name, "%s-unused", netdev->name);

974
		err = request_irq(adapter->msix_entries[vector].vector,
975
		                  igb_msix_ring, 0, q_vector->name,
976
		                  q_vector);
977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
		if (err)
			goto out;
		vector++;
	}

	igb_configure_msix(adapter);
	return 0;
out:
	return err;
}

static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
{
	if (adapter->msix_entries) {
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
994
	} else if (adapter->flags & IGB_FLAG_HAS_MSI) {
995
		pci_disable_msi(adapter->pdev);
996
	}
997 998
}

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
/**
 * igb_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void igb_free_q_vectors(struct igb_adapter *adapter)
{
	int v_idx;

	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
		struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
		adapter->q_vector[v_idx] = NULL;
1014 1015
		if (!q_vector)
			continue;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
		netif_napi_del(&q_vector->napi);
		kfree(q_vector);
	}
	adapter->num_q_vectors = 0;
}

/**
 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
 *
 * This function resets the device so that it has 0 rx queues, tx queues, and
 * MSI-X interrupts allocated.
 */
static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
{
	igb_free_queues(adapter);
	igb_free_q_vectors(adapter);
	igb_reset_interrupt_capability(adapter);
}
1034 1035 1036 1037 1038 1039 1040

/**
 * igb_set_interrupt_capability - set MSI or MSI-X if supported
 *
 * Attempt to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
1041
static int igb_set_interrupt_capability(struct igb_adapter *adapter)
1042 1043 1044 1045
{
	int err;
	int numvecs, i;

1046
	/* Number of supported queues. */
1047
	adapter->num_rx_queues = adapter->rss_queues;
1048 1049 1050 1051
	if (adapter->vfs_allocated_count)
		adapter->num_tx_queues = 1;
	else
		adapter->num_tx_queues = adapter->rss_queues;
1052

1053 1054 1055
	/* start with one vector for every rx queue */
	numvecs = adapter->num_rx_queues;

D
Daniel Mack 已提交
1056
	/* if tx handler is separate add 1 for every tx queue */
1057 1058
	if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
		numvecs += adapter->num_tx_queues;
1059 1060 1061 1062 1063 1064

	/* store the number of vectors reserved for queues */
	adapter->num_q_vectors = numvecs;

	/* add 1 vector for link status interrupts */
	numvecs++;
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
	adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
					GFP_KERNEL);
	if (!adapter->msix_entries)
		goto msi_only;

	for (i = 0; i < numvecs; i++)
		adapter->msix_entries[i].entry = i;

	err = pci_enable_msix(adapter->pdev,
			      adapter->msix_entries,
			      numvecs);
	if (err == 0)
1077
		goto out;
1078 1079 1080 1081 1082

	igb_reset_interrupt_capability(adapter);

	/* If we can't do MSI-X, try MSI */
msi_only:
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
#ifdef CONFIG_PCI_IOV
	/* disable SR-IOV for non MSI-X configurations */
	if (adapter->vf_data) {
		struct e1000_hw *hw = &adapter->hw;
		/* disable iov and allow time for transactions to clear */
		pci_disable_sriov(adapter->pdev);
		msleep(500);

		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
1094
		wrfl();
1095 1096 1097 1098
		msleep(100);
		dev_info(&adapter->pdev->dev, "IOV Disabled\n");
	}
#endif
1099
	adapter->vfs_allocated_count = 0;
1100
	adapter->rss_queues = 1;
1101
	adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
1102
	adapter->num_rx_queues = 1;
1103
	adapter->num_tx_queues = 1;
1104
	adapter->num_q_vectors = 1;
1105
	if (!pci_enable_msi(adapter->pdev))
1106
		adapter->flags |= IGB_FLAG_HAS_MSI;
1107
out:
1108 1109 1110 1111
	/* Notify the stack of the (possibly) reduced queue counts. */
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
/**
 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int igb_alloc_q_vectors(struct igb_adapter *adapter)
{
	struct igb_q_vector *q_vector;
	struct e1000_hw *hw = &adapter->hw;
	int v_idx;
1126
	int orig_node = adapter->node;
1127 1128

	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
		if ((adapter->num_q_vectors == (adapter->num_rx_queues +
						adapter->num_tx_queues)) &&
		    (adapter->num_rx_queues == v_idx))
			adapter->node = orig_node;
		if (orig_node == -1) {
			int cur_node = next_online_node(adapter->node);
			if (cur_node == MAX_NUMNODES)
				cur_node = first_online_node;
			adapter->node = cur_node;
		}
		q_vector = kzalloc_node(sizeof(struct igb_q_vector), GFP_KERNEL,
					adapter->node);
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct igb_q_vector),
					   GFP_KERNEL);
1144 1145 1146 1147 1148 1149 1150 1151
		if (!q_vector)
			goto err_out;
		q_vector->adapter = adapter;
		q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
		q_vector->itr_val = IGB_START_ITR;
		netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
		adapter->q_vector[v_idx] = q_vector;
	}
1152 1153 1154
	/* Restore the adapter's original node */
	adapter->node = orig_node;

1155 1156 1157
	return 0;

err_out:
1158 1159
	/* Restore the adapter's original node */
	adapter->node = orig_node;
1160
	igb_free_q_vectors(adapter);
1161 1162 1163 1164 1165 1166
	return -ENOMEM;
}

static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
                                      int ring_idx, int v_idx)
{
1167
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1168

1169 1170 1171
	q_vector->rx.ring = adapter->rx_ring[ring_idx];
	q_vector->rx.ring->q_vector = q_vector;
	q_vector->rx.count++;
1172 1173 1174
	q_vector->itr_val = adapter->rx_itr_setting;
	if (q_vector->itr_val && q_vector->itr_val <= 3)
		q_vector->itr_val = IGB_START_ITR;
1175 1176 1177 1178 1179
}

static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
                                      int ring_idx, int v_idx)
{
1180
	struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1181

1182 1183 1184
	q_vector->tx.ring = adapter->tx_ring[ring_idx];
	q_vector->tx.ring->q_vector = q_vector;
	q_vector->tx.count++;
1185
	q_vector->itr_val = adapter->tx_itr_setting;
1186
	q_vector->tx.work_limit = adapter->tx_work_limit;
1187 1188
	if (q_vector->itr_val && q_vector->itr_val <= 3)
		q_vector->itr_val = IGB_START_ITR;
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
}

/**
 * igb_map_ring_to_vector - maps allocated queues to vectors
 *
 * This function maps the recently allocated queues to vectors.
 **/
static int igb_map_ring_to_vector(struct igb_adapter *adapter)
{
	int i;
	int v_idx = 0;

	if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
	    (adapter->num_q_vectors < adapter->num_tx_queues))
		return -ENOMEM;

	if (adapter->num_q_vectors >=
	    (adapter->num_rx_queues + adapter->num_tx_queues)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			igb_map_rx_ring_to_vector(adapter, i, v_idx++);
		for (i = 0; i < adapter->num_tx_queues; i++)
			igb_map_tx_ring_to_vector(adapter, i, v_idx++);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++) {
			if (i < adapter->num_tx_queues)
				igb_map_tx_ring_to_vector(adapter, i, v_idx);
			igb_map_rx_ring_to_vector(adapter, i, v_idx++);
		}
		for (; i < adapter->num_tx_queues; i++)
			igb_map_tx_ring_to_vector(adapter, i, v_idx++);
	}
	return 0;
}

/**
 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
 *
 * This function initializes the interrupts and allocates all of the queues.
 **/
static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
{
	struct pci_dev *pdev = adapter->pdev;
	int err;

1233 1234 1235
	err = igb_set_interrupt_capability(adapter);
	if (err)
		return err;
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265

	err = igb_alloc_q_vectors(adapter);
	if (err) {
		dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
		goto err_alloc_q_vectors;
	}

	err = igb_alloc_queues(adapter);
	if (err) {
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		goto err_alloc_queues;
	}

	err = igb_map_ring_to_vector(adapter);
	if (err) {
		dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
		goto err_map_queues;
	}


	return 0;
err_map_queues:
	igb_free_queues(adapter);
err_alloc_queues:
	igb_free_q_vectors(adapter);
err_alloc_q_vectors:
	igb_reset_interrupt_capability(adapter);
	return err;
}

1266 1267 1268 1269 1270 1271 1272 1273 1274
/**
 * igb_request_irq - initialize interrupts
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
static int igb_request_irq(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
1275
	struct pci_dev *pdev = adapter->pdev;
1276 1277 1278 1279
	int err = 0;

	if (adapter->msix_entries) {
		err = igb_request_msix(adapter);
P
PJ Waskiewicz 已提交
1280
		if (!err)
1281 1282
			goto request_done;
		/* fall back to MSI */
1283
		igb_clear_interrupt_scheme(adapter);
1284
		if (!pci_enable_msi(pdev))
1285
			adapter->flags |= IGB_FLAG_HAS_MSI;
1286 1287
		igb_free_all_tx_resources(adapter);
		igb_free_all_rx_resources(adapter);
1288
		adapter->num_tx_queues = 1;
1289
		adapter->num_rx_queues = 1;
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305
		adapter->num_q_vectors = 1;
		err = igb_alloc_q_vectors(adapter);
		if (err) {
			dev_err(&pdev->dev,
			        "Unable to allocate memory for vectors\n");
			goto request_done;
		}
		err = igb_alloc_queues(adapter);
		if (err) {
			dev_err(&pdev->dev,
			        "Unable to allocate memory for queues\n");
			igb_free_q_vectors(adapter);
			goto request_done;
		}
		igb_setup_all_tx_resources(adapter);
		igb_setup_all_rx_resources(adapter);
1306
	}
P
PJ Waskiewicz 已提交
1307

1308 1309
	igb_assign_vector(adapter->q_vector[0], 0);

1310
	if (adapter->flags & IGB_FLAG_HAS_MSI) {
1311
		err = request_irq(pdev->irq, igb_intr_msi, 0,
1312
				  netdev->name, adapter);
1313 1314
		if (!err)
			goto request_done;
1315

1316 1317
		/* fall back to legacy interrupts */
		igb_reset_interrupt_capability(adapter);
1318
		adapter->flags &= ~IGB_FLAG_HAS_MSI;
1319 1320
	}

1321
	err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
1322
			  netdev->name, adapter);
1323

A
Andy Gospodarek 已提交
1324
	if (err)
1325
		dev_err(&pdev->dev, "Error %d getting interrupt\n",
1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
			err);

request_done:
	return err;
}

static void igb_free_irq(struct igb_adapter *adapter)
{
	if (adapter->msix_entries) {
		int vector = 0, i;

1337
		free_irq(adapter->msix_entries[vector++].vector, adapter);
1338

1339
		for (i = 0; i < adapter->num_q_vectors; i++)
1340
			free_irq(adapter->msix_entries[vector++].vector,
1341
				 adapter->q_vector[i]);
1342 1343
	} else {
		free_irq(adapter->pdev->irq, adapter);
1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
	}
}

/**
 * igb_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static void igb_irq_disable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

1355 1356 1357 1358 1359
	/*
	 * we need to be careful when disabling interrupts.  The VFs are also
	 * mapped into these registers and so clearing the bits can cause
	 * issues on the VF drivers so we only need to clear what we set
	 */
1360
	if (adapter->msix_entries) {
1361 1362 1363 1364 1365
		u32 regval = rd32(E1000_EIAM);
		wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
		wr32(E1000_EIMC, adapter->eims_enable_mask);
		regval = rd32(E1000_EIAC);
		wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
1366
	}
P
PJ Waskiewicz 已提交
1367 1368

	wr32(E1000_IAM, 0);
1369 1370
	wr32(E1000_IMC, ~0);
	wrfl();
1371 1372 1373 1374 1375 1376 1377
	if (adapter->msix_entries) {
		int i;
		for (i = 0; i < adapter->num_q_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
}

/**
 * igb_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
 **/
static void igb_irq_enable(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

	if (adapter->msix_entries) {
1389
		u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
1390 1391 1392 1393
		u32 regval = rd32(E1000_EIAC);
		wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
		regval = rd32(E1000_EIAM);
		wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
P
PJ Waskiewicz 已提交
1394
		wr32(E1000_EIMS, adapter->eims_enable_mask);
1395
		if (adapter->vfs_allocated_count) {
1396
			wr32(E1000_MBVFIMR, 0xFF);
1397 1398 1399
			ims |= E1000_IMS_VMMB;
		}
		wr32(E1000_IMS, ims);
P
PJ Waskiewicz 已提交
1400
	} else {
1401 1402 1403 1404
		wr32(E1000_IMS, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
		wr32(E1000_IAM, IMS_ENABLE_MASK |
				E1000_IMS_DRSTA);
P
PJ Waskiewicz 已提交
1405
	}
1406 1407 1408 1409
}

static void igb_update_mng_vlan(struct igb_adapter *adapter)
{
1410
	struct e1000_hw *hw = &adapter->hw;
1411 1412
	u16 vid = adapter->hw.mng_cookie.vlan_id;
	u16 old_vid = adapter->mng_vlan_id;
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423

	if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
		/* add VID to filter table */
		igb_vfta_set(hw, vid, true);
		adapter->mng_vlan_id = vid;
	} else {
		adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
	}

	if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
	    (vid != old_vid) &&
J
Jiri Pirko 已提交
1424
	    !test_bit(old_vid, adapter->active_vlans)) {
1425 1426
		/* remove VID from filter table */
		igb_vfta_set(hw, old_vid, false);
1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
	}
}

/**
 * igb_release_hw_control - release control of the h/w to f/w
 * @adapter: address of board private structure
 *
 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
 * For ASF and Pass Through versions of f/w this means that the
 * driver is no longer loaded.
 *
 **/
static void igb_release_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
}

/**
 * igb_get_hw_control - get control of the h/w from f/w
 * @adapter: address of board private structure
 *
 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
 * For ASF and Pass Through versions of f/w this means that
 * the driver is loaded.
 *
 **/
static void igb_get_hw_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = rd32(E1000_CTRL_EXT);
	wr32(E1000_CTRL_EXT,
			ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
}

/**
 * igb_configure - configure the hardware for RX and TX
 * @adapter: private board structure
 **/
static void igb_configure(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	int i;

	igb_get_hw_control(adapter);
1480
	igb_set_rx_mode(netdev);
1481 1482 1483

	igb_restore_vlan(adapter);

1484
	igb_setup_tctl(adapter);
1485
	igb_setup_mrqc(adapter);
1486
	igb_setup_rctl(adapter);
1487 1488

	igb_configure_tx(adapter);
1489
	igb_configure_rx(adapter);
1490 1491 1492

	igb_rx_fifo_flush_82575(&adapter->hw);

1493
	/* call igb_desc_unused which always leaves
1494 1495 1496
	 * at least 1 descriptor unused to make sure
	 * next_to_use != next_to_clean */
	for (i = 0; i < adapter->num_rx_queues; i++) {
1497
		struct igb_ring *ring = adapter->rx_ring[i];
1498
		igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
1499 1500 1501
	}
}

1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
/**
 * igb_power_up_link - Power up the phy/serdes link
 * @adapter: address of board private structure
 **/
void igb_power_up_link(struct igb_adapter *adapter)
{
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_up_phy_copper(&adapter->hw);
	else
		igb_power_up_serdes_link_82575(&adapter->hw);
1512
	igb_reset_phy(&adapter->hw);
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
}

/**
 * igb_power_down_link - Power down the phy/serdes link
 * @adapter: address of board private structure
 */
static void igb_power_down_link(struct igb_adapter *adapter)
{
	if (adapter->hw.phy.media_type == e1000_media_type_copper)
		igb_power_down_phy_copper_82575(&adapter->hw);
	else
		igb_shutdown_serdes_link_82575(&adapter->hw);
}
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540

/**
 * igb_up - Open the interface and prepare it to handle traffic
 * @adapter: board private structure
 **/
int igb_up(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	int i;

	/* hardware has been reset, we need to reload some things */
	igb_configure(adapter);

	clear_bit(__IGB_DOWN, &adapter->state);

1541 1542 1543
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));

P
PJ Waskiewicz 已提交
1544
	if (adapter->msix_entries)
1545
		igb_configure_msix(adapter);
1546 1547
	else
		igb_assign_vector(adapter->q_vector[0], 0);
1548 1549 1550 1551 1552

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
	igb_irq_enable(adapter);

1553 1554 1555 1556 1557 1558 1559
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

1560 1561
	netif_tx_start_all_queues(adapter->netdev);

1562 1563 1564 1565
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);

1566 1567 1568 1569 1570 1571
	return 0;
}

void igb_down(struct igb_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
1572
	struct e1000_hw *hw = &adapter->hw;
1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
	u32 tctl, rctl;
	int i;

	/* signal that we're down so the interrupt handler does not
	 * reschedule our watchdog timer */
	set_bit(__IGB_DOWN, &adapter->state);

	/* disable receives in the hardware */
	rctl = rd32(E1000_RCTL);
	wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
	/* flush and sleep below */

1585
	netif_tx_stop_all_queues(netdev);
1586 1587 1588 1589 1590 1591 1592 1593 1594

	/* disable transmits in the hardware */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_EN;
	wr32(E1000_TCTL, tctl);
	/* flush both disables and wait for them to finish */
	wrfl();
	msleep(10);

1595 1596
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_disable(&(adapter->q_vector[i]->napi));
1597 1598 1599 1600 1601 1602 1603

	igb_irq_disable(adapter);

	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

	netif_carrier_off(netdev);
1604 1605

	/* record the stats before reset*/
E
Eric Dumazet 已提交
1606 1607 1608
	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	spin_unlock(&adapter->stats64_lock);
1609

1610 1611 1612
	adapter->link_speed = 0;
	adapter->link_duplex = 0;

1613 1614
	if (!pci_channel_offline(adapter->pdev))
		igb_reset(adapter);
1615 1616
	igb_clean_all_tx_rings(adapter);
	igb_clean_all_rx_rings(adapter);
1617 1618 1619 1620 1621
#ifdef CONFIG_IGB_DCA

	/* since we reset the hardware DCA settings were cleared */
	igb_setup_dca(adapter);
#endif
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
}

void igb_reinit_locked(struct igb_adapter *adapter)
{
	WARN_ON(in_interrupt());
	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
		msleep(1);
	igb_down(adapter);
	igb_up(adapter);
	clear_bit(__IGB_RESETTING, &adapter->state);
}

void igb_reset(struct igb_adapter *adapter)
{
1636
	struct pci_dev *pdev = adapter->pdev;
1637
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
1638 1639
	struct e1000_mac_info *mac = &hw->mac;
	struct e1000_fc_info *fc = &hw->fc;
1640 1641 1642 1643 1644 1645
	u32 pba = 0, tx_space, min_tx_space, min_rx_space;
	u16 hwm;

	/* Repartition Pba for greater than 9k mtu
	 * To take effect CTRL.RST is required.
	 */
1646
	switch (mac->type) {
1647
	case e1000_i350:
1648 1649 1650 1651
	case e1000_82580:
		pba = rd32(E1000_RXPBS);
		pba = igb_rxpbs_adjust_82580(pba);
		break;
1652
	case e1000_82576:
1653 1654
		pba = rd32(E1000_RXPBS);
		pba &= E1000_RXPBS_SIZE_MASK_82576;
1655 1656 1657 1658 1659
		break;
	case e1000_82575:
	default:
		pba = E1000_PBA_34K;
		break;
A
Alexander Duyck 已提交
1660
	}
1661

A
Alexander Duyck 已提交
1662 1663
	if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
	    (mac->type < e1000_82576)) {
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
		/* adjust PBA for jumbo frames */
		wr32(E1000_PBA, pba);

		/* To maintain wire speed transmits, the Tx FIFO should be
		 * large enough to accommodate two full transmit packets,
		 * rounded up to the next 1KB and expressed in KB.  Likewise,
		 * the Rx FIFO should be large enough to accommodate at least
		 * one full receive packet and is similarly rounded up and
		 * expressed in KB. */
		pba = rd32(E1000_PBA);
		/* upper 16 bits has Tx packet buffer allocation size in KB */
		tx_space = pba >> 16;
		/* lower 16 bits has Rx packet buffer allocation size in KB */
		pba &= 0xffff;
		/* the tx fifo also stores 16 bytes of information about the tx
		 * but don't include ethernet FCS because hardware appends it */
		min_tx_space = (adapter->max_frame_size +
1681
				sizeof(union e1000_adv_tx_desc) -
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
				ETH_FCS_LEN) * 2;
		min_tx_space = ALIGN(min_tx_space, 1024);
		min_tx_space >>= 10;
		/* software strips receive CRC, so leave room for it */
		min_rx_space = adapter->max_frame_size;
		min_rx_space = ALIGN(min_rx_space, 1024);
		min_rx_space >>= 10;

		/* If current Tx allocation is less than the min Tx FIFO size,
		 * and the min Tx FIFO size is less than the current Rx FIFO
		 * allocation, take space away from current Rx allocation */
		if (tx_space < min_tx_space &&
		    ((min_tx_space - tx_space) < pba)) {
			pba = pba - (min_tx_space - tx_space);

			/* if short on rx space, rx wins and must trump tx
			 * adjustment */
			if (pba < min_rx_space)
				pba = min_rx_space;
		}
A
Alexander Duyck 已提交
1702
		wr32(E1000_PBA, pba);
1703 1704 1705 1706 1707 1708 1709 1710 1711
	}

	/* flow control settings */
	/* The high water mark must be low enough to fit one full frame
	 * (or the size used for early receive) above it in the Rx FIFO.
	 * Set it to the lower of:
	 * - 90% of the Rx FIFO size, or
	 * - the full Rx FIFO size minus one full frame */
	hwm = min(((pba << 10) * 9 / 10),
A
Alexander Duyck 已提交
1712
			((pba << 10) - 2 * adapter->max_frame_size));
1713

1714 1715
	fc->high_water = hwm & 0xFFF0;	/* 16-byte granularity */
	fc->low_water = fc->high_water - 16;
1716 1717
	fc->pause_time = 0xFFFF;
	fc->send_xon = 1;
1718
	fc->current_mode = fc->requested_mode;
1719

1720 1721 1722 1723
	/* disable receive for all VFs and wait one second */
	if (adapter->vfs_allocated_count) {
		int i;
		for (i = 0 ; i < adapter->vfs_allocated_count; i++)
G
Greg Rose 已提交
1724
			adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
1725 1726

		/* ping all the active vfs to let them know we are going down */
1727
		igb_ping_all_vfs(adapter);
1728 1729 1730 1731 1732 1733

		/* disable transmits and receives */
		wr32(E1000_VFRE, 0);
		wr32(E1000_VFTE, 0);
	}

1734
	/* Allow time for pending master requests to run */
1735
	hw->mac.ops.reset_hw(hw);
1736 1737
	wr32(E1000_WUC, 0);

1738
	if (hw->mac.ops.init_hw(hw))
1739
		dev_err(&pdev->dev, "Hardware Error\n");
1740

1741
	igb_init_dmac(adapter, pba);
1742 1743 1744
	if (!netif_running(adapter->netdev))
		igb_power_down_link(adapter);

1745 1746 1747 1748 1749
	igb_update_mng_vlan(adapter);

	/* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
	wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);

1750
	igb_get_phy_info(hw);
1751 1752
}

1753 1754
static netdev_features_t igb_fix_features(struct net_device *netdev,
	netdev_features_t features)
J
Jiri Pirko 已提交
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767
{
	/*
	 * Since there is no support for separate rx/tx vlan accel
	 * enable/disable make sure tx flag is always in same state as rx.
	 */
	if (features & NETIF_F_HW_VLAN_RX)
		features |= NETIF_F_HW_VLAN_TX;
	else
		features &= ~NETIF_F_HW_VLAN_TX;

	return features;
}

1768 1769
static int igb_set_features(struct net_device *netdev,
	netdev_features_t features)
1770
{
1771
	netdev_features_t changed = netdev->features ^ features;
B
Ben Greear 已提交
1772
	struct igb_adapter *adapter = netdev_priv(netdev);
1773

J
Jiri Pirko 已提交
1774 1775 1776
	if (changed & NETIF_F_HW_VLAN_RX)
		igb_vlan_mode(netdev, features);

B
Ben Greear 已提交
1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
	if (!(changed & NETIF_F_RXALL))
		return 0;

	netdev->features = features;

	if (netif_running(netdev))
		igb_reinit_locked(adapter);
	else
		igb_reset(adapter);

1787 1788 1789
	return 0;
}

S
Stephen Hemminger 已提交
1790
static const struct net_device_ops igb_netdev_ops = {
1791
	.ndo_open		= igb_open,
S
Stephen Hemminger 已提交
1792
	.ndo_stop		= igb_close,
1793
	.ndo_start_xmit		= igb_xmit_frame,
E
Eric Dumazet 已提交
1794
	.ndo_get_stats64	= igb_get_stats64,
1795
	.ndo_set_rx_mode	= igb_set_rx_mode,
S
Stephen Hemminger 已提交
1796 1797 1798 1799 1800 1801 1802
	.ndo_set_mac_address	= igb_set_mac,
	.ndo_change_mtu		= igb_change_mtu,
	.ndo_do_ioctl		= igb_ioctl,
	.ndo_tx_timeout		= igb_tx_timeout,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_vlan_rx_add_vid	= igb_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= igb_vlan_rx_kill_vid,
1803 1804 1805 1806
	.ndo_set_vf_mac		= igb_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= igb_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= igb_ndo_set_vf_bw,
	.ndo_get_vf_config	= igb_ndo_get_vf_config,
S
Stephen Hemminger 已提交
1807 1808 1809
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= igb_netpoll,
#endif
J
Jiri Pirko 已提交
1810 1811
	.ndo_fix_features	= igb_fix_features,
	.ndo_set_features	= igb_set_features,
S
Stephen Hemminger 已提交
1812 1813
};

1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
/**
 * igb_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in igb_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * igb_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit igb_probe(struct pci_dev *pdev,
			       const struct pci_device_id *ent)
{
	struct net_device *netdev;
	struct igb_adapter *adapter;
	struct e1000_hw *hw;
1831
	u16 eeprom_data = 0;
1832
	s32 ret_val;
1833
	static int global_quad_port_a; /* global quad port a indication */
1834 1835
	const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
	unsigned long mmio_start, mmio_len;
1836
	int err, pci_using_dac;
1837
	u16 eeprom_apme_mask = IGB_EEPROM_APME;
1838
	u8 part_str[E1000_PBANUM_LENGTH];
1839

1840 1841 1842 1843 1844 1845 1846 1847 1848
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

1849
	err = pci_enable_device_mem(pdev);
1850 1851 1852 1853
	if (err)
		return err;

	pci_using_dac = 0;
1854
	err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
1855
	if (!err) {
1856
		err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
1857 1858 1859
		if (!err)
			pci_using_dac = 1;
	} else {
1860
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
1861
		if (err) {
1862
			err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1863 1864 1865 1866 1867 1868 1869 1870
			if (err) {
				dev_err(&pdev->dev, "No usable DMA "
					"configuration, aborting\n");
				goto err_dma;
			}
		}
	}

1871 1872 1873
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
	                                   IORESOURCE_MEM),
	                                   igb_driver_name);
1874 1875 1876
	if (err)
		goto err_pci_reg;

1877
	pci_enable_pcie_error_reporting(pdev);
1878

1879
	pci_set_master(pdev);
1880
	pci_save_state(pdev);
1881 1882

	err = -ENOMEM;
1883
	netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
1884
				   IGB_MAX_TX_QUEUES);
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	if (!netdev)
		goto err_alloc_etherdev;

	SET_NETDEV_DEV(netdev, &pdev->dev);

	pci_set_drvdata(pdev, netdev);
	adapter = netdev_priv(netdev);
	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE;

	mmio_start = pci_resource_start(pdev, 0);
	mmio_len = pci_resource_len(pdev, 0);

	err = -EIO;
1902 1903
	hw->hw_addr = ioremap(mmio_start, mmio_len);
	if (!hw->hw_addr)
1904 1905
		goto err_ioremap;

S
Stephen Hemminger 已提交
1906
	netdev->netdev_ops = &igb_netdev_ops;
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
	igb_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;

	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);

	netdev->mem_start = mmio_start;
	netdev->mem_end = mmio_start + mmio_len;

	/* PCI config space info */
	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

	/* Copy the default MAC, PHY and NVM function pointers */
	memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
	memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
	memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
	/* Initialize skew-specific constants */
	err = ei->get_invariants(hw);
	if (err)
1929
		goto err_sw_init;
1930

1931
	/* setup the private structure */
1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
	err = igb_sw_init(adapter);
	if (err)
		goto err_sw_init;

	igb_get_bus_info_pcie(hw);

	hw->phy.autoneg_wait_to_complete = false;

	/* Copper options */
	if (hw->phy.media_type == e1000_media_type_copper) {
		hw->phy.mdix = AUTO_ALL_MODES;
		hw->phy.disable_polarity_correction = false;
		hw->phy.ms_type = e1000_ms_hw_default;
	}

	if (igb_check_reset_block(hw))
		dev_info(&pdev->dev,
			"PHY reset is blocked due to SOL/IDER session.\n");

1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	/*
	 * features is initialized to 0 in allocation, it might have bits
	 * set by igb_sw_init so we should use an or instead of an
	 * assignment.
	 */
	netdev->features |= NETIF_F_SG |
			    NETIF_F_IP_CSUM |
			    NETIF_F_IPV6_CSUM |
			    NETIF_F_TSO |
			    NETIF_F_TSO6 |
			    NETIF_F_RXHASH |
			    NETIF_F_RXCSUM |
			    NETIF_F_HW_VLAN_RX |
			    NETIF_F_HW_VLAN_TX;

	/* copy netdev features into list of user selectable features */
	netdev->hw_features |= netdev->features;
B
Ben Greear 已提交
1968
	netdev->hw_features |= NETIF_F_RXALL;
1969 1970 1971 1972 1973 1974 1975 1976 1977

	/* set this bit last since it cannot be part of hw_features */
	netdev->features |= NETIF_F_HW_VLAN_FILTER;

	netdev->vlan_features |= NETIF_F_TSO |
				 NETIF_F_TSO6 |
				 NETIF_F_IP_CSUM |
				 NETIF_F_IPV6_CSUM |
				 NETIF_F_SG;
1978

1979 1980
	netdev->priv_flags |= IFF_SUPP_NOFCS;

1981
	if (pci_using_dac) {
1982
		netdev->features |= NETIF_F_HIGHDMA;
1983 1984
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
1985

1986 1987
	if (hw->mac.type >= e1000_82576) {
		netdev->hw_features |= NETIF_F_SCTP_CSUM;
1988
		netdev->features |= NETIF_F_SCTP_CSUM;
1989
	}
1990

1991 1992
	netdev->priv_flags |= IFF_UNICAST_FLT;

1993
	adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
1994 1995 1996 1997 1998 1999

	/* before reading the NVM, reset the controller to put the device in a
	 * known good starting state */
	hw->mac.ops.reset_hw(hw);

	/* make sure the NVM is good */
2000
	if (hw->nvm.ops.validate(hw) < 0) {
2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018
		dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
		err = -EIO;
		goto err_eeprom;
	}

	/* copy the MAC address out of the NVM */
	if (hw->mac.ops.read_mac_addr(hw))
		dev_err(&pdev->dev, "NVM Read Error\n");

	memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);

	if (!is_valid_ether_addr(netdev->perm_addr)) {
		dev_err(&pdev->dev, "Invalid MAC Address\n");
		err = -EIO;
		goto err_eeprom;
	}

2019
	setup_timer(&adapter->watchdog_timer, igb_watchdog,
2020
	            (unsigned long) adapter);
2021
	setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
2022
	            (unsigned long) adapter);
2023 2024 2025 2026

	INIT_WORK(&adapter->reset_task, igb_reset_task);
	INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);

2027
	/* Initialize link properties that are user-changeable */
2028 2029 2030 2031
	adapter->fc_autoneg = true;
	hw->mac.autoneg = true;
	hw->phy.autoneg_advertised = 0x2f;

2032 2033
	hw->fc.requested_mode = e1000_fc_default;
	hw->fc.current_mode = e1000_fc_default;
2034 2035 2036 2037 2038 2039 2040

	igb_validate_mdi_setting(hw);

	/* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
	 * enable the ACPI Magic Packet filter
	 */

2041
	if (hw->bus.func == 0)
A
Alexander Duyck 已提交
2042
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
2043
	else if (hw->mac.type >= e1000_82580)
2044 2045 2046
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
		                 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
		                 &eeprom_data);
2047 2048
	else if (hw->bus.func == 1)
		hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060

	if (eeprom_data & eeprom_apme_mask)
		adapter->eeprom_wol |= E1000_WUFC_MAG;

	/* now that we have the eeprom settings, apply the special cases where
	 * the eeprom may be wrong or the board simply won't support wake on
	 * lan on a particular port */
	switch (pdev->device) {
	case E1000_DEV_ID_82575GB_QUAD_COPPER:
		adapter->eeprom_wol = 0;
		break;
	case E1000_DEV_ID_82575EB_FIBER_SERDES:
A
Alexander Duyck 已提交
2061 2062
	case E1000_DEV_ID_82576_FIBER:
	case E1000_DEV_ID_82576_SERDES:
2063 2064 2065 2066 2067
		/* Wake events only supported on port A for dual fiber
		 * regardless of eeprom setting */
		if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
			adapter->eeprom_wol = 0;
		break;
2068
	case E1000_DEV_ID_82576_QUAD_COPPER:
2069
	case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
2070 2071 2072 2073 2074 2075 2076 2077 2078
		/* if quad port adapter, disable WoL on all but port A */
		if (global_quad_port_a != 0)
			adapter->eeprom_wol = 0;
		else
			adapter->flags |= IGB_FLAG_QUAD_PORT_A;
		/* Reset for multiple quad port adapters */
		if (++global_quad_port_a == 4)
			global_quad_port_a = 0;
		break;
2079 2080 2081 2082
	}

	/* initialize the wol settings based on the eeprom settings */
	adapter->wol = adapter->eeprom_wol;
2083
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096

	/* reset the hardware with the new settings */
	igb_reset(adapter);

	/* let the f/w know that the h/w is now under the control of the
	 * driver. */
	igb_get_hw_control(adapter);

	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

2097 2098 2099
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

2100
#ifdef CONFIG_IGB_DCA
2101
	if (dca_add_requester(&pdev->dev) == 0) {
2102
		adapter->flags |= IGB_FLAG_DCA_ENABLED;
J
Jeb Cramer 已提交
2103 2104 2105 2106
		dev_info(&pdev->dev, "DCA enabled\n");
		igb_setup_dca(adapter);
	}

P
Patrick Ohly 已提交
2107
#endif
A
Anders Berggren 已提交
2108 2109 2110
	/* do hw tstamp init after resetting */
	igb_init_hw_timer(adapter);

2111 2112
	dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
	/* print bus type/speed/width info */
J
Johannes Berg 已提交
2113
	dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2114
		 netdev->name,
2115
		 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2116
		  (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2117
		                                            "unknown"),
2118 2119 2120 2121
		 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
		  (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
		  (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
		   "unknown"),
J
Johannes Berg 已提交
2122
		 netdev->dev_addr);
2123

2124 2125 2126 2127
	ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
	if (ret_val)
		strcpy(part_str, "Unknown");
	dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
2128 2129 2130
	dev_info(&pdev->dev,
		"Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
		adapter->msix_entries ? "MSI-X" :
2131
		(adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
2132
		adapter->num_rx_queues, adapter->num_tx_queues);
2133 2134 2135 2136 2137 2138 2139
	switch (hw->mac.type) {
	case e1000_i350:
		igb_set_eee_i350(hw);
		break;
	default:
		break;
	}
Y
Yan, Zheng 已提交
2140 2141

	pm_runtime_put_noidle(&pdev->dev);
2142 2143 2144 2145 2146 2147
	return 0;

err_register:
	igb_release_hw_control(adapter);
err_eeprom:
	if (!igb_check_reset_block(hw))
2148
		igb_reset_phy(hw);
2149 2150 2151 2152

	if (hw->flash_address)
		iounmap(hw->flash_address);
err_sw_init:
2153
	igb_clear_interrupt_scheme(adapter);
2154 2155 2156 2157
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
2158 2159
	pci_release_selected_regions(pdev,
	                             pci_select_bars(pdev, IORESOURCE_MEM));
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * igb_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * igb_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit igb_remove(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
J
Jeb Cramer 已提交
2179
	struct e1000_hw *hw = &adapter->hw;
2180

Y
Yan, Zheng 已提交
2181 2182
	pm_runtime_get_noresume(&pdev->dev);

2183 2184 2185 2186
	/*
	 * The watchdog timer may be rescheduled, so explicitly
	 * disable watchdog from being rescheduled.
	 */
2187 2188 2189 2190
	set_bit(__IGB_DOWN, &adapter->state);
	del_timer_sync(&adapter->watchdog_timer);
	del_timer_sync(&adapter->phy_info_timer);

2191 2192
	cancel_work_sync(&adapter->reset_task);
	cancel_work_sync(&adapter->watchdog_task);
2193

2194
#ifdef CONFIG_IGB_DCA
2195
	if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
2196 2197
		dev_info(&pdev->dev, "DCA disabled\n");
		dca_remove_requester(&pdev->dev);
2198
		adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
2199
		wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
2200 2201 2202
	}
#endif

2203 2204 2205 2206 2207 2208
	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
	 * would have already happened in close and is redundant. */
	igb_release_hw_control(adapter);

	unregister_netdev(netdev);

2209
	igb_clear_interrupt_scheme(adapter);
2210

2211 2212 2213 2214
#ifdef CONFIG_PCI_IOV
	/* reclaim resources allocated to VFs */
	if (adapter->vf_data) {
		/* disable iov and allow time for transactions to clear */
2215 2216 2217 2218 2219 2220
		if (!igb_check_vf_assignment(adapter)) {
			pci_disable_sriov(pdev);
			msleep(500);
		} else {
			dev_info(&pdev->dev, "VF(s) assigned to guests!\n");
		}
2221 2222 2223 2224

		kfree(adapter->vf_data);
		adapter->vf_data = NULL;
		wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2225
		wrfl();
2226 2227 2228 2229
		msleep(100);
		dev_info(&pdev->dev, "IOV Disabled\n");
	}
#endif
2230

2231 2232 2233
	iounmap(hw->hw_addr);
	if (hw->flash_address)
		iounmap(hw->flash_address);
2234 2235
	pci_release_selected_regions(pdev,
	                             pci_select_bars(pdev, IORESOURCE_MEM));
2236

2237
	kfree(adapter->shadow_vfta);
2238 2239
	free_netdev(netdev);

2240
	pci_disable_pcie_error_reporting(pdev);
2241

2242 2243 2244
	pci_disable_device(pdev);
}

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
/**
 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
 * @adapter: board private structure to initialize
 *
 * This function initializes the vf specific data storage and then attempts to
 * allocate the VFs.  The reason for ordering it this way is because it is much
 * mor expensive time wise to disable SR-IOV than it is to allocate and free
 * the memory for the VFs.
 **/
static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
{
#ifdef CONFIG_PCI_IOV
	struct pci_dev *pdev = adapter->pdev;
2258 2259
	int old_vfs = igb_find_enabled_vfs(adapter);
	int i;
2260

2261 2262 2263 2264
	if (old_vfs) {
		dev_info(&pdev->dev, "%d pre-allocated VFs found - override "
			 "max_vfs setting of %d\n", old_vfs, max_vfs);
		adapter->vfs_allocated_count = old_vfs;
2265 2266
	}

2267 2268 2269 2270 2271 2272 2273
	if (!adapter->vfs_allocated_count)
		return;

	adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
				sizeof(struct vf_data_storage), GFP_KERNEL);
	/* if allocation failed then we do not support SR-IOV */
	if (!adapter->vf_data) {
2274
		adapter->vfs_allocated_count = 0;
2275 2276 2277
		dev_err(&pdev->dev, "Unable to allocate memory for VF "
			"Data Storage\n");
		goto out;
2278
	}
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297

	if (!old_vfs) {
		if (pci_enable_sriov(pdev, adapter->vfs_allocated_count))
			goto err_out;
	}
	dev_info(&pdev->dev, "%d VFs allocated\n",
		 adapter->vfs_allocated_count);
	for (i = 0; i < adapter->vfs_allocated_count; i++)
		igb_vf_configure(adapter, i);

	/* DMA Coalescing is not supported in IOV mode. */
	adapter->flags &= ~IGB_FLAG_DMAC;
	goto out;
err_out:
	kfree(adapter->vf_data);
	adapter->vf_data = NULL;
	adapter->vfs_allocated_count = 0;
out:
	return;
2298 2299 2300
#endif /* CONFIG_PCI_IOV */
}

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312
/**
 * igb_init_hw_timer - Initialize hardware timer used with IEEE 1588 timestamp
 * @adapter: board private structure to initialize
 *
 * igb_init_hw_timer initializes the function pointer and values for the hw
 * timer found in hardware.
 **/
static void igb_init_hw_timer(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;

	switch (hw->mac.type) {
2313
	case e1000_i350:
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	case e1000_82580:
		memset(&adapter->cycles, 0, sizeof(adapter->cycles));
		adapter->cycles.read = igb_read_clock;
		adapter->cycles.mask = CLOCKSOURCE_MASK(64);
		adapter->cycles.mult = 1;
		/*
		 * The 82580 timesync updates the system timer every 8ns by 8ns
		 * and the value cannot be shifted.  Instead we need to shift
		 * the registers to generate a 64bit timer value.  As a result
		 * SYSTIMR/L/H, TXSTMPL/H, RXSTMPL/H all have to be shifted by
		 * 24 in order to generate a larger value for synchronization.
		 */
		adapter->cycles.shift = IGB_82580_TSYNC_SHIFT;
		/* disable system timer temporarily by setting bit 31 */
		wr32(E1000_TSAUXC, 0x80000000);
		wrfl();

		/* Set registers so that rollover occurs soon to test this. */
		wr32(E1000_SYSTIMR, 0x00000000);
		wr32(E1000_SYSTIML, 0x80000000);
		wr32(E1000_SYSTIMH, 0x000000FF);
		wrfl();

		/* enable system timer by clearing bit 31 */
		wr32(E1000_TSAUXC, 0x0);
		wrfl();

		timecounter_init(&adapter->clock,
				 &adapter->cycles,
				 ktime_to_ns(ktime_get_real()));
		/*
		 * Synchronize our NIC clock against system wall clock. NIC
		 * time stamp reading requires ~3us per sample, each sample
		 * was pretty stable even under load => only require 10
		 * samples for each offset comparison.
		 */
		memset(&adapter->compare, 0, sizeof(adapter->compare));
		adapter->compare.source = &adapter->clock;
		adapter->compare.target = ktime_get_real;
		adapter->compare.num_samples = 10;
		timecompare_update(&adapter->compare, 0);
		break;
2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367
	case e1000_82576:
		/*
		 * Initialize hardware timer: we keep it running just in case
		 * that some program needs it later on.
		 */
		memset(&adapter->cycles, 0, sizeof(adapter->cycles));
		adapter->cycles.read = igb_read_clock;
		adapter->cycles.mask = CLOCKSOURCE_MASK(64);
		adapter->cycles.mult = 1;
		/**
		 * Scale the NIC clock cycle by a large factor so that
		 * relatively small clock corrections can be added or
L
Lucas De Marchi 已提交
2368
		 * subtracted at each clock tick. The drawbacks of a large
2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
		 * factor are a) that the clock register overflows more quickly
		 * (not such a big deal) and b) that the increment per tick has
		 * to fit into 24 bits.  As a result we need to use a shift of
		 * 19 so we can fit a value of 16 into the TIMINCA register.
		 */
		adapter->cycles.shift = IGB_82576_TSYNC_SHIFT;
		wr32(E1000_TIMINCA,
		                (1 << E1000_TIMINCA_16NS_SHIFT) |
		                (16 << IGB_82576_TSYNC_SHIFT));

		/* Set registers so that rollover occurs soon to test this. */
		wr32(E1000_SYSTIML, 0x00000000);
		wr32(E1000_SYSTIMH, 0xFF800000);
		wrfl();

		timecounter_init(&adapter->clock,
				 &adapter->cycles,
				 ktime_to_ns(ktime_get_real()));
		/*
		 * Synchronize our NIC clock against system wall clock. NIC
		 * time stamp reading requires ~3us per sample, each sample
		 * was pretty stable even under load => only require 10
		 * samples for each offset comparison.
		 */
		memset(&adapter->compare, 0, sizeof(adapter->compare));
		adapter->compare.source = &adapter->clock;
		adapter->compare.target = ktime_get_real;
		adapter->compare.num_samples = 10;
		timecompare_update(&adapter->compare, 0);
		break;
	case e1000_82575:
		/* 82575 does not support timesync */
	default:
		break;
	}

}

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422
/**
 * igb_sw_init - Initialize general software structures (struct igb_adapter)
 * @adapter: board private structure to initialize
 *
 * igb_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit igb_sw_init(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	struct pci_dev *pdev = adapter->pdev;

	pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);

2423
	/* set default ring sizes */
2424 2425
	adapter->tx_ring_count = IGB_DEFAULT_TXD;
	adapter->rx_ring_count = IGB_DEFAULT_RXD;
2426 2427

	/* set default ITR values */
2428 2429 2430
	adapter->rx_itr_setting = IGB_DEFAULT_ITR;
	adapter->tx_itr_setting = IGB_DEFAULT_ITR;

2431 2432 2433
	/* set default work limits */
	adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;

2434 2435
	adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
				  VLAN_HLEN;
2436 2437
	adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;

2438 2439
	adapter->node = -1;

E
Eric Dumazet 已提交
2440
	spin_lock_init(&adapter->stats64_lock);
2441
#ifdef CONFIG_PCI_IOV
2442 2443 2444
	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
2445 2446 2447 2448 2449 2450
		if (max_vfs > 7) {
			dev_warn(&pdev->dev,
				 "Maximum of 7 VFs per PF, using max\n");
			adapter->vfs_allocated_count = 7;
		} else
			adapter->vfs_allocated_count = max_vfs;
2451 2452 2453 2454
		break;
	default:
		break;
	}
2455
#endif /* CONFIG_PCI_IOV */
2456
	adapter->rss_queues = min_t(u32, IGB_MAX_RX_QUEUES, num_online_cpus());
2457 2458 2459
	/* i350 cannot do RSS and SR-IOV at the same time */
	if (hw->mac.type == e1000_i350 && adapter->vfs_allocated_count)
		adapter->rss_queues = 1;
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469

	/*
	 * if rss_queues > 4 or vfs are going to be allocated with rss_queues
	 * then we should combine the queues into a queue pair in order to
	 * conserve interrupts due to limited supply
	 */
	if ((adapter->rss_queues > 4) ||
	    ((adapter->rss_queues > 1) && (adapter->vfs_allocated_count > 6)))
		adapter->flags |= IGB_FLAG_QUEUE_PAIRS;

2470 2471 2472 2473 2474
	/* Setup and initialize a copy of the hw vlan table array */
	adapter->shadow_vfta = kzalloc(sizeof(u32) *
				E1000_VLAN_FILTER_TBL_SIZE,
				GFP_ATOMIC);

2475
	/* This call may decrease the number of queues */
2476
	if (igb_init_interrupt_scheme(adapter)) {
2477 2478 2479 2480
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
	}

2481 2482
	igb_probe_vfs(adapter);

2483 2484 2485
	/* Explicitly disable IRQ since the NIC can be in any state. */
	igb_irq_disable(adapter);

2486 2487 2488
	if (hw->mac.type == e1000_i350)
		adapter->flags &= ~IGB_FLAG_DMAC;

2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
	set_bit(__IGB_DOWN, &adapter->state);
	return 0;
}

/**
 * igb_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
Y
Yan, Zheng 已提交
2505
static int __igb_open(struct net_device *netdev, bool resuming)
2506 2507 2508
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
Y
Yan, Zheng 已提交
2509
	struct pci_dev *pdev = adapter->pdev;
2510 2511 2512 2513
	int err;
	int i;

	/* disallow open during test */
Y
Yan, Zheng 已提交
2514 2515
	if (test_bit(__IGB_TESTING, &adapter->state)) {
		WARN_ON(resuming);
2516
		return -EBUSY;
Y
Yan, Zheng 已提交
2517 2518 2519 2520
	}

	if (!resuming)
		pm_runtime_get_sync(&pdev->dev);
2521

2522 2523
	netif_carrier_off(netdev);

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	/* allocate transmit descriptors */
	err = igb_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = igb_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

2534
	igb_power_up_link(adapter);
2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548

	/* before we allocate an interrupt, we must be ready to handle it.
	 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
	 * as soon as we call pci_request_irq, so we have to setup our
	 * clean_rx handler before we do so.  */
	igb_configure(adapter);

	err = igb_request_irq(adapter);
	if (err)
		goto err_req_irq;

	/* From here on the code is the same as igb_up() */
	clear_bit(__IGB_DOWN, &adapter->state);

2549 2550
	for (i = 0; i < adapter->num_q_vectors; i++)
		napi_enable(&(adapter->q_vector[i]->napi));
2551 2552 2553

	/* Clear any pending interrupts. */
	rd32(E1000_ICR);
P
PJ Waskiewicz 已提交
2554 2555 2556

	igb_irq_enable(adapter);

2557 2558 2559 2560 2561 2562 2563
	/* notify VFs that reset has been completed */
	if (adapter->vfs_allocated_count) {
		u32 reg_data = rd32(E1000_CTRL_EXT);
		reg_data |= E1000_CTRL_EXT_PFRSTD;
		wr32(E1000_CTRL_EXT, reg_data);
	}

2564 2565
	netif_tx_start_all_queues(netdev);

Y
Yan, Zheng 已提交
2566 2567 2568
	if (!resuming)
		pm_runtime_put(&pdev->dev);

2569 2570 2571
	/* start the watchdog. */
	hw->mac.get_link_status = 1;
	schedule_work(&adapter->watchdog_task);
2572 2573 2574 2575 2576

	return 0;

err_req_irq:
	igb_release_hw_control(adapter);
2577
	igb_power_down_link(adapter);
2578 2579 2580 2581 2582
	igb_free_all_rx_resources(adapter);
err_setup_rx:
	igb_free_all_tx_resources(adapter);
err_setup_tx:
	igb_reset(adapter);
Y
Yan, Zheng 已提交
2583 2584
	if (!resuming)
		pm_runtime_put(&pdev->dev);
2585 2586 2587 2588

	return err;
}

Y
Yan, Zheng 已提交
2589 2590 2591 2592 2593
static int igb_open(struct net_device *netdev)
{
	return __igb_open(netdev, false);
}

2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
/**
 * igb_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the driver's control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
Y
Yan, Zheng 已提交
2605
static int __igb_close(struct net_device *netdev, bool suspending)
2606 2607
{
	struct igb_adapter *adapter = netdev_priv(netdev);
Y
Yan, Zheng 已提交
2608
	struct pci_dev *pdev = adapter->pdev;
2609 2610 2611

	WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));

Y
Yan, Zheng 已提交
2612 2613 2614 2615
	if (!suspending)
		pm_runtime_get_sync(&pdev->dev);

	igb_down(adapter);
2616 2617 2618 2619 2620
	igb_free_irq(adapter);

	igb_free_all_tx_resources(adapter);
	igb_free_all_rx_resources(adapter);

Y
Yan, Zheng 已提交
2621 2622
	if (!suspending)
		pm_runtime_put_sync(&pdev->dev);
2623 2624 2625
	return 0;
}

Y
Yan, Zheng 已提交
2626 2627 2628 2629 2630
static int igb_close(struct net_device *netdev)
{
	return __igb_close(netdev, false);
}

2631 2632 2633 2634 2635 2636
/**
 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
 * @tx_ring: tx descriptor ring (for a specific queue) to setup
 *
 * Return 0 on success, negative on failure
 **/
2637
int igb_setup_tx_resources(struct igb_ring *tx_ring)
2638
{
2639
	struct device *dev = tx_ring->dev;
2640
	int orig_node = dev_to_node(dev);
2641 2642
	int size;

2643
	size = sizeof(struct igb_tx_buffer) * tx_ring->count;
2644 2645 2646
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
	if (!tx_ring->tx_buffer_info)
		tx_ring->tx_buffer_info = vzalloc(size);
2647
	if (!tx_ring->tx_buffer_info)
2648 2649 2650
		goto err;

	/* round up to nearest 4K */
2651
	tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
2652 2653
	tx_ring->size = ALIGN(tx_ring->size, 4096);

2654
	set_dev_node(dev, tx_ring->numa_node);
2655 2656 2657 2658
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
2659 2660 2661 2662 2663 2664
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev,
						   tx_ring->size,
						   &tx_ring->dma,
						   GFP_KERNEL);
2665 2666 2667 2668 2669 2670

	if (!tx_ring->desc)
		goto err;

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
2671

2672 2673 2674
	return 0;

err:
2675
	vfree(tx_ring->tx_buffer_info);
2676
	dev_err(dev,
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
		"Unable to allocate memory for the transmit descriptor ring\n");
	return -ENOMEM;
}

/**
 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
 *				  (Descriptors) for all queues
 * @adapter: board private structure
 *
 * Return 0 on success, negative on failure
 **/
static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
{
2690
	struct pci_dev *pdev = adapter->pdev;
2691 2692 2693
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
2694
		err = igb_setup_tx_resources(adapter->tx_ring[i]);
2695
		if (err) {
2696
			dev_err(&pdev->dev,
2697 2698
				"Allocation for Tx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
2699
				igb_free_tx_resources(adapter->tx_ring[i]);
2700 2701 2702 2703 2704 2705 2706 2707
			break;
		}
	}

	return err;
}

/**
2708 2709
 * igb_setup_tctl - configure the transmit control registers
 * @adapter: Board private structure
2710
 **/
2711
void igb_setup_tctl(struct igb_adapter *adapter)
2712 2713 2714 2715
{
	struct e1000_hw *hw = &adapter->hw;
	u32 tctl;

2716 2717
	/* disable queue 0 which is enabled by default on 82575 and 82576 */
	wr32(E1000_TXDCTL(0), 0);
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732

	/* Program the Transmit Control Register */
	tctl = rd32(E1000_TCTL);
	tctl &= ~E1000_TCTL_CT;
	tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
		(E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);

	igb_config_collision_dist(hw);

	/* Enable transmits */
	tctl |= E1000_TCTL_EN;

	wr32(E1000_TCTL, tctl);
}

2733 2734 2735 2736 2737 2738 2739
/**
 * igb_configure_tx_ring - Configure transmit ring after Reset
 * @adapter: board private structure
 * @ring: tx ring to configure
 *
 * Configure a transmit ring after a reset.
 **/
2740 2741
void igb_configure_tx_ring(struct igb_adapter *adapter,
                           struct igb_ring *ring)
2742 2743
{
	struct e1000_hw *hw = &adapter->hw;
2744
	u32 txdctl = 0;
2745 2746 2747 2748
	u64 tdba = ring->dma;
	int reg_idx = ring->reg_idx;

	/* disable the queue */
2749
	wr32(E1000_TXDCTL(reg_idx), 0);
2750 2751 2752 2753 2754 2755 2756 2757 2758
	wrfl();
	mdelay(10);

	wr32(E1000_TDLEN(reg_idx),
	                ring->count * sizeof(union e1000_adv_tx_desc));
	wr32(E1000_TDBAL(reg_idx),
	                tdba & 0x00000000ffffffffULL);
	wr32(E1000_TDBAH(reg_idx), tdba >> 32);

2759
	ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
2760
	wr32(E1000_TDH(reg_idx), 0);
2761
	writel(0, ring->tail);
2762 2763 2764 2765 2766 2767 2768

	txdctl |= IGB_TX_PTHRESH;
	txdctl |= IGB_TX_HTHRESH << 8;
	txdctl |= IGB_TX_WTHRESH << 16;

	txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
	wr32(E1000_TXDCTL(reg_idx), txdctl);
2769 2770

	netdev_tx_reset_queue(txring_txq(ring));
2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
}

/**
 * igb_configure_tx - Configure transmit Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void igb_configure_tx(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
2784
		igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
2785 2786
}

2787 2788 2789 2790 2791 2792
/**
 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
 *
 * Returns 0 on success, negative on failure
 **/
2793
int igb_setup_rx_resources(struct igb_ring *rx_ring)
2794
{
2795
	struct device *dev = rx_ring->dev;
2796
	int orig_node = dev_to_node(dev);
2797 2798
	int size, desc_len;

2799
	size = sizeof(struct igb_rx_buffer) * rx_ring->count;
2800 2801 2802
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
	if (!rx_ring->rx_buffer_info)
		rx_ring->rx_buffer_info = vzalloc(size);
2803
	if (!rx_ring->rx_buffer_info)
2804 2805 2806 2807 2808 2809 2810 2811
		goto err;

	desc_len = sizeof(union e1000_adv_rx_desc);

	/* Round up to nearest 4K */
	rx_ring->size = rx_ring->count * desc_len;
	rx_ring->size = ALIGN(rx_ring->size, 4096);

2812
	set_dev_node(dev, rx_ring->numa_node);
2813 2814 2815 2816
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
2817 2818 2819 2820 2821 2822
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev,
						   rx_ring->size,
						   &rx_ring->dma,
						   GFP_KERNEL);
2823 2824 2825 2826 2827 2828 2829 2830 2831 2832

	if (!rx_ring->desc)
		goto err;

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;

	return 0;

err:
2833 2834
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
2835 2836
	dev_err(dev, "Unable to allocate memory for the receive descriptor"
		" ring\n");
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848
	return -ENOMEM;
}

/**
 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
 *				  (Descriptors) for all queues
 * @adapter: board private structure
 *
 * Return 0 on success, negative on failure
 **/
static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
{
2849
	struct pci_dev *pdev = adapter->pdev;
2850 2851 2852
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
2853
		err = igb_setup_rx_resources(adapter->rx_ring[i]);
2854
		if (err) {
2855
			dev_err(&pdev->dev,
2856 2857
				"Allocation for Rx Queue %u failed\n", i);
			for (i--; i >= 0; i--)
2858
				igb_free_rx_resources(adapter->rx_ring[i]);
2859 2860 2861 2862 2863 2864 2865
			break;
		}
	}

	return err;
}

2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893
/**
 * igb_setup_mrqc - configure the multiple receive queue control registers
 * @adapter: Board private structure
 **/
static void igb_setup_mrqc(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 mrqc, rxcsum;
	u32 j, num_rx_queues, shift = 0, shift2 = 0;
	union e1000_reta {
		u32 dword;
		u8  bytes[4];
	} reta;
	static const u8 rsshash[40] = {
		0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2, 0x41, 0x67,
		0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0, 0xd0, 0xca, 0x2b, 0xcb,
		0xae, 0x7b, 0x30, 0xb4,	0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30,
		0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa };

	/* Fill out hash function seeds */
	for (j = 0; j < 10; j++) {
		u32 rsskey = rsshash[(j * 4)];
		rsskey |= rsshash[(j * 4) + 1] << 8;
		rsskey |= rsshash[(j * 4) + 2] << 16;
		rsskey |= rsshash[(j * 4) + 3] << 24;
		array_wr32(E1000_RSSRK(0), j, rsskey);
	}

2894
	num_rx_queues = adapter->rss_queues;
2895 2896 2897 2898

	if (adapter->vfs_allocated_count) {
		/* 82575 and 82576 supports 2 RSS queues for VMDq */
		switch (hw->mac.type) {
2899
		case e1000_i350:
2900 2901 2902 2903
		case e1000_82580:
			num_rx_queues = 1;
			shift = 0;
			break;
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
		case e1000_82576:
			shift = 3;
			num_rx_queues = 2;
			break;
		case e1000_82575:
			shift = 2;
			shift2 = 6;
		default:
			break;
		}
	} else {
		if (hw->mac.type == e1000_82575)
			shift = 6;
	}

	for (j = 0; j < (32 * 4); j++) {
		reta.bytes[j & 3] = (j % num_rx_queues) << shift;
		if (shift2)
			reta.bytes[j & 3] |= num_rx_queues << shift2;
		if ((j & 3) == 3)
			wr32(E1000_RETA(j >> 2), reta.dword);
	}

	/*
	 * Disable raw packet checksumming so that RSS hash is placed in
	 * descriptor on writeback.  No need to enable TCP/UDP/IP checksum
	 * offloads as they are enabled by default
	 */
	rxcsum = rd32(E1000_RXCSUM);
	rxcsum |= E1000_RXCSUM_PCSD;

	if (adapter->hw.mac.type >= e1000_82576)
		/* Enable Receive Checksum Offload for SCTP */
		rxcsum |= E1000_RXCSUM_CRCOFL;

	/* Don't need to set TUOFL or IPOFL, they default to 1 */
	wr32(E1000_RXCSUM, rxcsum);

	/* If VMDq is enabled then we set the appropriate mode for that, else
	 * we default to RSS so that an RSS hash is calculated per packet even
	 * if we are only using one queue */
	if (adapter->vfs_allocated_count) {
		if (hw->mac.type > e1000_82575) {
			/* Set the default pool for the PF's first queue */
			u32 vtctl = rd32(E1000_VT_CTL);
			vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
				   E1000_VT_CTL_DISABLE_DEF_POOL);
			vtctl |= adapter->vfs_allocated_count <<
				E1000_VT_CTL_DEFAULT_POOL_SHIFT;
			wr32(E1000_VT_CTL, vtctl);
		}
2955
		if (adapter->rss_queues > 1)
2956 2957 2958 2959 2960 2961 2962 2963
			mrqc = E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
		else
			mrqc = E1000_MRQC_ENABLE_VMDQ;
	} else {
		mrqc = E1000_MRQC_ENABLE_RSS_4Q;
	}
	igb_vmm_control(adapter);

2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
	/*
	 * Generate RSS hash based on TCP port numbers and/or
	 * IPv4/v6 src and dst addresses since UDP cannot be
	 * hashed reliably due to IP fragmentation
	 */
	mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
		E1000_MRQC_RSS_FIELD_IPV4_TCP |
		E1000_MRQC_RSS_FIELD_IPV6 |
		E1000_MRQC_RSS_FIELD_IPV6_TCP |
		E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
2974 2975 2976 2977

	wr32(E1000_MRQC, mrqc);
}

2978 2979 2980 2981
/**
 * igb_setup_rctl - configure the receive control registers
 * @adapter: Board private structure
 **/
2982
void igb_setup_rctl(struct igb_adapter *adapter)
2983 2984 2985 2986 2987 2988 2989
{
	struct e1000_hw *hw = &adapter->hw;
	u32 rctl;

	rctl = rd32(E1000_RCTL);

	rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
2990
	rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
2991

2992
	rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
2993
		(hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
2994

2995 2996 2997 2998
	/*
	 * enable stripping of CRC. It's unlikely this will break BMC
	 * redirection as it did with e1000. Newer features require
	 * that the HW strips the CRC.
2999
	 */
3000
	rctl |= E1000_RCTL_SECRC;
3001

3002
	/* disable store bad packets and clear size bits. */
3003
	rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
3004

A
Alexander Duyck 已提交
3005 3006
	/* enable LPE to prevent packets larger than max_frame_size */
	rctl |= E1000_RCTL_LPE;
3007

3008 3009
	/* disable queue 0 to prevent tail write w/o re-config */
	wr32(E1000_RXDCTL(0), 0);
3010

3011 3012 3013 3014 3015 3016 3017 3018 3019
	/* Attention!!!  For SR-IOV PF driver operations you must enable
	 * queue drop for all VF and PF queues to prevent head of line blocking
	 * if an un-trusted VF does not provide descriptors to hardware.
	 */
	if (adapter->vfs_allocated_count) {
		/* set all queue drop enable bits */
		wr32(E1000_QDE, ALL_QUEUES);
	}

B
Ben Greear 已提交
3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
			 E1000_RCTL_BAM | /* RX All Bcast Pkts */
			 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */

		rctl &= ~(E1000_RCTL_VFE | /* Disable VLAN filter */
			  E1000_RCTL_DPF | /* Allow filtered pause */
			  E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
		/* Do not mess with E1000_CTRL_VME, it affects transmit as well,
		 * and that breaks VLANs.
		 */
	}

3036 3037 3038
	wr32(E1000_RCTL, rctl);
}

3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
                                   int vfn)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

	/* if it isn't the PF check to see if VFs are enabled and
	 * increase the size to support vlan tags */
	if (vfn < adapter->vfs_allocated_count &&
	    adapter->vf_data[vfn].vlans_enabled)
		size += VLAN_TAG_SIZE;

	vmolr = rd32(E1000_VMOLR(vfn));
	vmolr &= ~E1000_VMOLR_RLPML_MASK;
	vmolr |= size | E1000_VMOLR_LPE;
	wr32(E1000_VMOLR(vfn), vmolr);

	return 0;
}

3059 3060 3061 3062 3063 3064 3065 3066
/**
 * igb_rlpml_set - set maximum receive packet size
 * @adapter: board private structure
 *
 * Configure maximum receivable packet size.
 **/
static void igb_rlpml_set(struct igb_adapter *adapter)
{
3067
	u32 max_frame_size = adapter->max_frame_size;
3068 3069 3070 3071 3072
	struct e1000_hw *hw = &adapter->hw;
	u16 pf_id = adapter->vfs_allocated_count;

	if (pf_id) {
		igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
3073 3074 3075 3076 3077 3078 3079
		/*
		 * If we're in VMDQ or SR-IOV mode, then set global RLPML
		 * to our max jumbo frame size, in case we need to enable
		 * jumbo frames on one of the rings later.
		 * This will not pass over-length frames into the default
		 * queue because it's gated by the VMOLR.RLPML.
		 */
3080
		max_frame_size = MAX_JUMBO_FRAME_SIZE;
3081 3082 3083 3084 3085
	}

	wr32(E1000_RLPML, max_frame_size);
}

3086 3087
static inline void igb_set_vmolr(struct igb_adapter *adapter,
				 int vfn, bool aupe)
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr;

	/*
	 * This register exists only on 82576 and newer so if we are older then
	 * we should exit and do nothing
	 */
	if (hw->mac.type < e1000_82576)
		return;

	vmolr = rd32(E1000_VMOLR(vfn));
3100 3101 3102 3103 3104
	vmolr |= E1000_VMOLR_STRVLAN;      /* Strip vlan tags */
	if (aupe)
		vmolr |= E1000_VMOLR_AUPE;        /* Accept untagged packets */
	else
		vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
3105 3106 3107 3108

	/* clear all bits that might not be set */
	vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);

3109
	if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120
		vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
	/*
	 * for VMDq only allow the VFs and pool 0 to accept broadcast and
	 * multicast packets
	 */
	if (vfn <= adapter->vfs_allocated_count)
		vmolr |= E1000_VMOLR_BAM;	   /* Accept broadcast */

	wr32(E1000_VMOLR(vfn), vmolr);
}

3121 3122 3123 3124 3125 3126 3127
/**
 * igb_configure_rx_ring - Configure a receive ring after Reset
 * @adapter: board private structure
 * @ring: receive ring to be configured
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
3128 3129
void igb_configure_rx_ring(struct igb_adapter *adapter,
                           struct igb_ring *ring)
3130 3131 3132 3133
{
	struct e1000_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
	int reg_idx = ring->reg_idx;
3134
	u32 srrctl = 0, rxdctl = 0;
3135 3136

	/* disable the queue */
3137
	wr32(E1000_RXDCTL(reg_idx), 0);
3138 3139 3140 3141 3142 3143 3144 3145 3146

	/* Set DMA base address registers */
	wr32(E1000_RDBAL(reg_idx),
	     rdba & 0x00000000ffffffffULL);
	wr32(E1000_RDBAH(reg_idx), rdba >> 32);
	wr32(E1000_RDLEN(reg_idx),
	               ring->count * sizeof(union e1000_adv_rx_desc));

	/* initialize head and tail */
3147
	ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
3148
	wr32(E1000_RDH(reg_idx), 0);
3149
	writel(0, ring->tail);
3150

3151
	/* set descriptor configuration */
3152
	srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
3153
#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
3154
	srrctl |= IGB_RXBUFFER_16384 >> E1000_SRRCTL_BSIZEPKT_SHIFT;
3155
#else
3156
	srrctl |= (PAGE_SIZE / 2) >> E1000_SRRCTL_BSIZEPKT_SHIFT;
3157
#endif
3158
	srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
3159
	if (hw->mac.type >= e1000_82580)
N
Nick Nunley 已提交
3160
		srrctl |= E1000_SRRCTL_TIMESTAMP;
3161 3162 3163
	/* Only set Drop Enable if we are supporting multiple queues */
	if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
		srrctl |= E1000_SRRCTL_DROP_EN;
3164 3165 3166

	wr32(E1000_SRRCTL(reg_idx), srrctl);

3167
	/* set filtering for VMDQ pools */
3168
	igb_set_vmolr(adapter, reg_idx & 0x7, true);
3169

3170 3171 3172
	rxdctl |= IGB_RX_PTHRESH;
	rxdctl |= IGB_RX_HTHRESH << 8;
	rxdctl |= IGB_RX_WTHRESH << 16;
3173 3174 3175

	/* enable receive descriptor fetching */
	rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
3176 3177 3178
	wr32(E1000_RXDCTL(reg_idx), rxdctl);
}

3179 3180 3181 3182 3183 3184 3185 3186
/**
 * igb_configure_rx - Configure receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void igb_configure_rx(struct igb_adapter *adapter)
{
3187
	int i;
3188

3189 3190 3191
	/* set UTA to appropriate mode */
	igb_set_uta(adapter);

3192 3193 3194 3195
	/* set the correct pool for the PF default MAC address in entry 0 */
	igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
	                 adapter->vfs_allocated_count);

3196 3197 3198
	/* Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring */
	for (i = 0; i < adapter->num_rx_queues; i++)
3199
		igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
3200 3201 3202 3203 3204 3205 3206 3207
}

/**
 * igb_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
3208
void igb_free_tx_resources(struct igb_ring *tx_ring)
3209
{
3210
	igb_clean_tx_ring(tx_ring);
3211

3212 3213
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
3214

3215 3216 3217 3218
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

3219 3220
	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235

	tx_ring->desc = NULL;
}

/**
 * igb_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void igb_free_all_tx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3236
		igb_free_tx_resources(adapter->tx_ring[i]);
3237 3238
}

3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
				    struct igb_tx_buffer *tx_buffer)
{
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (tx_buffer->dma)
			dma_unmap_single(ring->dev,
					 tx_buffer->dma,
					 tx_buffer->length,
					 DMA_TO_DEVICE);
	} else if (tx_buffer->dma) {
		dma_unmap_page(ring->dev,
			       tx_buffer->dma,
			       tx_buffer->length,
			       DMA_TO_DEVICE);
	}
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	tx_buffer->dma = 0;
	/* buffer_info must be completely set up in the transmit path */
3259 3260 3261 3262 3263 3264
}

/**
 * igb_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
3265
static void igb_clean_tx_ring(struct igb_ring *tx_ring)
3266
{
3267
	struct igb_tx_buffer *buffer_info;
3268
	unsigned long size;
3269
	u16 i;
3270

3271
	if (!tx_ring->tx_buffer_info)
3272 3273 3274 3275
		return;
	/* Free all the Tx ring sk_buffs */

	for (i = 0; i < tx_ring->count; i++) {
3276
		buffer_info = &tx_ring->tx_buffer_info[i];
3277
		igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
3278 3279
	}

3280 3281
	size = sizeof(struct igb_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);
3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
 * @adapter: board private structure
 **/
static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
3299
		igb_clean_tx_ring(adapter->tx_ring[i]);
3300 3301 3302 3303 3304 3305 3306 3307
}

/**
 * igb_free_rx_resources - Free Rx Resources
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
3308
void igb_free_rx_resources(struct igb_ring *rx_ring)
3309
{
3310
	igb_clean_rx_ring(rx_ring);
3311

3312 3313
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
3314

3315 3316 3317 3318
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

3319 3320
	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335

	rx_ring->desc = NULL;
}

/**
 * igb_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void igb_free_all_rx_resources(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
3336
		igb_free_rx_resources(adapter->rx_ring[i]);
3337 3338 3339 3340 3341 3342
}

/**
 * igb_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3343
static void igb_clean_rx_ring(struct igb_ring *rx_ring)
3344 3345
{
	unsigned long size;
3346
	u16 i;
3347

3348
	if (!rx_ring->rx_buffer_info)
3349
		return;
3350

3351 3352
	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
3353
		struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
3354
		if (buffer_info->dma) {
3355
			dma_unmap_single(rx_ring->dev,
3356
			                 buffer_info->dma,
3357
					 IGB_RX_HDR_LEN,
3358
					 DMA_FROM_DEVICE);
3359 3360 3361 3362 3363 3364 3365
			buffer_info->dma = 0;
		}

		if (buffer_info->skb) {
			dev_kfree_skb(buffer_info->skb);
			buffer_info->skb = NULL;
		}
A
Alexander Duyck 已提交
3366
		if (buffer_info->page_dma) {
3367
			dma_unmap_page(rx_ring->dev,
3368
			               buffer_info->page_dma,
A
Alexander Duyck 已提交
3369
				       PAGE_SIZE / 2,
3370
				       DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
3371 3372
			buffer_info->page_dma = 0;
		}
3373 3374 3375
		if (buffer_info->page) {
			put_page(buffer_info->page);
			buffer_info->page = NULL;
3376
			buffer_info->page_offset = 0;
3377 3378 3379
		}
	}

3380 3381
	size = sizeof(struct igb_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);
3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
 * @adapter: board private structure
 **/
static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
3399
		igb_clean_rx_ring(adapter->rx_ring[i]);
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411
}

/**
 * igb_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int igb_set_mac(struct net_device *netdev, void *p)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
3412
	struct e1000_hw *hw = &adapter->hw;
3413 3414 3415 3416 3417 3418
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
3419
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
3420

3421 3422 3423
	/* set the correct pool for the new PF MAC address in entry 0 */
	igb_rar_set_qsel(adapter, hw->mac.addr, 0,
	                 adapter->vfs_allocated_count);
3424

3425 3426 3427 3428
	return 0;
}

/**
3429
 * igb_write_mc_addr_list - write multicast addresses to MTA
3430 3431
 * @netdev: network interface device structure
 *
3432 3433 3434 3435
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
3436
 **/
3437
static int igb_write_mc_addr_list(struct net_device *netdev)
3438 3439 3440
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
3441
	struct netdev_hw_addr *ha;
3442
	u8  *mta_list;
3443 3444
	int i;

3445
	if (netdev_mc_empty(netdev)) {
3446 3447 3448 3449 3450
		/* nothing to program, so clear mc list */
		igb_update_mc_addr_list(hw, NULL, 0);
		igb_restore_vf_multicasts(adapter);
		return 0;
	}
3451

3452
	mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
3453 3454
	if (!mta_list)
		return -ENOMEM;
3455

3456
	/* The shared function expects a packed array of only addresses. */
3457
	i = 0;
3458 3459
	netdev_for_each_mc_addr(ha, netdev)
		memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
3460 3461 3462 3463

	igb_update_mc_addr_list(hw, mta_list, i);
	kfree(mta_list);

3464
	return netdev_mc_count(netdev);
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484
}

/**
 * igb_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int igb_write_uc_addr_list(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->vfs_allocated_count;
	unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
3485
	if (netdev_uc_count(netdev) > rar_entries)
3486
		return -ENOMEM;
3487

3488
	if (!netdev_uc_empty(netdev) && rar_entries) {
3489
		struct netdev_hw_addr *ha;
3490 3491

		netdev_for_each_uc_addr(ha, netdev) {
3492 3493
			if (!rar_entries)
				break;
3494 3495
			igb_rar_set_qsel(adapter, ha->addr,
			                 rar_entries--,
3496 3497
			                 vfn);
			count++;
3498 3499 3500 3501 3502 3503 3504 3505 3506
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--) {
		wr32(E1000_RAH(rar_entries), 0);
		wr32(E1000_RAL(rar_entries), 0);
	}
	wrfl();

3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
	return count;
}

/**
 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
 * @netdev: network interface device structure
 *
 * The set_rx_mode entry point is called whenever the unicast or multicast
 * address lists or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast,
 * promiscuous mode, and all-multi behavior.
 **/
static void igb_set_rx_mode(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->vfs_allocated_count;
	u32 rctl, vmolr = 0;
	int count;

	/* Check for Promiscuous and All Multicast modes */
	rctl = rd32(E1000_RCTL);

	/* clear the effected bits */
	rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);

	if (netdev->flags & IFF_PROMISC) {
		rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
		vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
	} else {
		if (netdev->flags & IFF_ALLMULTI) {
			rctl |= E1000_RCTL_MPE;
			vmolr |= E1000_VMOLR_MPME;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3543
			 * then we should just turn on promiscuous mode so
3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556
			 * that we can at least receive multicast traffic
			 */
			count = igb_write_mc_addr_list(netdev);
			if (count < 0) {
				rctl |= E1000_RCTL_MPE;
				vmolr |= E1000_VMOLR_MPME;
			} else if (count) {
				vmolr |= E1000_VMOLR_ROMPE;
			}
		}
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3557
		 * unicast promiscuous mode
3558 3559 3560 3561 3562 3563 3564
		 */
		count = igb_write_uc_addr_list(netdev);
		if (count < 0) {
			rctl |= E1000_RCTL_UPE;
			vmolr |= E1000_VMOLR_ROPE;
		}
		rctl |= E1000_RCTL_VFE;
3565
	}
3566
	wr32(E1000_RCTL, rctl);
3567

3568 3569 3570 3571 3572 3573 3574
	/*
	 * In order to support SR-IOV and eventually VMDq it is necessary to set
	 * the VMOLR to enable the appropriate modes.  Without this workaround
	 * we will have issues with VLAN tag stripping not being done for frames
	 * that are only arriving because we are the default pool
	 */
	if (hw->mac.type < e1000_82576)
3575
		return;
3576

3577 3578 3579
	vmolr |= rd32(E1000_VMOLR(vfn)) &
	         ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
	wr32(E1000_VMOLR(vfn), vmolr);
3580
	igb_restore_vf_multicasts(adapter);
3581 3582
}

G
Greg Rose 已提交
3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615 3616 3617 3618 3619 3620 3621
static void igb_check_wvbr(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 wvbr = 0;

	switch (hw->mac.type) {
	case e1000_82576:
	case e1000_i350:
		if (!(wvbr = rd32(E1000_WVBR)))
			return;
		break;
	default:
		break;
	}

	adapter->wvbr |= wvbr;
}

#define IGB_STAGGERED_QUEUE_OFFSET 8

static void igb_spoof_check(struct igb_adapter *adapter)
{
	int j;

	if (!adapter->wvbr)
		return;

	for(j = 0; j < adapter->vfs_allocated_count; j++) {
		if (adapter->wvbr & (1 << j) ||
		    adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
			dev_warn(&adapter->pdev->dev,
				"Spoof event(s) detected on VF %d\n", j);
			adapter->wvbr &=
				~((1 << j) |
				  (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
		}
	}
}

3622 3623 3624 3625 3626
/* Need to wait a few seconds after link up to get diagnostic information from
 * the phy */
static void igb_update_phy_info(unsigned long data)
{
	struct igb_adapter *adapter = (struct igb_adapter *) data;
3627
	igb_get_phy_info(&adapter->hw);
3628 3629
}

A
Alexander Duyck 已提交
3630 3631 3632 3633
/**
 * igb_has_link - check shared code for link and determine up/down
 * @adapter: pointer to driver private info
 **/
3634
bool igb_has_link(struct igb_adapter *adapter)
A
Alexander Duyck 已提交
3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665
{
	struct e1000_hw *hw = &adapter->hw;
	bool link_active = false;
	s32 ret_val = 0;

	/* get_link_status is set on LSC (link status) interrupt or
	 * rx sequence error interrupt.  get_link_status will stay
	 * false until the e1000_check_for_link establishes link
	 * for copper adapters ONLY
	 */
	switch (hw->phy.media_type) {
	case e1000_media_type_copper:
		if (hw->mac.get_link_status) {
			ret_val = hw->mac.ops.check_for_link(hw);
			link_active = !hw->mac.get_link_status;
		} else {
			link_active = true;
		}
		break;
	case e1000_media_type_internal_serdes:
		ret_val = hw->mac.ops.check_for_link(hw);
		link_active = hw->mac.serdes_has_link;
		break;
	default:
	case e1000_media_type_unknown:
		break;
	}

	return link_active;
}

3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
{
	bool ret = false;
	u32 ctrl_ext, thstat;

	/* check for thermal sensor event on i350, copper only */
	if (hw->mac.type == e1000_i350) {
		thstat = rd32(E1000_THSTAT);
		ctrl_ext = rd32(E1000_CTRL_EXT);

		if ((hw->phy.media_type == e1000_media_type_copper) &&
		    !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII)) {
			ret = !!(thstat & event);
		}
	}

	return ret;
}

3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
/**
 * igb_watchdog - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void igb_watchdog(unsigned long data)
{
	struct igb_adapter *adapter = (struct igb_adapter *)data;
	/* Do the rest outside of interrupt context */
	schedule_work(&adapter->watchdog_task);
}

static void igb_watchdog_task(struct work_struct *work)
{
	struct igb_adapter *adapter = container_of(work,
3699 3700
	                                           struct igb_adapter,
                                                   watchdog_task);
3701 3702
	struct e1000_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
3703
	u32 link;
3704
	int i;
3705

A
Alexander Duyck 已提交
3706
	link = igb_has_link(adapter);
3707
	if (link) {
Y
Yan, Zheng 已提交
3708 3709 3710
		/* Cancel scheduled suspend requests. */
		pm_runtime_resume(netdev->dev.parent);

3711 3712
		if (!netif_carrier_ok(netdev)) {
			u32 ctrl;
3713 3714 3715
			hw->mac.ops.get_speed_and_duplex(hw,
			                                 &adapter->link_speed,
			                                 &adapter->link_duplex);
3716 3717

			ctrl = rd32(E1000_CTRL);
3718
			/* Links status message must follow this format */
J
Jeff Kirsher 已提交
3719 3720
			printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s "
			       "Duplex, Flow Control: %s\n",
3721 3722 3723
			       netdev->name,
			       adapter->link_speed,
			       adapter->link_duplex == FULL_DUPLEX ?
J
Jeff Kirsher 已提交
3724 3725 3726 3727 3728
			       "Full" : "Half",
			       (ctrl & E1000_CTRL_TFCE) &&
			       (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
			       (ctrl & E1000_CTRL_RFCE) ?  "RX" :
			       (ctrl & E1000_CTRL_TFCE) ?  "TX" : "None");
3729

3730
			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
3731 3732 3733 3734 3735
			if (igb_thermal_sensor_event(hw,
			    E1000_THSTAT_LINK_THROTTLE)) {
				netdev_info(netdev, "The network adapter link "
					    "speed was downshifted because it "
					    "overheated\n");
3736
			}
3737

3738
			/* adjust timeout factor according to speed/duplex */
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750
			adapter->tx_timeout_factor = 1;
			switch (adapter->link_speed) {
			case SPEED_10:
				adapter->tx_timeout_factor = 14;
				break;
			case SPEED_100:
				/* maybe add some timeout factor ? */
				break;
			}

			netif_carrier_on(netdev);

3751
			igb_ping_all_vfs(adapter);
3752
			igb_check_vf_rate_limit(adapter);
3753

3754
			/* link state has changed, schedule phy info update */
3755 3756 3757 3758 3759 3760 3761 3762
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
		}
	} else {
		if (netif_carrier_ok(netdev)) {
			adapter->link_speed = 0;
			adapter->link_duplex = 0;
3763 3764

			/* check for thermal sensor event */
J
Jeff Kirsher 已提交
3765 3766 3767 3768
			if (igb_thermal_sensor_event(hw,
			    E1000_THSTAT_PWR_DOWN)) {
				netdev_err(netdev, "The network adapter was "
					   "stopped because it overheated\n");
3769
			}
3770

3771 3772 3773
			/* Links status message must follow this format */
			printk(KERN_INFO "igb: %s NIC Link is Down\n",
			       netdev->name);
3774
			netif_carrier_off(netdev);
3775

3776 3777
			igb_ping_all_vfs(adapter);

3778
			/* link state has changed, schedule phy info update */
3779 3780 3781
			if (!test_bit(__IGB_DOWN, &adapter->state))
				mod_timer(&adapter->phy_info_timer,
					  round_jiffies(jiffies + 2 * HZ));
Y
Yan, Zheng 已提交
3782 3783 3784

			pm_schedule_suspend(netdev->dev.parent,
					    MSEC_PER_SEC * 5);
3785 3786 3787
		}
	}

E
Eric Dumazet 已提交
3788 3789 3790
	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	spin_unlock(&adapter->stats64_lock);
3791

3792
	for (i = 0; i < adapter->num_tx_queues; i++) {
3793
		struct igb_ring *tx_ring = adapter->tx_ring[i];
3794
		if (!netif_carrier_ok(netdev)) {
3795 3796 3797 3798
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context). */
3799 3800 3801 3802 3803 3804
			if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
				adapter->tx_timeout_count++;
				schedule_work(&adapter->reset_task);
				/* return immediately since reset is imminent */
				return;
			}
3805 3806
		}

3807
		/* Force detection of hung controller every watchdog period */
3808
		set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
3809
	}
3810

3811
	/* Cause software interrupt to ensure rx ring is cleaned */
3812
	if (adapter->msix_entries) {
3813
		u32 eics = 0;
3814 3815
		for (i = 0; i < adapter->num_q_vectors; i++)
			eics |= adapter->q_vector[i]->eims_value;
3816 3817 3818 3819
		wr32(E1000_EICS, eics);
	} else {
		wr32(E1000_ICS, E1000_ICS_RXDMT0);
	}
3820

G
Greg Rose 已提交
3821 3822
	igb_spoof_check(adapter);

3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
	/* Reset the timer */
	if (!test_bit(__IGB_DOWN, &adapter->state))
		mod_timer(&adapter->watchdog_timer,
			  round_jiffies(jiffies + 2 * HZ));
}

enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

3836 3837 3838 3839 3840 3841
/**
 * igb_update_ring_itr - update the dynamic ITR value based on packet size
 *
 *      Stores a new ITR value based on strictly on packet size.  This
 *      algorithm is less sophisticated than that used in igb_update_itr,
 *      due to the difficulty of synchronizing statistics across multiple
3842
 *      receive rings.  The divisors and thresholds used by this function
3843 3844 3845 3846 3847 3848 3849
 *      were determined based on theoretical maximum wire speed and testing
 *      data, in order to minimize response time while increasing bulk
 *      throughput.
 *      This functionality is controlled by the InterruptThrottleRate module
 *      parameter (see igb_param.c)
 *      NOTE:  This function is called only when operating in a multiqueue
 *             receive environment.
3850
 * @q_vector: pointer to q_vector
3851
 **/
3852
static void igb_update_ring_itr(struct igb_q_vector *q_vector)
3853
{
3854
	int new_val = q_vector->itr_val;
3855
	int avg_wire_size = 0;
3856
	struct igb_adapter *adapter = q_vector->adapter;
E
Eric Dumazet 已提交
3857
	unsigned int packets;
3858

3859 3860 3861 3862
	/* For non-gigabit speeds, just fix the interrupt rate at 4000
	 * ints/sec - ITR timer value of 120 ticks.
	 */
	if (adapter->link_speed != SPEED_1000) {
3863
		new_val = IGB_4K_ITR;
3864
		goto set_itr_val;
3865
	}
3866

3867 3868 3869
	packets = q_vector->rx.total_packets;
	if (packets)
		avg_wire_size = q_vector->rx.total_bytes / packets;
3870

3871 3872 3873 3874
	packets = q_vector->tx.total_packets;
	if (packets)
		avg_wire_size = max_t(u32, avg_wire_size,
				      q_vector->tx.total_bytes / packets);
3875 3876 3877 3878

	/* if avg_wire_size isn't set no work was done */
	if (!avg_wire_size)
		goto clear_counts;
3879

3880 3881 3882 3883 3884
	/* Add 24 bytes to size to account for CRC, preamble, and gap */
	avg_wire_size += 24;

	/* Don't starve jumbo frames */
	avg_wire_size = min(avg_wire_size, 3000);
3885

3886 3887 3888 3889 3890
	/* Give a little boost to mid-size frames */
	if ((avg_wire_size > 300) && (avg_wire_size < 1200))
		new_val = avg_wire_size / 3;
	else
		new_val = avg_wire_size / 2;
3891

3892 3893 3894 3895 3896
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
	if (new_val < IGB_20K_ITR &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
		new_val = IGB_20K_ITR;
3897

3898
set_itr_val:
3899 3900 3901
	if (new_val != q_vector->itr_val) {
		q_vector->itr_val = new_val;
		q_vector->set_itr = 1;
3902
	}
3903
clear_counts:
3904 3905 3906 3907
	q_vector->rx.total_bytes = 0;
	q_vector->rx.total_packets = 0;
	q_vector->tx.total_bytes = 0;
	q_vector->tx.total_packets = 0;
3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922
}

/**
 * igb_update_itr - update the dynamic ITR value based on statistics
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see igb_param.c)
 *      NOTE:  These calculations are only valid when operating in a single-
 *             queue environment.
3923 3924
 * @q_vector: pointer to q_vector
 * @ring_container: ring info to update the itr for
3925
 **/
3926 3927
static void igb_update_itr(struct igb_q_vector *q_vector,
			   struct igb_ring_container *ring_container)
3928
{
3929 3930 3931
	unsigned int packets = ring_container->total_packets;
	unsigned int bytes = ring_container->total_bytes;
	u8 itrval = ring_container->itr;
3932

3933
	/* no packets, exit with status unchanged */
3934
	if (packets == 0)
3935
		return;
3936

3937
	switch (itrval) {
3938 3939 3940
	case lowest_latency:
		/* handle TSO and jumbo frames */
		if (bytes/packets > 8000)
3941
			itrval = bulk_latency;
3942
		else if ((packets < 5) && (bytes > 512))
3943
			itrval = low_latency;
3944 3945 3946 3947 3948
		break;
	case low_latency:  /* 50 usec aka 20000 ints/s */
		if (bytes > 10000) {
			/* this if handles the TSO accounting */
			if (bytes/packets > 8000) {
3949
				itrval = bulk_latency;
3950
			} else if ((packets < 10) || ((bytes/packets) > 1200)) {
3951
				itrval = bulk_latency;
3952
			} else if ((packets > 35)) {
3953
				itrval = lowest_latency;
3954 3955
			}
		} else if (bytes/packets > 2000) {
3956
			itrval = bulk_latency;
3957
		} else if (packets <= 2 && bytes < 512) {
3958
			itrval = lowest_latency;
3959 3960 3961 3962 3963
		}
		break;
	case bulk_latency: /* 250 usec aka 4000 ints/s */
		if (bytes > 25000) {
			if (packets > 35)
3964
				itrval = low_latency;
3965
		} else if (bytes < 1500) {
3966
			itrval = low_latency;
3967 3968 3969 3970
		}
		break;
	}

3971 3972 3973 3974 3975 3976
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itrval;
3977 3978
}

3979
static void igb_set_itr(struct igb_q_vector *q_vector)
3980
{
3981
	struct igb_adapter *adapter = q_vector->adapter;
3982
	u32 new_itr = q_vector->itr_val;
3983
	u8 current_itr = 0;
3984 3985 3986 3987

	/* for non-gigabit speeds, just fix the interrupt rate at 4000 */
	if (adapter->link_speed != SPEED_1000) {
		current_itr = 0;
3988
		new_itr = IGB_4K_ITR;
3989 3990 3991
		goto set_itr_now;
	}

3992 3993
	igb_update_itr(q_vector, &q_vector->tx);
	igb_update_itr(q_vector, &q_vector->rx);
3994

3995
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
3996

3997
	/* conservative mode (itr 3) eliminates the lowest_latency setting */
3998 3999 4000
	if (current_itr == lowest_latency &&
	    ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
	     (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4001 4002
		current_itr = low_latency;

4003 4004 4005
	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
4006
		new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
4007 4008
		break;
	case low_latency:
4009
		new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
4010 4011
		break;
	case bulk_latency:
4012
		new_itr = IGB_4K_ITR;  /* 4,000 ints/sec */
4013 4014 4015 4016 4017 4018
		break;
	default:
		break;
	}

set_itr_now:
4019
	if (new_itr != q_vector->itr_val) {
4020 4021 4022
		/* this attempts to bias the interrupt rate towards Bulk
		 * by adding intermediate steps when interrupt rate is
		 * increasing */
4023 4024 4025
		new_itr = new_itr > q_vector->itr_val ?
		             max((new_itr * q_vector->itr_val) /
		                 (new_itr + (q_vector->itr_val >> 2)),
4026
				 new_itr) :
4027 4028 4029 4030 4031 4032 4033
			     new_itr;
		/* Don't write the value here; it resets the adapter's
		 * internal timer, and causes us to delay far longer than
		 * we should between interrupts.  Instead, we write the ITR
		 * value at the beginning of the next interrupt so the timing
		 * ends up being correct.
		 */
4034 4035
		q_vector->itr_val = new_itr;
		q_vector->set_itr = 1;
4036 4037 4038
	}
}

4039 4040
static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
			    u32 type_tucmd, u32 mss_l4len_idx)
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
{
	struct e1000_adv_tx_context_desc *context_desc;
	u16 i = tx_ring->next_to_use;

	context_desc = IGB_TX_CTXTDESC(tx_ring, i);

	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;

	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;

	/* For 82575, context index must be unique per ring. */
4054
	if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
4055 4056 4057 4058 4059 4060 4061 4062
		mss_l4len_idx |= tx_ring->reg_idx << 4;

	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= 0;
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}

4063 4064 4065
static int igb_tso(struct igb_ring *tx_ring,
		   struct igb_tx_buffer *first,
		   u8 *hdr_len)
4066
{
4067
	struct sk_buff *skb = first->skb;
4068 4069 4070 4071 4072
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;

	if (!skb_is_gso(skb))
		return 0;
4073 4074

	if (skb_header_cloned(skb)) {
4075
		int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
4076 4077 4078 4079
		if (err)
			return err;
	}

4080 4081
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
4082

4083
	if (first->protocol == __constant_htons(ETH_P_IP)) {
4084 4085 4086 4087 4088 4089 4090
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
4091
		type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
4092 4093 4094
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM |
				   IGB_TX_FLAGS_IPV4;
4095
	} else if (skb_is_gso_v6(skb)) {
4096 4097 4098 4099
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
						       &ipv6_hdr(skb)->daddr,
						       0, IPPROTO_TCP, 0);
4100 4101
		first->tx_flags |= IGB_TX_FLAGS_TSO |
				   IGB_TX_FLAGS_CSUM;
4102 4103
	}

4104
	/* compute header lengths */
4105 4106
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;
4107

4108 4109 4110 4111
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

4112
	/* MSS L4LEN IDX */
4113 4114
	mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
4115

4116 4117 4118
	/* VLAN MACLEN IPLEN */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
4119
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
4120

4121
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
4122

4123
	return 1;
4124 4125
}

4126
static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
4127
{
4128
	struct sk_buff *skb = first->skb;
4129 4130 4131
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
4132

4133
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
4134 4135
		if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
			return;
4136 4137
	} else {
		u8 l4_hdr = 0;
4138
		switch (first->protocol) {
4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
			break;
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
4152
				 first->protocol);
4153
			}
4154 4155
			break;
		}
4156

4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176
		switch (l4_hdr) {
		case IPPROTO_TCP:
			type_tucmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					E1000_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_SCTP:
			type_tucmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					E1000_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					E1000_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
				 l4_hdr);
4177
			}
4178
			break;
4179
		}
4180 4181 4182

		/* update TX checksum flag */
		first->tx_flags |= IGB_TX_FLAGS_CSUM;
4183
	}
4184

4185
	vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
4186
	vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
4187

4188
	igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
4189 4190
}

4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212
static __le32 igb_tx_cmd_type(u32 tx_flags)
{
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(E1000_ADVTXD_DTYP_DATA |
				      E1000_ADVTXD_DCMD_IFCS |
				      E1000_ADVTXD_DCMD_DEXT);

	/* set HW vlan bit if vlan is present */
	if (tx_flags & IGB_TX_FLAGS_VLAN)
		cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_VLE);

	/* set timestamp bit if present */
	if (tx_flags & IGB_TX_FLAGS_TSTAMP)
		cmd_type |= cpu_to_le32(E1000_ADVTXD_MAC_TSTAMP);

	/* set segmentation bits for TSO */
	if (tx_flags & IGB_TX_FLAGS_TSO)
		cmd_type |= cpu_to_le32(E1000_ADVTXD_DCMD_TSE);

	return cmd_type;
}

4213 4214 4215
static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
				 union e1000_adv_tx_desc *tx_desc,
				 u32 tx_flags, unsigned int paylen)
4216 4217 4218 4219 4220
{
	u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;

	/* 82575 requires a unique index per ring if any offload is enabled */
	if ((tx_flags & (IGB_TX_FLAGS_CSUM | IGB_TX_FLAGS_VLAN)) &&
4221
	    test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
4222 4223 4224 4225 4226 4227 4228 4229 4230 4231 4232
		olinfo_status |= tx_ring->reg_idx << 4;

	/* insert L4 checksum */
	if (tx_flags & IGB_TX_FLAGS_CSUM) {
		olinfo_status |= E1000_TXD_POPTS_TXSM << 8;

		/* insert IPv4 checksum */
		if (tx_flags & IGB_TX_FLAGS_IPV4)
			olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
	}

4233
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
4234 4235
}

4236 4237 4238 4239 4240
/*
 * The largest size we can write to the descriptor is 65535.  In order to
 * maintain a power of two alignment we have to limit ourselves to 32K.
 */
#define IGB_MAX_TXD_PWR	15
4241
#define IGB_MAX_DATA_PER_TXD	(1<<IGB_MAX_TXD_PWR)
4242

4243 4244
static void igb_tx_map(struct igb_ring *tx_ring,
		       struct igb_tx_buffer *first,
4245
		       const u8 hdr_len)
4246
{
4247
	struct sk_buff *skb = first->skb;
4248 4249 4250 4251 4252 4253 4254 4255
	struct igb_tx_buffer *tx_buffer_info;
	union e1000_adv_tx_desc *tx_desc;
	dma_addr_t dma;
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
	unsigned int paylen = skb->len - hdr_len;
	__le32 cmd_type;
4256
	u32 tx_flags = first->tx_flags;
4257 4258 4259 4260
	u16 i = tx_ring->next_to_use;

	tx_desc = IGB_TX_DESC(tx_ring, i);

4261
	igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, paylen);
4262 4263 4264 4265
	cmd_type = igb_tx_cmd_type(tx_flags);

	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(tx_ring->dev, dma))
4266
		goto dma_error;
4267

4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293
	/* record length, and DMA address */
	first->length = size;
	first->dma = dma;
	tx_desc->read.buffer_addr = cpu_to_le64(dma);

	for (;;) {
		while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IGB_MAX_DATA_PER_TXD);

			i++;
			tx_desc++;
			if (i == tx_ring->count) {
				tx_desc = IGB_TX_DESC(tx_ring, 0);
				i = 0;
			}

			dma += IGB_MAX_DATA_PER_TXD;
			size -= IGB_MAX_DATA_PER_TXD;

			tx_desc->read.olinfo_status = 0;
			tx_desc->read.buffer_addr = cpu_to_le64(dma);
		}

		if (likely(!data_len))
			break;
4294

4295
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
4296

4297
		i++;
4298 4299 4300
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IGB_TX_DESC(tx_ring, 0);
4301
			i = 0;
4302
		}
4303

E
Eric Dumazet 已提交
4304
		size = skb_frag_size(frag);
4305 4306 4307 4308 4309
		data_len -= size;

		dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
				   size, DMA_TO_DEVICE);
		if (dma_mapping_error(tx_ring->dev, dma))
4310 4311
			goto dma_error;

4312 4313 4314 4315 4316 4317 4318 4319
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		tx_buffer_info->length = size;
		tx_buffer_info->dma = dma;

		tx_desc->read.olinfo_status = 0;
		tx_desc->read.buffer_addr = cpu_to_le64(dma);

		frag++;
4320 4321
	}

4322 4323
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);

4324 4325
	/* write last descriptor with RS and EOP bits */
	cmd_type |= cpu_to_le32(size) | cpu_to_le32(IGB_TXD_DCMD);
4326 4327
	if (unlikely(skb->no_fcs))
		cmd_type &= ~(cpu_to_le32(E1000_ADVTXD_DCMD_IFCS));
4328
	tx_desc->read.cmd_type_len = cmd_type;
4329 4330 4331 4332

	/* set the timestamp */
	first->time_stamp = jiffies;

4333 4334 4335 4336 4337 4338 4339 4340 4341 4342
	/*
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
	 */
	wmb();

4343
	/* set next_to_watch value indicating a packet is present */
4344
	first->next_to_watch = tx_desc;
4345

4346 4347 4348
	i++;
	if (i == tx_ring->count)
		i = 0;
4349

4350
	tx_ring->next_to_use = i;
4351

4352
	writel(i, tx_ring->tail);
4353

4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368
	/* we need this if more than one processor can write to our tail
	 * at a time, it syncronizes IO on IA64/Altix systems */
	mmiowb();

	return;

dma_error:
	dev_err(tx_ring->dev, "TX DMA map failed\n");

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		igb_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
		if (tx_buffer_info == first)
			break;
4369 4370
		if (i == 0)
			i = tx_ring->count;
4371 4372 4373
		i--;
	}

4374 4375 4376
	tx_ring->next_to_use = i;
}

4377
static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
4378
{
4379 4380
	struct net_device *netdev = tx_ring->netdev;

4381 4382
	netif_stop_subqueue(netdev, tx_ring->queue_index);

4383 4384 4385 4386 4387 4388 4389
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
4390
	if (igb_desc_unused(tx_ring) < size)
4391 4392 4393
		return -EBUSY;

	/* A reprieve! */
4394
	netif_wake_subqueue(netdev, tx_ring->queue_index);
E
Eric Dumazet 已提交
4395 4396 4397 4398 4399

	u64_stats_update_begin(&tx_ring->tx_syncp2);
	tx_ring->tx_stats.restart_queue2++;
	u64_stats_update_end(&tx_ring->tx_syncp2);

4400 4401 4402
	return 0;
}

4403
static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
4404
{
4405
	if (igb_desc_unused(tx_ring) >= size)
4406
		return 0;
4407
	return __igb_maybe_stop_tx(tx_ring, size);
4408 4409
}

4410 4411
netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
				struct igb_ring *tx_ring)
4412
{
4413
	struct igb_tx_buffer *first;
4414
	int tso;
N
Nick Nunley 已提交
4415
	u32 tx_flags = 0;
4416
	__be16 protocol = vlan_get_protocol(skb);
N
Nick Nunley 已提交
4417
	u8 hdr_len = 0;
4418 4419 4420 4421 4422 4423

	/* need: 1 descriptor per page,
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for skb->data,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time */
4424
	if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
4425 4426 4427
		/* this is a hard error */
		return NETDEV_TX_BUSY;
	}
4428

4429 4430 4431 4432 4433 4434
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
	first->bytecount = skb->len;
	first->gso_segs = 1;

4435 4436
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
4437 4438
		tx_flags |= IGB_TX_FLAGS_TSTAMP;
	}
4439

4440
	if (vlan_tx_tag_present(skb)) {
4441 4442 4443 4444
		tx_flags |= IGB_TX_FLAGS_VLAN;
		tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
	}

4445 4446 4447
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;
A
Alexander Duyck 已提交
4448

4449 4450
	tso = igb_tso(tx_ring, first, &hdr_len);
	if (tso < 0)
4451
		goto out_drop;
4452 4453
	else if (!tso)
		igb_tx_csum(tx_ring, first);
4454

4455
	igb_tx_map(tx_ring, first, hdr_len);
4456 4457

	/* Make sure there is space in the ring for the next send. */
4458
	igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
4459

4460
	return NETDEV_TX_OK;
4461 4462

out_drop:
4463 4464
	igb_unmap_and_free_tx_resource(tx_ring, first);

4465
	return NETDEV_TX_OK;
4466 4467
}

4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478
static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
						    struct sk_buff *skb)
{
	unsigned int r_idx = skb->queue_mapping;

	if (r_idx >= adapter->num_tx_queues)
		r_idx = r_idx % adapter->num_tx_queues;

	return adapter->tx_ring[r_idx];
}

4479 4480
static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
				  struct net_device *netdev)
4481 4482
{
	struct igb_adapter *adapter = netdev_priv(netdev);
4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493

	if (test_bit(__IGB_DOWN, &adapter->state)) {
		dev_kfree_skb_any(skb);
		return NETDEV_TX_OK;
	}

	if (skb->len <= 0) {
		dev_kfree_skb_any(skb);
		return NETDEV_TX_OK;
	}

4494 4495 4496 4497 4498 4499 4500 4501 4502
	/*
	 * The minimum packet size with TCTL.PSP set is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
	if (skb->len < 17) {
		if (skb_padto(skb, 17))
			return NETDEV_TX_OK;
		skb->len = 17;
	}
4503

4504
	return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517
}

/**
 * igb_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void igb_tx_timeout(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;

	/* Do the reset outside of interrupt context */
	adapter->tx_timeout_count++;
4518

4519
	if (hw->mac.type >= e1000_82580)
4520 4521
		hw->dev_spec._82575.global_device_reset = true;

4522
	schedule_work(&adapter->reset_task);
4523 4524
	wr32(E1000_EICS,
	     (adapter->eims_enable_mask & ~adapter->eims_other));
4525 4526 4527 4528 4529 4530 4531
}

static void igb_reset_task(struct work_struct *work)
{
	struct igb_adapter *adapter;
	adapter = container_of(work, struct igb_adapter, reset_task);

4532 4533
	igb_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
4534 4535 4536 4537
	igb_reinit_locked(adapter);
}

/**
E
Eric Dumazet 已提交
4538
 * igb_get_stats64 - Get System Network Statistics
4539
 * @netdev: network interface device structure
E
Eric Dumazet 已提交
4540
 * @stats: rtnl_link_stats64 pointer
4541 4542
 *
 **/
E
Eric Dumazet 已提交
4543 4544
static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
						 struct rtnl_link_stats64 *stats)
4545
{
E
Eric Dumazet 已提交
4546 4547 4548 4549 4550 4551 4552 4553
	struct igb_adapter *adapter = netdev_priv(netdev);

	spin_lock(&adapter->stats64_lock);
	igb_update_stats(adapter, &adapter->stats64);
	memcpy(stats, &adapter->stats64, sizeof(*stats));
	spin_unlock(&adapter->stats64_lock);

	return stats;
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
}

/**
 * igb_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int igb_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
4566
	struct pci_dev *pdev = adapter->pdev;
4567
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
4568

4569
	if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
4570
		dev_err(&pdev->dev, "Invalid MTU setting\n");
4571 4572 4573
		return -EINVAL;
	}

4574
#define MAX_STD_JUMBO_FRAME_SIZE 9238
4575
	if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
4576
		dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
4577 4578 4579 4580 4581
		return -EINVAL;
	}

	while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
		msleep(1);
4582

4583 4584
	/* igb_down has a dependency on max_frame_size */
	adapter->max_frame_size = max_frame;
4585

4586 4587
	if (netif_running(netdev))
		igb_down(adapter);
4588

4589
	dev_info(&pdev->dev, "changing MTU from %d to %d\n",
4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
		 netdev->mtu, new_mtu);
	netdev->mtu = new_mtu;

	if (netif_running(netdev))
		igb_up(adapter);
	else
		igb_reset(adapter);

	clear_bit(__IGB_RESETTING, &adapter->state);

	return 0;
}

/**
 * igb_update_stats - Update the board statistics counters
 * @adapter: board private structure
 **/

E
Eric Dumazet 已提交
4608 4609
void igb_update_stats(struct igb_adapter *adapter,
		      struct rtnl_link_stats64 *net_stats)
4610 4611 4612
{
	struct e1000_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4613
	u32 reg, mpc;
4614
	u16 phy_tmp;
4615 4616
	int i;
	u64 bytes, packets;
E
Eric Dumazet 已提交
4617 4618
	unsigned int start;
	u64 _bytes, _packets;
4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630

#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF

	/*
	 * Prevent stats update while adapter is being reset, or if the pci
	 * connection is down.
	 */
	if (adapter->link_speed == 0)
		return;
	if (pci_channel_offline(pdev))
		return;

4631 4632 4633 4634
	bytes = 0;
	packets = 0;
	for (i = 0; i < adapter->num_rx_queues; i++) {
		u32 rqdpc_tmp = rd32(E1000_RQDPC(i)) & 0x0FFF;
4635
		struct igb_ring *ring = adapter->rx_ring[i];
E
Eric Dumazet 已提交
4636

4637
		ring->rx_stats.drops += rqdpc_tmp;
4638
		net_stats->rx_fifo_errors += rqdpc_tmp;
E
Eric Dumazet 已提交
4639 4640 4641 4642 4643 4644 4645 4646

		do {
			start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
			_bytes = ring->rx_stats.bytes;
			_packets = ring->rx_stats.packets;
		} while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
		bytes += _bytes;
		packets += _packets;
4647 4648
	}

4649 4650
	net_stats->rx_bytes = bytes;
	net_stats->rx_packets = packets;
4651 4652 4653 4654

	bytes = 0;
	packets = 0;
	for (i = 0; i < adapter->num_tx_queues; i++) {
4655
		struct igb_ring *ring = adapter->tx_ring[i];
E
Eric Dumazet 已提交
4656 4657 4658 4659 4660 4661 4662
		do {
			start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
			_bytes = ring->tx_stats.bytes;
			_packets = ring->tx_stats.packets;
		} while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
		bytes += _bytes;
		packets += _packets;
4663
	}
4664 4665
	net_stats->tx_bytes = bytes;
	net_stats->tx_packets = packets;
4666 4667

	/* read stats registers */
4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
	adapter->stats.crcerrs += rd32(E1000_CRCERRS);
	adapter->stats.gprc += rd32(E1000_GPRC);
	adapter->stats.gorc += rd32(E1000_GORCL);
	rd32(E1000_GORCH); /* clear GORCL */
	adapter->stats.bprc += rd32(E1000_BPRC);
	adapter->stats.mprc += rd32(E1000_MPRC);
	adapter->stats.roc += rd32(E1000_ROC);

	adapter->stats.prc64 += rd32(E1000_PRC64);
	adapter->stats.prc127 += rd32(E1000_PRC127);
	adapter->stats.prc255 += rd32(E1000_PRC255);
	adapter->stats.prc511 += rd32(E1000_PRC511);
	adapter->stats.prc1023 += rd32(E1000_PRC1023);
	adapter->stats.prc1522 += rd32(E1000_PRC1522);
	adapter->stats.symerrs += rd32(E1000_SYMERRS);
	adapter->stats.sec += rd32(E1000_SEC);

4685 4686 4687
	mpc = rd32(E1000_MPC);
	adapter->stats.mpc += mpc;
	net_stats->rx_fifo_errors += mpc;
4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701
	adapter->stats.scc += rd32(E1000_SCC);
	adapter->stats.ecol += rd32(E1000_ECOL);
	adapter->stats.mcc += rd32(E1000_MCC);
	adapter->stats.latecol += rd32(E1000_LATECOL);
	adapter->stats.dc += rd32(E1000_DC);
	adapter->stats.rlec += rd32(E1000_RLEC);
	adapter->stats.xonrxc += rd32(E1000_XONRXC);
	adapter->stats.xontxc += rd32(E1000_XONTXC);
	adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
	adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
	adapter->stats.fcruc += rd32(E1000_FCRUC);
	adapter->stats.gptc += rd32(E1000_GPTC);
	adapter->stats.gotc += rd32(E1000_GOTCL);
	rd32(E1000_GOTCH); /* clear GOTCL */
4702
	adapter->stats.rnbc += rd32(E1000_RNBC);
4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
	adapter->stats.ruc += rd32(E1000_RUC);
	adapter->stats.rfc += rd32(E1000_RFC);
	adapter->stats.rjc += rd32(E1000_RJC);
	adapter->stats.tor += rd32(E1000_TORH);
	adapter->stats.tot += rd32(E1000_TOTH);
	adapter->stats.tpr += rd32(E1000_TPR);

	adapter->stats.ptc64 += rd32(E1000_PTC64);
	adapter->stats.ptc127 += rd32(E1000_PTC127);
	adapter->stats.ptc255 += rd32(E1000_PTC255);
	adapter->stats.ptc511 += rd32(E1000_PTC511);
	adapter->stats.ptc1023 += rd32(E1000_PTC1023);
	adapter->stats.ptc1522 += rd32(E1000_PTC1522);

	adapter->stats.mptc += rd32(E1000_MPTC);
	adapter->stats.bptc += rd32(E1000_BPTC);

4720 4721
	adapter->stats.tpt += rd32(E1000_TPT);
	adapter->stats.colc += rd32(E1000_COLC);
4722 4723

	adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
4724 4725 4726 4727 4728 4729 4730
	/* read internal phy specific stats */
	reg = rd32(E1000_CTRL_EXT);
	if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
		adapter->stats.rxerrc += rd32(E1000_RXERRC);
		adapter->stats.tncrs += rd32(E1000_TNCRS);
	}

4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744
	adapter->stats.tsctc += rd32(E1000_TSCTC);
	adapter->stats.tsctfc += rd32(E1000_TSCTFC);

	adapter->stats.iac += rd32(E1000_IAC);
	adapter->stats.icrxoc += rd32(E1000_ICRXOC);
	adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
	adapter->stats.icrxatc += rd32(E1000_ICRXATC);
	adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
	adapter->stats.ictxatc += rd32(E1000_ICTXATC);
	adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
	adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
	adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);

	/* Fill out the OS statistics structure */
4745 4746
	net_stats->multicast = adapter->stats.mprc;
	net_stats->collisions = adapter->stats.colc;
4747 4748 4749 4750

	/* Rx Errors */

	/* RLEC on some newer hardware can be incorrect so build
4751
	 * our own version based on RUC and ROC */
4752
	net_stats->rx_errors = adapter->stats.rxerrc +
4753 4754 4755
		adapter->stats.crcerrs + adapter->stats.algnerrc +
		adapter->stats.ruc + adapter->stats.roc +
		adapter->stats.cexterr;
4756 4757 4758 4759 4760
	net_stats->rx_length_errors = adapter->stats.ruc +
				      adapter->stats.roc;
	net_stats->rx_crc_errors = adapter->stats.crcerrs;
	net_stats->rx_frame_errors = adapter->stats.algnerrc;
	net_stats->rx_missed_errors = adapter->stats.mpc;
4761 4762

	/* Tx Errors */
4763 4764 4765 4766 4767
	net_stats->tx_errors = adapter->stats.ecol +
			       adapter->stats.latecol;
	net_stats->tx_aborted_errors = adapter->stats.ecol;
	net_stats->tx_window_errors = adapter->stats.latecol;
	net_stats->tx_carrier_errors = adapter->stats.tncrs;
4768 4769 4770 4771 4772 4773

	/* Tx Dropped needs to be maintained elsewhere */

	/* Phy Stats */
	if (hw->phy.media_type == e1000_media_type_copper) {
		if ((adapter->link_speed == SPEED_1000) &&
4774
		   (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
4775 4776 4777 4778 4779 4780 4781 4782 4783
			phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
			adapter->phy_stats.idle_errors += phy_tmp;
		}
	}

	/* Management Stats */
	adapter->stats.mgptc += rd32(E1000_MGTPTC);
	adapter->stats.mgprc += rd32(E1000_MGTPRC);
	adapter->stats.mgpdc += rd32(E1000_MGTPDC);
4784 4785 4786 4787 4788 4789 4790 4791 4792

	/* OS2BMC Stats */
	reg = rd32(E1000_MANC);
	if (reg & E1000_MANC_EN_BMC2OS) {
		adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
		adapter->stats.o2bspc += rd32(E1000_O2BSPC);
		adapter->stats.b2ospc += rd32(E1000_B2OSPC);
		adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
	}
4793 4794 4795 4796
}

static irqreturn_t igb_msix_other(int irq, void *data)
{
4797
	struct igb_adapter *adapter = data;
4798
	struct e1000_hw *hw = &adapter->hw;
P
PJ Waskiewicz 已提交
4799 4800
	u32 icr = rd32(E1000_ICR);
	/* reading ICR causes bit 31 of EICR to be cleared */
4801

4802 4803 4804
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

4805
	if (icr & E1000_ICR_DOUTSYNC) {
4806 4807
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
G
Greg Rose 已提交
4808 4809 4810 4811
		/* The DMA Out of Sync is also indication of a spoof event
		 * in IOV mode. Check the Wrong VM Behavior register to
		 * see if it is really a spoof event. */
		igb_check_wvbr(adapter);
4812
	}
4813

4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824
	/* Check for a mailbox event */
	if (icr & E1000_ICR_VMMB)
		igb_msg_task(adapter);

	if (icr & E1000_ICR_LSC) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

P
PJ Waskiewicz 已提交
4825
	wr32(E1000_EIMS, adapter->eims_other);
4826 4827 4828 4829

	return IRQ_HANDLED;
}

4830
static void igb_write_itr(struct igb_q_vector *q_vector)
4831
{
4832
	struct igb_adapter *adapter = q_vector->adapter;
4833
	u32 itr_val = q_vector->itr_val & 0x7FFC;
4834

4835 4836
	if (!q_vector->set_itr)
		return;
4837

4838 4839
	if (!itr_val)
		itr_val = 0x4;
4840

4841 4842
	if (adapter->hw.mac.type == e1000_82575)
		itr_val |= itr_val << 16;
4843
	else
4844
		itr_val |= E1000_EITR_CNT_IGNR;
4845

4846 4847
	writel(itr_val, q_vector->itr_register);
	q_vector->set_itr = 0;
4848 4849
}

4850
static irqreturn_t igb_msix_ring(int irq, void *data)
4851
{
4852
	struct igb_q_vector *q_vector = data;
4853

4854 4855
	/* Write the ITR value calculated from the previous interrupt. */
	igb_write_itr(q_vector);
4856

4857
	napi_schedule(&q_vector->napi);
P
PJ Waskiewicz 已提交
4858

4859
	return IRQ_HANDLED;
J
Jeb Cramer 已提交
4860 4861
}

4862
#ifdef CONFIG_IGB_DCA
4863
static void igb_update_dca(struct igb_q_vector *q_vector)
J
Jeb Cramer 已提交
4864
{
4865
	struct igb_adapter *adapter = q_vector->adapter;
J
Jeb Cramer 已提交
4866 4867 4868
	struct e1000_hw *hw = &adapter->hw;
	int cpu = get_cpu();

4869 4870 4871
	if (q_vector->cpu == cpu)
		goto out_no_update;

4872 4873
	if (q_vector->tx.ring) {
		int q = q_vector->tx.ring->reg_idx;
4874 4875 4876 4877
		u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
		if (hw->mac.type == e1000_82575) {
			dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
			dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
A
Alexander Duyck 已提交
4878
		} else {
4879 4880 4881 4882 4883 4884 4885
			dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
			dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
			              E1000_DCA_TXCTRL_CPUID_SHIFT;
		}
		dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
		wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
	}
4886 4887
	if (q_vector->rx.ring) {
		int q = q_vector->rx.ring->reg_idx;
4888 4889
		u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
		if (hw->mac.type == e1000_82575) {
A
Alexander Duyck 已提交
4890
			dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
M
Maciej Sosnowski 已提交
4891
			dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4892 4893 4894 4895
		} else {
			dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
			dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
			              E1000_DCA_RXCTRL_CPUID_SHIFT;
A
Alexander Duyck 已提交
4896
		}
J
Jeb Cramer 已提交
4897 4898 4899 4900 4901
		dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
		dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
		dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
		wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
	}
4902 4903
	q_vector->cpu = cpu;
out_no_update:
J
Jeb Cramer 已提交
4904 4905 4906 4907 4908
	put_cpu();
}

static void igb_setup_dca(struct igb_adapter *adapter)
{
4909
	struct e1000_hw *hw = &adapter->hw;
J
Jeb Cramer 已提交
4910 4911
	int i;

4912
	if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
J
Jeb Cramer 已提交
4913 4914
		return;

4915 4916 4917
	/* Always use CB2 mode, difference is masked in the CB driver. */
	wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);

4918
	for (i = 0; i < adapter->num_q_vectors; i++) {
4919 4920
		adapter->q_vector[i]->cpu = -1;
		igb_update_dca(adapter->q_vector[i]);
J
Jeb Cramer 已提交
4921 4922 4923 4924 4925 4926 4927
	}
}

static int __igb_notify_dca(struct device *dev, void *data)
{
	struct net_device *netdev = dev_get_drvdata(dev);
	struct igb_adapter *adapter = netdev_priv(netdev);
4928
	struct pci_dev *pdev = adapter->pdev;
J
Jeb Cramer 已提交
4929 4930 4931 4932 4933 4934
	struct e1000_hw *hw = &adapter->hw;
	unsigned long event = *(unsigned long *)data;

	switch (event) {
	case DCA_PROVIDER_ADD:
		/* if already enabled, don't do it again */
4935
		if (adapter->flags & IGB_FLAG_DCA_ENABLED)
J
Jeb Cramer 已提交
4936 4937
			break;
		if (dca_add_requester(dev) == 0) {
4938
			adapter->flags |= IGB_FLAG_DCA_ENABLED;
4939
			dev_info(&pdev->dev, "DCA enabled\n");
J
Jeb Cramer 已提交
4940 4941 4942 4943 4944
			igb_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
4945
		if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
J
Jeb Cramer 已提交
4946
			/* without this a class_device is left
4947
			 * hanging around in the sysfs model */
J
Jeb Cramer 已提交
4948
			dca_remove_requester(dev);
4949
			dev_info(&pdev->dev, "DCA disabled\n");
4950
			adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
A
Alexander Duyck 已提交
4951
			wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
J
Jeb Cramer 已提交
4952 4953 4954
		}
		break;
	}
4955

J
Jeb Cramer 已提交
4956
	return 0;
4957 4958
}

J
Jeb Cramer 已提交
4959 4960 4961 4962 4963 4964 4965 4966 4967 4968
static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
                          void *p)
{
	int ret_val;

	ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
	                                 __igb_notify_dca);

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
4969
#endif /* CONFIG_IGB_DCA */
4970

4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049
#ifdef CONFIG_PCI_IOV
static int igb_vf_configure(struct igb_adapter *adapter, int vf)
{
	unsigned char mac_addr[ETH_ALEN];
	struct pci_dev *pdev = adapter->pdev;
	struct e1000_hw *hw = &adapter->hw;
	struct pci_dev *pvfdev;
	unsigned int device_id;
	u16 thisvf_devfn;

	random_ether_addr(mac_addr);
	igb_set_vf_mac(adapter, vf, mac_addr);

	switch (adapter->hw.mac.type) {
	case e1000_82576:
		device_id = IGB_82576_VF_DEV_ID;
		/* VF Stride for 82576 is 2 */
		thisvf_devfn = (pdev->devfn + 0x80 + (vf << 1)) |
			(pdev->devfn & 1);
		break;
	case e1000_i350:
		device_id = IGB_I350_VF_DEV_ID;
		/* VF Stride for I350 is 4 */
		thisvf_devfn = (pdev->devfn + 0x80 + (vf << 2)) |
				(pdev->devfn & 3);
		break;
	default:
		device_id = 0;
		thisvf_devfn = 0;
		break;
	}

	pvfdev = pci_get_device(hw->vendor_id, device_id, NULL);
	while (pvfdev) {
		if (pvfdev->devfn == thisvf_devfn)
			break;
		pvfdev = pci_get_device(hw->vendor_id,
					device_id, pvfdev);
	}

	if (pvfdev)
		adapter->vf_data[vf].vfdev = pvfdev;
	else
		dev_err(&pdev->dev,
			"Couldn't find pci dev ptr for VF %4.4x\n",
			thisvf_devfn);
	return pvfdev != NULL;
}

static int igb_find_enabled_vfs(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
	struct pci_dev *pvfdev;
	u16 vf_devfn = 0;
	u16 vf_stride;
	unsigned int device_id;
	int vfs_found = 0;

	switch (adapter->hw.mac.type) {
	case e1000_82576:
		device_id = IGB_82576_VF_DEV_ID;
		/* VF Stride for 82576 is 2 */
		vf_stride = 2;
		break;
	case e1000_i350:
		device_id = IGB_I350_VF_DEV_ID;
		/* VF Stride for I350 is 4 */
		vf_stride = 4;
		break;
	default:
		device_id = 0;
		vf_stride = 0;
		break;
	}

	vf_devfn = pdev->devfn + 0x80;
	pvfdev = pci_get_device(hw->vendor_id, device_id, NULL);
	while (pvfdev) {
G
Greg Rose 已提交
5050 5051
		if (pvfdev->devfn == vf_devfn &&
		    (pvfdev->bus->number >= pdev->bus->number))
5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074
			vfs_found++;
		vf_devfn += vf_stride;
		pvfdev = pci_get_device(hw->vendor_id,
					device_id, pvfdev);
	}

	return vfs_found;
}

static int igb_check_vf_assignment(struct igb_adapter *adapter)
{
	int i;
	for (i = 0; i < adapter->vfs_allocated_count; i++) {
		if (adapter->vf_data[i].vfdev) {
			if (adapter->vf_data[i].vfdev->dev_flags &
			    PCI_DEV_FLAGS_ASSIGNED)
				return true;
		}
	}
	return false;
}

#endif
5075 5076 5077 5078 5079 5080 5081 5082
static void igb_ping_all_vfs(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 ping;
	int i;

	for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
		ping = E1000_PF_CONTROL_MSG;
5083
		if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
5084 5085 5086 5087 5088
			ping |= E1000_VT_MSGTYPE_CTS;
		igb_write_mbx(hw, &ping, 1, i);
	}
}

5089 5090 5091 5092 5093 5094
static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vmolr = rd32(E1000_VMOLR(vf));
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];

5095
	vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
5096 5097 5098 5099 5100
	                    IGB_VF_FLAG_MULTI_PROMISC);
	vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

	if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
		vmolr |= E1000_VMOLR_MPME;
5101
		vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123 5124 5125 5126 5127 5128
		*msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
	} else {
		/*
		 * if we have hashes and we are clearing a multicast promisc
		 * flag we need to write the hashes to the MTA as this step
		 * was previously skipped
		 */
		if (vf_data->num_vf_mc_hashes > 30) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			int j;
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
	}

	wr32(E1000_VMOLR(vf), vmolr);

	/* there are flags left unprocessed, likely not supported */
	if (*msgbuf & E1000_VT_MSGINFO_MASK)
		return -EINVAL;

	return 0;

}

5129 5130 5131 5132 5133 5134 5135 5136
static int igb_set_vf_multicasts(struct igb_adapter *adapter,
				  u32 *msgbuf, u32 vf)
{
	int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	u16 *hash_list = (u16 *)&msgbuf[1];
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
	int i;

5137
	/* salt away the number of multicast addresses assigned
5138 5139 5140 5141 5142
	 * to this VF for later use to restore when the PF multi cast
	 * list changes
	 */
	vf_data->num_vf_mc_hashes = n;

5143 5144 5145 5146 5147
	/* only up to 30 hash values supported */
	if (n > 30)
		n = 30;

	/* store the hashes for later use */
5148
	for (i = 0; i < n; i++)
5149
		vf_data->vf_mc_hashes[i] = hash_list[i];
5150 5151

	/* Flush and reset the mta with the new values */
5152
	igb_set_rx_mode(adapter->netdev);
5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163

	return 0;
}

static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	struct vf_data_storage *vf_data;
	int i, j;

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
5164 5165 5166
		u32 vmolr = rd32(E1000_VMOLR(i));
		vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);

5167
		vf_data = &adapter->vf_data[i];
5168 5169 5170 5171 5172 5173 5174 5175 5176 5177

		if ((vf_data->num_vf_mc_hashes > 30) ||
		    (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
			vmolr |= E1000_VMOLR_MPME;
		} else if (vf_data->num_vf_mc_hashes) {
			vmolr |= E1000_VMOLR_ROMPE;
			for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
				igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
		}
		wr32(E1000_VMOLR(i), vmolr);
5178 5179 5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
	}
}

static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 pool_mask, reg, vid;
	int i;

	pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);

	/* Find the vlan filter for this id */
	for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
		reg = rd32(E1000_VLVF(i));

		/* remove the vf from the pool */
		reg &= ~pool_mask;

		/* if pool is empty then remove entry from vfta */
		if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
		    (reg & E1000_VLVF_VLANID_ENABLE)) {
			reg = 0;
			vid = reg & E1000_VLVF_VLANID_MASK;
			igb_vfta_set(hw, vid, false);
		}

		wr32(E1000_VLVF(i), reg);
	}
5206 5207

	adapter->vf_data[vf].vlans_enabled = 0;
5208 5209 5210 5211 5212 5213 5214
}

static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 reg, i;

5215 5216 5217 5218 5219
	/* The vlvf table only exists on 82576 hardware and newer */
	if (hw->mac.type < e1000_82576)
		return -1;

	/* we only need to do this if VMDq is enabled */
5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247 5248
	if (!adapter->vfs_allocated_count)
		return -1;

	/* Find the vlan filter for this id */
	for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
		reg = rd32(E1000_VLVF(i));
		if ((reg & E1000_VLVF_VLANID_ENABLE) &&
		    vid == (reg & E1000_VLVF_VLANID_MASK))
			break;
	}

	if (add) {
		if (i == E1000_VLVF_ARRAY_SIZE) {
			/* Did not find a matching VLAN ID entry that was
			 * enabled.  Search for a free filter entry, i.e.
			 * one without the enable bit set
			 */
			for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
				reg = rd32(E1000_VLVF(i));
				if (!(reg & E1000_VLVF_VLANID_ENABLE))
					break;
			}
		}
		if (i < E1000_VLVF_ARRAY_SIZE) {
			/* Found an enabled/available entry */
			reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);

			/* if !enabled we need to set this up in vfta */
			if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
5249 5250
				/* add VID to filter table */
				igb_vfta_set(hw, vid, true);
5251 5252
				reg |= E1000_VLVF_VLANID_ENABLE;
			}
A
Alexander Duyck 已提交
5253 5254
			reg &= ~E1000_VLVF_VLANID_MASK;
			reg |= vid;
5255
			wr32(E1000_VLVF(i), reg);
5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269 5270

			/* do not modify RLPML for PF devices */
			if (vf >= adapter->vfs_allocated_count)
				return 0;

			if (!adapter->vf_data[vf].vlans_enabled) {
				u32 size;
				reg = rd32(E1000_VMOLR(vf));
				size = reg & E1000_VMOLR_RLPML_MASK;
				size += 4;
				reg &= ~E1000_VMOLR_RLPML_MASK;
				reg |= size;
				wr32(E1000_VMOLR(vf), reg);
			}

5271
			adapter->vf_data[vf].vlans_enabled++;
5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282
		}
	} else {
		if (i < E1000_VLVF_ARRAY_SIZE) {
			/* remove vf from the pool */
			reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
			/* if pool is empty then remove entry from vfta */
			if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
				reg = 0;
				igb_vfta_set(hw, vid, false);
			}
			wr32(E1000_VLVF(i), reg);
5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297

			/* do not modify RLPML for PF devices */
			if (vf >= adapter->vfs_allocated_count)
				return 0;

			adapter->vf_data[vf].vlans_enabled--;
			if (!adapter->vf_data[vf].vlans_enabled) {
				u32 size;
				reg = rd32(E1000_VMOLR(vf));
				size = reg & E1000_VMOLR_RLPML_MASK;
				size -= 4;
				reg &= ~E1000_VMOLR_RLPML_MASK;
				reg |= size;
				wr32(E1000_VMOLR(vf), reg);
			}
5298 5299
		}
	}
5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348
	return 0;
}

static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;

	if (vid)
		wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
	else
		wr32(E1000_VMVIR(vf), 0);
}

static int igb_ndo_set_vf_vlan(struct net_device *netdev,
			       int vf, u16 vlan, u8 qos)
{
	int err = 0;
	struct igb_adapter *adapter = netdev_priv(netdev);

	if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
		return -EINVAL;
	if (vlan || qos) {
		err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
		if (err)
			goto out;
		igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
		igb_set_vmolr(adapter, vf, !vlan);
		adapter->vf_data[vf].pf_vlan = vlan;
		adapter->vf_data[vf].pf_qos = qos;
		dev_info(&adapter->pdev->dev,
			 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
		if (test_bit(__IGB_DOWN, &adapter->state)) {
			dev_warn(&adapter->pdev->dev,
				 "The VF VLAN has been set,"
				 " but the PF device is not up.\n");
			dev_warn(&adapter->pdev->dev,
				 "Bring the PF device up before"
				 " attempting to use the VF device.\n");
		}
	} else {
		igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
				   false, vf);
		igb_set_vmvir(adapter, vlan, vf);
		igb_set_vmolr(adapter, vf, true);
		adapter->vf_data[vf].pf_vlan = 0;
		adapter->vf_data[vf].pf_qos = 0;
       }
out:
       return err;
5349 5350 5351 5352 5353 5354 5355 5356 5357 5358
}

static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
{
	int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
	int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);

	return igb_vlvf_set(adapter, vid, add, vf);
}

5359
static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
5360
{
G
Greg Rose 已提交
5361 5362
	/* clear flags - except flag that indicates PF has set the MAC */
	adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
5363
	adapter->vf_data[vf].last_nack = jiffies;
5364 5365

	/* reset offloads to defaults */
5366
	igb_set_vmolr(adapter, vf, true);
5367 5368 5369

	/* reset vlans for device */
	igb_clear_vf_vfta(adapter, vf);
5370 5371 5372 5373 5374 5375
	if (adapter->vf_data[vf].pf_vlan)
		igb_ndo_set_vf_vlan(adapter->netdev, vf,
				    adapter->vf_data[vf].pf_vlan,
				    adapter->vf_data[vf].pf_qos);
	else
		igb_clear_vf_vfta(adapter, vf);
5376 5377 5378 5379 5380

	/* reset multicast table array for vf */
	adapter->vf_data[vf].num_vf_mc_hashes = 0;

	/* Flush and reset the mta with the new values */
5381
	igb_set_rx_mode(adapter->netdev);
5382 5383
}

5384 5385 5386 5387 5388
static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
{
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;

	/* generate a new mac address as we were hotplug removed/added */
5389 5390
	if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
		random_ether_addr(vf_mac);
5391 5392 5393 5394 5395 5396

	/* process remaining reset events */
	igb_vf_reset(adapter, vf);
}

static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
5397 5398 5399
{
	struct e1000_hw *hw = &adapter->hw;
	unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5400
	int rar_entry = hw->mac.rar_entry_count - (vf + 1);
5401 5402 5403 5404
	u32 reg, msgbuf[3];
	u8 *addr = (u8 *)(&msgbuf[1]);

	/* process all the same items cleared in a function level reset */
5405
	igb_vf_reset(adapter, vf);
5406 5407

	/* set vf mac address */
5408
	igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
5409 5410 5411 5412 5413 5414 5415

	/* enable transmit and receive for vf */
	reg = rd32(E1000_VFTE);
	wr32(E1000_VFTE, reg | (1 << vf));
	reg = rd32(E1000_VFRE);
	wr32(E1000_VFRE, reg | (1 << vf));

G
Greg Rose 已提交
5416
	adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
5417 5418 5419 5420 5421 5422 5423 5424 5425

	/* reply to reset with ack and vf mac address */
	msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
	memcpy(addr, vf_mac, 6);
	igb_write_mbx(hw, msgbuf, 3, vf);
}

static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
{
G
Greg Rose 已提交
5426 5427 5428 5429
	/*
	 * The VF MAC Address is stored in a packed array of bytes
	 * starting at the second 32 bit word of the msg array
	 */
5430 5431
	unsigned char *addr = (char *)&msg[1];
	int err = -1;
5432

5433 5434
	if (is_valid_ether_addr(addr))
		err = igb_set_vf_mac(adapter, vf, addr);
5435

5436
	return err;
5437 5438 5439 5440 5441
}

static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
{
	struct e1000_hw *hw = &adapter->hw;
5442
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5443 5444 5445
	u32 msg = E1000_VT_MSGTYPE_NACK;

	/* if device isn't clear to send it shouldn't be reading either */
5446 5447
	if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
	    time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
5448
		igb_write_mbx(hw, &msg, 1, vf);
5449
		vf_data->last_nack = jiffies;
5450 5451 5452
	}
}

5453
static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
5454
{
5455 5456
	struct pci_dev *pdev = adapter->pdev;
	u32 msgbuf[E1000_VFMAILBOX_SIZE];
5457
	struct e1000_hw *hw = &adapter->hw;
5458
	struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5459 5460
	s32 retval;

5461
	retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
5462

5463 5464
	if (retval) {
		/* if receive failed revoke VF CTS stats and restart init */
5465
		dev_err(&pdev->dev, "Error receiving message from VF\n");
5466 5467 5468 5469 5470
		vf_data->flags &= ~IGB_VF_FLAG_CTS;
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
			return;
		goto out;
	}
5471 5472 5473

	/* this is a message we already processed, do nothing */
	if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
5474
		return;
5475 5476 5477 5478 5479 5480 5481 5482

	/*
	 * until the vf completes a reset it should not be
	 * allowed to start any configuration.
	 */

	if (msgbuf[0] == E1000_VF_RESET) {
		igb_vf_reset_msg(adapter, vf);
5483
		return;
5484 5485
	}

5486
	if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
5487 5488 5489 5490
		if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
			return;
		retval = -1;
		goto out;
5491 5492 5493 5494
	}

	switch ((msgbuf[0] & 0xFFFF)) {
	case E1000_VF_SET_MAC_ADDR:
5495 5496 5497 5498 5499 5500 5501 5502
		retval = -EINVAL;
		if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
			retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
		else
			dev_warn(&pdev->dev,
				 "VF %d attempted to override administratively "
				 "set MAC address\nReload the VF driver to "
				 "resume operations\n", vf);
5503
		break;
5504 5505 5506
	case E1000_VF_SET_PROMISC:
		retval = igb_set_vf_promisc(adapter, msgbuf, vf);
		break;
5507 5508 5509 5510 5511 5512 5513
	case E1000_VF_SET_MULTICAST:
		retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
		break;
	case E1000_VF_SET_LPE:
		retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
		break;
	case E1000_VF_SET_VLAN:
5514 5515 5516 5517 5518 5519
		retval = -1;
		if (vf_data->pf_vlan)
			dev_warn(&pdev->dev,
				 "VF %d attempted to override administratively "
				 "set VLAN tag\nReload the VF driver to "
				 "resume operations\n", vf);
5520 5521
		else
			retval = igb_set_vf_vlan(adapter, msgbuf, vf);
5522 5523
		break;
	default:
5524
		dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
5525 5526 5527 5528
		retval = -1;
		break;
	}

5529 5530
	msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
out:
5531 5532 5533 5534 5535 5536 5537
	/* notify the VF of the results of what it sent us */
	if (retval)
		msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
	else
		msgbuf[0] |= E1000_VT_MSGTYPE_ACK;

	igb_write_mbx(hw, msgbuf, 1, vf);
5538
}
5539

5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
static void igb_msg_task(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 vf;

	for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
		/* process any reset requests */
		if (!igb_check_for_rst(hw, vf))
			igb_vf_reset_event(adapter, vf);

		/* process any messages pending */
		if (!igb_check_for_msg(hw, vf))
			igb_rcv_msg_from_vf(adapter, vf);

		/* process any acks */
		if (!igb_check_for_ack(hw, vf))
			igb_rcv_ack_from_vf(adapter, vf);
	}
5558 5559
}

5560 5561 5562 5563 5564 5565 5566
/**
 *  igb_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
L
Lucas De Marchi 已提交
5567 5568
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586
 **/
static void igb_set_uta(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82576 hardware and newer */
	if (hw->mac.type < e1000_82576)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!adapter->vfs_allocated_count)
		return;

	for (i = 0; i < hw->mac.uta_reg_count; i++)
		array_wr32(E1000_UTA, i, ~0);
}

5587 5588 5589 5590 5591 5592 5593
/**
 * igb_intr_msi - Interrupt Handler
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t igb_intr_msi(int irq, void *data)
{
5594 5595
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
5596 5597 5598 5599
	struct e1000_hw *hw = &adapter->hw;
	/* read ICR disables interrupts using IAM */
	u32 icr = rd32(E1000_ICR);

5600
	igb_write_itr(q_vector);
5601

5602 5603 5604
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

5605
	if (icr & E1000_ICR_DOUTSYNC) {
5606 5607 5608 5609
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

5610 5611 5612 5613 5614 5615
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

5616
	napi_schedule(&q_vector->napi);
5617 5618 5619 5620 5621

	return IRQ_HANDLED;
}

/**
5622
 * igb_intr - Legacy Interrupt Handler
5623 5624 5625 5626 5627
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t igb_intr(int irq, void *data)
{
5628 5629
	struct igb_adapter *adapter = data;
	struct igb_q_vector *q_vector = adapter->q_vector[0];
5630 5631 5632 5633 5634 5635 5636 5637 5638 5639
	struct e1000_hw *hw = &adapter->hw;
	/* Interrupt Auto-Mask...upon reading ICR, interrupts are masked.  No
	 * need for the IMC write */
	u32 icr = rd32(E1000_ICR);

	/* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
	 * not set, then the adapter didn't send an interrupt */
	if (!(icr & E1000_ICR_INT_ASSERTED))
		return IRQ_NONE;

5640 5641
	igb_write_itr(q_vector);

5642 5643 5644
	if (icr & E1000_ICR_DRSTA)
		schedule_work(&adapter->reset_task);

5645
	if (icr & E1000_ICR_DOUTSYNC) {
5646 5647 5648 5649
		/* HW is reporting DMA is out of sync */
		adapter->stats.doosync++;
	}

5650 5651 5652 5653 5654 5655 5656
	if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
		hw->mac.get_link_status = 1;
		/* guard against interrupt when we're going down */
		if (!test_bit(__IGB_DOWN, &adapter->state))
			mod_timer(&adapter->watchdog_timer, jiffies + 1);
	}

5657
	napi_schedule(&q_vector->napi);
5658 5659 5660 5661

	return IRQ_HANDLED;
}

5662
static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
5663
{
5664
	struct igb_adapter *adapter = q_vector->adapter;
5665
	struct e1000_hw *hw = &adapter->hw;
5666

5667 5668 5669 5670
	if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
	    (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
		if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
			igb_set_itr(q_vector);
5671
		else
5672
			igb_update_ring_itr(q_vector);
5673 5674
	}

5675 5676
	if (!test_bit(__IGB_DOWN, &adapter->state)) {
		if (adapter->msix_entries)
5677
			wr32(E1000_EIMS, q_vector->eims_value);
5678 5679 5680
		else
			igb_irq_enable(adapter);
	}
5681 5682
}

5683 5684 5685 5686 5687 5688
/**
 * igb_poll - NAPI Rx polling callback
 * @napi: napi polling structure
 * @budget: count of how many packets we should handle
 **/
static int igb_poll(struct napi_struct *napi, int budget)
5689
{
5690 5691 5692
	struct igb_q_vector *q_vector = container_of(napi,
	                                             struct igb_q_vector,
	                                             napi);
5693
	bool clean_complete = true;
5694

5695
#ifdef CONFIG_IGB_DCA
5696 5697
	if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
		igb_update_dca(q_vector);
J
Jeb Cramer 已提交
5698
#endif
5699
	if (q_vector->tx.ring)
5700
		clean_complete = igb_clean_tx_irq(q_vector);
5701

5702
	if (q_vector->rx.ring)
5703
		clean_complete &= igb_clean_rx_irq(q_vector, budget);
5704

5705 5706 5707
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;
5708

5709
	/* If not enough Rx work done, exit the polling mode */
5710 5711
	napi_complete(napi);
	igb_ring_irq_enable(q_vector);
5712

5713
	return 0;
5714
}
A
Al Viro 已提交
5715

5716
/**
5717
 * igb_systim_to_hwtstamp - convert system time value to hw timestamp
5718
 * @adapter: board private structure
5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730
 * @shhwtstamps: timestamp structure to update
 * @regval: unsigned 64bit system time value.
 *
 * We need to convert the system time value stored in the RX/TXSTMP registers
 * into a hwtstamp which can be used by the upper level timestamping functions
 */
static void igb_systim_to_hwtstamp(struct igb_adapter *adapter,
                                   struct skb_shared_hwtstamps *shhwtstamps,
                                   u64 regval)
{
	u64 ns;

5731 5732 5733 5734
	/*
	 * The 82580 starts with 1ns at bit 0 in RX/TXSTMPL, shift this up to
	 * 24 to match clock shift we setup earlier.
	 */
5735
	if (adapter->hw.mac.type >= e1000_82580)
5736 5737
		regval <<= IGB_82580_TSYNC_SHIFT;

5738 5739 5740 5741 5742 5743 5744 5745 5746 5747
	ns = timecounter_cyc2time(&adapter->clock, regval);
	timecompare_update(&adapter->compare, ns);
	memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
	shhwtstamps->hwtstamp = ns_to_ktime(ns);
	shhwtstamps->syststamp = timecompare_transform(&adapter->compare, ns);
}

/**
 * igb_tx_hwtstamp - utility function which checks for TX time stamp
 * @q_vector: pointer to q_vector containing needed info
5748
 * @buffer: pointer to igb_tx_buffer structure
5749 5750 5751 5752 5753
 *
 * If we were asked to do hardware stamping and such a time stamp is
 * available, then it must have been for this skb here because we only
 * allow only one such packet into the queue.
 */
5754 5755
static void igb_tx_hwtstamp(struct igb_q_vector *q_vector,
			    struct igb_tx_buffer *buffer_info)
5756
{
5757
	struct igb_adapter *adapter = q_vector->adapter;
5758
	struct e1000_hw *hw = &adapter->hw;
5759 5760
	struct skb_shared_hwtstamps shhwtstamps;
	u64 regval;
5761

5762
	/* if skb does not support hw timestamp or TX stamp not valid exit */
5763
	if (likely(!(buffer_info->tx_flags & IGB_TX_FLAGS_TSTAMP)) ||
5764 5765 5766 5767 5768 5769 5770
	    !(rd32(E1000_TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID))
		return;

	regval = rd32(E1000_TXSTMPL);
	regval |= (u64)rd32(E1000_TXSTMPH) << 32;

	igb_systim_to_hwtstamp(adapter, &shhwtstamps, regval);
5771
	skb_tstamp_tx(buffer_info->skb, &shhwtstamps);
5772 5773
}

5774 5775
/**
 * igb_clean_tx_irq - Reclaim resources after transmit completes
5776
 * @q_vector: pointer to q_vector containing needed info
5777 5778
 * returns true if ring is completely cleaned
 **/
5779
static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
5780
{
5781
	struct igb_adapter *adapter = q_vector->adapter;
5782
	struct igb_ring *tx_ring = q_vector->tx.ring;
5783
	struct igb_tx_buffer *tx_buffer;
5784
	union e1000_adv_tx_desc *tx_desc, *eop_desc;
5785
	unsigned int total_bytes = 0, total_packets = 0;
5786
	unsigned int budget = q_vector->tx.work_limit;
5787
	unsigned int i = tx_ring->next_to_clean;
5788

5789 5790
	if (test_bit(__IGB_DOWN, &adapter->state))
		return true;
A
Alexander Duyck 已提交
5791

5792
	tx_buffer = &tx_ring->tx_buffer_info[i];
5793
	tx_desc = IGB_TX_DESC(tx_ring, i);
5794
	i -= tx_ring->count;
5795

5796
	for (; budget; budget--) {
5797
		eop_desc = tx_buffer->next_to_watch;
5798

5799 5800 5801 5802 5803 5804
		/* prevent any other reads prior to eop_desc */
		rmb();

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;
5805 5806 5807 5808 5809

		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
			break;

5810 5811
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
5812

5813 5814 5815
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;
5816

5817 5818 5819 5820 5821 5822
		/* retrieve hardware timestamp */
		igb_tx_hwtstamp(q_vector, tx_buffer);

		/* free the skb */
		dev_kfree_skb_any(tx_buffer->skb);
		tx_buffer->skb = NULL;
5823

5824 5825 5826 5827 5828 5829 5830 5831 5832
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 tx_buffer->dma,
				 tx_buffer->length,
				 DMA_TO_DEVICE);

		/* clear last DMA location and unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer->dma = 0;
5833

5834 5835
			tx_buffer++;
			tx_desc++;
5836
			i++;
5837 5838
			if (unlikely(!i)) {
				i -= tx_ring->count;
5839
				tx_buffer = tx_ring->tx_buffer_info;
5840 5841
				tx_desc = IGB_TX_DESC(tx_ring, 0);
			}
5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863

			/* unmap any remaining paged data */
			if (tx_buffer->dma) {
				dma_unmap_page(tx_ring->dev,
					       tx_buffer->dma,
					       tx_buffer->length,
					       DMA_TO_DEVICE);
			}
		}

		/* clear last DMA location */
		tx_buffer->dma = 0;

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IGB_TX_DESC(tx_ring, 0);
		}
A
Alexander Duyck 已提交
5864 5865
	}

5866 5867
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);
5868
	i += tx_ring->count;
5869
	tx_ring->next_to_clean = i;
5870 5871 5872 5873
	u64_stats_update_begin(&tx_ring->tx_syncp);
	tx_ring->tx_stats.bytes += total_bytes;
	tx_ring->tx_stats.packets += total_packets;
	u64_stats_update_end(&tx_ring->tx_syncp);
5874 5875
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
5876

5877
	if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
5878
		struct e1000_hw *hw = &adapter->hw;
E
Eric Dumazet 已提交
5879

5880
		eop_desc = tx_buffer->next_to_watch;
5881 5882 5883

		/* Detect a transmit hang in hardware, this serializes the
		 * check with the clearing of time_stamp and movement of i */
5884
		clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
5885 5886
		if (eop_desc &&
		    time_after(jiffies, tx_buffer->time_stamp +
5887 5888
			       (adapter->tx_timeout_factor * HZ)) &&
		    !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
5889 5890

			/* detected Tx unit hang */
5891
			dev_err(tx_ring->dev,
5892
				"Detected Tx Unit Hang\n"
A
Alexander Duyck 已提交
5893
				"  Tx Queue             <%d>\n"
5894 5895 5896 5897 5898 5899
				"  TDH                  <%x>\n"
				"  TDT                  <%x>\n"
				"  next_to_use          <%x>\n"
				"  next_to_clean        <%x>\n"
				"buffer_info[next_to_clean]\n"
				"  time_stamp           <%lx>\n"
5900
				"  next_to_watch        <%p>\n"
5901 5902
				"  jiffies              <%lx>\n"
				"  desc.status          <%x>\n",
A
Alexander Duyck 已提交
5903
				tx_ring->queue_index,
5904
				rd32(E1000_TDH(tx_ring->reg_idx)),
5905
				readl(tx_ring->tail),
5906 5907
				tx_ring->next_to_use,
				tx_ring->next_to_clean,
5908 5909
				tx_buffer->time_stamp,
				eop_desc,
5910
				jiffies,
A
Alexander Duyck 已提交
5911
				eop_desc->wb.status);
5912 5913 5914 5915 5916
			netif_stop_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			/* we are about to reset, no point in enabling stuff */
			return true;
5917 5918
		}
	}
5919 5920 5921 5922 5923 5924 5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939

	if (unlikely(total_packets &&
		     netif_carrier_ok(tx_ring->netdev) &&
		     igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index) &&
		    !(test_bit(__IGB_DOWN, &adapter->state))) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);

			u64_stats_update_begin(&tx_ring->tx_syncp);
			tx_ring->tx_stats.restart_queue++;
			u64_stats_update_end(&tx_ring->tx_syncp);
		}
	}

	return !!budget;
5940 5941
}

5942
static inline void igb_rx_checksum(struct igb_ring *ring,
5943 5944
				   union e1000_adv_rx_desc *rx_desc,
				   struct sk_buff *skb)
5945
{
5946
	skb_checksum_none_assert(skb);
5947

5948
	/* Ignore Checksum bit is set */
5949
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
5950 5951 5952 5953
		return;

	/* Rx checksum disabled via ethtool */
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
5954
		return;
5955

5956
	/* TCP/UDP checksum error bit is set */
5957 5958 5959
	if (igb_test_staterr(rx_desc,
			     E1000_RXDEXT_STATERR_TCPE |
			     E1000_RXDEXT_STATERR_IPE)) {
5960 5961 5962 5963 5964
		/*
		 * work around errata with sctp packets where the TCPE aka
		 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
		 * packets, (aka let the stack check the crc32c)
		 */
5965 5966
		if (!((skb->len == 60) &&
		      test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
E
Eric Dumazet 已提交
5967
			u64_stats_update_begin(&ring->rx_syncp);
5968
			ring->rx_stats.csum_err++;
E
Eric Dumazet 已提交
5969 5970
			u64_stats_update_end(&ring->rx_syncp);
		}
5971 5972 5973 5974
		/* let the stack verify checksum errors */
		return;
	}
	/* It must be a TCP or UDP packet with a valid checksum */
5975 5976
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
				      E1000_RXD_STAT_UDPCS))
5977 5978
		skb->ip_summed = CHECKSUM_UNNECESSARY;

5979 5980
	dev_dbg(ring->dev, "cksum success: bits %08X\n",
		le32_to_cpu(rx_desc->wb.upper.status_error));
5981 5982
}

5983 5984 5985 5986 5987 5988 5989 5990
static inline void igb_rx_hash(struct igb_ring *ring,
			       union e1000_adv_rx_desc *rx_desc,
			       struct sk_buff *skb)
{
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
}

5991 5992 5993
static void igb_rx_hwtstamp(struct igb_q_vector *q_vector,
			    union e1000_adv_rx_desc *rx_desc,
			    struct sk_buff *skb)
5994 5995 5996 5997 5998
{
	struct igb_adapter *adapter = q_vector->adapter;
	struct e1000_hw *hw = &adapter->hw;
	u64 regval;

5999 6000 6001 6002
	if (!igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP |
				       E1000_RXDADV_STAT_TS))
		return;

6003 6004 6005 6006 6007 6008 6009 6010
	/*
	 * If this bit is set, then the RX registers contain the time stamp. No
	 * other packet will be time stamped until we read these registers, so
	 * read the registers to make them available again. Because only one
	 * packet can be time stamped at a time, we know that the register
	 * values must belong to this one here and therefore we don't need to
	 * compare any of the additional attributes stored for it.
	 *
6011
	 * If nothing went wrong, then it should have a shared tx_flags that we
6012 6013
	 * can turn into a skb_shared_hwtstamps.
	 */
6014
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP)) {
N
Nick Nunley 已提交
6015 6016 6017 6018 6019 6020 6021
		u32 *stamp = (u32 *)skb->data;
		regval = le32_to_cpu(*(stamp + 2));
		regval |= (u64)le32_to_cpu(*(stamp + 3)) << 32;
		skb_pull(skb, IGB_TS_HDR_LEN);
	} else {
		if(!(rd32(E1000_TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
			return;
6022

N
Nick Nunley 已提交
6023 6024 6025
		regval = rd32(E1000_RXSTMPL);
		regval |= (u64)rd32(E1000_RXSTMPH) << 32;
	}
6026 6027 6028

	igb_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), regval);
}
6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045

static void igb_rx_vlan(struct igb_ring *ring,
			union e1000_adv_rx_desc *rx_desc,
			struct sk_buff *skb)
{
	if (igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
		u16 vid;
		if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
		    test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags))
			vid = be16_to_cpu(rx_desc->wb.upper.vlan);
		else
			vid = le16_to_cpu(rx_desc->wb.upper.vlan);

		__vlan_hwaccel_put_tag(skb, vid);
	}
}

6046
static inline u16 igb_get_hlen(union e1000_adv_rx_desc *rx_desc)
6047 6048 6049 6050 6051 6052 6053
{
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
	           E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
6054 6055
	if (hlen > IGB_RX_HDR_LEN)
		hlen = IGB_RX_HDR_LEN;
6056 6057 6058
	return hlen;
}

6059
static bool igb_clean_rx_irq(struct igb_q_vector *q_vector, int budget)
6060
{
6061
	struct igb_ring *rx_ring = q_vector->rx.ring;
6062 6063
	union e1000_adv_rx_desc *rx_desc;
	const int current_node = numa_node_id();
6064
	unsigned int total_bytes = 0, total_packets = 0;
6065 6066
	u16 cleaned_count = igb_desc_unused(rx_ring);
	u16 i = rx_ring->next_to_clean;
6067

6068
	rx_desc = IGB_RX_DESC(rx_ring, i);
6069

6070
	while (igb_test_staterr(rx_desc, E1000_RXD_STAT_DD)) {
6071
		struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
6072 6073
		struct sk_buff *skb = buffer_info->skb;
		union e1000_adv_rx_desc *next_rxd;
6074

6075
		buffer_info->skb = NULL;
6076
		prefetch(skb->data);
6077 6078 6079 6080

		i++;
		if (i == rx_ring->count)
			i = 0;
6081

6082
		next_rxd = IGB_RX_DESC(rx_ring, i);
6083
		prefetch(next_rxd);
6084

6085 6086 6087 6088 6089 6090
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
6091

6092 6093 6094
		if (!skb_is_nonlinear(skb)) {
			__skb_put(skb, igb_get_hlen(rx_desc));
			dma_unmap_single(rx_ring->dev, buffer_info->dma,
6095
					 IGB_RX_HDR_LEN,
6096
					 DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
6097
			buffer_info->dma = 0;
6098 6099
		}

6100 6101
		if (rx_desc->wb.upper.length) {
			u16 length = le16_to_cpu(rx_desc->wb.upper.length);
6102

K
Koki Sanagi 已提交
6103
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
6104 6105 6106 6107
						buffer_info->page,
						buffer_info->page_offset,
						length);

6108 6109
			skb->len += length;
			skb->data_len += length;
6110
			skb->truesize += PAGE_SIZE / 2;
6111

6112 6113
			if ((page_count(buffer_info->page) != 1) ||
			    (page_to_nid(buffer_info->page) != current_node))
6114 6115 6116
				buffer_info->page = NULL;
			else
				get_page(buffer_info->page);
6117

6118 6119 6120
			dma_unmap_page(rx_ring->dev, buffer_info->page_dma,
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
			buffer_info->page_dma = 0;
6121 6122
		}

6123
		if (!igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)) {
6124 6125
			struct igb_rx_buffer *next_buffer;
			next_buffer = &rx_ring->rx_buffer_info[i];
6126 6127 6128 6129
			buffer_info->skb = next_buffer->skb;
			buffer_info->dma = next_buffer->dma;
			next_buffer->skb = skb;
			next_buffer->dma = 0;
6130 6131
			goto next_desc;
		}
6132

B
Ben Greear 已提交
6133 6134 6135
		if (unlikely((igb_test_staterr(rx_desc,
					       E1000_RXDEXT_ERR_FRAME_ERR_MASK))
			     && !(rx_ring->netdev->features & NETIF_F_RXALL))) {
6136
			dev_kfree_skb_any(skb);
6137 6138 6139
			goto next_desc;
		}

6140
		igb_rx_hwtstamp(q_vector, rx_desc, skb);
6141
		igb_rx_hash(rx_ring, rx_desc, skb);
6142
		igb_rx_checksum(rx_ring, rx_desc, skb);
6143
		igb_rx_vlan(rx_ring, rx_desc, skb);
6144 6145 6146 6147 6148 6149

		total_bytes += skb->len;
		total_packets++;

		skb->protocol = eth_type_trans(skb, rx_ring->netdev);

J
Jiri Pirko 已提交
6150
		napi_gro_receive(&q_vector->napi, skb);
6151

6152
		budget--;
6153
next_desc:
6154 6155 6156 6157
		if (!budget)
			break;

		cleaned_count++;
6158 6159
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
6160
			igb_alloc_rx_buffers(rx_ring, cleaned_count);
6161 6162 6163 6164 6165 6166
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
	}
6167

6168
	rx_ring->next_to_clean = i;
E
Eric Dumazet 已提交
6169
	u64_stats_update_begin(&rx_ring->rx_syncp);
6170 6171
	rx_ring->rx_stats.packets += total_packets;
	rx_ring->rx_stats.bytes += total_bytes;
E
Eric Dumazet 已提交
6172
	u64_stats_update_end(&rx_ring->rx_syncp);
6173 6174
	q_vector->rx.total_packets += total_packets;
	q_vector->rx.total_bytes += total_bytes;
6175 6176

	if (cleaned_count)
6177
		igb_alloc_rx_buffers(rx_ring, cleaned_count);
6178

6179
	return !!budget;
6180 6181
}

6182
static bool igb_alloc_mapped_skb(struct igb_ring *rx_ring,
6183
				 struct igb_rx_buffer *bi)
6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216
{
	struct sk_buff *skb = bi->skb;
	dma_addr_t dma = bi->dma;

	if (dma)
		return true;

	if (likely(!skb)) {
		skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
						IGB_RX_HDR_LEN);
		bi->skb = skb;
		if (!skb) {
			rx_ring->rx_stats.alloc_failed++;
			return false;
		}

		/* initialize skb for ring */
		skb_record_rx_queue(skb, rx_ring->queue_index);
	}

	dma = dma_map_single(rx_ring->dev, skb->data,
			     IGB_RX_HDR_LEN, DMA_FROM_DEVICE);

	if (dma_mapping_error(rx_ring->dev, dma)) {
		rx_ring->rx_stats.alloc_failed++;
		return false;
	}

	bi->dma = dma;
	return true;
}

static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
6217
				  struct igb_rx_buffer *bi)
6218 6219 6220 6221 6222 6223 6224 6225 6226
{
	struct page *page = bi->page;
	dma_addr_t page_dma = bi->page_dma;
	unsigned int page_offset = bi->page_offset ^ (PAGE_SIZE / 2);

	if (page_dma)
		return true;

	if (!page) {
6227
		page = alloc_page(GFP_ATOMIC | __GFP_COLD);
6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248
		bi->page = page;
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_failed++;
			return false;
		}
	}

	page_dma = dma_map_page(rx_ring->dev, page,
				page_offset, PAGE_SIZE / 2,
				DMA_FROM_DEVICE);

	if (dma_mapping_error(rx_ring->dev, page_dma)) {
		rx_ring->rx_stats.alloc_failed++;
		return false;
	}

	bi->page_dma = page_dma;
	bi->page_offset = page_offset;
	return true;
}

6249
/**
6250
 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
6251 6252
 * @adapter: address of board private structure
 **/
6253
void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
6254 6255
{
	union e1000_adv_rx_desc *rx_desc;
6256
	struct igb_rx_buffer *bi;
6257
	u16 i = rx_ring->next_to_use;
6258

6259
	rx_desc = IGB_RX_DESC(rx_ring, i);
6260
	bi = &rx_ring->rx_buffer_info[i];
6261
	i -= rx_ring->count;
6262 6263

	while (cleaned_count--) {
6264 6265
		if (!igb_alloc_mapped_skb(rx_ring, bi))
			break;
6266

6267 6268 6269
		/* Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info. */
		rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
6270

6271 6272 6273 6274
		if (!igb_alloc_mapped_page(rx_ring, bi))
			break;

		rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
6275

6276 6277
		rx_desc++;
		bi++;
6278
		i++;
6279
		if (unlikely(!i)) {
6280
			rx_desc = IGB_RX_DESC(rx_ring, 0);
6281
			bi = rx_ring->rx_buffer_info;
6282 6283 6284 6285 6286
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
6287 6288
	}

6289 6290
	i += rx_ring->count;

6291 6292 6293 6294 6295 6296 6297 6298
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64). */
		wmb();
6299
		writel(i, rx_ring->tail);
6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321
	}
}

/**
 * igb_mii_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct mii_ioctl_data *data = if_mii(ifr);

	if (adapter->hw.phy.media_type != e1000_media_type_copper)
		return -EOPNOTSUPP;

	switch (cmd) {
	case SIOCGMIIPHY:
		data->phy_id = adapter->hw.phy.addr;
		break;
	case SIOCGMIIREG:
6322 6323
		if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
		                     &data->val_out))
6324 6325 6326 6327 6328 6329 6330 6331 6332
			return -EIO;
		break;
	case SIOCSMIIREG:
	default:
		return -EOPNOTSUPP;
	}
	return 0;
}

6333 6334 6335 6336 6337 6338
/**
 * igb_hwtstamp_ioctl - control hardware time stamping
 * @netdev:
 * @ifreq:
 * @cmd:
 *
6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350
 * Outgoing time stamping can be enabled and disabled. Play nice and
 * disable it when requested, although it shouldn't case any overhead
 * when no packet needs it. At most one packet in the queue may be
 * marked for time stamping, otherwise it would be impossible to tell
 * for sure to which packet the hardware time stamp belongs.
 *
 * Incoming time stamping has to be configured via the hardware
 * filters. Not all combinations are supported, in particular event
 * type has to be specified. Matching the kind of event packet is
 * not supported, with the exception of "all V2 events regardless of
 * level 2 or 4".
 *
6351 6352 6353 6354
 **/
static int igb_hwtstamp_ioctl(struct net_device *netdev,
			      struct ifreq *ifr, int cmd)
{
6355 6356
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
6357
	struct hwtstamp_config config;
6358 6359
	u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
	u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
6360
	u32 tsync_rx_cfg = 0;
6361 6362
	bool is_l4 = false;
	bool is_l2 = false;
6363
	u32 regval;
6364 6365 6366 6367 6368 6369 6370 6371

	if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
		return -EFAULT;

	/* reserved for future extensions */
	if (config.flags)
		return -EINVAL;

6372 6373
	switch (config.tx_type) {
	case HWTSTAMP_TX_OFF:
6374
		tsync_tx_ctl = 0;
6375 6376 6377 6378 6379 6380 6381 6382
	case HWTSTAMP_TX_ON:
		break;
	default:
		return -ERANGE;
	}

	switch (config.rx_filter) {
	case HWTSTAMP_FILTER_NONE:
6383
		tsync_rx_ctl = 0;
6384 6385 6386 6387 6388 6389 6390 6391 6392 6393
		break;
	case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
	case HWTSTAMP_FILTER_ALL:
		/*
		 * register TSYNCRXCFG must be set, therefore it is not
		 * possible to time stamp both Sync and Delay_Req messages
		 * => fall back to time stamping all packets
		 */
6394
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
6395 6396 6397
		config.rx_filter = HWTSTAMP_FILTER_ALL;
		break;
	case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
6398
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
6399
		tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE;
6400
		is_l4 = true;
6401 6402
		break;
	case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
6403
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
6404
		tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE;
6405
		is_l4 = true;
6406 6407 6408
		break;
	case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
6409
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
6410
		tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE;
6411 6412
		is_l2 = true;
		is_l4 = true;
6413 6414 6415 6416
		config.rx_filter = HWTSTAMP_FILTER_SOME;
		break;
	case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
	case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
6417
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
6418
		tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE;
6419 6420
		is_l2 = true;
		is_l4 = true;
6421 6422 6423 6424 6425
		config.rx_filter = HWTSTAMP_FILTER_SOME;
		break;
	case HWTSTAMP_FILTER_PTP_V2_EVENT:
	case HWTSTAMP_FILTER_PTP_V2_SYNC:
	case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
6426
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
6427
		config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
6428
		is_l2 = true;
6429
		is_l4 = true;
6430 6431 6432 6433 6434
		break;
	default:
		return -ERANGE;
	}

6435 6436 6437 6438 6439 6440
	if (hw->mac.type == e1000_82575) {
		if (tsync_rx_ctl | tsync_tx_ctl)
			return -EINVAL;
		return 0;
	}

N
Nick Nunley 已提交
6441 6442 6443 6444 6445
	/*
	 * Per-packet timestamping only works if all packets are
	 * timestamped, so enable timestamping in all packets as
	 * long as one rx filter was configured.
	 */
6446
	if ((hw->mac.type >= e1000_82580) && tsync_rx_ctl) {
N
Nick Nunley 已提交
6447 6448 6449 6450
		tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
		tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
	}

6451 6452
	/* enable/disable TX */
	regval = rd32(E1000_TSYNCTXCTL);
6453 6454
	regval &= ~E1000_TSYNCTXCTL_ENABLED;
	regval |= tsync_tx_ctl;
6455 6456
	wr32(E1000_TSYNCTXCTL, regval);

6457
	/* enable/disable RX */
6458
	regval = rd32(E1000_TSYNCRXCTL);
6459 6460
	regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
	regval |= tsync_rx_ctl;
6461 6462
	wr32(E1000_TSYNCRXCTL, regval);

6463 6464
	/* define which PTP packets are time stamped */
	wr32(E1000_TSYNCRXCFG, tsync_rx_cfg);
6465

6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495
	/* define ethertype filter for timestamped packets */
	if (is_l2)
		wr32(E1000_ETQF(3),
		                (E1000_ETQF_FILTER_ENABLE | /* enable filter */
		                 E1000_ETQF_1588 | /* enable timestamping */
		                 ETH_P_1588));     /* 1588 eth protocol type */
	else
		wr32(E1000_ETQF(3), 0);

#define PTP_PORT 319
	/* L4 Queue Filter[3]: filter by destination port and protocol */
	if (is_l4) {
		u32 ftqf = (IPPROTO_UDP /* UDP */
			| E1000_FTQF_VF_BP /* VF not compared */
			| E1000_FTQF_1588_TIME_STAMP /* Enable Timestamping */
			| E1000_FTQF_MASK); /* mask all inputs */
		ftqf &= ~E1000_FTQF_MASK_PROTO_BP; /* enable protocol check */

		wr32(E1000_IMIR(3), htons(PTP_PORT));
		wr32(E1000_IMIREXT(3),
		     (E1000_IMIREXT_SIZE_BP | E1000_IMIREXT_CTRL_BP));
		if (hw->mac.type == e1000_82576) {
			/* enable source port check */
			wr32(E1000_SPQF(3), htons(PTP_PORT));
			ftqf &= ~E1000_FTQF_MASK_SOURCE_PORT_BP;
		}
		wr32(E1000_FTQF(3), ftqf);
	} else {
		wr32(E1000_FTQF(3), E1000_FTQF_MASK);
	}
6496 6497 6498 6499 6500 6501 6502
	wrfl();

	adapter->hwtstamp_config = config;

	/* clear TX/RX time stamp registers, just to be sure */
	regval = rd32(E1000_TXSTMPH);
	regval = rd32(E1000_RXSTMPH);
6503

6504 6505
	return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
		-EFAULT : 0;
6506 6507
}

6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520
/**
 * igb_ioctl -
 * @netdev:
 * @ifreq:
 * @cmd:
 **/
static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
{
	switch (cmd) {
	case SIOCGMIIPHY:
	case SIOCGMIIREG:
	case SIOCSMIIREG:
		return igb_mii_ioctl(netdev, ifr, cmd);
6521 6522
	case SIOCSHWTSTAMP:
		return igb_hwtstamp_ioctl(netdev, ifr, cmd);
6523 6524 6525 6526 6527
	default:
		return -EOPNOTSUPP;
	}
}

6528 6529 6530 6531 6532
s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;
	u16 cap_offset;

6533
	cap_offset = adapter->pdev->pcie_cap;
6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546
	if (!cap_offset)
		return -E1000_ERR_CONFIG;

	pci_read_config_word(adapter->pdev, cap_offset + reg, value);

	return 0;
}

s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
{
	struct igb_adapter *adapter = hw->back;
	u16 cap_offset;

6547
	cap_offset = adapter->pdev->pcie_cap;
6548 6549 6550 6551 6552 6553 6554 6555
	if (!cap_offset)
		return -E1000_ERR_CONFIG;

	pci_write_config_word(adapter->pdev, cap_offset + reg, *value);

	return 0;
}

6556
static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
6557 6558 6559 6560
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 ctrl, rctl;
6561
	bool enable = !!(features & NETIF_F_HW_VLAN_RX);
6562

6563
	if (enable) {
6564 6565 6566 6567 6568
		/* enable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl |= E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);

6569
		/* Disable CFI check */
6570 6571 6572 6573 6574 6575 6576 6577 6578 6579
		rctl = rd32(E1000_RCTL);
		rctl &= ~E1000_RCTL_CFIEN;
		wr32(E1000_RCTL, rctl);
	} else {
		/* disable VLAN tag insert/strip */
		ctrl = rd32(E1000_CTRL);
		ctrl &= ~E1000_CTRL_VME;
		wr32(E1000_CTRL, ctrl);
	}

6580
	igb_rlpml_set(adapter);
6581 6582
}

6583
static int igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
6584 6585 6586
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
6587
	int pf_id = adapter->vfs_allocated_count;
6588

6589 6590
	/* attempt to add filter to vlvf array */
	igb_vlvf_set(adapter, vid, true, pf_id);
6591

6592 6593
	/* add the filter since PF can receive vlans w/o entry in vlvf */
	igb_vfta_set(hw, vid, true);
J
Jiri Pirko 已提交
6594 6595

	set_bit(vid, adapter->active_vlans);
6596 6597

	return 0;
6598 6599
}

6600
static int igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
6601 6602 6603
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
6604
	int pf_id = adapter->vfs_allocated_count;
6605
	s32 err;
6606

6607 6608
	/* remove vlan from VLVF table array */
	err = igb_vlvf_set(adapter, vid, false, pf_id);
6609

6610 6611
	/* if vid was not present in VLVF just remove it from table */
	if (err)
6612
		igb_vfta_set(hw, vid, false);
J
Jiri Pirko 已提交
6613 6614

	clear_bit(vid, adapter->active_vlans);
6615 6616

	return 0;
6617 6618 6619 6620
}

static void igb_restore_vlan(struct igb_adapter *adapter)
{
J
Jiri Pirko 已提交
6621
	u16 vid;
6622

6623 6624
	igb_vlan_mode(adapter->netdev, adapter->netdev->features);

J
Jiri Pirko 已提交
6625 6626
	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		igb_vlan_rx_add_vid(adapter->netdev, vid);
6627 6628
}

6629
int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
6630
{
6631
	struct pci_dev *pdev = adapter->pdev;
6632 6633 6634 6635
	struct e1000_mac_info *mac = &adapter->hw.mac;

	mac->autoneg = 0;

6636 6637 6638 6639 6640
	/* Make sure dplx is at most 1 bit and lsb of speed is not set
	 * for the switch() below to work */
	if ((spd & 1) || (dplx & ~1))
		goto err_inval;

6641 6642
	/* Fiber NIC's only allow 1000 Gbps Full duplex */
	if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
6643 6644 6645
	    spd != SPEED_1000 &&
	    dplx != DUPLEX_FULL)
		goto err_inval;
6646

6647
	switch (spd + dplx) {
6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665
	case SPEED_10 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_10_HALF;
		break;
	case SPEED_10 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_10_FULL;
		break;
	case SPEED_100 + DUPLEX_HALF:
		mac->forced_speed_duplex = ADVERTISE_100_HALF;
		break;
	case SPEED_100 + DUPLEX_FULL:
		mac->forced_speed_duplex = ADVERTISE_100_FULL;
		break;
	case SPEED_1000 + DUPLEX_FULL:
		mac->autoneg = 1;
		adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
		break;
	case SPEED_1000 + DUPLEX_HALF: /* not supported */
	default:
6666
		goto err_inval;
6667 6668
	}
	return 0;
6669 6670 6671 6672

err_inval:
	dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
	return -EINVAL;
6673 6674
}

Y
Yan, Zheng 已提交
6675 6676
static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
			  bool runtime)
6677 6678 6679 6680
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
A
Alexander Duyck 已提交
6681
	u32 ctrl, rctl, status;
Y
Yan, Zheng 已提交
6682
	u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
6683 6684 6685 6686 6687 6688
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

A
Alexander Duyck 已提交
6689
	if (netif_running(netdev))
Y
Yan, Zheng 已提交
6690
		__igb_close(netdev, true);
A
Alexander Duyck 已提交
6691

6692
	igb_clear_interrupt_scheme(adapter);
6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705

#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
#endif

	status = rd32(E1000_STATUS);
	if (status & E1000_STATUS_LU)
		wufc &= ~E1000_WUFC_LNKC;

	if (wufc) {
		igb_setup_rctl(adapter);
6706
		igb_set_rx_mode(netdev);
6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723

		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & E1000_WUFC_MC) {
			rctl = rd32(E1000_RCTL);
			rctl |= E1000_RCTL_MPE;
			wr32(E1000_RCTL, rctl);
		}

		ctrl = rd32(E1000_CTRL);
		/* advertise wake from D3Cold */
		#define E1000_CTRL_ADVD3WUC 0x00100000
		/* phy power management enable */
		#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
		ctrl |= E1000_CTRL_ADVD3WUC;
		wr32(E1000_CTRL, ctrl);

		/* Allow time for pending master requests to run */
6724
		igb_disable_pcie_master(hw);
6725 6726 6727 6728 6729 6730 6731 6732

		wr32(E1000_WUC, E1000_WUC_PME_EN);
		wr32(E1000_WUFC, wufc);
	} else {
		wr32(E1000_WUC, 0);
		wr32(E1000_WUFC, 0);
	}

6733 6734
	*enable_wake = wufc || adapter->en_mng_pt;
	if (!*enable_wake)
6735 6736 6737
		igb_power_down_link(adapter);
	else
		igb_power_up_link(adapter);
6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748

	/* Release control of h/w to f/w.  If f/w is AMT enabled, this
	 * would have already happened in close and is redundant. */
	igb_release_hw_control(adapter);

	pci_disable_device(pdev);

	return 0;
}

#ifdef CONFIG_PM
6749
#ifdef CONFIG_PM_SLEEP
Y
Yan, Zheng 已提交
6750
static int igb_suspend(struct device *dev)
6751 6752 6753
{
	int retval;
	bool wake;
Y
Yan, Zheng 已提交
6754
	struct pci_dev *pdev = to_pci_dev(dev);
6755

Y
Yan, Zheng 已提交
6756
	retval = __igb_shutdown(pdev, &wake, 0);
6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}

	return 0;
}
6769
#endif /* CONFIG_PM_SLEEP */
6770

Y
Yan, Zheng 已提交
6771
static int igb_resume(struct device *dev)
6772
{
Y
Yan, Zheng 已提交
6773
	struct pci_dev *pdev = to_pci_dev(dev);
6774 6775 6776 6777 6778 6779 6780
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6781
	pci_save_state(pdev);
T
Taku Izumi 已提交
6782

6783
	err = pci_enable_device_mem(pdev);
6784 6785 6786 6787 6788 6789 6790 6791 6792 6793
	if (err) {
		dev_err(&pdev->dev,
			"igb: Cannot enable PCI device from suspend\n");
		return err;
	}
	pci_set_master(pdev);

	pci_enable_wake(pdev, PCI_D3hot, 0);
	pci_enable_wake(pdev, PCI_D3cold, 0);

Y
Yan, Zheng 已提交
6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805
	if (!rtnl_is_locked()) {
		/*
		 * shut up ASSERT_RTNL() warning in
		 * netif_set_real_num_tx/rx_queues.
		 */
		rtnl_lock();
		err = igb_init_interrupt_scheme(adapter);
		rtnl_unlock();
	} else {
		err = igb_init_interrupt_scheme(adapter);
	}
	if (err) {
A
Alexander Duyck 已提交
6806 6807
		dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
		return -ENOMEM;
6808 6809 6810
	}

	igb_reset(adapter);
6811 6812 6813 6814 6815

	/* let the f/w know that the h/w is now under the control of the
	 * driver. */
	igb_get_hw_control(adapter);

6816 6817
	wr32(E1000_WUS, ~0);

Y
Yan, Zheng 已提交
6818 6819
	if (netdev->flags & IFF_UP) {
		err = __igb_open(netdev, true);
A
Alexander Duyck 已提交
6820 6821 6822
		if (err)
			return err;
	}
6823 6824

	netif_device_attach(netdev);
Y
Yan, Zheng 已提交
6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856
	return 0;
}

#ifdef CONFIG_PM_RUNTIME
static int igb_runtime_idle(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (!igb_has_link(adapter))
		pm_schedule_suspend(dev, MSEC_PER_SEC * 5);

	return -EBUSY;
}

static int igb_runtime_suspend(struct device *dev)
{
	struct pci_dev *pdev = to_pci_dev(dev);
	int retval;
	bool wake;

	retval = __igb_shutdown(pdev, &wake, 1);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6857 6858 6859

	return 0;
}
Y
Yan, Zheng 已提交
6860 6861 6862 6863 6864 6865

static int igb_runtime_resume(struct device *dev)
{
	return igb_resume(dev);
}
#endif /* CONFIG_PM_RUNTIME */
6866 6867 6868 6869
#endif

static void igb_shutdown(struct pci_dev *pdev)
{
6870 6871
	bool wake;

Y
Yan, Zheng 已提交
6872
	__igb_shutdown(pdev, &wake, 0);
6873 6874 6875 6876 6877

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888
}

#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void igb_netpoll(struct net_device *netdev)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
6889
	struct e1000_hw *hw = &adapter->hw;
6890
	struct igb_q_vector *q_vector;
6891 6892
	int i;

6893
	for (i = 0; i < adapter->num_q_vectors; i++) {
6894 6895 6896 6897 6898
		q_vector = adapter->q_vector[i];
		if (adapter->msix_entries)
			wr32(E1000_EIMC, q_vector->eims_value);
		else
			igb_irq_disable(adapter);
6899
		napi_schedule(&q_vector->napi);
6900
	}
6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919
}
#endif /* CONFIG_NET_POLL_CONTROLLER */

/**
 * igb_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
					      pci_channel_state_t state)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	netif_device_detach(netdev);

6920 6921 6922
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942
	if (netif_running(netdev))
		igb_down(adapter);
	pci_disable_device(pdev);

	/* Request a slot slot reset. */
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * igb_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot. Implementation
 * resembles the first-half of the igb_resume routine.
 */
static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
6943
	pci_ers_result_t result;
T
Taku Izumi 已提交
6944
	int err;
6945

6946
	if (pci_enable_device_mem(pdev)) {
6947 6948
		dev_err(&pdev->dev,
			"Cannot re-enable PCI device after reset.\n");
6949 6950 6951 6952
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
6953
		pci_save_state(pdev);
6954

6955 6956
		pci_enable_wake(pdev, PCI_D3hot, 0);
		pci_enable_wake(pdev, PCI_D3cold, 0);
6957

6958 6959 6960 6961
		igb_reset(adapter);
		wr32(E1000_WUS, ~0);
		result = PCI_ERS_RESULT_RECOVERED;
	}
6962

6963 6964 6965 6966 6967 6968
	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
		dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
		        "failed 0x%0x\n", err);
		/* non-fatal, continue */
	}
6969 6970

	return result;
6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999
}

/**
 * igb_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation. Implementation resembles the
 * second-half of the igb_resume routine.
 */
static void igb_io_resume(struct pci_dev *pdev)
{
	struct net_device *netdev = pci_get_drvdata(pdev);
	struct igb_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev)) {
		if (igb_up(adapter)) {
			dev_err(&pdev->dev, "igb_up failed after reset\n");
			return;
		}
	}

	netif_device_attach(netdev);

	/* let the f/w know that the h/w is now under the control of the
	 * driver. */
	igb_get_hw_control(adapter);
}

7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026
static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
                             u8 qsel)
{
	u32 rar_low, rar_high;
	struct e1000_hw *hw = &adapter->hw;

	/* HW expects these in little endian so we reverse the byte order
	 * from network order (big endian) to little endian
	 */
	rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
	          ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
	rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));

	/* Indicate to hardware the Address is Valid. */
	rar_high |= E1000_RAH_AV;

	if (hw->mac.type == e1000_82575)
		rar_high |= E1000_RAH_POOL_1 * qsel;
	else
		rar_high |= E1000_RAH_POOL_1 << qsel;

	wr32(E1000_RAL(index), rar_low);
	wrfl();
	wr32(E1000_RAH(index), rar_high);
	wrfl();
}

7027 7028 7029 7030
static int igb_set_vf_mac(struct igb_adapter *adapter,
                          int vf, unsigned char *mac_addr)
{
	struct e1000_hw *hw = &adapter->hw;
7031 7032 7033
	/* VF MAC addresses start at end of receive addresses and moves
	 * torwards the first, as a result a collision should not be possible */
	int rar_entry = hw->mac.rar_entry_count - (vf + 1);
7034

7035
	memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
7036

7037
	igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
7038 7039 7040 7041

	return 0;
}

7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059
static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
		return -EINVAL;
	adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
	dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
	dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
				      " change effective.");
	if (test_bit(__IGB_DOWN, &adapter->state)) {
		dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
			 " but the PF device is not up.\n");
		dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
			 " attempting to use the VF device.\n");
	}
	return igb_set_vf_mac(adapter, vf, mac);
}

7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124
static int igb_link_mbps(int internal_link_speed)
{
	switch (internal_link_speed) {
	case SPEED_100:
		return 100;
	case SPEED_1000:
		return 1000;
	default:
		return 0;
	}
}

static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
				  int link_speed)
{
	int rf_dec, rf_int;
	u32 bcnrc_val;

	if (tx_rate != 0) {
		/* Calculate the rate factor values to set */
		rf_int = link_speed / tx_rate;
		rf_dec = (link_speed - (rf_int * tx_rate));
		rf_dec = (rf_dec * (1<<E1000_RTTBCNRC_RF_INT_SHIFT)) / tx_rate;

		bcnrc_val = E1000_RTTBCNRC_RS_ENA;
		bcnrc_val |= ((rf_int<<E1000_RTTBCNRC_RF_INT_SHIFT) &
		               E1000_RTTBCNRC_RF_INT_MASK);
		bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
	} else {
		bcnrc_val = 0;
	}

	wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
	wr32(E1000_RTTBCNRC, bcnrc_val);
}

static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
{
	int actual_link_speed, i;
	bool reset_rate = false;

	/* VF TX rate limit was not set or not supported */
	if ((adapter->vf_rate_link_speed == 0) ||
	    (adapter->hw.mac.type != e1000_82576))
		return;

	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if (actual_link_speed != adapter->vf_rate_link_speed) {
		reset_rate = true;
		adapter->vf_rate_link_speed = 0;
		dev_info(&adapter->pdev->dev,
		         "Link speed has been changed. VF Transmit "
		         "rate is disabled\n");
	}

	for (i = 0; i < adapter->vfs_allocated_count; i++) {
		if (reset_rate)
			adapter->vf_data[i].tx_rate = 0;

		igb_set_vf_rate_limit(&adapter->hw, i,
		                      adapter->vf_data[i].tx_rate,
		                      actual_link_speed);
	}
}

7125 7126
static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
{
7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144
	struct igb_adapter *adapter = netdev_priv(netdev);
	struct e1000_hw *hw = &adapter->hw;
	int actual_link_speed;

	if (hw->mac.type != e1000_82576)
		return -EOPNOTSUPP;

	actual_link_speed = igb_link_mbps(adapter->link_speed);
	if ((vf >= adapter->vfs_allocated_count) ||
	    (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
	    (tx_rate < 0) || (tx_rate > actual_link_speed))
		return -EINVAL;

	adapter->vf_rate_link_speed = actual_link_speed;
	adapter->vf_data[vf].tx_rate = (u16)tx_rate;
	igb_set_vf_rate_limit(hw, vf, tx_rate, actual_link_speed);

	return 0;
7145 7146 7147 7148 7149 7150 7151 7152 7153 7154
}

static int igb_ndo_get_vf_config(struct net_device *netdev,
				 int vf, struct ifla_vf_info *ivi)
{
	struct igb_adapter *adapter = netdev_priv(netdev);
	if (vf >= adapter->vfs_allocated_count)
		return -EINVAL;
	ivi->vf = vf;
	memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
7155
	ivi->tx_rate = adapter->vf_data[vf].tx_rate;
7156 7157 7158 7159 7160
	ivi->vlan = adapter->vf_data[vf].pf_vlan;
	ivi->qos = adapter->vf_data[vf].pf_qos;
	return 0;
}

7161 7162 7163
static void igb_vmm_control(struct igb_adapter *adapter)
{
	struct e1000_hw *hw = &adapter->hw;
7164
	u32 reg;
7165

7166 7167 7168 7169
	switch (hw->mac.type) {
	case e1000_82575:
	default:
		/* replication is not supported for 82575 */
7170
		return;
7171 7172 7173 7174 7175 7176 7177 7178 7179 7180
	case e1000_82576:
		/* notify HW that the MAC is adding vlan tags */
		reg = rd32(E1000_DTXCTL);
		reg |= E1000_DTXCTL_VLAN_ADDED;
		wr32(E1000_DTXCTL, reg);
	case e1000_82580:
		/* enable replication vlan tag stripping */
		reg = rd32(E1000_RPLOLR);
		reg |= E1000_RPLOLR_STRVLAN;
		wr32(E1000_RPLOLR, reg);
7181 7182
	case e1000_i350:
		/* none of the above registers are supported by i350 */
7183 7184
		break;
	}
7185

7186 7187 7188
	if (adapter->vfs_allocated_count) {
		igb_vmdq_set_loopback_pf(hw, true);
		igb_vmdq_set_replication_pf(hw, true);
G
Greg Rose 已提交
7189 7190
		igb_vmdq_set_anti_spoofing_pf(hw, true,
						adapter->vfs_allocated_count);
7191 7192 7193 7194
	} else {
		igb_vmdq_set_loopback_pf(hw, false);
		igb_vmdq_set_replication_pf(hw, false);
	}
7195 7196
}

7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210
static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
{
	struct e1000_hw *hw = &adapter->hw;
	u32 dmac_thr;
	u16 hwm;

	if (hw->mac.type > e1000_82580) {
		if (adapter->flags & IGB_FLAG_DMAC) {
			u32 reg;

			/* force threshold to 0. */
			wr32(E1000_DMCTXTH, 0);

			/*
7211 7212 7213
			 * DMA Coalescing high water mark needs to be greater
			 * than the Rx threshold. Set hwm to PBA - max frame
			 * size in 16B units, capping it at PBA - 6KB.
7214
			 */
7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230
			hwm = 64 * pba - adapter->max_frame_size / 16;
			if (hwm < 64 * (pba - 6))
				hwm = 64 * (pba - 6);
			reg = rd32(E1000_FCRTC);
			reg &= ~E1000_FCRTC_RTH_COAL_MASK;
			reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
				& E1000_FCRTC_RTH_COAL_MASK);
			wr32(E1000_FCRTC, reg);

			/*
			 * Set the DMA Coalescing Rx threshold to PBA - 2 * max
			 * frame size, capping it at PBA - 10KB.
			 */
			dmac_thr = pba - adapter->max_frame_size / 512;
			if (dmac_thr < pba - 10)
				dmac_thr = pba - 10;
7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274
			reg = rd32(E1000_DMACR);
			reg &= ~E1000_DMACR_DMACTHR_MASK;
			reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
				& E1000_DMACR_DMACTHR_MASK);

			/* transition to L0x or L1 if available..*/
			reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);

			/* watchdog timer= +-1000 usec in 32usec intervals */
			reg |= (1000 >> 5);
			wr32(E1000_DMACR, reg);

			/*
			 * no lower threshold to disable
			 * coalescing(smart fifb)-UTRESH=0
			 */
			wr32(E1000_DMCRTRH, 0);

			reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);

			wr32(E1000_DMCTLX, reg);

			/*
			 * free space in tx packet buffer to wake from
			 * DMA coal
			 */
			wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
			     (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);

			/*
			 * make low power state decision controlled
			 * by DMA coal
			 */
			reg = rd32(E1000_PCIEMISC);
			reg &= ~E1000_PCIEMISC_LX_DECISION;
			wr32(E1000_PCIEMISC, reg);
		} /* endif adapter->dmac is not disabled */
	} else if (hw->mac.type == e1000_82580) {
		u32 reg = rd32(E1000_PCIEMISC);
		wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
		wr32(E1000_DMACR, 0);
	}
}

7275
/* igb_main.c */