w83627ehf.c 85.6 KB
Newer Older
1
/*
2 3
 *  w83627ehf - Driver for the hardware monitoring functionality of
 *		the Winbond W83627EHF Super-I/O chip
4
 *  Copyright (C) 2005-2012  Jean Delvare <khali@linux-fr.org>
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
 *  Copyright (C) 2006  Yuan Mu (Winbond),
 *			Rudolf Marek <r.marek@assembler.cz>
 *			David Hubbard <david.c.hubbard@gmail.com>
 *			Daniel J Blueman <daniel.blueman@gmail.com>
 *  Copyright (C) 2010  Sheng-Yuan Huang (Nuvoton) (PS00)
 *
 *  Shamelessly ripped from the w83627hf driver
 *  Copyright (C) 2003  Mark Studebaker
 *
 *  Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
 *  in testing and debugging this driver.
 *
 *  This driver also supports the W83627EHG, which is the lead-free
 *  version of the W83627EHF.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software
 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *  Supports the following chips:
 *
 *  Chip        #vin    #fan    #pwm    #temp  chip IDs       man ID
 *  w83627ehf   10      5       4       3      0x8850 0x88    0x5ca3
 *					       0x8860 0xa1
 *  w83627dhg    9      5       4       3      0xa020 0xc1    0x5ca3
 *  w83627dhg-p  9      5       4       3      0xb070 0xc1    0x5ca3
 *  w83627uhg    8      2       2       3      0xa230 0xc1    0x5ca3
 *  w83667hg     9      5       3       3      0xa510 0xc1    0x5ca3
 *  w83667hg-b   9      5       3       4      0xb350 0xc1    0x5ca3
 *  nct6775f     9      4       3       9      0xb470 0xc1    0x5ca3
 *  nct6776f     9      5       3       9      0xC330 0xc1    0x5ca3
 */
47

48 49
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

50 51 52
#include <linux/module.h>
#include <linux/init.h>
#include <linux/slab.h>
53 54
#include <linux/jiffies.h>
#include <linux/platform_device.h>
55
#include <linux/hwmon.h>
56
#include <linux/hwmon-sysfs.h>
57
#include <linux/hwmon-vid.h>
58
#include <linux/err.h>
59
#include <linux/mutex.h>
60
#include <linux/acpi.h>
61
#include <linux/io.h>
62 63
#include "lm75.h"

64 65 66 67
enum kinds {
	w83627ehf, w83627dhg, w83627dhg_p, w83627uhg,
	w83667hg, w83667hg_b, nct6775, nct6776,
};
68

69
/* used to set data->name = w83627ehf_device_names[data->sio_kind] */
70
static const char * const w83627ehf_device_names[] = {
71 72
	"w83627ehf",
	"w83627dhg",
73
	"w83627dhg",
74
	"w83627uhg",
75
	"w83667hg",
76
	"w83667hg",
77 78
	"nct6775",
	"nct6776",
79 80
};

81 82 83 84
static unsigned short force_id;
module_param(force_id, ushort, 0);
MODULE_PARM_DESC(force_id, "Override the detected device ID");

85 86 87 88
static unsigned short fan_debounce;
module_param(fan_debounce, ushort, 0);
MODULE_PARM_DESC(fan_debounce, "Enable debouncing for fan RPM signal");

89
#define DRVNAME "w83627ehf"
90

91
/*
92
 * Super-I/O constants and functions
93
 */
94 95

#define W83627EHF_LD_HWM	0x0b
96
#define W83667HG_LD_VID		0x0d
97 98 99

#define SIO_REG_LDSEL		0x07	/* Logical device select */
#define SIO_REG_DEVID		0x20	/* Device ID (2 bytes) */
100
#define SIO_REG_EN_VRM10	0x2C	/* GPIO3, GPIO4 selection */
101 102
#define SIO_REG_ENABLE		0x30	/* Logical device enable */
#define SIO_REG_ADDR		0x60	/* Logical device address (2 bytes) */
103 104
#define SIO_REG_VID_CTRL	0xF0	/* VID control */
#define SIO_REG_VID_DATA	0xF1	/* VID data */
105

106 107 108
#define SIO_W83627EHF_ID	0x8850
#define SIO_W83627EHG_ID	0x8860
#define SIO_W83627DHG_ID	0xa020
109
#define SIO_W83627DHG_P_ID	0xb070
110
#define SIO_W83627UHG_ID	0xa230
111
#define SIO_W83667HG_ID		0xa510
112
#define SIO_W83667HG_B_ID	0xb350
113 114
#define SIO_NCT6775_ID		0xb470
#define SIO_NCT6776_ID		0xc330
115
#define SIO_ID_MASK		0xFFF0
116 117

static inline void
118
superio_outb(int ioreg, int reg, int val)
119
{
120 121
	outb(reg, ioreg);
	outb(val, ioreg + 1);
122 123 124
}

static inline int
125
superio_inb(int ioreg, int reg)
126
{
127 128
	outb(reg, ioreg);
	return inb(ioreg + 1);
129 130 131
}

static inline void
132
superio_select(int ioreg, int ld)
133
{
134 135
	outb(SIO_REG_LDSEL, ioreg);
	outb(ld, ioreg + 1);
136 137 138
}

static inline void
139
superio_enter(int ioreg)
140
{
141 142
	outb(0x87, ioreg);
	outb(0x87, ioreg);
143 144 145
}

static inline void
146
superio_exit(int ioreg)
147
{
148
	outb(0xaa, ioreg);
149 150
	outb(0x02, ioreg);
	outb(0x02, ioreg + 1);
151 152 153 154 155 156
}

/*
 * ISA constants
 */

157
#define IOREGION_ALIGNMENT	(~7)
158 159
#define IOREGION_OFFSET		5
#define IOREGION_LENGTH		2
160 161
#define ADDR_REG_OFFSET		0
#define DATA_REG_OFFSET		1
162 163 164

#define W83627EHF_REG_BANK		0x4E
#define W83627EHF_REG_CONFIG		0x40
165

166 167
/*
 * Not currently used:
168 169 170
 * REG_MAN_ID has the value 0x5ca3 for all supported chips.
 * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
 * REG_MAN_ID is at port 0x4f
171 172
 * REG_CHIP_ID is at port 0x58
 */
173 174 175 176

static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };

177 178 179 180 181 182 183 184
/* The W83627EHF registers for nr=7,8,9 are in bank 5 */
#define W83627EHF_REG_IN_MAX(nr)	((nr < 7) ? (0x2b + (nr) * 2) : \
					 (0x554 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN_MIN(nr)	((nr < 7) ? (0x2c + (nr) * 2) : \
					 (0x555 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN(nr)		((nr < 7) ? (0x20 + (nr)) : \
					 (0x550 + (nr) - 7))

185 186 187 188
static const u16 W83627EHF_REG_TEMP[] = { 0x27, 0x150, 0x250, 0x7e };
static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x3a, 0x153, 0x253, 0 };
static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x39, 0x155, 0x255, 0 };
static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0, 0x152, 0x252, 0 };
189 190 191 192 193 194 195 196

/* Fan clock dividers are spread over the following five registers */
#define W83627EHF_REG_FANDIV1		0x47
#define W83627EHF_REG_FANDIV2		0x4B
#define W83627EHF_REG_VBAT		0x5D
#define W83627EHF_REG_DIODE		0x59
#define W83627EHF_REG_SMI_OVT		0x4C

197 198 199
/* NCT6775F has its own fan divider registers */
#define NCT6775_REG_FANDIV1		0x506
#define NCT6775_REG_FANDIV2		0x507
200
#define NCT6775_REG_FAN_DEBOUNCE	0xf0
201

202 203 204 205
#define W83627EHF_REG_ALARM1		0x459
#define W83627EHF_REG_ALARM2		0x45A
#define W83627EHF_REG_ALARM3		0x45B

206 207 208
#define W83627EHF_REG_CASEOPEN_DET	0x42 /* SMI STATUS #2 */
#define W83627EHF_REG_CASEOPEN_CLR	0x46 /* SMI MASK #3 */

209
/* SmartFan registers */
D
Daniel J Blueman 已提交
210 211 212
#define W83627EHF_REG_FAN_STEPUP_TIME 0x0f
#define W83627EHF_REG_FAN_STEPDOWN_TIME 0x0e

213 214 215 216 217
/* DC or PWM output fan configuration */
static const u8 W83627EHF_REG_PWM_ENABLE[] = {
	0x04,			/* SYS FAN0 output mode and PWM mode */
	0x04,			/* CPU FAN0 output mode and PWM mode */
	0x12,			/* AUX FAN mode */
D
Daniel J Blueman 已提交
218
	0x62,			/* CPU FAN1 mode */
219 220 221 222 223 224
};

static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };

/* FAN Duty Cycle, be used to control */
225 226
static const u16 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
static const u16 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
227 228 229
static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };

/* Advanced Fan control, some values are common for all fans */
230 231 232
static const u16 W83627EHF_REG_FAN_START_OUTPUT[] = { 0x0a, 0x0b, 0x16, 0x65 };
static const u16 W83627EHF_REG_FAN_STOP_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
static const u16 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0c, 0x0d, 0x17, 0x66 };
233

234
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_COMMON[]
235
						= { 0xff, 0x67, 0xff, 0x69 };
236
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_COMMON[]
237 238
						= { 0xff, 0x68, 0xff, 0x6a };

239 240 241
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B[] = { 0x67, 0x69, 0x6b };
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B[]
						= { 0x68, 0x6a, 0x6c };
242

243 244
static const u16 W83627EHF_REG_TEMP_OFFSET[] = { 0x454, 0x455, 0x456 };

245 246 247 248 249 250 251 252
static const u16 NCT6775_REG_TARGET[] = { 0x101, 0x201, 0x301 };
static const u16 NCT6775_REG_FAN_MODE[] = { 0x102, 0x202, 0x302 };
static const u16 NCT6775_REG_FAN_STOP_OUTPUT[] = { 0x105, 0x205, 0x305 };
static const u16 NCT6775_REG_FAN_START_OUTPUT[] = { 0x106, 0x206, 0x306 };
static const u16 NCT6775_REG_FAN_STOP_TIME[] = { 0x107, 0x207, 0x307 };
static const u16 NCT6775_REG_PWM[] = { 0x109, 0x209, 0x309 };
static const u16 NCT6775_REG_FAN_MAX_OUTPUT[] = { 0x10a, 0x20a, 0x30a };
static const u16 NCT6775_REG_FAN_STEP_OUTPUT[] = { 0x10b, 0x20b, 0x30b };
253
static const u16 NCT6775_REG_FAN[] = { 0x630, 0x632, 0x634, 0x636, 0x638 };
254 255 256 257 258 259 260 261 262 263 264 265 266
static const u16 NCT6776_REG_FAN_MIN[] = { 0x63a, 0x63c, 0x63e, 0x640, 0x642};

static const u16 NCT6775_REG_TEMP[]
	= { 0x27, 0x150, 0x250, 0x73, 0x75, 0x77, 0x62b, 0x62c, 0x62d };
static const u16 NCT6775_REG_TEMP_CONFIG[]
	= { 0, 0x152, 0x252, 0, 0, 0, 0x628, 0x629, 0x62A };
static const u16 NCT6775_REG_TEMP_HYST[]
	= { 0x3a, 0x153, 0x253, 0, 0, 0, 0x673, 0x678, 0x67D };
static const u16 NCT6775_REG_TEMP_OVER[]
	= { 0x39, 0x155, 0x255, 0, 0, 0, 0x672, 0x677, 0x67C };
static const u16 NCT6775_REG_TEMP_SOURCE[]
	= { 0x621, 0x622, 0x623, 0x100, 0x200, 0x300, 0x624, 0x625, 0x626 };

267 268 269 270 271 272 273 274 275 276 277
static const char *const w83667hg_b_temp_label[] = {
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMDTSI",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4"
};

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
static const char *const nct6775_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMD SB-TSI",
	"PECI Agent 0",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4",
	"PECI Agent 5",
	"PECI Agent 6",
	"PECI Agent 7",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP"
};

static const char *const nct6776_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"SMBUSMASTER 0",
	"SMBUSMASTER 1",
	"SMBUSMASTER 2",
	"SMBUSMASTER 3",
	"SMBUSMASTER 4",
	"SMBUSMASTER 5",
	"SMBUSMASTER 6",
	"SMBUSMASTER 7",
	"PECI Agent 0",
	"PECI Agent 1",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP",
	"BYTE_TEMP"
};

#define NUM_REG_TEMP	ARRAY_SIZE(NCT6775_REG_TEMP)
329

330
static int is_word_sized(u16 reg)
331
{
332
	return ((((reg & 0xff00) == 0x100
333 334 335
	      || (reg & 0xff00) == 0x200)
	     && ((reg & 0x00ff) == 0x50
	      || (reg & 0x00ff) == 0x53
336 337 338 339 340 341 342
	      || (reg & 0x00ff) == 0x55))
	     || (reg & 0xfff0) == 0x630
	     || reg == 0x640 || reg == 0x642
	     || ((reg & 0xfff0) == 0x650
		 && (reg & 0x000f) >= 0x06)
	     || reg == 0x73 || reg == 0x75 || reg == 0x77
		);
343 344
}

345 346 347 348
/*
 * Conversions
 */

349 350 351 352 353 354 355 356 357 358 359 360
/* 1 is PWM mode, output in ms */
static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
{
	return mode ? 100 * reg : 400 * reg;
}

static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
{
	return SENSORS_LIMIT((mode ? (msec + 50) / 100 :
						(msec + 200) / 400), 1, 255);
}

361
static unsigned int fan_from_reg8(u16 reg, unsigned int divreg)
362
{
363
	if (reg == 0 || reg == 255)
364
		return 0;
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
	return 1350000U / (reg << divreg);
}

static unsigned int fan_from_reg13(u16 reg, unsigned int divreg)
{
	if ((reg & 0xff1f) == 0xff1f)
		return 0;

	reg = (reg & 0x1f) | ((reg & 0xff00) >> 3);

	if (reg == 0)
		return 0;

	return 1350000U / reg;
}

static unsigned int fan_from_reg16(u16 reg, unsigned int divreg)
{
	if (reg == 0 || reg == 0xffff)
		return 0;

	/*
	 * Even though the registers are 16 bit wide, the fan divisor
	 * still applies.
	 */
	return 1350000U / (reg << divreg);
391 392 393 394 395 396 397 398
}

static inline unsigned int
div_from_reg(u8 reg)
{
	return 1 << reg;
}

399 400 401 402
/*
 * Some of the voltage inputs have internal scaling, the tables below
 * contain 8 (the ADC LSB in mV) * scaling factor * 100
 */
403 404 405 406 407 408
static const u16 scale_in_common[10] = {
	800, 800, 1600, 1600, 800, 800, 800, 1600, 1600, 800
};
static const u16 scale_in_w83627uhg[9] = {
	800, 800, 3328, 3424, 800, 800, 0, 3328, 3400
};
409

410
static inline long in_from_reg(u8 reg, u8 nr, const u16 *scale_in)
411
{
412
	return DIV_ROUND_CLOSEST(reg * scale_in[nr], 100);
413 414
}

415
static inline u8 in_to_reg(u32 val, u8 nr, const u16 *scale_in)
416
{
417
	return SENSORS_LIMIT(DIV_ROUND_CLOSEST(val * 100, scale_in[nr]), 0,
418
			     255);
419 420
}

421 422 423 424 425
/*
 * Data structures and manipulation thereof
 */

struct w83627ehf_data {
426 427 428
	int addr;	/* IO base of hw monitor block */
	const char *name;

429
	struct device *hwmon_dev;
430
	struct mutex lock;
431

432 433 434 435
	u16 reg_temp[NUM_REG_TEMP];
	u16 reg_temp_over[NUM_REG_TEMP];
	u16 reg_temp_hyst[NUM_REG_TEMP];
	u16 reg_temp_config[NUM_REG_TEMP];
436 437 438
	u8 temp_src[NUM_REG_TEMP];
	const char * const *temp_label;

439 440 441 442 443 444 445 446 447
	const u16 *REG_PWM;
	const u16 *REG_TARGET;
	const u16 *REG_FAN;
	const u16 *REG_FAN_MIN;
	const u16 *REG_FAN_START_OUTPUT;
	const u16 *REG_FAN_STOP_OUTPUT;
	const u16 *REG_FAN_STOP_TIME;
	const u16 *REG_FAN_MAX_OUTPUT;
	const u16 *REG_FAN_STEP_OUTPUT;
448
	const u16 *scale_in;
449

450 451 452
	unsigned int (*fan_from_reg)(u16 reg, unsigned int divreg);
	unsigned int (*fan_from_reg_min)(u16 reg, unsigned int divreg);

453
	struct mutex update_lock;
454 455 456 457
	char valid;		/* !=0 if following fields are valid */
	unsigned long last_updated;	/* In jiffies */

	/* Register values */
458
	u8 bank;		/* current register bank */
459
	u8 in_num;		/* number of in inputs we have */
460 461 462
	u8 in[10];		/* Register value */
	u8 in_max[10];		/* Register value */
	u8 in_min[10];		/* Register value */
463
	unsigned int rpm[5];
464
	u16 fan_min[5];
465 466
	u8 fan_div[5];
	u8 has_fan;		/* some fan inputs can be disabled */
467
	u8 has_fan_min;		/* some fans don't have min register */
468
	bool has_fan_div;
469
	u8 temp_type[3];
470
	s8 temp_offset[3];
471 472 473
	s16 temp[9];
	s16 temp_max[9];
	s16 temp_max_hyst[9];
474
	u32 alarms;
475
	u8 caseopen;
476 477 478

	u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
	u8 pwm_enable[4]; /* 1->manual
479 480 481 482 483 484 485
			   * 2->thermal cruise mode (also called SmartFan I)
			   * 3->fan speed cruise mode
			   * 4->variable thermal cruise (also called
			   * SmartFan III)
			   * 5->enhanced variable thermal cruise (also called
			   * SmartFan IV)
			   */
486
	u8 pwm_enable_orig[4];	/* original value of pwm_enable */
487
	u8 pwm_num;		/* number of pwm */
488 489 490 491
	u8 pwm[4];
	u8 target_temp[4];
	u8 tolerance[4];

D
Daniel J Blueman 已提交
492 493 494 495 496
	u8 fan_start_output[4]; /* minimum fan speed when spinning up */
	u8 fan_stop_output[4]; /* minimum fan speed when spinning down */
	u8 fan_stop_time[4]; /* time at minimum before disabling fan */
	u8 fan_max_output[4]; /* maximum fan speed */
	u8 fan_step_output[4]; /* rate of change output value */
497 498 499

	u8 vid;
	u8 vrm;
500

501
	u16 have_temp;
502
	u16 have_temp_offset;
503 504
	u8 in6_skip:1;
	u8 temp3_val_only:1;
505 506 507 508 509 510 511

#ifdef CONFIG_PM
	/* Remember extra register values over suspend/resume */
	u8 vbat;
	u8 fandiv1;
	u8 fandiv2;
#endif
512 513
};

514 515 516 517 518
struct w83627ehf_sio_data {
	int sioreg;
	enum kinds kind;
};

519 520 521 522 523 524
/*
 * On older chips, only registers 0x50-0x5f are banked.
 * On more recent chips, all registers are banked.
 * Assume that is the case and set the bank number for each access.
 * Cache the bank number so it only needs to be set if it changes.
 */
525
static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
526
{
527 528
	u8 bank = reg >> 8;
	if (data->bank != bank) {
529
		outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
530 531
		outb_p(bank, data->addr + DATA_REG_OFFSET);
		data->bank = bank;
532 533 534
	}
}

535
static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
536 537 538
{
	int res, word_sized = is_word_sized(reg);

539
	mutex_lock(&data->lock);
540

541 542 543
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
	res = inb_p(data->addr + DATA_REG_OFFSET);
544 545
	if (word_sized) {
		outb_p((reg & 0xff) + 1,
546 547
		       data->addr + ADDR_REG_OFFSET);
		res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
548 549
	}

550
	mutex_unlock(&data->lock);
551 552 553
	return res;
}

554 555
static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg,
				 u16 value)
556 557 558
{
	int word_sized = is_word_sized(reg);

559
	mutex_lock(&data->lock);
560

561 562
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
563
	if (word_sized) {
564
		outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
565
		outb_p((reg & 0xff) + 1,
566
		       data->addr + ADDR_REG_OFFSET);
567
	}
568
	outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
569

570
	mutex_unlock(&data->lock);
571 572 573
	return 0;
}

574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
/* We left-align 8-bit temperature values to make the code simpler */
static u16 w83627ehf_read_temp(struct w83627ehf_data *data, u16 reg)
{
	u16 res;

	res = w83627ehf_read_value(data, reg);
	if (!is_word_sized(reg))
		res <<= 8;

	return res;
}

static int w83627ehf_write_temp(struct w83627ehf_data *data, u16 reg,
				       u16 value)
{
	if (!is_word_sized(reg))
		value >>= 8;
	return w83627ehf_write_value(data, reg, value);
}

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
/* This function assumes that the caller holds data->update_lock */
static void nct6775_write_fan_div(struct w83627ehf_data *data, int nr)
{
	u8 reg;

	switch (nr) {
	case 0:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x70)
		    | (data->fan_div[0] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
		break;
	case 1:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x7)
		    | ((data->fan_div[1] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
609
		break;
610 611 612 613 614 615 616 617 618 619 620 621 622
	case 2:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x70)
		    | (data->fan_div[2] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	case 3:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x7)
		    | ((data->fan_div[3] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	}
}

623
/* This function assumes that the caller holds data->update_lock */
624
static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
625 626 627 628 629
{
	u8 reg;

	switch (nr) {
	case 0:
630
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
631
		    | ((data->fan_div[0] & 0x03) << 4);
632 633
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
634 635
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
636
		    | ((data->fan_div[0] & 0x04) << 3);
637
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
638 639
		break;
	case 1:
640
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
641
		    | ((data->fan_div[1] & 0x03) << 6);
642 643
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
644 645
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
646
		    | ((data->fan_div[1] & 0x04) << 4);
647
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
648 649
		break;
	case 2:
650
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
651
		    | ((data->fan_div[2] & 0x03) << 6);
652 653
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
654
		    | ((data->fan_div[2] & 0x04) << 5);
655
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
656 657
		break;
	case 3:
658
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
659
		    | (data->fan_div[3] & 0x03);
660 661
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
662
		    | ((data->fan_div[3] & 0x04) << 5);
663
		w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
664 665
		break;
	case 4:
666
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
667
		    | ((data->fan_div[4] & 0x03) << 2)
668
		    | ((data->fan_div[4] & 0x04) << 5);
669
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
670 671 672 673
		break;
	}
}

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
static void w83627ehf_write_fan_div_common(struct device *dev,
					   struct w83627ehf_data *data, int nr)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_write_fan_div(data, nr);
	else
		w83627ehf_write_fan_div(data, nr);
}

static void nct6775_update_fan_div(struct w83627ehf_data *data)
{
	u8 i;

	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV1);
	data->fan_div[0] = i & 0x7;
	data->fan_div[1] = (i & 0x70) >> 4;
	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV2);
	data->fan_div[2] = i & 0x7;
	if (data->has_fan & (1<<3))
		data->fan_div[3] = (i & 0x70) >> 4;
}

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
{
	int i;

	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
	data->fan_div[0] = (i >> 4) & 0x03;
	data->fan_div[1] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
	data->fan_div[2] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	data->fan_div[0] |= (i >> 3) & 0x04;
	data->fan_div[1] |= (i >> 4) & 0x04;
	data->fan_div[2] |= (i >> 5) & 0x04;
	if (data->has_fan & ((1 << 3) | (1 << 4))) {
		i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
		data->fan_div[3] = i & 0x03;
		data->fan_div[4] = ((i >> 2) & 0x03)
				 | ((i >> 5) & 0x04);
	}
	if (data->has_fan & (1 << 3)) {
		i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
		data->fan_div[3] |= (i >> 5) & 0x04;
	}
}

725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
static void w83627ehf_update_fan_div_common(struct device *dev,
					    struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_update_fan_div(data);
	else
		w83627ehf_update_fan_div(data);
}

static void nct6775_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg, fanmodecfg;

	for (i = 0; i < data->pwm_num; i++) {
		pwmcfg = w83627ehf_read_value(data,
					      W83627EHF_REG_PWM_ENABLE[i]);
		fanmodecfg = w83627ehf_read_value(data,
						  NCT6775_REG_FAN_MODE[i]);
		data->pwm_mode[i] =
		  ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((fanmodecfg >> 4) & 7) + 1;
		data->tolerance[i] = fanmodecfg & 0x0f;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);
	}
}

static void w83627ehf_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg = 0, tolerance = 0; /* shut up the compiler */

	for (i = 0; i < data->pwm_num; i++) {
		if (!(data->has_fan & (1 << i)))
			continue;

		/* pwmcfg, tolerance mapped for i=0, i=1 to same reg */
		if (i != 1) {
			pwmcfg = w83627ehf_read_value(data,
					W83627EHF_REG_PWM_ENABLE[i]);
			tolerance = w83627ehf_read_value(data,
					W83627EHF_REG_TOLERANCE[i]);
		}
		data->pwm_mode[i] =
			((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
				       & 3) + 1;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);

		data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0)) & 0x0f;
	}
}

static void w83627ehf_update_pwm_common(struct device *dev,
					struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6775 || sio_data->kind == nct6776)
		nct6775_update_pwm(data);
	else
		w83627ehf_update_pwm(data);
}

793 794
static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
{
795
	struct w83627ehf_data *data = dev_get_drvdata(dev);
796 797
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

798 799
	int i;

800
	mutex_lock(&data->update_lock);
801

802
	if (time_after(jiffies, data->last_updated + HZ + HZ/2)
803 804
	 || !data->valid) {
		/* Fan clock dividers */
805
		w83627ehf_update_fan_div_common(dev, data);
806

807
		/* Measured voltages and limits */
808
		for (i = 0; i < data->in_num; i++) {
809 810 811
			if ((i == 6) && data->in6_skip)
				continue;

812
			data->in[i] = w83627ehf_read_value(data,
813
				      W83627EHF_REG_IN(i));
814
			data->in_min[i] = w83627ehf_read_value(data,
815
					  W83627EHF_REG_IN_MIN(i));
816
			data->in_max[i] = w83627ehf_read_value(data,
817 818 819
					  W83627EHF_REG_IN_MAX(i));
		}

820 821
		/* Measured fan speeds and limits */
		for (i = 0; i < 5; i++) {
822 823
			u16 reg;

824 825 826
			if (!(data->has_fan & (1 << i)))
				continue;

827 828 829
			reg = w83627ehf_read_value(data, data->REG_FAN[i]);
			data->rpm[i] = data->fan_from_reg(reg,
							  data->fan_div[i]);
830 831 832

			if (data->has_fan_min & (1 << i))
				data->fan_min[i] = w83627ehf_read_value(data,
833
					   data->REG_FAN_MIN[i]);
834

835 836 837 838 839
			/*
			 * If we failed to measure the fan speed and clock
			 * divider can be increased, let's try that for next
			 * time
			 */
840
			if (data->has_fan_div
841 842
			    && (reg >= 0xff || (sio_data->kind == nct6775
						&& reg == 0x00))
843
			    && data->fan_div[i] < 0x07) {
844
				dev_dbg(dev, "Increasing fan%d "
845
					"clock divider from %u to %u\n",
846
					i + 1, div_from_reg(data->fan_div[i]),
847 848
					div_from_reg(data->fan_div[i] + 1));
				data->fan_div[i]++;
849
				w83627ehf_write_fan_div_common(dev, data, i);
850
				/* Preserve min limit if possible */
851 852
				if ((data->has_fan_min & (1 << i))
				 && data->fan_min[i] >= 2
853
				 && data->fan_min[i] != 255)
854
					w83627ehf_write_value(data,
855
						data->REG_FAN_MIN[i],
856 857 858 859
						(data->fan_min[i] /= 2));
			}
		}

860 861
		w83627ehf_update_pwm_common(dev, data);

862 863 864 865
		for (i = 0; i < data->pwm_num; i++) {
			if (!(data->has_fan & (1 << i)))
				continue;

866 867 868 869 870 871 872 873 874 875 876 877
			data->fan_start_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_START_OUTPUT[i]);
			data->fan_stop_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_OUTPUT[i]);
			data->fan_stop_time[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_TIME[i]);

			if (data->REG_FAN_MAX_OUTPUT &&
			    data->REG_FAN_MAX_OUTPUT[i] != 0xff)
878 879
				data->fan_max_output[i] =
				  w83627ehf_read_value(data,
880
						data->REG_FAN_MAX_OUTPUT[i]);
881

882 883
			if (data->REG_FAN_STEP_OUTPUT &&
			    data->REG_FAN_STEP_OUTPUT[i] != 0xff)
884 885
				data->fan_step_output[i] =
				  w83627ehf_read_value(data,
886
						data->REG_FAN_STEP_OUTPUT[i]);
887

888
			data->target_temp[i] =
889
				w83627ehf_read_value(data,
890
					data->REG_TARGET[i]) &
891 892 893
					(data->pwm_mode[i] == 1 ? 0x7f : 0xff);
		}

894
		/* Measured temperatures and limits */
895 896 897
		for (i = 0; i < NUM_REG_TEMP; i++) {
			if (!(data->have_temp & (1 << i)))
				continue;
898
			data->temp[i] = w83627ehf_read_temp(data,
899 900 901
						data->reg_temp[i]);
			if (data->reg_temp_over[i])
				data->temp_max[i]
902
				  = w83627ehf_read_temp(data,
903 904 905
						data->reg_temp_over[i]);
			if (data->reg_temp_hyst[i])
				data->temp_max_hyst[i]
906
				  = w83627ehf_read_temp(data,
907
						data->reg_temp_hyst[i]);
908 909
			if (i > 2)
				continue;
910 911 912 913
			if (data->have_temp_offset & (1 << i))
				data->temp_offset[i]
				  = w83627ehf_read_value(data,
						W83627EHF_REG_TEMP_OFFSET[i]);
914 915
		}

916
		data->alarms = w83627ehf_read_value(data,
917
					W83627EHF_REG_ALARM1) |
918
			       (w83627ehf_read_value(data,
919
					W83627EHF_REG_ALARM2) << 8) |
920
			       (w83627ehf_read_value(data,
921 922
					W83627EHF_REG_ALARM3) << 16);

923 924 925
		data->caseopen = w83627ehf_read_value(data,
						W83627EHF_REG_CASEOPEN_DET);

926 927 928 929
		data->last_updated = jiffies;
		data->valid = 1;
	}

930
	mutex_unlock(&data->update_lock);
931 932 933 934 935 936
	return data;
}

/*
 * Sysfs callback functions
 */
937 938 939 940 941 942
#define show_in_reg(reg) \
static ssize_t \
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
943 944
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
945
	int nr = sensor_attr->index; \
946 947
	return sprintf(buf, "%ld\n", in_from_reg(data->reg[nr], nr, \
		       data->scale_in)); \
948 949 950 951 952 953 954
}
show_in_reg(in)
show_in_reg(in_min)
show_in_reg(in_max)

#define store_in_reg(REG, reg) \
static ssize_t \
955 956
store_in_##reg(struct device *dev, struct device_attribute *attr, \
	       const char *buf, size_t count) \
957
{ \
958
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
959 960
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
961
	int nr = sensor_attr->index; \
962 963
	unsigned long val; \
	int err; \
964
	err = kstrtoul(buf, 10, &val); \
965 966
	if (err < 0) \
		return err; \
967
	mutex_lock(&data->update_lock); \
968
	data->in_##reg[nr] = in_to_reg(val, nr, data->scale_in); \
969
	w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(nr), \
970 971 972 973 974 975 976 977
			      data->in_##reg[nr]); \
	mutex_unlock(&data->update_lock); \
	return count; \
}

store_in_reg(MIN, min)
store_in_reg(MAX, max)

978 979
static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
			  char *buf)
980 981 982 983 984 985 986
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", (data->alarms >> nr) & 0x01);
}

987 988 989 990 991 992 993 994 995 996 997 998 999
static struct sensor_device_attribute sda_in_input[] = {
	SENSOR_ATTR(in0_input, S_IRUGO, show_in, NULL, 0),
	SENSOR_ATTR(in1_input, S_IRUGO, show_in, NULL, 1),
	SENSOR_ATTR(in2_input, S_IRUGO, show_in, NULL, 2),
	SENSOR_ATTR(in3_input, S_IRUGO, show_in, NULL, 3),
	SENSOR_ATTR(in4_input, S_IRUGO, show_in, NULL, 4),
	SENSOR_ATTR(in5_input, S_IRUGO, show_in, NULL, 5),
	SENSOR_ATTR(in6_input, S_IRUGO, show_in, NULL, 6),
	SENSOR_ATTR(in7_input, S_IRUGO, show_in, NULL, 7),
	SENSOR_ATTR(in8_input, S_IRUGO, show_in, NULL, 8),
	SENSOR_ATTR(in9_input, S_IRUGO, show_in, NULL, 9),
};

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
static struct sensor_device_attribute sda_in_alarm[] = {
	SENSOR_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 0),
	SENSOR_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 1),
	SENSOR_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 2),
	SENSOR_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 3),
	SENSOR_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 8),
	SENSOR_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 21),
	SENSOR_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 20),
	SENSOR_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 16),
	SENSOR_ATTR(in8_alarm, S_IRUGO, show_alarm, NULL, 17),
	SENSOR_ATTR(in9_alarm, S_IRUGO, show_alarm, NULL, 19),
};

1013
static struct sensor_device_attribute sda_in_min[] = {
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	SENSOR_ATTR(in0_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 0),
	SENSOR_ATTR(in1_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 1),
	SENSOR_ATTR(in2_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 2),
	SENSOR_ATTR(in3_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 3),
	SENSOR_ATTR(in4_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 4),
	SENSOR_ATTR(in5_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 5),
	SENSOR_ATTR(in6_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 6),
	SENSOR_ATTR(in7_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 7),
	SENSOR_ATTR(in8_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 8),
	SENSOR_ATTR(in9_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 9),
1024 1025 1026
};

static struct sensor_device_attribute sda_in_max[] = {
1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	SENSOR_ATTR(in0_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 0),
	SENSOR_ATTR(in1_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 1),
	SENSOR_ATTR(in2_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 2),
	SENSOR_ATTR(in3_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 3),
	SENSOR_ATTR(in4_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 4),
	SENSOR_ATTR(in5_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 5),
	SENSOR_ATTR(in6_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 6),
	SENSOR_ATTR(in7_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 7),
	SENSOR_ATTR(in8_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 8),
	SENSOR_ATTR(in9_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 9),
1037 1038
};

1039 1040 1041 1042 1043 1044
static ssize_t
show_fan(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1045
	return sprintf(buf, "%d\n", data->rpm[nr]);
1046 1047 1048 1049 1050 1051 1052 1053 1054
}

static ssize_t
show_fan_min(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n",
1055 1056
		       data->fan_from_reg_min(data->fan_min[nr],
					      data->fan_div[nr]));
1057 1058 1059
}

static ssize_t
1060 1061
show_fan_div(struct device *dev, struct device_attribute *attr,
	     char *buf)
1062 1063
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
1064 1065 1066
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", div_from_reg(data->fan_div[nr]));
1067 1068 1069
}

static ssize_t
1070 1071
store_fan_min(struct device *dev, struct device_attribute *attr,
	      const char *buf, size_t count)
1072
{
1073
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1074 1075
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1076 1077
	unsigned long val;
	int err;
1078 1079 1080
	unsigned int reg;
	u8 new_div;

1081
	err = kstrtoul(buf, 10, &val);
1082 1083 1084
	if (err < 0)
		return err;

1085
	mutex_lock(&data->update_lock);
1086 1087 1088 1089 1090
	if (!data->has_fan_div) {
		/*
		 * Only NCT6776F for now, so we know that this is a 13 bit
		 * register
		 */
1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101
		if (!val) {
			val = 0xff1f;
		} else {
			if (val > 1350000U)
				val = 135000U;
			val = 1350000U / val;
			val = (val & 0x1f) | ((val << 3) & 0xff00);
		}
		data->fan_min[nr] = val;
		goto done;	/* Leave fan divider alone */
	}
1102 1103 1104 1105 1106 1107
	if (!val) {
		/* No min limit, alarm disabled */
		data->fan_min[nr] = 255;
		new_div = data->fan_div[nr]; /* No change */
		dev_info(dev, "fan%u low limit and alarm disabled\n", nr + 1);
	} else if ((reg = 1350000U / val) >= 128 * 255) {
1108 1109 1110 1111
		/*
		 * Speed below this value cannot possibly be represented,
		 * even with the highest divider (128)
		 */
1112 1113
		data->fan_min[nr] = 254;
		new_div = 7; /* 128 == (1 << 7) */
1114
		dev_warn(dev, "fan%u low limit %lu below minimum %u, set to "
1115
			 "minimum\n", nr + 1, val,
1116
			 data->fan_from_reg_min(254, 7));
1117
	} else if (!reg) {
1118 1119 1120 1121
		/*
		 * Speed above this value cannot possibly be represented,
		 * even with the lowest divider (1)
		 */
1122 1123
		data->fan_min[nr] = 1;
		new_div = 0; /* 1 == (1 << 0) */
1124
		dev_warn(dev, "fan%u low limit %lu above maximum %u, set to "
1125
			 "maximum\n", nr + 1, val,
1126
			 data->fan_from_reg_min(1, 0));
1127
	} else {
1128 1129 1130 1131 1132
		/*
		 * Automatically pick the best divider, i.e. the one such
		 * that the min limit will correspond to a register value
		 * in the 96..192 range
		 */
1133 1134 1135 1136 1137 1138 1139 1140
		new_div = 0;
		while (reg > 192 && new_div < 7) {
			reg >>= 1;
			new_div++;
		}
		data->fan_min[nr] = reg;
	}

1141 1142 1143 1144
	/*
	 * Write both the fan clock divider (if it changed) and the new
	 * fan min (unconditionally)
	 */
1145 1146 1147 1148 1149
	if (new_div != data->fan_div[nr]) {
		dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
			nr + 1, div_from_reg(data->fan_div[nr]),
			div_from_reg(new_div));
		data->fan_div[nr] = new_div;
1150
		w83627ehf_write_fan_div_common(dev, data, nr);
1151 1152
		/* Give the chip time to sample a new speed value */
		data->last_updated = jiffies;
1153
	}
1154
done:
1155
	w83627ehf_write_value(data, data->REG_FAN_MIN[nr],
1156
			      data->fan_min[nr]);
1157
	mutex_unlock(&data->update_lock);
1158 1159 1160 1161

	return count;
}

1162 1163 1164 1165 1166 1167 1168
static struct sensor_device_attribute sda_fan_input[] = {
	SENSOR_ATTR(fan1_input, S_IRUGO, show_fan, NULL, 0),
	SENSOR_ATTR(fan2_input, S_IRUGO, show_fan, NULL, 1),
	SENSOR_ATTR(fan3_input, S_IRUGO, show_fan, NULL, 2),
	SENSOR_ATTR(fan4_input, S_IRUGO, show_fan, NULL, 3),
	SENSOR_ATTR(fan5_input, S_IRUGO, show_fan, NULL, 4),
};
1169

1170 1171 1172 1173 1174 1175 1176 1177
static struct sensor_device_attribute sda_fan_alarm[] = {
	SENSOR_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 6),
	SENSOR_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 7),
	SENSOR_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 11),
	SENSOR_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 10),
	SENSOR_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 23),
};

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
static struct sensor_device_attribute sda_fan_min[] = {
	SENSOR_ATTR(fan1_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 0),
	SENSOR_ATTR(fan2_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 1),
	SENSOR_ATTR(fan3_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 2),
	SENSOR_ATTR(fan4_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 3),
	SENSOR_ATTR(fan5_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 4),
};
1190

1191 1192 1193 1194 1195 1196 1197 1198
static struct sensor_device_attribute sda_fan_div[] = {
	SENSOR_ATTR(fan1_div, S_IRUGO, show_fan_div, NULL, 0),
	SENSOR_ATTR(fan2_div, S_IRUGO, show_fan_div, NULL, 1),
	SENSOR_ATTR(fan3_div, S_IRUGO, show_fan_div, NULL, 2),
	SENSOR_ATTR(fan4_div, S_IRUGO, show_fan_div, NULL, 3),
	SENSOR_ATTR(fan5_div, S_IRUGO, show_fan_div, NULL, 4),
};

1199 1200 1201 1202 1203 1204 1205 1206 1207
static ssize_t
show_temp_label(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%s\n", data->temp_label[data->temp_src[nr]]);
}

1208
#define show_temp_reg(addr, reg) \
1209
static ssize_t \
1210 1211
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
1212 1213
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1214 1215
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1216
	int nr = sensor_attr->index; \
1217
	return sprintf(buf, "%d\n", LM75_TEMP_FROM_REG(data->reg[nr])); \
1218
}
1219 1220 1221
show_temp_reg(reg_temp, temp);
show_temp_reg(reg_temp_over, temp_max);
show_temp_reg(reg_temp_hyst, temp_max_hyst);
1222

1223
#define store_temp_reg(addr, reg) \
1224
static ssize_t \
1225 1226
store_##reg(struct device *dev, struct device_attribute *attr, \
	    const char *buf, size_t count) \
1227
{ \
1228
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1229 1230
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1231
	int nr = sensor_attr->index; \
1232 1233
	int err; \
	long val; \
1234
	err = kstrtol(buf, 10, &val); \
1235 1236
	if (err < 0) \
		return err; \
1237
	mutex_lock(&data->update_lock); \
1238 1239
	data->reg[nr] = LM75_TEMP_TO_REG(val); \
	w83627ehf_write_temp(data, data->addr[nr], data->reg[nr]); \
1240
	mutex_unlock(&data->update_lock); \
1241 1242
	return count; \
}
1243 1244
store_temp_reg(reg_temp_over, temp_max);
store_temp_reg(reg_temp_hyst, temp_max_hyst);
1245

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
static ssize_t
show_temp_offset(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);

	return sprintf(buf, "%d\n",
		       data->temp_offset[sensor_attr->index] * 1000);
}

static ssize_t
store_temp_offset(struct device *dev, struct device_attribute *attr,
		  const char *buf, size_t count)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	long val;
	int err;

	err = kstrtol(buf, 10, &val);
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), -128, 127);

	mutex_lock(&data->update_lock);
	data->temp_offset[nr] = val;
	w83627ehf_write_value(data, W83627EHF_REG_TEMP_OFFSET[nr], val);
	mutex_unlock(&data->update_lock);
	return count;
}

1279 1280 1281 1282 1283 1284 1285 1286 1287
static ssize_t
show_temp_type(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n", (int)data->temp_type[nr]);
}

1288
static struct sensor_device_attribute sda_temp_input[] = {
1289 1290 1291
	SENSOR_ATTR(temp1_input, S_IRUGO, show_temp, NULL, 0),
	SENSOR_ATTR(temp2_input, S_IRUGO, show_temp, NULL, 1),
	SENSOR_ATTR(temp3_input, S_IRUGO, show_temp, NULL, 2),
1292
	SENSOR_ATTR(temp4_input, S_IRUGO, show_temp, NULL, 3),
1293 1294 1295 1296 1297
	SENSOR_ATTR(temp5_input, S_IRUGO, show_temp, NULL, 4),
	SENSOR_ATTR(temp6_input, S_IRUGO, show_temp, NULL, 5),
	SENSOR_ATTR(temp7_input, S_IRUGO, show_temp, NULL, 6),
	SENSOR_ATTR(temp8_input, S_IRUGO, show_temp, NULL, 7),
	SENSOR_ATTR(temp9_input, S_IRUGO, show_temp, NULL, 8),
1298 1299 1300 1301 1302 1303 1304
};

static struct sensor_device_attribute sda_temp_label[] = {
	SENSOR_ATTR(temp1_label, S_IRUGO, show_temp_label, NULL, 0),
	SENSOR_ATTR(temp2_label, S_IRUGO, show_temp_label, NULL, 1),
	SENSOR_ATTR(temp3_label, S_IRUGO, show_temp_label, NULL, 2),
	SENSOR_ATTR(temp4_label, S_IRUGO, show_temp_label, NULL, 3),
1305 1306 1307 1308 1309
	SENSOR_ATTR(temp5_label, S_IRUGO, show_temp_label, NULL, 4),
	SENSOR_ATTR(temp6_label, S_IRUGO, show_temp_label, NULL, 5),
	SENSOR_ATTR(temp7_label, S_IRUGO, show_temp_label, NULL, 6),
	SENSOR_ATTR(temp8_label, S_IRUGO, show_temp_label, NULL, 7),
	SENSOR_ATTR(temp9_label, S_IRUGO, show_temp_label, NULL, 8),
1310 1311 1312
};

static struct sensor_device_attribute sda_temp_max[] = {
1313
	SENSOR_ATTR(temp1_max, S_IRUGO | S_IWUSR, show_temp_max,
1314
		    store_temp_max, 0),
1315
	SENSOR_ATTR(temp2_max, S_IRUGO | S_IWUSR, show_temp_max,
1316
		    store_temp_max, 1),
1317 1318
	SENSOR_ATTR(temp3_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 2),
1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330
	SENSOR_ATTR(temp4_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 3),
	SENSOR_ATTR(temp5_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 4),
	SENSOR_ATTR(temp6_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 5),
	SENSOR_ATTR(temp7_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 6),
	SENSOR_ATTR(temp8_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 7),
	SENSOR_ATTR(temp9_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 8),
1331 1332 1333
};

static struct sensor_device_attribute sda_temp_max_hyst[] = {
1334
	SENSOR_ATTR(temp1_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1335
		    store_temp_max_hyst, 0),
1336
	SENSOR_ATTR(temp2_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1337
		    store_temp_max_hyst, 1),
1338 1339
	SENSOR_ATTR(temp3_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 2),
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
	SENSOR_ATTR(temp4_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 3),
	SENSOR_ATTR(temp5_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 4),
	SENSOR_ATTR(temp6_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 5),
	SENSOR_ATTR(temp7_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 6),
	SENSOR_ATTR(temp8_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 7),
	SENSOR_ATTR(temp9_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 8),
1352 1353 1354
};

static struct sensor_device_attribute sda_temp_alarm[] = {
1355 1356 1357
	SENSOR_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 4),
	SENSOR_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 5),
	SENSOR_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 13),
1358 1359 1360
};

static struct sensor_device_attribute sda_temp_type[] = {
1361 1362 1363
	SENSOR_ATTR(temp1_type, S_IRUGO, show_temp_type, NULL, 0),
	SENSOR_ATTR(temp2_type, S_IRUGO, show_temp_type, NULL, 1),
	SENSOR_ATTR(temp3_type, S_IRUGO, show_temp_type, NULL, 2),
1364
};
1365

1366 1367 1368 1369 1370 1371 1372 1373 1374
static struct sensor_device_attribute sda_temp_offset[] = {
	SENSOR_ATTR(temp1_offset, S_IRUGO | S_IWUSR, show_temp_offset,
		    store_temp_offset, 0),
	SENSOR_ATTR(temp2_offset, S_IRUGO | S_IWUSR, show_temp_offset,
		    store_temp_offset, 1),
	SENSOR_ATTR(temp3_offset, S_IRUGO | S_IWUSR, show_temp_offset,
		    store_temp_offset, 2),
};

1375
#define show_pwm_reg(reg) \
1376 1377
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
			  char *buf) \
1378 1379
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1380 1381
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
}

show_pwm_reg(pwm_mode)
show_pwm_reg(pwm_enable)
show_pwm_reg(pwm)

static ssize_t
store_pwm_mode(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1394
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1395
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1396
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1397
	int nr = sensor_attr->index;
1398 1399
	unsigned long val;
	int err;
1400 1401
	u16 reg;

1402
	err = kstrtoul(buf, 10, &val);
1403 1404 1405
	if (err < 0)
		return err;

1406 1407
	if (val > 1)
		return -EINVAL;
1408 1409 1410 1411 1412

	/* On NCT67766F, DC mode is only supported for pwm1 */
	if (sio_data->kind == nct6776 && nr && val != 1)
		return -EINVAL;

1413
	mutex_lock(&data->update_lock);
1414
	reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
1415 1416 1417 1418
	data->pwm_mode[nr] = val;
	reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[nr]);
	if (!val)
		reg |= 1 << W83627EHF_PWM_MODE_SHIFT[nr];
1419
	w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
1420 1421 1422 1423 1424 1425 1426 1427
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1428
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1429 1430
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1431 1432 1433
	unsigned long val;
	int err;

1434
	err = kstrtoul(buf, 10, &val);
1435 1436 1437 1438
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(val, 0, 255);
1439 1440 1441

	mutex_lock(&data->update_lock);
	data->pwm[nr] = val;
1442
	w83627ehf_write_value(data, data->REG_PWM[nr], val);
1443 1444 1445 1446 1447 1448 1449 1450
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm_enable(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1451
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1452
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1453 1454
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1455 1456
	unsigned long val;
	int err;
1457 1458
	u16 reg;

1459
	err = kstrtoul(buf, 10, &val);
1460 1461 1462
	if (err < 0)
		return err;

1463
	if (!val || (val > 4 && val != data->pwm_enable_orig[nr]))
1464
		return -EINVAL;
1465 1466 1467 1468
	/* SmartFan III mode is not supported on NCT6776F */
	if (sio_data->kind == nct6776 && val == 4)
		return -EINVAL;

1469 1470
	mutex_lock(&data->update_lock);
	data->pwm_enable[nr] = val;
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		reg = w83627ehf_read_value(data,
					   NCT6775_REG_FAN_MODE[nr]);
		reg &= 0x0f;
		reg |= (val - 1) << 4;
		w83627ehf_write_value(data,
				      NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
		reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[nr]);
		reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[nr];
		w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
	}
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
	mutex_unlock(&data->update_lock);
	return count;
}


#define show_tol_temp(reg) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1494 1495
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1496
	int nr = sensor_attr->index; \
1497
	return sprintf(buf, "%d\n", data->reg[nr] * 1000); \
1498 1499 1500 1501 1502 1503 1504 1505 1506
}

show_tol_temp(tolerance)
show_tol_temp(target_temp)

static ssize_t
store_target_temp(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1507
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1508 1509
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1510 1511 1512
	long val;
	int err;

1513
	err = kstrtol(buf, 10, &val);
1514 1515 1516 1517
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 127);
1518 1519 1520

	mutex_lock(&data->update_lock);
	data->target_temp[nr] = val;
1521
	w83627ehf_write_value(data, data->REG_TARGET[nr], val);
1522 1523 1524 1525 1526 1527 1528 1529
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_tolerance(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1530
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1531
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1532 1533 1534
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	u16 reg;
1535 1536 1537
	long val;
	int err;

1538
	err = kstrtol(buf, 10, &val);
1539 1540 1541
	if (err < 0)
		return err;

1542
	/* Limit the temp to 0C - 15C */
1543
	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 15);
1544 1545

	mutex_lock(&data->update_lock);
1546 1547 1548 1549 1550
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		/* Limit tolerance further for NCT6776F */
		if (sio_data->kind == nct6776 && val > 7)
			val = 7;
		reg = w83627ehf_read_value(data, NCT6775_REG_FAN_MODE[nr]);
1551
		reg = (reg & 0xf0) | val;
1552 1553 1554 1555 1556 1557 1558 1559 1560 1561
		w83627ehf_write_value(data, NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
		if (nr == 1)
			reg = (reg & 0x0f) | (val << 4);
		else
			reg = (reg & 0xf0) | val;
		w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
	}
	data->tolerance[nr] = val;
1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
	mutex_unlock(&data->update_lock);
	return count;
}

static struct sensor_device_attribute sda_pwm[] = {
	SENSOR_ATTR(pwm1, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 0),
	SENSOR_ATTR(pwm2, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 1),
	SENSOR_ATTR(pwm3, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 2),
	SENSOR_ATTR(pwm4, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 3),
};

static struct sensor_device_attribute sda_pwm_mode[] = {
	SENSOR_ATTR(pwm1_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 0),
	SENSOR_ATTR(pwm2_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 1),
	SENSOR_ATTR(pwm3_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 2),
	SENSOR_ATTR(pwm4_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 3),
};

static struct sensor_device_attribute sda_pwm_enable[] = {
	SENSOR_ATTR(pwm1_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 0),
	SENSOR_ATTR(pwm2_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 1),
	SENSOR_ATTR(pwm3_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 2),
	SENSOR_ATTR(pwm4_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 3),
};

static struct sensor_device_attribute sda_target_temp[] = {
	SENSOR_ATTR(pwm1_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 0),
	SENSOR_ATTR(pwm2_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 1),
	SENSOR_ATTR(pwm3_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 2),
	SENSOR_ATTR(pwm4_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 3),
};

static struct sensor_device_attribute sda_tolerance[] = {
	SENSOR_ATTR(pwm1_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 0),
	SENSOR_ATTR(pwm2_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 1),
	SENSOR_ATTR(pwm3_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 2),
	SENSOR_ATTR(pwm4_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 3),
};

/* Smart Fan registers */

#define fan_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
		       char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1624 1625
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1626 1627
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
1628
} \
1629 1630 1631
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			    const char *buf, size_t count) \
1632
{ \
1633
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1634 1635
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1636
	int nr = sensor_attr->index; \
1637 1638
	unsigned long val; \
	int err; \
1639
	err = kstrtoul(buf, 10, &val); \
1640 1641 1642
	if (err < 0) \
		return err; \
	val = SENSORS_LIMIT(val, 1, 255); \
1643 1644
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1645
	w83627ehf_write_value(data, data->REG_##REG[nr], val); \
1646 1647 1648 1649
	mutex_unlock(&data->update_lock); \
	return count; \
}

D
Daniel J Blueman 已提交
1650 1651 1652 1653
fan_functions(fan_start_output, FAN_START_OUTPUT)
fan_functions(fan_stop_output, FAN_STOP_OUTPUT)
fan_functions(fan_max_output, FAN_MAX_OUTPUT)
fan_functions(fan_step_output, FAN_STEP_OUTPUT)
1654 1655 1656 1657 1658 1659

#define fan_time_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1660 1661
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1662 1663
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", \
1664 1665
			step_time_from_reg(data->reg[nr], \
					   data->pwm_mode[nr])); \
1666 1667 1668 1669 1670 1671
} \
\
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			const char *buf, size_t count) \
{ \
1672
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1673 1674
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1675
	int nr = sensor_attr->index; \
1676 1677
	unsigned long val; \
	int err; \
1678
	err = kstrtoul(buf, 10, &val); \
1679 1680 1681
	if (err < 0) \
		return err; \
	val = step_time_to_reg(val, data->pwm_mode[nr]); \
1682 1683
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1684
	w83627ehf_write_value(data, data->REG_##REG[nr], val); \
1685 1686 1687 1688 1689 1690
	mutex_unlock(&data->update_lock); \
	return count; \
} \

fan_time_functions(fan_stop_time, FAN_STOP_TIME)

1691 1692 1693 1694 1695 1696 1697 1698
static ssize_t show_name(struct device *dev, struct device_attribute *attr,
			 char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);

	return sprintf(buf, "%s\n", data->name);
}
static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1699 1700 1701 1702

static struct sensor_device_attribute sda_sf3_arrays_fan4[] = {
	SENSOR_ATTR(pwm4_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 3),
D
Daniel J Blueman 已提交
1703 1704 1705 1706 1707 1708 1709 1710
	SENSOR_ATTR(pwm4_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 3),
	SENSOR_ATTR(pwm4_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 3),
	SENSOR_ATTR(pwm4_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 3),
	SENSOR_ATTR(pwm4_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 3),
1711 1712
};

1713 1714 1715 1716 1717 1718 1719 1720 1721
static struct sensor_device_attribute sda_sf3_arrays_fan3[] = {
	SENSOR_ATTR(pwm3_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 2),
	SENSOR_ATTR(pwm3_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 2),
	SENSOR_ATTR(pwm3_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 2),
};

1722 1723 1724 1725 1726
static struct sensor_device_attribute sda_sf3_arrays[] = {
	SENSOR_ATTR(pwm1_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 0),
	SENSOR_ATTR(pwm2_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 1),
D
Daniel J Blueman 已提交
1727 1728 1729 1730 1731 1732 1733 1734
	SENSOR_ATTR(pwm1_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 0),
	SENSOR_ATTR(pwm2_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 1),
	SENSOR_ATTR(pwm1_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 0),
	SENSOR_ATTR(pwm2_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 1),
1735
};
D
Daniel J Blueman 已提交
1736

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746

/*
 * pwm1 and pwm3 don't support max and step settings on all chips.
 * Need to check support while generating/removing attribute files.
 */
static struct sensor_device_attribute sda_sf3_max_step_arrays[] = {
	SENSOR_ATTR(pwm1_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 0),
	SENSOR_ATTR(pwm1_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 0),
D
Daniel J Blueman 已提交
1747 1748 1749 1750
	SENSOR_ATTR(pwm2_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 1),
	SENSOR_ATTR(pwm2_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 1),
1751 1752 1753 1754
	SENSOR_ATTR(pwm3_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 2),
	SENSOR_ATTR(pwm3_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 2),
1755 1756
};

1757 1758 1759 1760 1761 1762 1763 1764
static ssize_t
show_vid(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
}
static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784

/* Case open detection */

static ssize_t
show_caseopen(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);

	return sprintf(buf, "%d\n",
		!!(data->caseopen & to_sensor_dev_attr_2(attr)->index));
}

static ssize_t
clear_caseopen(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	unsigned long val;
	u16 reg, mask;

1785
	if (kstrtoul(buf, 10, &val) || val != 0)
1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
		return -EINVAL;

	mask = to_sensor_dev_attr_2(attr)->nr;

	mutex_lock(&data->update_lock);
	reg = w83627ehf_read_value(data, W83627EHF_REG_CASEOPEN_CLR);
	w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg | mask);
	w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg & ~mask);
	data->valid = 0;	/* Force cache refresh */
	mutex_unlock(&data->update_lock);

	return count;
}

static struct sensor_device_attribute_2 sda_caseopen[] = {
	SENSOR_ATTR_2(intrusion0_alarm, S_IWUSR | S_IRUGO, show_caseopen,
			clear_caseopen, 0x80, 0x10),
	SENSOR_ATTR_2(intrusion1_alarm, S_IWUSR | S_IRUGO, show_caseopen,
			clear_caseopen, 0x40, 0x40),
};

1807
/*
1808
 * Driver and device management
1809 1810
 */

1811 1812
static void w83627ehf_device_remove_files(struct device *dev)
{
1813 1814 1815 1816
	/*
	 * some entries in the following arrays may not have been used in
	 * device_create_file(), but device_remove_file() will ignore them
	 */
1817
	int i;
1818
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1819 1820 1821

	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
		device_remove_file(dev, &sda_sf3_arrays[i].dev_attr);
1822 1823 1824
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
1825 1826
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff)
1827 1828
			device_remove_file(dev, &attr->dev_attr);
	}
1829 1830
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan3); i++)
		device_remove_file(dev, &sda_sf3_arrays_fan3[i].dev_attr);
1831 1832
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++)
		device_remove_file(dev, &sda_sf3_arrays_fan4[i].dev_attr);
1833
	for (i = 0; i < data->in_num; i++) {
1834 1835
		if ((i == 6) && data->in6_skip)
			continue;
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
		device_remove_file(dev, &sda_in_input[i].dev_attr);
		device_remove_file(dev, &sda_in_alarm[i].dev_attr);
		device_remove_file(dev, &sda_in_min[i].dev_attr);
		device_remove_file(dev, &sda_in_max[i].dev_attr);
	}
	for (i = 0; i < 5; i++) {
		device_remove_file(dev, &sda_fan_input[i].dev_attr);
		device_remove_file(dev, &sda_fan_alarm[i].dev_attr);
		device_remove_file(dev, &sda_fan_div[i].dev_attr);
		device_remove_file(dev, &sda_fan_min[i].dev_attr);
	}
1847
	for (i = 0; i < data->pwm_num; i++) {
1848 1849 1850 1851 1852 1853
		device_remove_file(dev, &sda_pwm[i].dev_attr);
		device_remove_file(dev, &sda_pwm_mode[i].dev_attr);
		device_remove_file(dev, &sda_pwm_enable[i].dev_attr);
		device_remove_file(dev, &sda_target_temp[i].dev_attr);
		device_remove_file(dev, &sda_tolerance[i].dev_attr);
	}
1854 1855
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
1856 1857
			continue;
		device_remove_file(dev, &sda_temp_input[i].dev_attr);
1858
		device_remove_file(dev, &sda_temp_label[i].dev_attr);
1859 1860
		if (i == 2 && data->temp3_val_only)
			continue;
1861 1862
		device_remove_file(dev, &sda_temp_max[i].dev_attr);
		device_remove_file(dev, &sda_temp_max_hyst[i].dev_attr);
1863 1864
		if (i > 2)
			continue;
1865 1866
		device_remove_file(dev, &sda_temp_alarm[i].dev_attr);
		device_remove_file(dev, &sda_temp_type[i].dev_attr);
1867
		device_remove_file(dev, &sda_temp_offset[i].dev_attr);
1868
	}
1869

1870 1871 1872
	device_remove_file(dev, &sda_caseopen[0].dev_attr);
	device_remove_file(dev, &sda_caseopen[1].dev_attr);

1873
	device_remove_file(dev, &dev_attr_name);
1874
	device_remove_file(dev, &dev_attr_cpu0_vid);
1875
}
1876

1877
/* Get the monitoring functions started */
B
Bill Pemberton 已提交
1878
static inline void w83627ehf_init_device(struct w83627ehf_data *data,
1879
						   enum kinds kind)
1880 1881
{
	int i;
1882
	u8 tmp, diode;
1883 1884

	/* Start monitoring is needed */
1885
	tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
1886
	if (!(tmp & 0x01))
1887
		w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
1888 1889
				      tmp | 0x01);

1890 1891 1892 1893
	/* Enable temperature sensors if needed */
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
			continue;
1894
		if (!data->reg_temp_config[i])
1895
			continue;
1896
		tmp = w83627ehf_read_value(data,
1897
					   data->reg_temp_config[i]);
1898
		if (tmp & 0x01)
1899
			w83627ehf_write_value(data,
1900
					      data->reg_temp_config[i],
1901 1902
					      tmp & 0xfe);
	}
1903 1904 1905 1906 1907

	/* Enable VBAT monitoring if needed */
	tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	if (!(tmp & 0x01))
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
1908 1909

	/* Get thermal sensor types */
1910 1911 1912 1913
	switch (kind) {
	case w83627ehf:
		diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
		break;
1914 1915 1916
	case w83627uhg:
		diode = 0x00;
		break;
1917 1918 1919
	default:
		diode = 0x70;
	}
1920
	for (i = 0; i < 3; i++) {
1921 1922 1923 1924
		const char *label = NULL;

		if (data->temp_label)
			label = data->temp_label[data->temp_src[i]];
1925 1926

		/* Digital source overrides analog type */
1927
		if (label && strncmp(label, "PECI", 4) == 0)
1928
			data->temp_type[i] = 6;
1929
		else if (label && strncmp(label, "AMD", 3) == 0)
1930 1931
			data->temp_type[i] = 5;
		else if ((tmp & (0x02 << i)))
1932
			data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 3;
1933 1934 1935
		else
			data->temp_type[i] = 4; /* thermistor */
	}
1936 1937
}

1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
static void w82627ehf_swap_tempreg(struct w83627ehf_data *data,
				   int r1, int r2)
{
	u16 tmp;

	tmp = data->temp_src[r1];
	data->temp_src[r1] = data->temp_src[r2];
	data->temp_src[r2] = tmp;

	tmp = data->reg_temp[r1];
	data->reg_temp[r1] = data->reg_temp[r2];
	data->reg_temp[r2] = tmp;

	tmp = data->reg_temp_over[r1];
	data->reg_temp_over[r1] = data->reg_temp_over[r2];
	data->reg_temp_over[r2] = tmp;

	tmp = data->reg_temp_hyst[r1];
	data->reg_temp_hyst[r1] = data->reg_temp_hyst[r2];
	data->reg_temp_hyst[r2] = tmp;

	tmp = data->reg_temp_config[r1];
	data->reg_temp_config[r1] = data->reg_temp_config[r2];
	data->reg_temp_config[r2] = tmp;
}

B
Bill Pemberton 已提交
1964
static void
1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
w83627ehf_set_temp_reg_ehf(struct w83627ehf_data *data, int n_temp)
{
	int i;

	for (i = 0; i < n_temp; i++) {
		data->reg_temp[i] = W83627EHF_REG_TEMP[i];
		data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
		data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
		data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
	}
}

B
Bill Pemberton 已提交
1977
static void
1978 1979 1980 1981 1982
w83627ehf_check_fan_inputs(const struct w83627ehf_sio_data *sio_data,
			   struct w83627ehf_data *data)
{
	int fan3pin, fan4pin, fan4min, fan5pin, regval;

1983 1984 1985 1986 1987 1988 1989
	/* The W83627UHG is simple, only two fan inputs, no config */
	if (sio_data->kind == w83627uhg) {
		data->has_fan = 0x03; /* fan1 and fan2 */
		data->has_fan_min = 0x03;
		return;
	}

1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	superio_enter(sio_data->sioreg);

	/* fan4 and fan5 share some pins with the GPIO and serial flash */
	if (sio_data->kind == nct6775) {
		/* On NCT6775, fan4 shares pins with the fdc interface */
		fan3pin = 1;
		fan4pin = !(superio_inb(sio_data->sioreg, 0x2A) & 0x80);
		fan4min = 0;
		fan5pin = 0;
	} else if (sio_data->kind == nct6776) {
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
		bool gpok = superio_inb(sio_data->sioreg, 0x27) & 0x80;

		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		regval = superio_inb(sio_data->sioreg, SIO_REG_ENABLE);

		if (regval & 0x80)
			fan3pin = gpok;
		else
			fan3pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x40);

		if (regval & 0x40)
			fan4pin = gpok;
		else
			fan4pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x01);

		if (regval & 0x20)
			fan5pin = gpok;
		else
			fan5pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x02);

2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
		fan4min = fan4pin;
	} else if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
		fan3pin = 1;
		fan4pin = superio_inb(sio_data->sioreg, 0x27) & 0x40;
		fan5pin = superio_inb(sio_data->sioreg, 0x27) & 0x20;
		fan4min = fan4pin;
	} else {
		fan3pin = 1;
		fan4pin = !(superio_inb(sio_data->sioreg, 0x29) & 0x06);
		fan5pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x02);
		fan4min = fan4pin;
	}

	superio_exit(sio_data->sioreg);

	data->has_fan = data->has_fan_min = 0x03; /* fan1 and fan2 */
	data->has_fan |= (fan3pin << 2);
	data->has_fan_min |= (fan3pin << 2);

	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		/*
		 * NCT6775F and NCT6776F don't have the W83627EHF_REG_FANDIV1
		 * register
		 */
		data->has_fan |= (fan4pin << 3) | (fan5pin << 4);
		data->has_fan_min |= (fan4min << 3) | (fan5pin << 4);
	} else {
		/*
		 * It looks like fan4 and fan5 pins can be alternatively used
		 * as fan on/off switches, but fan5 control is write only :/
		 * We assume that if the serial interface is disabled, designers
		 * connected fan5 as input unless they are emitting log 1, which
		 * is not the default.
		 */
		regval = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
		if ((regval & (1 << 2)) && fan4pin) {
			data->has_fan |= (1 << 3);
			data->has_fan_min |= (1 << 3);
		}
		if (!(regval & (1 << 1)) && fan5pin) {
			data->has_fan |= (1 << 4);
			data->has_fan_min |= (1 << 4);
		}
	}
}

B
Bill Pemberton 已提交
2066
static int w83627ehf_probe(struct platform_device *pdev)
2067
{
2068 2069
	struct device *dev = &pdev->dev;
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
2070
	struct w83627ehf_data *data;
2071
	struct resource *res;
2072
	u8 en_vrm10;
2073 2074
	int i, err = 0;

2075 2076
	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
	if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
2077
		err = -EBUSY;
2078 2079 2080
		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
			(unsigned long)res->start,
			(unsigned long)res->start + IOREGION_LENGTH - 1);
2081 2082 2083
		goto exit;
	}

2084 2085
	data = devm_kzalloc(&pdev->dev, sizeof(struct w83627ehf_data),
			    GFP_KERNEL);
2086
	if (!data) {
2087 2088 2089 2090
		err = -ENOMEM;
		goto exit_release;
	}

2091
	data->addr = res->start;
2092 2093
	mutex_init(&data->lock);
	mutex_init(&data->update_lock);
2094
	data->name = w83627ehf_device_names[sio_data->kind];
2095
	data->bank = 0xff;		/* Force initial bank selection */
2096
	platform_set_drvdata(pdev, data);
2097

2098 2099
	/* 627EHG and 627EHF have 10 voltage inputs; 627DHG and 667HG have 9 */
	data->in_num = (sio_data->kind == w83627ehf) ? 10 : 9;
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
	/* 667HG, NCT6775F, and NCT6776F have 3 pwms, and 627UHG has only 2 */
	switch (sio_data->kind) {
	default:
		data->pwm_num = 4;
		break;
	case w83667hg:
	case w83667hg_b:
	case nct6775:
	case nct6776:
		data->pwm_num = 3;
		break;
	case w83627uhg:
		data->pwm_num = 2;
		break;
	}
2115

2116
	/* Default to 3 temperature inputs, code below will adjust as needed */
2117
	data->have_temp = 0x07;
2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186

	/* Deal with temperature register setup first. */
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		int mask = 0;

		/*
		 * Display temperature sensor output only if it monitors
		 * a source other than one already reported. Always display
		 * first three temperature registers, though.
		 */
		for (i = 0; i < NUM_REG_TEMP; i++) {
			u8 src;

			data->reg_temp[i] = NCT6775_REG_TEMP[i];
			data->reg_temp_over[i] = NCT6775_REG_TEMP_OVER[i];
			data->reg_temp_hyst[i] = NCT6775_REG_TEMP_HYST[i];
			data->reg_temp_config[i] = NCT6775_REG_TEMP_CONFIG[i];

			src = w83627ehf_read_value(data,
						   NCT6775_REG_TEMP_SOURCE[i]);
			src &= 0x1f;
			if (src && !(mask & (1 << src))) {
				data->have_temp |= 1 << i;
				mask |= 1 << src;
			}

			data->temp_src[i] = src;

			/*
			 * Now do some register swapping if index 0..2 don't
			 * point to SYSTIN(1), CPUIN(2), and AUXIN(3).
			 * Idea is to have the first three attributes
			 * report SYSTIN, CPUIN, and AUXIN if possible
			 * without overriding the basic system configuration.
			 */
			if (i > 0 && data->temp_src[0] != 1
			    && data->temp_src[i] == 1)
				w82627ehf_swap_tempreg(data, 0, i);
			if (i > 1 && data->temp_src[1] != 2
			    && data->temp_src[i] == 2)
				w82627ehf_swap_tempreg(data, 1, i);
			if (i > 2 && data->temp_src[2] != 3
			    && data->temp_src[i] == 3)
				w82627ehf_swap_tempreg(data, 2, i);
		}
		if (sio_data->kind == nct6776) {
			/*
			 * On NCT6776, AUXTIN and VIN3 pins are shared.
			 * Only way to detect it is to check if AUXTIN is used
			 * as a temperature source, and if that source is
			 * enabled.
			 *
			 * If that is the case, disable in6, which reports VIN3.
			 * Otherwise disable temp3.
			 */
			if (data->temp_src[2] == 3) {
				u8 reg;

				if (data->reg_temp_config[2])
					reg = w83627ehf_read_value(data,
						data->reg_temp_config[2]);
				else
					reg = 0; /* Assume AUXTIN is used */

				if (reg & 0x01)
					data->have_temp &= ~(1 << 2);
				else
					data->in6_skip = 1;
			}
2187 2188 2189
			data->temp_label = nct6776_temp_label;
		} else {
			data->temp_label = nct6775_temp_label;
2190
		}
2191 2192 2193 2194 2195
		data->have_temp_offset = data->have_temp & 0x07;
		for (i = 0; i < 3; i++) {
			if (data->temp_src[i] > 3)
				data->have_temp_offset &= ~(1 << i);
		}
2196 2197 2198
	} else if (sio_data->kind == w83667hg_b) {
		u8 reg;

2199 2200
		w83627ehf_set_temp_reg_ehf(data, 4);

2201 2202 2203 2204
		/*
		 * Temperature sources are selected with bank 0, registers 0x49
		 * and 0x4a.
		 */
2205 2206 2207 2208
		reg = w83627ehf_read_value(data, 0x4a);
		data->temp_src[0] = reg >> 5;
		reg = w83627ehf_read_value(data, 0x49);
		data->temp_src[1] = reg & 0x07;
2209
		data->temp_src[2] = (reg >> 4) & 0x07;
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236

		/*
		 * W83667HG-B has another temperature register at 0x7e.
		 * The temperature source is selected with register 0x7d.
		 * Support it if the source differs from already reported
		 * sources.
		 */
		reg = w83627ehf_read_value(data, 0x7d);
		reg &= 0x07;
		if (reg != data->temp_src[0] && reg != data->temp_src[1]
		    && reg != data->temp_src[2]) {
			data->temp_src[3] = reg;
			data->have_temp |= 1 << 3;
		}

		/*
		 * Chip supports either AUXTIN or VIN3. Try to find out which
		 * one.
		 */
		reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
		if (data->temp_src[2] == 2 && (reg & 0x01))
			data->have_temp &= ~(1 << 2);

		if ((data->temp_src[2] == 2 && (data->have_temp & (1 << 2)))
		    || (data->temp_src[3] == 2 && (data->have_temp & (1 << 3))))
			data->in6_skip = 1;

2237
		data->temp_label = w83667hg_b_temp_label;
2238 2239 2240 2241 2242
		data->have_temp_offset = data->have_temp & 0x07;
		for (i = 0; i < 3; i++) {
			if (data->temp_src[i] > 2)
				data->have_temp_offset &= ~(1 << i);
		}
2243 2244 2245 2246 2247 2248
	} else if (sio_data->kind == w83627uhg) {
		u8 reg;

		w83627ehf_set_temp_reg_ehf(data, 3);

		/*
2249
		 * Temperature sources for temp2 and temp3 are selected with
2250 2251 2252 2253 2254 2255
		 * bank 0, registers 0x49 and 0x4a.
		 */
		data->temp_src[0] = 0;	/* SYSTIN */
		reg = w83627ehf_read_value(data, 0x49) & 0x07;
		/* Adjust to have the same mapping as other source registers */
		if (reg == 0)
2256
			data->temp_src[1] = 1;
2257
		else if (reg >= 2 && reg <= 5)
2258
			data->temp_src[1] = reg + 2;
2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
		else	/* should never happen */
			data->have_temp &= ~(1 << 1);
		reg = w83627ehf_read_value(data, 0x4a);
		data->temp_src[2] = reg >> 5;

		/*
		 * Skip temp3 if source is invalid or the same as temp1
		 * or temp2.
		 */
		if (data->temp_src[2] == 2 || data->temp_src[2] == 3 ||
		    data->temp_src[2] == data->temp_src[0] ||
		    ((data->have_temp & (1 << 1)) &&
		     data->temp_src[2] == data->temp_src[1]))
			data->have_temp &= ~(1 << 2);
		else
			data->temp3_val_only = 1;	/* No limit regs */

		data->in6_skip = 1;			/* No VIN3 */

2278
		data->temp_label = w83667hg_b_temp_label;
2279 2280 2281 2282 2283
		data->have_temp_offset = data->have_temp & 0x03;
		for (i = 0; i < 3; i++) {
			if (data->temp_src[i] > 1)
				data->have_temp_offset &= ~(1 << i);
		}
2284
	} else {
2285 2286
		w83627ehf_set_temp_reg_ehf(data, 3);

2287
		/* Temperature sources are fixed */
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301

		if (sio_data->kind == w83667hg) {
			u8 reg;

			/*
			 * Chip supports either AUXTIN or VIN3. Try to find
			 * out which one.
			 */
			reg = w83627ehf_read_value(data,
						W83627EHF_REG_TEMP_CONFIG[2]);
			if (reg & 0x01)
				data->have_temp &= ~(1 << 2);
			else
				data->in6_skip = 1;
2302
		}
2303
		data->have_temp_offset = data->have_temp & 0x07;
2304 2305
	}

2306
	if (sio_data->kind == nct6775) {
2307 2308 2309
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg16;
		data->fan_from_reg_min = fan_from_reg8;
2310 2311
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
2312
		data->REG_FAN = NCT6775_REG_FAN;
2313 2314 2315 2316 2317 2318 2319
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
		data->REG_FAN_MAX_OUTPUT = NCT6775_REG_FAN_MAX_OUTPUT;
		data->REG_FAN_STEP_OUTPUT = NCT6775_REG_FAN_STEP_OUTPUT;
	} else if (sio_data->kind == nct6776) {
2320 2321 2322
		data->has_fan_div = false;
		data->fan_from_reg = fan_from_reg13;
		data->fan_from_reg_min = fan_from_reg13;
2323 2324
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
2325
		data->REG_FAN = NCT6775_REG_FAN;
2326 2327 2328 2329 2330
		data->REG_FAN_MIN = NCT6776_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
	} else if (sio_data->kind == w83667hg_b) {
2331 2332 2333
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
2334 2335 2336 2337 2338 2339 2340
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2341 2342 2343 2344 2345
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B;
	} else {
2346 2347 2348
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
2349 2350 2351 2352 2353 2354 2355
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2356 2357 2358 2359 2360
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_COMMON;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_COMMON;
	}
2361

2362 2363 2364 2365 2366 2367
	/* Setup input voltage scaling factors */
	if (sio_data->kind == w83627uhg)
		data->scale_in = scale_in_w83627uhg;
	else
		data->scale_in = scale_in_common;

2368
	/* Initialize the chip */
2369
	w83627ehf_init_device(data, sio_data->kind);
2370

2371 2372 2373
	data->vrm = vid_which_vrm();
	superio_enter(sio_data->sioreg);
	/* Read VID value */
2374 2375
	if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b ||
	    sio_data->kind == nct6775 || sio_data->kind == nct6776) {
2376 2377 2378 2379 2380
		/*
		 * W83667HG has different pins for VID input and output, so
		 * we can get the VID input values directly at logical device D
		 * 0xe3.
		 */
2381 2382
		superio_select(sio_data->sioreg, W83667HG_LD_VID);
		data->vid = superio_inb(sio_data->sioreg, 0xe3);
2383 2384 2385
		err = device_create_file(dev, &dev_attr_cpu0_vid);
		if (err)
			goto exit_release;
2386
	} else if (sio_data->kind != w83627uhg) {
2387 2388
		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
2389 2390 2391 2392 2393 2394 2395
			/*
			 * Set VID input sensibility if needed. In theory the
			 * BIOS should have set it, but in practice it's not
			 * always the case. We only do it for the W83627EHF/EHG
			 * because the W83627DHG is more complex in this
			 * respect.
			 */
2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
			if (sio_data->kind == w83627ehf) {
				en_vrm10 = superio_inb(sio_data->sioreg,
						       SIO_REG_EN_VRM10);
				if ((en_vrm10 & 0x08) && data->vrm == 90) {
					dev_warn(dev, "Setting VID input "
						 "voltage to TTL\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 & ~0x08);
				} else if (!(en_vrm10 & 0x08)
					   && data->vrm == 100) {
					dev_warn(dev, "Setting VID input "
						 "voltage to VRM10\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 | 0x08);
				}
			}

			data->vid = superio_inb(sio_data->sioreg,
						SIO_REG_VID_DATA);
			if (sio_data->kind == w83627ehf) /* 6 VID pins only */
				data->vid &= 0x3f;

			err = device_create_file(dev, &dev_attr_cpu0_vid);
			if (err)
				goto exit_release;
		} else {
			dev_info(dev, "VID pins in output mode, CPU VID not "
				 "available\n");
		}
2427 2428
	}

2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443
	if (fan_debounce &&
	    (sio_data->kind == nct6775 || sio_data->kind == nct6776)) {
		u8 tmp;

		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		tmp = superio_inb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE);
		if (sio_data->kind == nct6776)
			superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
				     0x3e | tmp);
		else
			superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
				     0x1e | tmp);
		pr_info("Enabled fan debounce for chip %s\n", data->name);
	}

2444
	superio_exit(sio_data->sioreg);
2445

2446
	w83627ehf_check_fan_inputs(sio_data, data);
2447

2448
	/* Read fan clock dividers immediately */
2449 2450
	w83627ehf_update_fan_div_common(dev, data);

2451 2452 2453 2454 2455
	/* Read pwm data to save original values */
	w83627ehf_update_pwm_common(dev, data);
	for (i = 0; i < data->pwm_num; i++)
		data->pwm_enable_orig[i] = data->pwm_enable[i];

2456
	/* Register sysfs hooks */
2457 2458 2459
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++) {
		err = device_create_file(dev, &sda_sf3_arrays[i].dev_attr);
		if (err)
2460
			goto exit_remove;
2461
	}
2462

2463 2464 2465
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
2466 2467
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff) {
2468 2469 2470 2471 2472
			err = device_create_file(dev, &attr->dev_attr);
			if (err)
				goto exit_remove;
		}
	}
2473 2474 2475 2476 2477 2478 2479 2480
	/* if fan3 and fan4 are enabled create the sf3 files for them */
	if ((data->has_fan & (1 << 2)) && data->pwm_num >= 3)
		for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan3); i++) {
			err = device_create_file(dev,
					&sda_sf3_arrays_fan3[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2481
	if ((data->has_fan & (1 << 3)) && data->pwm_num >= 4)
2482
		for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++) {
2483 2484 2485
			err = device_create_file(dev,
					&sda_sf3_arrays_fan4[i].dev_attr);
			if (err)
2486 2487
				goto exit_remove;
		}
2488

2489 2490 2491
	for (i = 0; i < data->in_num; i++) {
		if ((i == 6) && data->in6_skip)
			continue;
2492 2493 2494 2495 2496 2497 2498 2499
		if ((err = device_create_file(dev, &sda_in_input[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_min[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_max[i].dev_attr)))
			goto exit_remove;
2500
	}
2501

2502
	for (i = 0; i < 5; i++) {
2503
		if (data->has_fan & (1 << i)) {
2504 2505 2506
			if ((err = device_create_file(dev,
					&sda_fan_input[i].dev_attr))
				|| (err = device_create_file(dev,
2507
					&sda_fan_alarm[i].dev_attr)))
2508
				goto exit_remove;
2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
			if (sio_data->kind != nct6776) {
				err = device_create_file(dev,
						&sda_fan_div[i].dev_attr);
				if (err)
					goto exit_remove;
			}
			if (data->has_fan_min & (1 << i)) {
				err = device_create_file(dev,
						&sda_fan_min[i].dev_attr);
				if (err)
					goto exit_remove;
			}
2521
			if (i < data->pwm_num &&
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
				((err = device_create_file(dev,
					&sda_pwm[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_mode[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_enable[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_target_temp[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_tolerance[i].dev_attr))))
				goto exit_remove;
2533
		}
2534
	}
2535

2536 2537
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
2538
			continue;
2539 2540 2541 2542 2543 2544 2545 2546 2547
		err = device_create_file(dev, &sda_temp_input[i].dev_attr);
		if (err)
			goto exit_remove;
		if (data->temp_label) {
			err = device_create_file(dev,
						 &sda_temp_label[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2548 2549
		if (i == 2 && data->temp3_val_only)
			continue;
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
		if (data->reg_temp_over[i]) {
			err = device_create_file(dev,
				&sda_temp_max[i].dev_attr);
			if (err)
				goto exit_remove;
		}
		if (data->reg_temp_hyst[i]) {
			err = device_create_file(dev,
				&sda_temp_max_hyst[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2562
		if (i > 2)
2563 2564
			continue;
		if ((err = device_create_file(dev,
2565 2566 2567
				&sda_temp_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_temp_type[i].dev_attr)))
2568
			goto exit_remove;
2569 2570 2571 2572 2573 2574
		if (data->have_temp_offset & (1 << i)) {
			err = device_create_file(dev,
						 &sda_temp_offset[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2575
	}
2576

2577 2578 2579 2580 2581 2582 2583 2584 2585 2586
	err = device_create_file(dev, &sda_caseopen[0].dev_attr);
	if (err)
		goto exit_remove;

	if (sio_data->kind == nct6776) {
		err = device_create_file(dev, &sda_caseopen[1].dev_attr);
		if (err)
			goto exit_remove;
	}

2587 2588 2589 2590
	err = device_create_file(dev, &dev_attr_name);
	if (err)
		goto exit_remove;

2591 2592 2593
	data->hwmon_dev = hwmon_device_register(dev);
	if (IS_ERR(data->hwmon_dev)) {
		err = PTR_ERR(data->hwmon_dev);
2594 2595
		goto exit_remove;
	}
2596 2597 2598

	return 0;

2599 2600
exit_remove:
	w83627ehf_device_remove_files(dev);
2601
exit_release:
2602
	platform_set_drvdata(pdev, NULL);
2603
	release_region(res->start, IOREGION_LENGTH);
2604 2605 2606 2607
exit:
	return err;
}

B
Bill Pemberton 已提交
2608
static int w83627ehf_remove(struct platform_device *pdev)
2609
{
2610
	struct w83627ehf_data *data = platform_get_drvdata(pdev);
2611

2612
	hwmon_device_unregister(data->hwmon_dev);
2613 2614 2615
	w83627ehf_device_remove_files(&pdev->dev);
	release_region(data->addr, IOREGION_LENGTH);
	platform_set_drvdata(pdev, NULL);
2616 2617 2618 2619

	return 0;
}

2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674
#ifdef CONFIG_PM
static int w83627ehf_suspend(struct device *dev)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	mutex_lock(&data->update_lock);
	data->vbat = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	if (sio_data->kind == nct6775) {
		data->fandiv1 = w83627ehf_read_value(data, NCT6775_REG_FANDIV1);
		data->fandiv2 = w83627ehf_read_value(data, NCT6775_REG_FANDIV2);
	}
	mutex_unlock(&data->update_lock);

	return 0;
}

static int w83627ehf_resume(struct device *dev)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
	int i;

	mutex_lock(&data->update_lock);
	data->bank = 0xff;		/* Force initial bank selection */

	/* Restore limits */
	for (i = 0; i < data->in_num; i++) {
		if ((i == 6) && data->in6_skip)
			continue;

		w83627ehf_write_value(data, W83627EHF_REG_IN_MIN(i),
				      data->in_min[i]);
		w83627ehf_write_value(data, W83627EHF_REG_IN_MAX(i),
				      data->in_max[i]);
	}

	for (i = 0; i < 5; i++) {
		if (!(data->has_fan_min & (1 << i)))
			continue;

		w83627ehf_write_value(data, data->REG_FAN_MIN[i],
				      data->fan_min[i]);
	}

	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
			continue;

		if (data->reg_temp_over[i])
			w83627ehf_write_temp(data, data->reg_temp_over[i],
					     data->temp_max[i]);
		if (data->reg_temp_hyst[i])
			w83627ehf_write_temp(data, data->reg_temp_hyst[i],
					     data->temp_max_hyst[i]);
2675 2676
		if (i > 2)
			continue;
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
		if (data->have_temp_offset & (1 << i))
			w83627ehf_write_value(data,
					      W83627EHF_REG_TEMP_OFFSET[i],
					      data->temp_offset[i]);
	}

	/* Restore other settings */
	w83627ehf_write_value(data, W83627EHF_REG_VBAT, data->vbat);
	if (sio_data->kind == nct6775) {
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, data->fandiv1);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, data->fandiv2);
	}

	/* Force re-reading all values */
	data->valid = 0;
	mutex_unlock(&data->update_lock);

	return 0;
}

static const struct dev_pm_ops w83627ehf_dev_pm_ops = {
	.suspend = w83627ehf_suspend,
	.resume = w83627ehf_resume,
};

#define W83627EHF_DEV_PM_OPS	(&w83627ehf_dev_pm_ops)
#else
#define W83627EHF_DEV_PM_OPS	NULL
#endif /* CONFIG_PM */

2707
static struct platform_driver w83627ehf_driver = {
2708
	.driver = {
J
Jean Delvare 已提交
2709
		.owner	= THIS_MODULE,
2710
		.name	= DRVNAME,
2711
		.pm	= W83627EHF_DEV_PM_OPS,
2712
	},
2713
	.probe		= w83627ehf_probe,
B
Bill Pemberton 已提交
2714
	.remove		= w83627ehf_remove,
2715 2716
};

2717 2718 2719
/* w83627ehf_find() looks for a '627 in the Super-I/O config space */
static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
				 struct w83627ehf_sio_data *sio_data)
2720
{
2721 2722 2723 2724 2725 2726 2727 2728 2729
	static const char sio_name_W83627EHF[] __initconst = "W83627EHF";
	static const char sio_name_W83627EHG[] __initconst = "W83627EHG";
	static const char sio_name_W83627DHG[] __initconst = "W83627DHG";
	static const char sio_name_W83627DHG_P[] __initconst = "W83627DHG-P";
	static const char sio_name_W83627UHG[] __initconst = "W83627UHG";
	static const char sio_name_W83667HG[] __initconst = "W83667HG";
	static const char sio_name_W83667HG_B[] __initconst = "W83667HG-B";
	static const char sio_name_NCT6775[] __initconst = "NCT6775F";
	static const char sio_name_NCT6776[] __initconst = "NCT6776F";
2730

2731
	u16 val;
2732
	const char *sio_name;
2733

2734
	superio_enter(sioaddr);
2735

2736 2737 2738 2739 2740
	if (force_id)
		val = force_id;
	else
		val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
		    | superio_inb(sioaddr, SIO_REG_DEVID + 1);
2741 2742
	switch (val & SIO_ID_MASK) {
	case SIO_W83627EHF_ID:
2743 2744 2745
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHF;
		break;
2746
	case SIO_W83627EHG_ID:
2747 2748 2749 2750 2751 2752
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHG;
		break;
	case SIO_W83627DHG_ID:
		sio_data->kind = w83627dhg;
		sio_name = sio_name_W83627DHG;
2753
		break;
2754 2755 2756 2757
	case SIO_W83627DHG_P_ID:
		sio_data->kind = w83627dhg_p;
		sio_name = sio_name_W83627DHG_P;
		break;
2758 2759 2760 2761
	case SIO_W83627UHG_ID:
		sio_data->kind = w83627uhg;
		sio_name = sio_name_W83627UHG;
		break;
2762 2763 2764 2765
	case SIO_W83667HG_ID:
		sio_data->kind = w83667hg;
		sio_name = sio_name_W83667HG;
		break;
2766 2767 2768 2769
	case SIO_W83667HG_B_ID:
		sio_data->kind = w83667hg_b;
		sio_name = sio_name_W83667HG_B;
		break;
2770 2771 2772 2773 2774 2775 2776 2777
	case SIO_NCT6775_ID:
		sio_data->kind = nct6775;
		sio_name = sio_name_NCT6775;
		break;
	case SIO_NCT6776_ID:
		sio_data->kind = nct6776;
		sio_name = sio_name_NCT6776;
		break;
2778
	default:
2779
		if (val != 0xffff)
2780
			pr_debug("unsupported chip ID: 0x%04x\n", val);
2781
		superio_exit(sioaddr);
2782 2783 2784
		return -ENODEV;
	}

2785 2786 2787 2788
	/* We have a known chip, find the HWM I/O address */
	superio_select(sioaddr, W83627EHF_LD_HWM);
	val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
	    | superio_inb(sioaddr, SIO_REG_ADDR + 1);
2789
	*addr = val & IOREGION_ALIGNMENT;
2790
	if (*addr == 0) {
2791
		pr_err("Refusing to enable a Super-I/O device with a base I/O port 0\n");
2792
		superio_exit(sioaddr);
2793 2794 2795 2796
		return -ENODEV;
	}

	/* Activate logical device if needed */
2797
	val = superio_inb(sioaddr, SIO_REG_ENABLE);
2798
	if (!(val & 0x01)) {
2799 2800
		pr_warn("Forcibly enabling Super-I/O. "
			"Sensor is probably unusable.\n");
2801
		superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
2802
	}
2803 2804

	superio_exit(sioaddr);
2805
	pr_info("Found %s chip at %#x\n", sio_name, *addr);
2806
	sio_data->sioreg = sioaddr;
2807 2808 2809 2810

	return 0;
}

2811 2812
/*
 * when Super-I/O functions move to a separate file, the Super-I/O
2813 2814
 * bus will manage the lifetime of the device and this module will only keep
 * track of the w83627ehf driver. But since we platform_device_alloc(), we
2815 2816
 * must keep track of the device
 */
2817 2818
static struct platform_device *pdev;

2819 2820
static int __init sensors_w83627ehf_init(void)
{
2821 2822 2823 2824 2825
	int err;
	unsigned short address;
	struct resource res;
	struct w83627ehf_sio_data sio_data;

2826 2827
	/*
	 * initialize sio_data->kind and sio_data->sioreg.
2828 2829 2830
	 *
	 * when Super-I/O functions move to a separate file, the Super-I/O
	 * driver will probe 0x2e and 0x4e and auto-detect the presence of a
2831 2832
	 * w83627ehf hardware monitor, and call probe()
	 */
2833 2834
	if (w83627ehf_find(0x2e, &address, &sio_data) &&
	    w83627ehf_find(0x4e, &address, &sio_data))
2835 2836
		return -ENODEV;

2837 2838 2839 2840
	err = platform_driver_register(&w83627ehf_driver);
	if (err)
		goto exit;

2841 2842
	pdev = platform_device_alloc(DRVNAME, address);
	if (!pdev) {
2843
		err = -ENOMEM;
2844
		pr_err("Device allocation failed\n");
2845 2846 2847 2848 2849 2850
		goto exit_unregister;
	}

	err = platform_device_add_data(pdev, &sio_data,
				       sizeof(struct w83627ehf_sio_data));
	if (err) {
2851
		pr_err("Platform data allocation failed\n");
2852 2853 2854 2855 2856 2857 2858 2859
		goto exit_device_put;
	}

	memset(&res, 0, sizeof(res));
	res.name = DRVNAME;
	res.start = address + IOREGION_OFFSET;
	res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
	res.flags = IORESOURCE_IO;
2860 2861 2862

	err = acpi_check_resource_conflict(&res);
	if (err)
2863
		goto exit_device_put;
2864

2865 2866
	err = platform_device_add_resources(pdev, &res, 1);
	if (err) {
2867
		pr_err("Device resource addition failed (%d)\n", err);
2868 2869 2870 2871 2872 2873
		goto exit_device_put;
	}

	/* platform_device_add calls probe() */
	err = platform_device_add(pdev);
	if (err) {
2874
		pr_err("Device addition failed (%d)\n", err);
2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885
		goto exit_device_put;
	}

	return 0;

exit_device_put:
	platform_device_put(pdev);
exit_unregister:
	platform_driver_unregister(&w83627ehf_driver);
exit:
	return err;
2886 2887 2888 2889
}

static void __exit sensors_w83627ehf_exit(void)
{
2890 2891
	platform_device_unregister(pdev);
	platform_driver_unregister(&w83627ehf_driver);
2892 2893 2894 2895 2896 2897 2898 2899
}

MODULE_AUTHOR("Jean Delvare <khali@linux-fr.org>");
MODULE_DESCRIPTION("W83627EHF driver");
MODULE_LICENSE("GPL");

module_init(sensors_w83627ehf_init);
module_exit(sensors_w83627ehf_exit);