w83627ehf.c 75.0 KB
Newer Older
1 2
/*
    w83627ehf - Driver for the hardware monitoring functionality of
3
		the Winbond W83627EHF Super-I/O chip
4
    Copyright (C) 2005  Jean Delvare <khali@linux-fr.org>
J
Jean Delvare 已提交
5
    Copyright (C) 2006  Yuan Mu (Winbond),
6 7
			Rudolf Marek <r.marek@assembler.cz>
			David Hubbard <david.c.hubbard@gmail.com>
D
Daniel J Blueman 已提交
8
			Daniel J Blueman <daniel.blueman@gmail.com>
9
    Copyright (C) 2010  Sheng-Yuan Huang (Nuvoton) (PS00)
10 11 12 13 14 15 16

    Shamelessly ripped from the w83627hf driver
    Copyright (C) 2003  Mark Studebaker

    Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
    in testing and debugging this driver.

17 18 19
    This driver also supports the W83627EHG, which is the lead-free
    version of the W83627EHF.

20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36
    This program is free software; you can redistribute it and/or modify
    it under the terms of the GNU General Public License as published by
    the Free Software Foundation; either version 2 of the License, or
    (at your option) any later version.

    This program is distributed in the hope that it will be useful,
    but WITHOUT ANY WARRANTY; without even the implied warranty of
    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
    GNU General Public License for more details.

    You should have received a copy of the GNU General Public License
    along with this program; if not, write to the Free Software
    Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.


    Supports the following chips:

37 38
    Chip        #vin    #fan    #pwm    #temp  chip IDs       man ID
    w83627ehf   10      5       4       3      0x8850 0x88    0x5ca3
39
					       0x8860 0xa1
40
    w83627dhg    9      5       4       3      0xa020 0xc1    0x5ca3
41
    w83627dhg-p  9      5       4       3      0xb070 0xc1    0x5ca3
42
    w83667hg     9      5       3       3      0xa510 0xc1    0x5ca3
43
    w83667hg-b   9      5       3       4      0xb350 0xc1    0x5ca3
44 45
    nct6775f     9      4       3       9      0xb470 0xc1    0x5ca3
    nct6776f     9      5       3       9      0xC330 0xc1    0x5ca3
46 47
*/

48 49
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

50 51 52
#include <linux/module.h>
#include <linux/init.h>
#include <linux/slab.h>
53 54
#include <linux/jiffies.h>
#include <linux/platform_device.h>
55
#include <linux/hwmon.h>
56
#include <linux/hwmon-sysfs.h>
57
#include <linux/hwmon-vid.h>
58
#include <linux/err.h>
59
#include <linux/mutex.h>
60
#include <linux/acpi.h>
61
#include <linux/io.h>
62 63
#include "lm75.h"

64 65
enum kinds { w83627ehf, w83627dhg, w83627dhg_p, w83667hg, w83667hg_b, nct6775,
	nct6776 };
66

67
/* used to set data->name = w83627ehf_device_names[data->sio_kind] */
68
static const char * const w83627ehf_device_names[] = {
69 70
	"w83627ehf",
	"w83627dhg",
71
	"w83627dhg",
72
	"w83667hg",
73
	"w83667hg",
74 75
	"nct6775",
	"nct6776",
76 77
};

78 79 80 81
static unsigned short force_id;
module_param(force_id, ushort, 0);
MODULE_PARM_DESC(force_id, "Override the detected device ID");

82
#define DRVNAME "w83627ehf"
83

84
/*
85
 * Super-I/O constants and functions
86
 */
87 88

#define W83627EHF_LD_HWM	0x0b
89
#define W83667HG_LD_VID		0x0d
90 91 92

#define SIO_REG_LDSEL		0x07	/* Logical device select */
#define SIO_REG_DEVID		0x20	/* Device ID (2 bytes) */
93
#define SIO_REG_EN_VRM10	0x2C	/* GPIO3, GPIO4 selection */
94 95
#define SIO_REG_ENABLE		0x30	/* Logical device enable */
#define SIO_REG_ADDR		0x60	/* Logical device address (2 bytes) */
96 97
#define SIO_REG_VID_CTRL	0xF0	/* VID control */
#define SIO_REG_VID_DATA	0xF1	/* VID data */
98

99 100 101
#define SIO_W83627EHF_ID	0x8850
#define SIO_W83627EHG_ID	0x8860
#define SIO_W83627DHG_ID	0xa020
102
#define SIO_W83627DHG_P_ID	0xb070
103
#define SIO_W83667HG_ID		0xa510
104
#define SIO_W83667HG_B_ID	0xb350
105 106
#define SIO_NCT6775_ID		0xb470
#define SIO_NCT6776_ID		0xc330
107
#define SIO_ID_MASK		0xFFF0
108 109

static inline void
110
superio_outb(int ioreg, int reg, int val)
111
{
112 113
	outb(reg, ioreg);
	outb(val, ioreg + 1);
114 115 116
}

static inline int
117
superio_inb(int ioreg, int reg)
118
{
119 120
	outb(reg, ioreg);
	return inb(ioreg + 1);
121 122 123
}

static inline void
124
superio_select(int ioreg, int ld)
125
{
126 127
	outb(SIO_REG_LDSEL, ioreg);
	outb(ld, ioreg + 1);
128 129 130
}

static inline void
131
superio_enter(int ioreg)
132
{
133 134
	outb(0x87, ioreg);
	outb(0x87, ioreg);
135 136 137
}

static inline void
138
superio_exit(int ioreg)
139
{
140
	outb(0xaa, ioreg);
141 142
	outb(0x02, ioreg);
	outb(0x02, ioreg + 1);
143 144 145 146 147 148
}

/*
 * ISA constants
 */

149
#define IOREGION_ALIGNMENT	(~7)
150 151
#define IOREGION_OFFSET		5
#define IOREGION_LENGTH		2
152 153
#define ADDR_REG_OFFSET		0
#define DATA_REG_OFFSET		1
154 155 156

#define W83627EHF_REG_BANK		0x4E
#define W83627EHF_REG_CONFIG		0x40
157 158 159 160 161 162

/* Not currently used:
 * REG_MAN_ID has the value 0x5ca3 for all supported chips.
 * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
 * REG_MAN_ID is at port 0x4f
 * REG_CHIP_ID is at port 0x58 */
163 164 165 166

static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };

167 168 169 170 171 172 173 174
/* The W83627EHF registers for nr=7,8,9 are in bank 5 */
#define W83627EHF_REG_IN_MAX(nr)	((nr < 7) ? (0x2b + (nr) * 2) : \
					 (0x554 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN_MIN(nr)	((nr < 7) ? (0x2c + (nr) * 2) : \
					 (0x555 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN(nr)		((nr < 7) ? (0x20 + (nr)) : \
					 (0x550 + (nr) - 7))

175 176 177 178
static const u16 W83627EHF_REG_TEMP[] = { 0x27, 0x150, 0x250, 0x7e };
static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x3a, 0x153, 0x253, 0 };
static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x39, 0x155, 0x255, 0 };
static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0, 0x152, 0x252, 0 };
179 180 181 182 183 184 185 186

/* Fan clock dividers are spread over the following five registers */
#define W83627EHF_REG_FANDIV1		0x47
#define W83627EHF_REG_FANDIV2		0x4B
#define W83627EHF_REG_VBAT		0x5D
#define W83627EHF_REG_DIODE		0x59
#define W83627EHF_REG_SMI_OVT		0x4C

187 188 189 190
/* NCT6775F has its own fan divider registers */
#define NCT6775_REG_FANDIV1		0x506
#define NCT6775_REG_FANDIV2		0x507

191 192 193 194
#define W83627EHF_REG_ALARM1		0x459
#define W83627EHF_REG_ALARM2		0x45A
#define W83627EHF_REG_ALARM3		0x45B

195
/* SmartFan registers */
D
Daniel J Blueman 已提交
196 197 198
#define W83627EHF_REG_FAN_STEPUP_TIME 0x0f
#define W83627EHF_REG_FAN_STEPDOWN_TIME 0x0e

199 200 201 202 203
/* DC or PWM output fan configuration */
static const u8 W83627EHF_REG_PWM_ENABLE[] = {
	0x04,			/* SYS FAN0 output mode and PWM mode */
	0x04,			/* CPU FAN0 output mode and PWM mode */
	0x12,			/* AUX FAN mode */
D
Daniel J Blueman 已提交
204
	0x62,			/* CPU FAN1 mode */
205 206 207 208 209 210
};

static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };

/* FAN Duty Cycle, be used to control */
211 212
static const u16 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
static const u16 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
213 214 215
static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };

/* Advanced Fan control, some values are common for all fans */
216 217 218
static const u16 W83627EHF_REG_FAN_START_OUTPUT[] = { 0x0a, 0x0b, 0x16, 0x65 };
static const u16 W83627EHF_REG_FAN_STOP_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
static const u16 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0c, 0x0d, 0x17, 0x66 };
219

220
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_COMMON[]
221
						= { 0xff, 0x67, 0xff, 0x69 };
222
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_COMMON[]
223 224
						= { 0xff, 0x68, 0xff, 0x6a };

225 226 227
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B[] = { 0x67, 0x69, 0x6b };
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B[]
						= { 0x68, 0x6a, 0x6c };
228

229 230 231 232 233 234 235 236
static const u16 NCT6775_REG_TARGET[] = { 0x101, 0x201, 0x301 };
static const u16 NCT6775_REG_FAN_MODE[] = { 0x102, 0x202, 0x302 };
static const u16 NCT6775_REG_FAN_STOP_OUTPUT[] = { 0x105, 0x205, 0x305 };
static const u16 NCT6775_REG_FAN_START_OUTPUT[] = { 0x106, 0x206, 0x306 };
static const u16 NCT6775_REG_FAN_STOP_TIME[] = { 0x107, 0x207, 0x307 };
static const u16 NCT6775_REG_PWM[] = { 0x109, 0x209, 0x309 };
static const u16 NCT6775_REG_FAN_MAX_OUTPUT[] = { 0x10a, 0x20a, 0x30a };
static const u16 NCT6775_REG_FAN_STEP_OUTPUT[] = { 0x10b, 0x20b, 0x30b };
237
static const u16 NCT6775_REG_FAN[] = { 0x630, 0x632, 0x634, 0x636, 0x638 };
238 239 240 241 242 243 244 245 246 247 248 249 250
static const u16 NCT6776_REG_FAN_MIN[] = { 0x63a, 0x63c, 0x63e, 0x640, 0x642};

static const u16 NCT6775_REG_TEMP[]
	= { 0x27, 0x150, 0x250, 0x73, 0x75, 0x77, 0x62b, 0x62c, 0x62d };
static const u16 NCT6775_REG_TEMP_CONFIG[]
	= { 0, 0x152, 0x252, 0, 0, 0, 0x628, 0x629, 0x62A };
static const u16 NCT6775_REG_TEMP_HYST[]
	= { 0x3a, 0x153, 0x253, 0, 0, 0, 0x673, 0x678, 0x67D };
static const u16 NCT6775_REG_TEMP_OVER[]
	= { 0x39, 0x155, 0x255, 0, 0, 0, 0x672, 0x677, 0x67C };
static const u16 NCT6775_REG_TEMP_SOURCE[]
	= { 0x621, 0x622, 0x623, 0x100, 0x200, 0x300, 0x624, 0x625, 0x626 };

251 252 253 254 255 256 257 258 259 260 261
static const char *const w83667hg_b_temp_label[] = {
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMDTSI",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4"
};

262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
static const char *const nct6775_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMD SB-TSI",
	"PECI Agent 0",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4",
	"PECI Agent 5",
	"PECI Agent 6",
	"PECI Agent 7",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP"
};

static const char *const nct6776_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"SMBUSMASTER 0",
	"SMBUSMASTER 1",
	"SMBUSMASTER 2",
	"SMBUSMASTER 3",
	"SMBUSMASTER 4",
	"SMBUSMASTER 5",
	"SMBUSMASTER 6",
	"SMBUSMASTER 7",
	"PECI Agent 0",
	"PECI Agent 1",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP",
	"BYTE_TEMP"
};

#define NUM_REG_TEMP	ARRAY_SIZE(NCT6775_REG_TEMP)
313

314 315
static inline int is_word_sized(u16 reg)
{
316
	return ((((reg & 0xff00) == 0x100
317 318 319
	      || (reg & 0xff00) == 0x200)
	     && ((reg & 0x00ff) == 0x50
	      || (reg & 0x00ff) == 0x53
320 321 322 323 324 325 326
	      || (reg & 0x00ff) == 0x55))
	     || (reg & 0xfff0) == 0x630
	     || reg == 0x640 || reg == 0x642
	     || ((reg & 0xfff0) == 0x650
		 && (reg & 0x000f) >= 0x06)
	     || reg == 0x73 || reg == 0x75 || reg == 0x77
		);
327 328
}

329 330 331 332
/*
 * Conversions
 */

333 334 335 336 337 338 339 340 341 342 343 344
/* 1 is PWM mode, output in ms */
static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
{
	return mode ? 100 * reg : 400 * reg;
}

static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
{
	return SENSORS_LIMIT((mode ? (msec + 50) / 100 :
						(msec + 200) / 400), 1, 255);
}

345
static unsigned int fan_from_reg8(u16 reg, unsigned int divreg)
346
{
347
	if (reg == 0 || reg == 255)
348
		return 0;
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
	return 1350000U / (reg << divreg);
}

static unsigned int fan_from_reg13(u16 reg, unsigned int divreg)
{
	if ((reg & 0xff1f) == 0xff1f)
		return 0;

	reg = (reg & 0x1f) | ((reg & 0xff00) >> 3);

	if (reg == 0)
		return 0;

	return 1350000U / reg;
}

static unsigned int fan_from_reg16(u16 reg, unsigned int divreg)
{
	if (reg == 0 || reg == 0xffff)
		return 0;

	/*
	 * Even though the registers are 16 bit wide, the fan divisor
	 * still applies.
	 */
	return 1350000U / (reg << divreg);
375 376 377 378 379 380 381 382 383
}

static inline unsigned int
div_from_reg(u8 reg)
{
	return 1 << reg;
}

static inline int
384
temp_from_reg(u16 reg, s16 regval)
385
{
386 387 388
	if (is_word_sized(reg))
		return LM75_TEMP_FROM_REG(regval);
	return regval * 1000;
389 390
}

391
static inline u16
392
temp_to_reg(u16 reg, long temp)
393
{
394 395 396
	if (is_word_sized(reg))
		return LM75_TEMP_TO_REG(temp);
	return DIV_ROUND_CLOSEST(SENSORS_LIMIT(temp, -127000, 128000), 1000);
397 398
}

399 400 401 402 403 404 405 406 407 408 409
/* Some of analog inputs have internal scaling (2x), 8mV is ADC LSB */

static u8 scale_in[10] = { 8, 8, 16, 16, 8, 8, 8, 16, 16, 8 };

static inline long in_from_reg(u8 reg, u8 nr)
{
	return reg * scale_in[nr];
}

static inline u8 in_to_reg(u32 val, u8 nr)
{
410 411
	return SENSORS_LIMIT(((val + (scale_in[nr] / 2)) / scale_in[nr]), 0,
			     255);
412 413
}

414 415 416 417 418
/*
 * Data structures and manipulation thereof
 */

struct w83627ehf_data {
419 420 421
	int addr;	/* IO base of hw monitor block */
	const char *name;

422
	struct device *hwmon_dev;
423
	struct mutex lock;
424

425 426 427 428
	u16 reg_temp[NUM_REG_TEMP];
	u16 reg_temp_over[NUM_REG_TEMP];
	u16 reg_temp_hyst[NUM_REG_TEMP];
	u16 reg_temp_config[NUM_REG_TEMP];
429 430 431
	u8 temp_src[NUM_REG_TEMP];
	const char * const *temp_label;

432 433 434 435 436 437 438 439 440
	const u16 *REG_PWM;
	const u16 *REG_TARGET;
	const u16 *REG_FAN;
	const u16 *REG_FAN_MIN;
	const u16 *REG_FAN_START_OUTPUT;
	const u16 *REG_FAN_STOP_OUTPUT;
	const u16 *REG_FAN_STOP_TIME;
	const u16 *REG_FAN_MAX_OUTPUT;
	const u16 *REG_FAN_STEP_OUTPUT;
441

442 443 444
	unsigned int (*fan_from_reg)(u16 reg, unsigned int divreg);
	unsigned int (*fan_from_reg_min)(u16 reg, unsigned int divreg);

445
	struct mutex update_lock;
446 447 448 449
	char valid;		/* !=0 if following fields are valid */
	unsigned long last_updated;	/* In jiffies */

	/* Register values */
450
	u8 bank;		/* current register bank */
451
	u8 in_num;		/* number of in inputs we have */
452 453 454
	u8 in[10];		/* Register value */
	u8 in_max[10];		/* Register value */
	u8 in_min[10];		/* Register value */
455 456
	u16 fan[5];
	u16 fan_min[5];
457 458
	u8 fan_div[5];
	u8 has_fan;		/* some fan inputs can be disabled */
459
	u8 has_fan_min;		/* some fans don't have min register */
460
	bool has_fan_div;
461
	u8 temp_type[3];
462 463 464
	s16 temp[9];
	s16 temp_max[9];
	s16 temp_max_hyst[9];
465
	u32 alarms;
466 467 468

	u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
	u8 pwm_enable[4]; /* 1->manual
D
Daniel J Blueman 已提交
469 470
			     2->thermal cruise mode (also called SmartFan I)
			     3->fan speed cruise mode
471
			     4->variable thermal cruise (also called
472 473 474 475
				SmartFan III)
			     5->enhanced variable thermal cruise (also called
				SmartFan IV) */
	u8 pwm_enable_orig[4];	/* original value of pwm_enable */
476
	u8 pwm_num;		/* number of pwm */
477 478 479 480
	u8 pwm[4];
	u8 target_temp[4];
	u8 tolerance[4];

D
Daniel J Blueman 已提交
481 482 483 484 485
	u8 fan_start_output[4]; /* minimum fan speed when spinning up */
	u8 fan_stop_output[4]; /* minimum fan speed when spinning down */
	u8 fan_stop_time[4]; /* time at minimum before disabling fan */
	u8 fan_max_output[4]; /* maximum fan speed */
	u8 fan_step_output[4]; /* rate of change output value */
486 487 488

	u8 vid;
	u8 vrm;
489

490
	u16 have_temp;
491
	u8 in6_skip;
492 493
};

494 495 496 497 498
struct w83627ehf_sio_data {
	int sioreg;
	enum kinds kind;
};

499 500 501 502 503 504
/*
 * On older chips, only registers 0x50-0x5f are banked.
 * On more recent chips, all registers are banked.
 * Assume that is the case and set the bank number for each access.
 * Cache the bank number so it only needs to be set if it changes.
 */
505
static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
506
{
507 508
	u8 bank = reg >> 8;
	if (data->bank != bank) {
509
		outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
510 511
		outb_p(bank, data->addr + DATA_REG_OFFSET);
		data->bank = bank;
512 513 514
	}
}

515
static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
516 517 518
{
	int res, word_sized = is_word_sized(reg);

519
	mutex_lock(&data->lock);
520

521 522 523
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
	res = inb_p(data->addr + DATA_REG_OFFSET);
524 525
	if (word_sized) {
		outb_p((reg & 0xff) + 1,
526 527
		       data->addr + ADDR_REG_OFFSET);
		res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
528 529
	}

530
	mutex_unlock(&data->lock);
531 532 533
	return res;
}

534 535
static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg,
				 u16 value)
536 537 538
{
	int word_sized = is_word_sized(reg);

539
	mutex_lock(&data->lock);
540

541 542
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
543
	if (word_sized) {
544
		outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
545
		outb_p((reg & 0xff) + 1,
546
		       data->addr + ADDR_REG_OFFSET);
547
	}
548
	outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
549

550
	mutex_unlock(&data->lock);
551 552 553
	return 0;
}

554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
/* This function assumes that the caller holds data->update_lock */
static void nct6775_write_fan_div(struct w83627ehf_data *data, int nr)
{
	u8 reg;

	switch (nr) {
	case 0:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x70)
		    | (data->fan_div[0] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
		break;
	case 1:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x7)
		    | ((data->fan_div[1] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
	case 2:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x70)
		    | (data->fan_div[2] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	case 3:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x7)
		    | ((data->fan_div[3] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	}
}

582
/* This function assumes that the caller holds data->update_lock */
583
static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
584 585 586 587 588
{
	u8 reg;

	switch (nr) {
	case 0:
589
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
590
		    | ((data->fan_div[0] & 0x03) << 4);
591 592
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
593 594
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
595
		    | ((data->fan_div[0] & 0x04) << 3);
596
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
597 598
		break;
	case 1:
599
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
600
		    | ((data->fan_div[1] & 0x03) << 6);
601 602
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
603 604
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
605
		    | ((data->fan_div[1] & 0x04) << 4);
606
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
607 608
		break;
	case 2:
609
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
610
		    | ((data->fan_div[2] & 0x03) << 6);
611 612
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
613
		    | ((data->fan_div[2] & 0x04) << 5);
614
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
615 616
		break;
	case 3:
617
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
618
		    | (data->fan_div[3] & 0x03);
619 620
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
621
		    | ((data->fan_div[3] & 0x04) << 5);
622
		w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
623 624
		break;
	case 4:
625
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
626
		    | ((data->fan_div[4] & 0x03) << 2)
627
		    | ((data->fan_div[4] & 0x04) << 5);
628
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
629 630 631 632
		break;
	}
}

633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
static void w83627ehf_write_fan_div_common(struct device *dev,
					   struct w83627ehf_data *data, int nr)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_write_fan_div(data, nr);
	else
		w83627ehf_write_fan_div(data, nr);
}

static void nct6775_update_fan_div(struct w83627ehf_data *data)
{
	u8 i;

	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV1);
	data->fan_div[0] = i & 0x7;
	data->fan_div[1] = (i & 0x70) >> 4;
	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV2);
	data->fan_div[2] = i & 0x7;
	if (data->has_fan & (1<<3))
		data->fan_div[3] = (i & 0x70) >> 4;
}

659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
{
	int i;

	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
	data->fan_div[0] = (i >> 4) & 0x03;
	data->fan_div[1] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
	data->fan_div[2] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	data->fan_div[0] |= (i >> 3) & 0x04;
	data->fan_div[1] |= (i >> 4) & 0x04;
	data->fan_div[2] |= (i >> 5) & 0x04;
	if (data->has_fan & ((1 << 3) | (1 << 4))) {
		i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
		data->fan_div[3] = i & 0x03;
		data->fan_div[4] = ((i >> 2) & 0x03)
				 | ((i >> 5) & 0x04);
	}
	if (data->has_fan & (1 << 3)) {
		i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
		data->fan_div[3] |= (i >> 5) & 0x04;
	}
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
static void w83627ehf_update_fan_div_common(struct device *dev,
					    struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_update_fan_div(data);
	else
		w83627ehf_update_fan_div(data);
}

static void nct6775_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg, fanmodecfg;

	for (i = 0; i < data->pwm_num; i++) {
		pwmcfg = w83627ehf_read_value(data,
					      W83627EHF_REG_PWM_ENABLE[i]);
		fanmodecfg = w83627ehf_read_value(data,
						  NCT6775_REG_FAN_MODE[i]);
		data->pwm_mode[i] =
		  ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((fanmodecfg >> 4) & 7) + 1;
		data->tolerance[i] = fanmodecfg & 0x0f;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);
	}
}

static void w83627ehf_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg = 0, tolerance = 0; /* shut up the compiler */

	for (i = 0; i < data->pwm_num; i++) {
		if (!(data->has_fan & (1 << i)))
			continue;

		/* pwmcfg, tolerance mapped for i=0, i=1 to same reg */
		if (i != 1) {
			pwmcfg = w83627ehf_read_value(data,
					W83627EHF_REG_PWM_ENABLE[i]);
			tolerance = w83627ehf_read_value(data,
					W83627EHF_REG_TOLERANCE[i]);
		}
		data->pwm_mode[i] =
			((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
				       & 3) + 1;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);

		data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0)) & 0x0f;
	}
}

static void w83627ehf_update_pwm_common(struct device *dev,
					struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6775 || sio_data->kind == nct6776)
		nct6775_update_pwm(data);
	else
		w83627ehf_update_pwm(data);
}

752 753
static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
{
754
	struct w83627ehf_data *data = dev_get_drvdata(dev);
755 756
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

757 758
	int i;

759
	mutex_lock(&data->update_lock);
760

761
	if (time_after(jiffies, data->last_updated + HZ + HZ/2)
762 763
	 || !data->valid) {
		/* Fan clock dividers */
764
		w83627ehf_update_fan_div_common(dev, data);
765

766
		/* Measured voltages and limits */
767 768
		for (i = 0; i < data->in_num; i++) {
			data->in[i] = w83627ehf_read_value(data,
769
				      W83627EHF_REG_IN(i));
770
			data->in_min[i] = w83627ehf_read_value(data,
771
					  W83627EHF_REG_IN_MIN(i));
772
			data->in_max[i] = w83627ehf_read_value(data,
773 774 775
					  W83627EHF_REG_IN_MAX(i));
		}

776 777 778 779 780
		/* Measured fan speeds and limits */
		for (i = 0; i < 5; i++) {
			if (!(data->has_fan & (1 << i)))
				continue;

781
			data->fan[i] = w83627ehf_read_value(data,
782 783 784 785
							    data->REG_FAN[i]);

			if (data->has_fan_min & (1 << i))
				data->fan_min[i] = w83627ehf_read_value(data,
786
					   data->REG_FAN_MIN[i]);
787 788 789 790

			/* If we failed to measure the fan speed and clock
			   divider can be increased, let's try that for next
			   time */
791 792
			if (data->has_fan_div
			    && (data->fan[i] >= 0xff
793 794 795
				|| (sio_data->kind == nct6775
				    && data->fan[i] == 0x00))
			    && data->fan_div[i] < 0x07) {
796
				dev_dbg(dev, "Increasing fan%d "
797
					"clock divider from %u to %u\n",
798
					i + 1, div_from_reg(data->fan_div[i]),
799 800
					div_from_reg(data->fan_div[i] + 1));
				data->fan_div[i]++;
801
				w83627ehf_write_fan_div_common(dev, data, i);
802
				/* Preserve min limit if possible */
803 804
				if ((data->has_fan_min & (1 << i))
				 && data->fan_min[i] >= 2
805
				 && data->fan_min[i] != 255)
806
					w83627ehf_write_value(data,
807
						data->REG_FAN_MIN[i],
808 809 810 811
						(data->fan_min[i] /= 2));
			}
		}

812 813
		w83627ehf_update_pwm_common(dev, data);

814 815 816 817
		for (i = 0; i < data->pwm_num; i++) {
			if (!(data->has_fan & (1 << i)))
				continue;

818 819 820 821 822 823 824 825 826 827 828 829
			data->fan_start_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_START_OUTPUT[i]);
			data->fan_stop_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_OUTPUT[i]);
			data->fan_stop_time[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_TIME[i]);

			if (data->REG_FAN_MAX_OUTPUT &&
			    data->REG_FAN_MAX_OUTPUT[i] != 0xff)
830 831
				data->fan_max_output[i] =
				  w83627ehf_read_value(data,
832
						data->REG_FAN_MAX_OUTPUT[i]);
833

834 835
			if (data->REG_FAN_STEP_OUTPUT &&
			    data->REG_FAN_STEP_OUTPUT[i] != 0xff)
836 837
				data->fan_step_output[i] =
				  w83627ehf_read_value(data,
838
						data->REG_FAN_STEP_OUTPUT[i]);
839

840
			data->target_temp[i] =
841
				w83627ehf_read_value(data,
842
					data->REG_TARGET[i]) &
843 844 845
					(data->pwm_mode[i] == 1 ? 0x7f : 0xff);
		}

846
		/* Measured temperatures and limits */
847 848 849
		for (i = 0; i < NUM_REG_TEMP; i++) {
			if (!(data->have_temp & (1 << i)))
				continue;
850 851 852 853 854 855 856 857 858 859
			data->temp[i] = w83627ehf_read_value(data,
						data->reg_temp[i]);
			if (data->reg_temp_over[i])
				data->temp_max[i]
				  = w83627ehf_read_value(data,
						data->reg_temp_over[i]);
			if (data->reg_temp_hyst[i])
				data->temp_max_hyst[i]
				  = w83627ehf_read_value(data,
						data->reg_temp_hyst[i]);
860 861
		}

862
		data->alarms = w83627ehf_read_value(data,
863
					W83627EHF_REG_ALARM1) |
864
			       (w83627ehf_read_value(data,
865
					W83627EHF_REG_ALARM2) << 8) |
866
			       (w83627ehf_read_value(data,
867 868
					W83627EHF_REG_ALARM3) << 16);

869 870 871 872
		data->last_updated = jiffies;
		data->valid = 1;
	}

873
	mutex_unlock(&data->update_lock);
874 875 876 877 878 879
	return data;
}

/*
 * Sysfs callback functions
 */
880 881 882 883 884 885
#define show_in_reg(reg) \
static ssize_t \
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
886 887
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
888 889 890 891 892 893 894 895 896
	int nr = sensor_attr->index; \
	return sprintf(buf, "%ld\n", in_from_reg(data->reg[nr], nr)); \
}
show_in_reg(in)
show_in_reg(in_min)
show_in_reg(in_max)

#define store_in_reg(REG, reg) \
static ssize_t \
897 898
store_in_##reg(struct device *dev, struct device_attribute *attr, \
	       const char *buf, size_t count) \
899
{ \
900
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
901 902
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
903
	int nr = sensor_attr->index; \
904 905 906 907 908
	unsigned long val; \
	int err; \
	err = strict_strtoul(buf, 10, &val); \
	if (err < 0) \
		return err; \
909 910
	mutex_lock(&data->update_lock); \
	data->in_##reg[nr] = in_to_reg(val, nr); \
911
	w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(nr), \
912 913 914 915 916 917 918 919
			      data->in_##reg[nr]); \
	mutex_unlock(&data->update_lock); \
	return count; \
}

store_in_reg(MIN, min)
store_in_reg(MAX, max)

920 921
static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
			  char *buf)
922 923 924 925 926 927 928
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", (data->alarms >> nr) & 0x01);
}

929 930 931 932 933 934 935 936 937 938 939 940 941
static struct sensor_device_attribute sda_in_input[] = {
	SENSOR_ATTR(in0_input, S_IRUGO, show_in, NULL, 0),
	SENSOR_ATTR(in1_input, S_IRUGO, show_in, NULL, 1),
	SENSOR_ATTR(in2_input, S_IRUGO, show_in, NULL, 2),
	SENSOR_ATTR(in3_input, S_IRUGO, show_in, NULL, 3),
	SENSOR_ATTR(in4_input, S_IRUGO, show_in, NULL, 4),
	SENSOR_ATTR(in5_input, S_IRUGO, show_in, NULL, 5),
	SENSOR_ATTR(in6_input, S_IRUGO, show_in, NULL, 6),
	SENSOR_ATTR(in7_input, S_IRUGO, show_in, NULL, 7),
	SENSOR_ATTR(in8_input, S_IRUGO, show_in, NULL, 8),
	SENSOR_ATTR(in9_input, S_IRUGO, show_in, NULL, 9),
};

942 943 944 945 946 947 948 949 950 951 952 953 954
static struct sensor_device_attribute sda_in_alarm[] = {
	SENSOR_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 0),
	SENSOR_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 1),
	SENSOR_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 2),
	SENSOR_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 3),
	SENSOR_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 8),
	SENSOR_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 21),
	SENSOR_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 20),
	SENSOR_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 16),
	SENSOR_ATTR(in8_alarm, S_IRUGO, show_alarm, NULL, 17),
	SENSOR_ATTR(in9_alarm, S_IRUGO, show_alarm, NULL, 19),
};

955
static struct sensor_device_attribute sda_in_min[] = {
956 957 958 959 960 961 962 963 964 965
	SENSOR_ATTR(in0_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 0),
	SENSOR_ATTR(in1_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 1),
	SENSOR_ATTR(in2_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 2),
	SENSOR_ATTR(in3_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 3),
	SENSOR_ATTR(in4_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 4),
	SENSOR_ATTR(in5_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 5),
	SENSOR_ATTR(in6_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 6),
	SENSOR_ATTR(in7_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 7),
	SENSOR_ATTR(in8_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 8),
	SENSOR_ATTR(in9_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 9),
966 967 968
};

static struct sensor_device_attribute sda_in_max[] = {
969 970 971 972 973 974 975 976 977 978
	SENSOR_ATTR(in0_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 0),
	SENSOR_ATTR(in1_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 1),
	SENSOR_ATTR(in2_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 2),
	SENSOR_ATTR(in3_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 3),
	SENSOR_ATTR(in4_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 4),
	SENSOR_ATTR(in5_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 5),
	SENSOR_ATTR(in6_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 6),
	SENSOR_ATTR(in7_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 7),
	SENSOR_ATTR(in8_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 8),
	SENSOR_ATTR(in9_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 9),
979 980
};

981 982 983 984 985 986 987
static ssize_t
show_fan(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n",
988
		       data->fan_from_reg(data->fan[nr], data->fan_div[nr]));
989 990 991 992 993 994 995 996 997
}

static ssize_t
show_fan_min(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n",
998 999
		       data->fan_from_reg_min(data->fan_min[nr],
					      data->fan_div[nr]));
1000 1001 1002
}

static ssize_t
1003 1004
show_fan_div(struct device *dev, struct device_attribute *attr,
	     char *buf)
1005 1006
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
1007 1008 1009
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", div_from_reg(data->fan_div[nr]));
1010 1011 1012
}

static ssize_t
1013 1014
store_fan_min(struct device *dev, struct device_attribute *attr,
	      const char *buf, size_t count)
1015
{
1016
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1017 1018
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1019 1020
	unsigned long val;
	int err;
1021 1022 1023
	unsigned int reg;
	u8 new_div;

1024 1025 1026 1027
	err = strict_strtoul(buf, 10, &val);
	if (err < 0)
		return err;

1028
	mutex_lock(&data->update_lock);
1029 1030 1031 1032 1033
	if (!data->has_fan_div) {
		/*
		 * Only NCT6776F for now, so we know that this is a 13 bit
		 * register
		 */
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
		if (!val) {
			val = 0xff1f;
		} else {
			if (val > 1350000U)
				val = 135000U;
			val = 1350000U / val;
			val = (val & 0x1f) | ((val << 3) & 0xff00);
		}
		data->fan_min[nr] = val;
		goto done;	/* Leave fan divider alone */
	}
1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
	if (!val) {
		/* No min limit, alarm disabled */
		data->fan_min[nr] = 255;
		new_div = data->fan_div[nr]; /* No change */
		dev_info(dev, "fan%u low limit and alarm disabled\n", nr + 1);
	} else if ((reg = 1350000U / val) >= 128 * 255) {
		/* Speed below this value cannot possibly be represented,
		   even with the highest divider (128) */
		data->fan_min[nr] = 254;
		new_div = 7; /* 128 == (1 << 7) */
1055
		dev_warn(dev, "fan%u low limit %lu below minimum %u, set to "
1056
			 "minimum\n", nr + 1, val,
1057
			 data->fan_from_reg_min(254, 7));
1058 1059 1060 1061 1062
	} else if (!reg) {
		/* Speed above this value cannot possibly be represented,
		   even with the lowest divider (1) */
		data->fan_min[nr] = 1;
		new_div = 0; /* 1 == (1 << 0) */
1063
		dev_warn(dev, "fan%u low limit %lu above maximum %u, set to "
1064
			 "maximum\n", nr + 1, val,
1065
			 data->fan_from_reg_min(1, 0));
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
	} else {
		/* Automatically pick the best divider, i.e. the one such
		   that the min limit will correspond to a register value
		   in the 96..192 range */
		new_div = 0;
		while (reg > 192 && new_div < 7) {
			reg >>= 1;
			new_div++;
		}
		data->fan_min[nr] = reg;
	}

	/* Write both the fan clock divider (if it changed) and the new
	   fan min (unconditionally) */
	if (new_div != data->fan_div[nr]) {
1081 1082 1083 1084 1085 1086 1087 1088 1089
		/* Preserve the fan speed reading */
		if (data->fan[nr] != 0xff) {
			if (new_div > data->fan_div[nr])
				data->fan[nr] >>= new_div - data->fan_div[nr];
			else if (data->fan[nr] & 0x80)
				data->fan[nr] = 0xff;
			else
				data->fan[nr] <<= data->fan_div[nr] - new_div;
		}
1090 1091 1092 1093 1094

		dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
			nr + 1, div_from_reg(data->fan_div[nr]),
			div_from_reg(new_div));
		data->fan_div[nr] = new_div;
1095
		w83627ehf_write_fan_div_common(dev, data, nr);
1096 1097
		/* Give the chip time to sample a new speed value */
		data->last_updated = jiffies;
1098
	}
1099
done:
1100
	w83627ehf_write_value(data, data->REG_FAN_MIN[nr],
1101
			      data->fan_min[nr]);
1102
	mutex_unlock(&data->update_lock);
1103 1104 1105 1106

	return count;
}

1107 1108 1109 1110 1111 1112 1113
static struct sensor_device_attribute sda_fan_input[] = {
	SENSOR_ATTR(fan1_input, S_IRUGO, show_fan, NULL, 0),
	SENSOR_ATTR(fan2_input, S_IRUGO, show_fan, NULL, 1),
	SENSOR_ATTR(fan3_input, S_IRUGO, show_fan, NULL, 2),
	SENSOR_ATTR(fan4_input, S_IRUGO, show_fan, NULL, 3),
	SENSOR_ATTR(fan5_input, S_IRUGO, show_fan, NULL, 4),
};
1114

1115 1116 1117 1118 1119 1120 1121 1122
static struct sensor_device_attribute sda_fan_alarm[] = {
	SENSOR_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 6),
	SENSOR_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 7),
	SENSOR_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 11),
	SENSOR_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 10),
	SENSOR_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 23),
};

1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134
static struct sensor_device_attribute sda_fan_min[] = {
	SENSOR_ATTR(fan1_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 0),
	SENSOR_ATTR(fan2_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 1),
	SENSOR_ATTR(fan3_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 2),
	SENSOR_ATTR(fan4_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 3),
	SENSOR_ATTR(fan5_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 4),
};
1135

1136 1137 1138 1139 1140 1141 1142 1143
static struct sensor_device_attribute sda_fan_div[] = {
	SENSOR_ATTR(fan1_div, S_IRUGO, show_fan_div, NULL, 0),
	SENSOR_ATTR(fan2_div, S_IRUGO, show_fan_div, NULL, 1),
	SENSOR_ATTR(fan3_div, S_IRUGO, show_fan_div, NULL, 2),
	SENSOR_ATTR(fan4_div, S_IRUGO, show_fan_div, NULL, 3),
	SENSOR_ATTR(fan5_div, S_IRUGO, show_fan_div, NULL, 4),
};

1144 1145 1146 1147 1148 1149 1150 1151 1152
static ssize_t
show_temp_label(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%s\n", data->temp_label[data->temp_src[nr]]);
}

1153
#define show_temp_reg(addr, reg) \
1154
static ssize_t \
1155 1156
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
1157 1158
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1159 1160
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1161
	int nr = sensor_attr->index; \
1162
	return sprintf(buf, "%d\n", \
1163
		       temp_from_reg(data->addr[nr], data->reg[nr])); \
1164
}
1165 1166 1167
show_temp_reg(reg_temp, temp);
show_temp_reg(reg_temp_over, temp_max);
show_temp_reg(reg_temp_hyst, temp_max_hyst);
1168

1169
#define store_temp_reg(addr, reg) \
1170
static ssize_t \
1171 1172
store_##reg(struct device *dev, struct device_attribute *attr, \
	    const char *buf, size_t count) \
1173
{ \
1174
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1175 1176
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1177
	int nr = sensor_attr->index; \
1178 1179 1180 1181 1182
	int err; \
	long val; \
	err = strict_strtol(buf, 10, &val); \
	if (err < 0) \
		return err; \
1183
	mutex_lock(&data->update_lock); \
1184 1185
	data->reg[nr] = temp_to_reg(data->addr[nr], val); \
	w83627ehf_write_value(data, data->addr[nr], \
1186
			      data->reg[nr]); \
1187
	mutex_unlock(&data->update_lock); \
1188 1189
	return count; \
}
1190 1191
store_temp_reg(reg_temp_over, temp_max);
store_temp_reg(reg_temp_hyst, temp_max_hyst);
1192

1193 1194 1195 1196 1197 1198 1199 1200 1201
static ssize_t
show_temp_type(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n", (int)data->temp_type[nr]);
}

1202
static struct sensor_device_attribute sda_temp_input[] = {
1203 1204 1205
	SENSOR_ATTR(temp1_input, S_IRUGO, show_temp, NULL, 0),
	SENSOR_ATTR(temp2_input, S_IRUGO, show_temp, NULL, 1),
	SENSOR_ATTR(temp3_input, S_IRUGO, show_temp, NULL, 2),
1206
	SENSOR_ATTR(temp4_input, S_IRUGO, show_temp, NULL, 3),
1207 1208 1209 1210 1211
	SENSOR_ATTR(temp5_input, S_IRUGO, show_temp, NULL, 4),
	SENSOR_ATTR(temp6_input, S_IRUGO, show_temp, NULL, 5),
	SENSOR_ATTR(temp7_input, S_IRUGO, show_temp, NULL, 6),
	SENSOR_ATTR(temp8_input, S_IRUGO, show_temp, NULL, 7),
	SENSOR_ATTR(temp9_input, S_IRUGO, show_temp, NULL, 8),
1212 1213 1214 1215 1216 1217 1218
};

static struct sensor_device_attribute sda_temp_label[] = {
	SENSOR_ATTR(temp1_label, S_IRUGO, show_temp_label, NULL, 0),
	SENSOR_ATTR(temp2_label, S_IRUGO, show_temp_label, NULL, 1),
	SENSOR_ATTR(temp3_label, S_IRUGO, show_temp_label, NULL, 2),
	SENSOR_ATTR(temp4_label, S_IRUGO, show_temp_label, NULL, 3),
1219 1220 1221 1222 1223
	SENSOR_ATTR(temp5_label, S_IRUGO, show_temp_label, NULL, 4),
	SENSOR_ATTR(temp6_label, S_IRUGO, show_temp_label, NULL, 5),
	SENSOR_ATTR(temp7_label, S_IRUGO, show_temp_label, NULL, 6),
	SENSOR_ATTR(temp8_label, S_IRUGO, show_temp_label, NULL, 7),
	SENSOR_ATTR(temp9_label, S_IRUGO, show_temp_label, NULL, 8),
1224 1225 1226
};

static struct sensor_device_attribute sda_temp_max[] = {
1227
	SENSOR_ATTR(temp1_max, S_IRUGO | S_IWUSR, show_temp_max,
1228
		    store_temp_max, 0),
1229
	SENSOR_ATTR(temp2_max, S_IRUGO | S_IWUSR, show_temp_max,
1230
		    store_temp_max, 1),
1231 1232
	SENSOR_ATTR(temp3_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 2),
1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	SENSOR_ATTR(temp4_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 3),
	SENSOR_ATTR(temp5_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 4),
	SENSOR_ATTR(temp6_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 5),
	SENSOR_ATTR(temp7_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 6),
	SENSOR_ATTR(temp8_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 7),
	SENSOR_ATTR(temp9_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 8),
1245 1246 1247
};

static struct sensor_device_attribute sda_temp_max_hyst[] = {
1248
	SENSOR_ATTR(temp1_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1249
		    store_temp_max_hyst, 0),
1250
	SENSOR_ATTR(temp2_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1251
		    store_temp_max_hyst, 1),
1252 1253
	SENSOR_ATTR(temp3_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 2),
1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
	SENSOR_ATTR(temp4_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 3),
	SENSOR_ATTR(temp5_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 4),
	SENSOR_ATTR(temp6_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 5),
	SENSOR_ATTR(temp7_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 6),
	SENSOR_ATTR(temp8_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 7),
	SENSOR_ATTR(temp9_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 8),
1266 1267 1268
};

static struct sensor_device_attribute sda_temp_alarm[] = {
1269 1270 1271
	SENSOR_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 4),
	SENSOR_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 5),
	SENSOR_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 13),
1272 1273 1274
};

static struct sensor_device_attribute sda_temp_type[] = {
1275 1276 1277
	SENSOR_ATTR(temp1_type, S_IRUGO, show_temp_type, NULL, 0),
	SENSOR_ATTR(temp2_type, S_IRUGO, show_temp_type, NULL, 1),
	SENSOR_ATTR(temp3_type, S_IRUGO, show_temp_type, NULL, 2),
1278
};
1279

1280
#define show_pwm_reg(reg) \
1281 1282
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
			  char *buf) \
1283 1284
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1285 1286
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
}

show_pwm_reg(pwm_mode)
show_pwm_reg(pwm_enable)
show_pwm_reg(pwm)

static ssize_t
store_pwm_mode(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1299
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1300 1301
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1302 1303
	unsigned long val;
	int err;
1304 1305
	u16 reg;

1306 1307 1308 1309
	err = strict_strtoul(buf, 10, &val);
	if (err < 0)
		return err;

1310 1311 1312
	if (val > 1)
		return -EINVAL;
	mutex_lock(&data->update_lock);
1313
	reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
1314 1315 1316 1317
	data->pwm_mode[nr] = val;
	reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[nr]);
	if (!val)
		reg |= 1 << W83627EHF_PWM_MODE_SHIFT[nr];
1318
	w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
1319 1320 1321 1322 1323 1324 1325 1326
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1327
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1328 1329
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1330 1331 1332 1333 1334 1335 1336 1337
	unsigned long val;
	int err;

	err = strict_strtoul(buf, 10, &val);
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(val, 0, 255);
1338 1339 1340

	mutex_lock(&data->update_lock);
	data->pwm[nr] = val;
1341
	w83627ehf_write_value(data, data->REG_PWM[nr], val);
1342 1343 1344 1345 1346 1347 1348 1349
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm_enable(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1350
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1351
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1352 1353
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1354 1355
	unsigned long val;
	int err;
1356 1357
	u16 reg;

1358 1359 1360 1361
	err = strict_strtoul(buf, 10, &val);
	if (err < 0)
		return err;

1362
	if (!val || (val > 4 && val != data->pwm_enable_orig[nr]))
1363
		return -EINVAL;
1364 1365 1366 1367
	/* SmartFan III mode is not supported on NCT6776F */
	if (sio_data->kind == nct6776 && val == 4)
		return -EINVAL;

1368 1369
	mutex_lock(&data->update_lock);
	data->pwm_enable[nr] = val;
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		reg = w83627ehf_read_value(data,
					   NCT6775_REG_FAN_MODE[nr]);
		reg &= 0x0f;
		reg |= (val - 1) << 4;
		w83627ehf_write_value(data,
				      NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
		reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[nr]);
		reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[nr];
		w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
	}
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	mutex_unlock(&data->update_lock);
	return count;
}


#define show_tol_temp(reg) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1393 1394
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1395
	int nr = sensor_attr->index; \
1396
	return sprintf(buf, "%d\n", data->reg[nr] * 1000); \
1397 1398 1399 1400 1401 1402 1403 1404 1405
}

show_tol_temp(tolerance)
show_tol_temp(target_temp)

static ssize_t
store_target_temp(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1406
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1407 1408
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1409 1410 1411 1412 1413 1414 1415 1416
	long val;
	int err;

	err = strict_strtol(buf, 10, &val);
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 127);
1417 1418 1419

	mutex_lock(&data->update_lock);
	data->target_temp[nr] = val;
1420
	w83627ehf_write_value(data, data->REG_TARGET[nr], val);
1421 1422 1423 1424 1425 1426 1427 1428
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_tolerance(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1429
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1430
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1431 1432 1433
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	u16 reg;
1434 1435 1436 1437 1438 1439 1440
	long val;
	int err;

	err = strict_strtol(buf, 10, &val);
	if (err < 0)
		return err;

1441
	/* Limit the temp to 0C - 15C */
1442
	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 15);
1443 1444

	mutex_lock(&data->update_lock);
1445 1446 1447 1448 1449
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		/* Limit tolerance further for NCT6776F */
		if (sio_data->kind == nct6776 && val > 7)
			val = 7;
		reg = w83627ehf_read_value(data, NCT6775_REG_FAN_MODE[nr]);
1450
		reg = (reg & 0xf0) | val;
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		w83627ehf_write_value(data, NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
		if (nr == 1)
			reg = (reg & 0x0f) | (val << 4);
		else
			reg = (reg & 0xf0) | val;
		w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
	}
	data->tolerance[nr] = val;
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
	mutex_unlock(&data->update_lock);
	return count;
}

static struct sensor_device_attribute sda_pwm[] = {
	SENSOR_ATTR(pwm1, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 0),
	SENSOR_ATTR(pwm2, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 1),
	SENSOR_ATTR(pwm3, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 2),
	SENSOR_ATTR(pwm4, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 3),
};

static struct sensor_device_attribute sda_pwm_mode[] = {
	SENSOR_ATTR(pwm1_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 0),
	SENSOR_ATTR(pwm2_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 1),
	SENSOR_ATTR(pwm3_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 2),
	SENSOR_ATTR(pwm4_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 3),
};

static struct sensor_device_attribute sda_pwm_enable[] = {
	SENSOR_ATTR(pwm1_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 0),
	SENSOR_ATTR(pwm2_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 1),
	SENSOR_ATTR(pwm3_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 2),
	SENSOR_ATTR(pwm4_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 3),
};

static struct sensor_device_attribute sda_target_temp[] = {
	SENSOR_ATTR(pwm1_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 0),
	SENSOR_ATTR(pwm2_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 1),
	SENSOR_ATTR(pwm3_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 2),
	SENSOR_ATTR(pwm4_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 3),
};

static struct sensor_device_attribute sda_tolerance[] = {
	SENSOR_ATTR(pwm1_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 0),
	SENSOR_ATTR(pwm2_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 1),
	SENSOR_ATTR(pwm3_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 2),
	SENSOR_ATTR(pwm4_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 3),
};

/* Smart Fan registers */

#define fan_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
		       char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1523 1524
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1525 1526
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
1527
} \
1528 1529 1530
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			    const char *buf, size_t count) \
1531
{ \
1532
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1533 1534
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1535
	int nr = sensor_attr->index; \
1536 1537 1538 1539 1540 1541
	unsigned long val; \
	int err; \
	err = strict_strtoul(buf, 10, &val); \
	if (err < 0) \
		return err; \
	val = SENSORS_LIMIT(val, 1, 255); \
1542 1543
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1544
	w83627ehf_write_value(data, data->REG_##REG[nr], val); \
1545 1546 1547 1548
	mutex_unlock(&data->update_lock); \
	return count; \
}

D
Daniel J Blueman 已提交
1549 1550 1551 1552
fan_functions(fan_start_output, FAN_START_OUTPUT)
fan_functions(fan_stop_output, FAN_STOP_OUTPUT)
fan_functions(fan_max_output, FAN_MAX_OUTPUT)
fan_functions(fan_step_output, FAN_STEP_OUTPUT)
1553 1554 1555 1556 1557 1558

#define fan_time_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1559 1560
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1561 1562
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", \
1563 1564
			step_time_from_reg(data->reg[nr], \
					   data->pwm_mode[nr])); \
1565 1566 1567 1568 1569 1570
} \
\
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			const char *buf, size_t count) \
{ \
1571
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1572 1573
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1574
	int nr = sensor_attr->index; \
1575 1576 1577 1578 1579 1580
	unsigned long val; \
	int err; \
	err = strict_strtoul(buf, 10, &val); \
	if (err < 0) \
		return err; \
	val = step_time_to_reg(val, data->pwm_mode[nr]); \
1581 1582
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1583
	w83627ehf_write_value(data, W83627EHF_REG_##REG[nr], val); \
1584 1585 1586 1587 1588 1589
	mutex_unlock(&data->update_lock); \
	return count; \
} \

fan_time_functions(fan_stop_time, FAN_STOP_TIME)

1590 1591 1592 1593 1594 1595 1596 1597
static ssize_t show_name(struct device *dev, struct device_attribute *attr,
			 char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);

	return sprintf(buf, "%s\n", data->name);
}
static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1598 1599 1600 1601

static struct sensor_device_attribute sda_sf3_arrays_fan4[] = {
	SENSOR_ATTR(pwm4_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 3),
D
Daniel J Blueman 已提交
1602 1603 1604 1605 1606 1607 1608 1609
	SENSOR_ATTR(pwm4_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 3),
	SENSOR_ATTR(pwm4_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 3),
	SENSOR_ATTR(pwm4_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 3),
	SENSOR_ATTR(pwm4_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 3),
1610 1611 1612 1613 1614 1615 1616 1617 1618
};

static struct sensor_device_attribute sda_sf3_arrays[] = {
	SENSOR_ATTR(pwm1_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 0),
	SENSOR_ATTR(pwm2_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 1),
	SENSOR_ATTR(pwm3_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 2),
D
Daniel J Blueman 已提交
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
	SENSOR_ATTR(pwm1_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 0),
	SENSOR_ATTR(pwm2_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 1),
	SENSOR_ATTR(pwm3_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 2),
	SENSOR_ATTR(pwm1_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 0),
	SENSOR_ATTR(pwm2_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 1),
	SENSOR_ATTR(pwm3_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 2),
1631
};
D
Daniel J Blueman 已提交
1632

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642

/*
 * pwm1 and pwm3 don't support max and step settings on all chips.
 * Need to check support while generating/removing attribute files.
 */
static struct sensor_device_attribute sda_sf3_max_step_arrays[] = {
	SENSOR_ATTR(pwm1_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 0),
	SENSOR_ATTR(pwm1_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 0),
D
Daniel J Blueman 已提交
1643 1644 1645 1646
	SENSOR_ATTR(pwm2_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 1),
	SENSOR_ATTR(pwm2_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 1),
1647 1648 1649 1650
	SENSOR_ATTR(pwm3_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 2),
	SENSOR_ATTR(pwm3_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 2),
1651 1652
};

1653 1654 1655 1656 1657 1658 1659 1660
static ssize_t
show_vid(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
}
static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);

1661
/*
1662
 * Driver and device management
1663 1664
 */

1665 1666 1667 1668 1669
static void w83627ehf_device_remove_files(struct device *dev)
{
	/* some entries in the following arrays may not have been used in
	 * device_create_file(), but device_remove_file() will ignore them */
	int i;
1670
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1671 1672 1673

	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
		device_remove_file(dev, &sda_sf3_arrays[i].dev_attr);
1674 1675 1676
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
1677 1678
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff)
1679 1680
			device_remove_file(dev, &attr->dev_attr);
	}
1681 1682
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++)
		device_remove_file(dev, &sda_sf3_arrays_fan4[i].dev_attr);
1683
	for (i = 0; i < data->in_num; i++) {
1684 1685
		if ((i == 6) && data->in6_skip)
			continue;
1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
		device_remove_file(dev, &sda_in_input[i].dev_attr);
		device_remove_file(dev, &sda_in_alarm[i].dev_attr);
		device_remove_file(dev, &sda_in_min[i].dev_attr);
		device_remove_file(dev, &sda_in_max[i].dev_attr);
	}
	for (i = 0; i < 5; i++) {
		device_remove_file(dev, &sda_fan_input[i].dev_attr);
		device_remove_file(dev, &sda_fan_alarm[i].dev_attr);
		device_remove_file(dev, &sda_fan_div[i].dev_attr);
		device_remove_file(dev, &sda_fan_min[i].dev_attr);
	}
1697
	for (i = 0; i < data->pwm_num; i++) {
1698 1699 1700 1701 1702 1703
		device_remove_file(dev, &sda_pwm[i].dev_attr);
		device_remove_file(dev, &sda_pwm_mode[i].dev_attr);
		device_remove_file(dev, &sda_pwm_enable[i].dev_attr);
		device_remove_file(dev, &sda_target_temp[i].dev_attr);
		device_remove_file(dev, &sda_tolerance[i].dev_attr);
	}
1704 1705
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
1706 1707
			continue;
		device_remove_file(dev, &sda_temp_input[i].dev_attr);
1708
		device_remove_file(dev, &sda_temp_label[i].dev_attr);
1709 1710
		device_remove_file(dev, &sda_temp_max[i].dev_attr);
		device_remove_file(dev, &sda_temp_max_hyst[i].dev_attr);
1711 1712
		if (i > 2)
			continue;
1713 1714 1715
		device_remove_file(dev, &sda_temp_alarm[i].dev_attr);
		device_remove_file(dev, &sda_temp_type[i].dev_attr);
	}
1716

1717
	device_remove_file(dev, &dev_attr_name);
1718
	device_remove_file(dev, &dev_attr_cpu0_vid);
1719
}
1720

1721 1722
/* Get the monitoring functions started */
static inline void __devinit w83627ehf_init_device(struct w83627ehf_data *data)
1723 1724
{
	int i;
1725
	u8 tmp, diode;
1726 1727

	/* Start monitoring is needed */
1728
	tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
1729
	if (!(tmp & 0x01))
1730
		w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
1731 1732
				      tmp | 0x01);

1733 1734 1735 1736
	/* Enable temperature sensors if needed */
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
			continue;
1737
		if (!data->reg_temp_config[i])
1738
			continue;
1739
		tmp = w83627ehf_read_value(data,
1740
					   data->reg_temp_config[i]);
1741
		if (tmp & 0x01)
1742
			w83627ehf_write_value(data,
1743
					      data->reg_temp_config[i],
1744 1745
					      tmp & 0xfe);
	}
1746 1747 1748 1749 1750

	/* Enable VBAT monitoring if needed */
	tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	if (!(tmp & 0x01))
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
1751 1752 1753 1754 1755 1756 1757 1758 1759

	/* Get thermal sensor types */
	diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
	for (i = 0; i < 3; i++) {
		if ((tmp & (0x02 << i)))
			data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 2;
		else
			data->temp_type[i] = 4; /* thermistor */
	}
1760 1761
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
static void w82627ehf_swap_tempreg(struct w83627ehf_data *data,
				   int r1, int r2)
{
	u16 tmp;

	tmp = data->temp_src[r1];
	data->temp_src[r1] = data->temp_src[r2];
	data->temp_src[r2] = tmp;

	tmp = data->reg_temp[r1];
	data->reg_temp[r1] = data->reg_temp[r2];
	data->reg_temp[r2] = tmp;

	tmp = data->reg_temp_over[r1];
	data->reg_temp_over[r1] = data->reg_temp_over[r2];
	data->reg_temp_over[r2] = tmp;

	tmp = data->reg_temp_hyst[r1];
	data->reg_temp_hyst[r1] = data->reg_temp_hyst[r2];
	data->reg_temp_hyst[r2] = tmp;

	tmp = data->reg_temp_config[r1];
	data->reg_temp_config[r1] = data->reg_temp_config[r2];
	data->reg_temp_config[r2] = tmp;
}

1788
static int __devinit w83627ehf_probe(struct platform_device *pdev)
1789
{
1790 1791
	struct device *dev = &pdev->dev;
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1792
	struct w83627ehf_data *data;
1793
	struct resource *res;
1794
	u8 fan3pin, fan4pin, fan4min, fan5pin, en_vrm10;
1795 1796
	int i, err = 0;

1797 1798
	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
	if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
1799
		err = -EBUSY;
1800 1801 1802
		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
			(unsigned long)res->start,
			(unsigned long)res->start + IOREGION_LENGTH - 1);
1803 1804 1805
		goto exit;
	}

1806 1807
	data = kzalloc(sizeof(struct w83627ehf_data), GFP_KERNEL);
	if (!data) {
1808 1809 1810 1811
		err = -ENOMEM;
		goto exit_release;
	}

1812
	data->addr = res->start;
1813 1814
	mutex_init(&data->lock);
	mutex_init(&data->update_lock);
1815 1816
	data->name = w83627ehf_device_names[sio_data->kind];
	platform_set_drvdata(pdev, data);
1817

1818 1819
	/* 627EHG and 627EHF have 10 voltage inputs; 627DHG and 667HG have 9 */
	data->in_num = (sio_data->kind == w83627ehf) ? 10 : 9;
1820
	/* 667HG, NCT6775F, and NCT6776F have 3 pwms */
1821
	data->pwm_num = (sio_data->kind == w83667hg
1822 1823 1824
			 || sio_data->kind == w83667hg_b
			 || sio_data->kind == nct6775
			 || sio_data->kind == nct6776) ? 3 : 4;
1825

1826
	data->have_temp = 0x07;
1827
	/* Check temp3 configuration bit for 667HG */
1828 1829 1830 1831 1832 1833 1834
	if (sio_data->kind == w83667hg) {
		u8 reg;

		reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
		if (reg & 0x01)
			data->have_temp &= ~(1 << 2);
		else
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
			data->in6_skip = 1;	/* either temp3 or in6 */
	}

	/* Deal with temperature register setup first. */
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		int mask = 0;

		/*
		 * Display temperature sensor output only if it monitors
		 * a source other than one already reported. Always display
		 * first three temperature registers, though.
		 */
		for (i = 0; i < NUM_REG_TEMP; i++) {
			u8 src;

			data->reg_temp[i] = NCT6775_REG_TEMP[i];
			data->reg_temp_over[i] = NCT6775_REG_TEMP_OVER[i];
			data->reg_temp_hyst[i] = NCT6775_REG_TEMP_HYST[i];
			data->reg_temp_config[i] = NCT6775_REG_TEMP_CONFIG[i];

			src = w83627ehf_read_value(data,
						   NCT6775_REG_TEMP_SOURCE[i]);
			src &= 0x1f;
			if (src && !(mask & (1 << src))) {
				data->have_temp |= 1 << i;
				mask |= 1 << src;
			}

			data->temp_src[i] = src;

			/*
			 * Now do some register swapping if index 0..2 don't
			 * point to SYSTIN(1), CPUIN(2), and AUXIN(3).
			 * Idea is to have the first three attributes
			 * report SYSTIN, CPUIN, and AUXIN if possible
			 * without overriding the basic system configuration.
			 */
			if (i > 0 && data->temp_src[0] != 1
			    && data->temp_src[i] == 1)
				w82627ehf_swap_tempreg(data, 0, i);
			if (i > 1 && data->temp_src[1] != 2
			    && data->temp_src[i] == 2)
				w82627ehf_swap_tempreg(data, 1, i);
			if (i > 2 && data->temp_src[2] != 3
			    && data->temp_src[i] == 3)
				w82627ehf_swap_tempreg(data, 2, i);
		}
		if (sio_data->kind == nct6776) {
			/*
			 * On NCT6776, AUXTIN and VIN3 pins are shared.
			 * Only way to detect it is to check if AUXTIN is used
			 * as a temperature source, and if that source is
			 * enabled.
			 *
			 * If that is the case, disable in6, which reports VIN3.
			 * Otherwise disable temp3.
			 */
			if (data->temp_src[2] == 3) {
				u8 reg;

				if (data->reg_temp_config[2])
					reg = w83627ehf_read_value(data,
						data->reg_temp_config[2]);
				else
					reg = 0; /* Assume AUXTIN is used */

				if (reg & 0x01)
					data->have_temp &= ~(1 << 2);
				else
					data->in6_skip = 1;
			}
		}

		data->temp_label = nct6776_temp_label;
1909 1910 1911
	} else if (sio_data->kind == w83667hg_b) {
		u8 reg;

1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
		/*
		 * Temperature sources are selected with bank 0, registers 0x49
		 * and 0x4a.
		 */
		for (i = 0; i < ARRAY_SIZE(W83627EHF_REG_TEMP); i++) {
			data->reg_temp[i] = W83627EHF_REG_TEMP[i];
			data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
			data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
			data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
		}
1922 1923 1924 1925
		reg = w83627ehf_read_value(data, 0x4a);
		data->temp_src[0] = reg >> 5;
		reg = w83627ehf_read_value(data, 0x49);
		data->temp_src[1] = reg & 0x07;
1926
		data->temp_src[2] = (reg >> 4) & 0x07;
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954

		/*
		 * W83667HG-B has another temperature register at 0x7e.
		 * The temperature source is selected with register 0x7d.
		 * Support it if the source differs from already reported
		 * sources.
		 */
		reg = w83627ehf_read_value(data, 0x7d);
		reg &= 0x07;
		if (reg != data->temp_src[0] && reg != data->temp_src[1]
		    && reg != data->temp_src[2]) {
			data->temp_src[3] = reg;
			data->have_temp |= 1 << 3;
		}

		/*
		 * Chip supports either AUXTIN or VIN3. Try to find out which
		 * one.
		 */
		reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
		if (data->temp_src[2] == 2 && (reg & 0x01))
			data->have_temp &= ~(1 << 2);

		if ((data->temp_src[2] == 2 && (data->have_temp & (1 << 2)))
		    || (data->temp_src[3] == 2 && (data->have_temp & (1 << 3))))
			data->in6_skip = 1;

		data->temp_label = w83667hg_b_temp_label;
1955 1956 1957 1958 1959 1960 1961 1962
	} else {
		/* Temperature sources are fixed */
		for (i = 0; i < 3; i++) {
			data->reg_temp[i] = W83627EHF_REG_TEMP[i];
			data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
			data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
			data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
		}
1963 1964
	}

1965
	if (sio_data->kind == nct6775) {
1966 1967 1968
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg16;
		data->fan_from_reg_min = fan_from_reg8;
1969 1970
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
1971
		data->REG_FAN = NCT6775_REG_FAN;
1972 1973 1974 1975 1976 1977 1978
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
		data->REG_FAN_MAX_OUTPUT = NCT6775_REG_FAN_MAX_OUTPUT;
		data->REG_FAN_STEP_OUTPUT = NCT6775_REG_FAN_STEP_OUTPUT;
	} else if (sio_data->kind == nct6776) {
1979 1980 1981
		data->has_fan_div = false;
		data->fan_from_reg = fan_from_reg13;
		data->fan_from_reg_min = fan_from_reg13;
1982 1983
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
1984
		data->REG_FAN = NCT6775_REG_FAN;
1985 1986 1987 1988 1989
		data->REG_FAN_MIN = NCT6776_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
	} else if (sio_data->kind == w83667hg_b) {
1990 1991 1992
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
1993 1994 1995 1996 1997 1998 1999
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2000 2001 2002 2003 2004
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B;
	} else {
2005 2006 2007
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
2008 2009 2010 2011 2012 2013 2014
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2015 2016 2017 2018 2019
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_COMMON;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_COMMON;
	}
2020

2021
	/* Initialize the chip */
2022
	w83627ehf_init_device(data);
2023

2024 2025 2026
	data->vrm = vid_which_vrm();
	superio_enter(sio_data->sioreg);
	/* Read VID value */
2027 2028
	if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b ||
	    sio_data->kind == nct6775 || sio_data->kind == nct6776) {
2029 2030 2031 2032 2033
		/* W83667HG has different pins for VID input and output, so
		we can get the VID input values directly at logical device D
		0xe3. */
		superio_select(sio_data->sioreg, W83667HG_LD_VID);
		data->vid = superio_inb(sio_data->sioreg, 0xe3);
2034 2035 2036
		err = device_create_file(dev, &dev_attr_cpu0_vid);
		if (err)
			goto exit_release;
2037
	} else {
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075
		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
			/* Set VID input sensibility if needed. In theory the
			   BIOS should have set it, but in practice it's not
			   always the case. We only do it for the W83627EHF/EHG
			   because the W83627DHG is more complex in this
			   respect. */
			if (sio_data->kind == w83627ehf) {
				en_vrm10 = superio_inb(sio_data->sioreg,
						       SIO_REG_EN_VRM10);
				if ((en_vrm10 & 0x08) && data->vrm == 90) {
					dev_warn(dev, "Setting VID input "
						 "voltage to TTL\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 & ~0x08);
				} else if (!(en_vrm10 & 0x08)
					   && data->vrm == 100) {
					dev_warn(dev, "Setting VID input "
						 "voltage to VRM10\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 | 0x08);
				}
			}

			data->vid = superio_inb(sio_data->sioreg,
						SIO_REG_VID_DATA);
			if (sio_data->kind == w83627ehf) /* 6 VID pins only */
				data->vid &= 0x3f;

			err = device_create_file(dev, &dev_attr_cpu0_vid);
			if (err)
				goto exit_release;
		} else {
			dev_info(dev, "VID pins in output mode, CPU VID not "
				 "available\n");
		}
2076 2077
	}

2078
	/* fan4 and fan5 share some pins with the GPIO and serial flash */
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091
	if (sio_data->kind == nct6775) {
		/* On NCT6775, fan4 shares pins with the fdc interface */
		fan3pin = 1;
		fan4pin = !(superio_inb(sio_data->sioreg, 0x2A) & 0x80);
		fan4min = 0;
		fan5pin = 0;
	} else if (sio_data->kind == nct6776) {
		fan3pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x40);
		fan4pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x01);
		fan5pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x02);
		fan4min = fan4pin;
	} else if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
		fan3pin = 1;
2092
		fan4pin = superio_inb(sio_data->sioreg, 0x27) & 0x40;
2093 2094
		fan5pin = superio_inb(sio_data->sioreg, 0x27) & 0x20;
		fan4min = fan4pin;
2095
	} else {
2096
		fan3pin = 1;
2097
		fan4pin = !(superio_inb(sio_data->sioreg, 0x29) & 0x06);
2098 2099
		fan5pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x02);
		fan4min = fan4pin;
2100
	}
2101
	superio_exit(sio_data->sioreg);
2102

2103
	/* It looks like fan4 and fan5 pins can be alternatively used
2104 2105 2106 2107
	   as fan on/off switches, but fan5 control is write only :/
	   We assume that if the serial interface is disabled, designers
	   connected fan5 as input unless they are emitting log 1, which
	   is not the default. */
2108

2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130
	data->has_fan = data->has_fan_min = 0x03; /* fan1 and fan2 */

	data->has_fan |= (fan3pin << 2);
	data->has_fan_min |= (fan3pin << 2);

	/*
	 * NCT6775F and NCT6776F don't have the W83627EHF_REG_FANDIV1 register
	 */
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		data->has_fan |= (fan4pin << 3) | (fan5pin << 4);
		data->has_fan_min |= (fan4min << 3) | (fan5pin << 4);
	} else {
		i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
		if ((i & (1 << 2)) && fan4pin) {
			data->has_fan |= (1 << 3);
			data->has_fan_min |= (1 << 3);
		}
		if (!(i & (1 << 1)) && fan5pin) {
			data->has_fan |= (1 << 4);
			data->has_fan_min |= (1 << 4);
		}
	}
2131

2132
	/* Read fan clock dividers immediately */
2133 2134 2135 2136 2137 2138
	w83627ehf_update_fan_div_common(dev, data);

	/* Read pwm data to save original values */
	w83627ehf_update_pwm_common(dev, data);
	for (i = 0; i < data->pwm_num; i++)
		data->pwm_enable_orig[i] = data->pwm_enable[i];
2139

2140 2141 2142 2143 2144
	/* Read pwm data to save original values */
	w83627ehf_update_pwm_common(dev, data);
	for (i = 0; i < data->pwm_num; i++)
		data->pwm_enable_orig[i] = data->pwm_enable[i];

2145
	/* Register sysfs hooks */
2146 2147 2148
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++) {
		err = device_create_file(dev, &sda_sf3_arrays[i].dev_attr);
		if (err)
2149
			goto exit_remove;
2150
	}
2151

2152 2153 2154
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
2155 2156
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff) {
2157 2158 2159 2160 2161
			err = device_create_file(dev, &attr->dev_attr);
			if (err)
				goto exit_remove;
		}
	}
2162
	/* if fan4 is enabled create the sf3 files for it */
2163
	if ((data->has_fan & (1 << 3)) && data->pwm_num >= 4)
2164
		for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++) {
2165 2166 2167
			err = device_create_file(dev,
					&sda_sf3_arrays_fan4[i].dev_attr);
			if (err)
2168 2169
				goto exit_remove;
		}
2170

2171 2172 2173
	for (i = 0; i < data->in_num; i++) {
		if ((i == 6) && data->in6_skip)
			continue;
2174 2175 2176 2177 2178 2179 2180 2181
		if ((err = device_create_file(dev, &sda_in_input[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_min[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_max[i].dev_attr)))
			goto exit_remove;
2182
	}
2183

2184
	for (i = 0; i < 5; i++) {
2185
		if (data->has_fan & (1 << i)) {
2186 2187 2188
			if ((err = device_create_file(dev,
					&sda_fan_input[i].dev_attr))
				|| (err = device_create_file(dev,
2189
					&sda_fan_alarm[i].dev_attr)))
2190
				goto exit_remove;
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
			if (sio_data->kind != nct6776) {
				err = device_create_file(dev,
						&sda_fan_div[i].dev_attr);
				if (err)
					goto exit_remove;
			}
			if (data->has_fan_min & (1 << i)) {
				err = device_create_file(dev,
						&sda_fan_min[i].dev_attr);
				if (err)
					goto exit_remove;
			}
2203
			if (i < data->pwm_num &&
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214
				((err = device_create_file(dev,
					&sda_pwm[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_mode[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_enable[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_target_temp[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_tolerance[i].dev_attr))))
				goto exit_remove;
2215
		}
2216
	}
2217

2218 2219
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
2220
			continue;
2221 2222 2223 2224 2225 2226 2227 2228 2229
		err = device_create_file(dev, &sda_temp_input[i].dev_attr);
		if (err)
			goto exit_remove;
		if (data->temp_label) {
			err = device_create_file(dev,
						 &sda_temp_label[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
		if (data->reg_temp_over[i]) {
			err = device_create_file(dev,
				&sda_temp_max[i].dev_attr);
			if (err)
				goto exit_remove;
		}
		if (data->reg_temp_hyst[i]) {
			err = device_create_file(dev,
				&sda_temp_max_hyst[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2242
		if (i > 2)
2243 2244
			continue;
		if ((err = device_create_file(dev,
2245 2246 2247
				&sda_temp_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_temp_type[i].dev_attr)))
2248
			goto exit_remove;
2249
	}
2250

2251 2252 2253 2254
	err = device_create_file(dev, &dev_attr_name);
	if (err)
		goto exit_remove;

2255 2256 2257
	data->hwmon_dev = hwmon_device_register(dev);
	if (IS_ERR(data->hwmon_dev)) {
		err = PTR_ERR(data->hwmon_dev);
2258 2259
		goto exit_remove;
	}
2260 2261 2262

	return 0;

2263 2264
exit_remove:
	w83627ehf_device_remove_files(dev);
2265
	kfree(data);
2266
	platform_set_drvdata(pdev, NULL);
2267
exit_release:
2268
	release_region(res->start, IOREGION_LENGTH);
2269 2270 2271 2272
exit:
	return err;
}

2273
static int __devexit w83627ehf_remove(struct platform_device *pdev)
2274
{
2275
	struct w83627ehf_data *data = platform_get_drvdata(pdev);
2276

2277
	hwmon_device_unregister(data->hwmon_dev);
2278 2279 2280
	w83627ehf_device_remove_files(&pdev->dev);
	release_region(data->addr, IOREGION_LENGTH);
	platform_set_drvdata(pdev, NULL);
2281
	kfree(data);
2282 2283 2284 2285

	return 0;
}

2286
static struct platform_driver w83627ehf_driver = {
2287
	.driver = {
J
Jean Delvare 已提交
2288
		.owner	= THIS_MODULE,
2289
		.name	= DRVNAME,
2290
	},
2291 2292
	.probe		= w83627ehf_probe,
	.remove		= __devexit_p(w83627ehf_remove),
2293 2294
};

2295 2296 2297
/* w83627ehf_find() looks for a '627 in the Super-I/O config space */
static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
				 struct w83627ehf_sio_data *sio_data)
2298
{
2299 2300 2301
	static const char __initdata sio_name_W83627EHF[] = "W83627EHF";
	static const char __initdata sio_name_W83627EHG[] = "W83627EHG";
	static const char __initdata sio_name_W83627DHG[] = "W83627DHG";
2302
	static const char __initdata sio_name_W83627DHG_P[] = "W83627DHG-P";
2303
	static const char __initdata sio_name_W83667HG[] = "W83667HG";
2304
	static const char __initdata sio_name_W83667HG_B[] = "W83667HG-B";
2305 2306
	static const char __initdata sio_name_NCT6775[] = "NCT6775F";
	static const char __initdata sio_name_NCT6776[] = "NCT6776F";
2307

2308
	u16 val;
2309
	const char *sio_name;
2310

2311
	superio_enter(sioaddr);
2312

2313 2314 2315 2316 2317
	if (force_id)
		val = force_id;
	else
		val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
		    | superio_inb(sioaddr, SIO_REG_DEVID + 1);
2318 2319
	switch (val & SIO_ID_MASK) {
	case SIO_W83627EHF_ID:
2320 2321 2322
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHF;
		break;
2323
	case SIO_W83627EHG_ID:
2324 2325 2326 2327 2328 2329
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHG;
		break;
	case SIO_W83627DHG_ID:
		sio_data->kind = w83627dhg;
		sio_name = sio_name_W83627DHG;
2330
		break;
2331 2332 2333 2334
	case SIO_W83627DHG_P_ID:
		sio_data->kind = w83627dhg_p;
		sio_name = sio_name_W83627DHG_P;
		break;
2335 2336 2337 2338
	case SIO_W83667HG_ID:
		sio_data->kind = w83667hg;
		sio_name = sio_name_W83667HG;
		break;
2339 2340 2341 2342
	case SIO_W83667HG_B_ID:
		sio_data->kind = w83667hg_b;
		sio_name = sio_name_W83667HG_B;
		break;
2343 2344 2345 2346 2347 2348 2349 2350
	case SIO_NCT6775_ID:
		sio_data->kind = nct6775;
		sio_name = sio_name_NCT6775;
		break;
	case SIO_NCT6776_ID:
		sio_data->kind = nct6776;
		sio_name = sio_name_NCT6776;
		break;
2351
	default:
2352
		if (val != 0xffff)
2353
			pr_debug("unsupported chip ID: 0x%04x\n", val);
2354
		superio_exit(sioaddr);
2355 2356 2357
		return -ENODEV;
	}

2358 2359 2360 2361
	/* We have a known chip, find the HWM I/O address */
	superio_select(sioaddr, W83627EHF_LD_HWM);
	val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
	    | superio_inb(sioaddr, SIO_REG_ADDR + 1);
2362
	*addr = val & IOREGION_ALIGNMENT;
2363
	if (*addr == 0) {
2364
		pr_err("Refusing to enable a Super-I/O device with a base I/O port 0\n");
2365
		superio_exit(sioaddr);
2366 2367 2368 2369
		return -ENODEV;
	}

	/* Activate logical device if needed */
2370
	val = superio_inb(sioaddr, SIO_REG_ENABLE);
2371
	if (!(val & 0x01)) {
2372 2373
		pr_warn("Forcibly enabling Super-I/O. "
			"Sensor is probably unusable.\n");
2374
		superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
2375
	}
2376 2377

	superio_exit(sioaddr);
2378
	pr_info("Found %s chip at %#x\n", sio_name, *addr);
2379
	sio_data->sioreg = sioaddr;
2380 2381 2382 2383

	return 0;
}

2384 2385 2386 2387 2388 2389
/* when Super-I/O functions move to a separate file, the Super-I/O
 * bus will manage the lifetime of the device and this module will only keep
 * track of the w83627ehf driver. But since we platform_device_alloc(), we
 * must keep track of the device */
static struct platform_device *pdev;

2390 2391
static int __init sensors_w83627ehf_init(void)
{
2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403
	int err;
	unsigned short address;
	struct resource res;
	struct w83627ehf_sio_data sio_data;

	/* initialize sio_data->kind and sio_data->sioreg.
	 *
	 * when Super-I/O functions move to a separate file, the Super-I/O
	 * driver will probe 0x2e and 0x4e and auto-detect the presence of a
	 * w83627ehf hardware monitor, and call probe() */
	if (w83627ehf_find(0x2e, &address, &sio_data) &&
	    w83627ehf_find(0x4e, &address, &sio_data))
2404 2405
		return -ENODEV;

2406 2407 2408 2409
	err = platform_driver_register(&w83627ehf_driver);
	if (err)
		goto exit;

2410 2411
	pdev = platform_device_alloc(DRVNAME, address);
	if (!pdev) {
2412
		err = -ENOMEM;
2413
		pr_err("Device allocation failed\n");
2414 2415 2416 2417 2418 2419
		goto exit_unregister;
	}

	err = platform_device_add_data(pdev, &sio_data,
				       sizeof(struct w83627ehf_sio_data));
	if (err) {
2420
		pr_err("Platform data allocation failed\n");
2421 2422 2423 2424 2425 2426 2427 2428
		goto exit_device_put;
	}

	memset(&res, 0, sizeof(res));
	res.name = DRVNAME;
	res.start = address + IOREGION_OFFSET;
	res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
	res.flags = IORESOURCE_IO;
2429 2430 2431

	err = acpi_check_resource_conflict(&res);
	if (err)
2432
		goto exit_device_put;
2433

2434 2435
	err = platform_device_add_resources(pdev, &res, 1);
	if (err) {
2436
		pr_err("Device resource addition failed (%d)\n", err);
2437 2438 2439 2440 2441 2442
		goto exit_device_put;
	}

	/* platform_device_add calls probe() */
	err = platform_device_add(pdev);
	if (err) {
2443
		pr_err("Device addition failed (%d)\n", err);
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		goto exit_device_put;
	}

	return 0;

exit_device_put:
	platform_device_put(pdev);
exit_unregister:
	platform_driver_unregister(&w83627ehf_driver);
exit:
	return err;
2455 2456 2457 2458
}

static void __exit sensors_w83627ehf_exit(void)
{
2459 2460
	platform_device_unregister(pdev);
	platform_driver_unregister(&w83627ehf_driver);
2461 2462 2463 2464 2465 2466 2467 2468
}

MODULE_AUTHOR("Jean Delvare <khali@linux-fr.org>");
MODULE_DESCRIPTION("W83627EHF driver");
MODULE_LICENSE("GPL");

module_init(sensors_w83627ehf_init);
module_exit(sensors_w83627ehf_exit);