w83627ehf.c 81.0 KB
Newer Older
1
/*
2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
 *  w83627ehf - Driver for the hardware monitoring functionality of
 *		the Winbond W83627EHF Super-I/O chip
 *  Copyright (C) 2005-2011  Jean Delvare <khali@linux-fr.org>
 *  Copyright (C) 2006  Yuan Mu (Winbond),
 *			Rudolf Marek <r.marek@assembler.cz>
 *			David Hubbard <david.c.hubbard@gmail.com>
 *			Daniel J Blueman <daniel.blueman@gmail.com>
 *  Copyright (C) 2010  Sheng-Yuan Huang (Nuvoton) (PS00)
 *
 *  Shamelessly ripped from the w83627hf driver
 *  Copyright (C) 2003  Mark Studebaker
 *
 *  Thanks to Leon Moonen, Steve Cliffe and Grant Coady for their help
 *  in testing and debugging this driver.
 *
 *  This driver also supports the W83627EHG, which is the lead-free
 *  version of the W83627EHF.
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2 of the License, or
 *  (at your option) any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; if not, write to the Free Software
 *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *  Supports the following chips:
 *
 *  Chip        #vin    #fan    #pwm    #temp  chip IDs       man ID
 *  w83627ehf   10      5       4       3      0x8850 0x88    0x5ca3
 *					       0x8860 0xa1
 *  w83627dhg    9      5       4       3      0xa020 0xc1    0x5ca3
 *  w83627dhg-p  9      5       4       3      0xb070 0xc1    0x5ca3
 *  w83627uhg    8      2       2       3      0xa230 0xc1    0x5ca3
 *  w83667hg     9      5       3       3      0xa510 0xc1    0x5ca3
 *  w83667hg-b   9      5       3       4      0xb350 0xc1    0x5ca3
 *  nct6775f     9      4       3       9      0xb470 0xc1    0x5ca3
 *  nct6776f     9      5       3       9      0xC330 0xc1    0x5ca3
 */
47

48 49
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

50 51 52
#include <linux/module.h>
#include <linux/init.h>
#include <linux/slab.h>
53 54
#include <linux/jiffies.h>
#include <linux/platform_device.h>
55
#include <linux/hwmon.h>
56
#include <linux/hwmon-sysfs.h>
57
#include <linux/hwmon-vid.h>
58
#include <linux/err.h>
59
#include <linux/mutex.h>
60
#include <linux/acpi.h>
61
#include <linux/io.h>
62 63
#include "lm75.h"

64 65 66 67
enum kinds {
	w83627ehf, w83627dhg, w83627dhg_p, w83627uhg,
	w83667hg, w83667hg_b, nct6775, nct6776,
};
68

69
/* used to set data->name = w83627ehf_device_names[data->sio_kind] */
70
static const char * const w83627ehf_device_names[] = {
71 72
	"w83627ehf",
	"w83627dhg",
73
	"w83627dhg",
74
	"w83627uhg",
75
	"w83667hg",
76
	"w83667hg",
77 78
	"nct6775",
	"nct6776",
79 80
};

81 82 83 84
static unsigned short force_id;
module_param(force_id, ushort, 0);
MODULE_PARM_DESC(force_id, "Override the detected device ID");

85 86 87 88
static unsigned short fan_debounce;
module_param(fan_debounce, ushort, 0);
MODULE_PARM_DESC(fan_debounce, "Enable debouncing for fan RPM signal");

89
#define DRVNAME "w83627ehf"
90

91
/*
92
 * Super-I/O constants and functions
93
 */
94 95

#define W83627EHF_LD_HWM	0x0b
96
#define W83667HG_LD_VID		0x0d
97 98 99

#define SIO_REG_LDSEL		0x07	/* Logical device select */
#define SIO_REG_DEVID		0x20	/* Device ID (2 bytes) */
100
#define SIO_REG_EN_VRM10	0x2C	/* GPIO3, GPIO4 selection */
101 102
#define SIO_REG_ENABLE		0x30	/* Logical device enable */
#define SIO_REG_ADDR		0x60	/* Logical device address (2 bytes) */
103 104
#define SIO_REG_VID_CTRL	0xF0	/* VID control */
#define SIO_REG_VID_DATA	0xF1	/* VID data */
105

106 107 108
#define SIO_W83627EHF_ID	0x8850
#define SIO_W83627EHG_ID	0x8860
#define SIO_W83627DHG_ID	0xa020
109
#define SIO_W83627DHG_P_ID	0xb070
110
#define SIO_W83627UHG_ID	0xa230
111
#define SIO_W83667HG_ID		0xa510
112
#define SIO_W83667HG_B_ID	0xb350
113 114
#define SIO_NCT6775_ID		0xb470
#define SIO_NCT6776_ID		0xc330
115
#define SIO_ID_MASK		0xFFF0
116 117

static inline void
118
superio_outb(int ioreg, int reg, int val)
119
{
120 121
	outb(reg, ioreg);
	outb(val, ioreg + 1);
122 123 124
}

static inline int
125
superio_inb(int ioreg, int reg)
126
{
127 128
	outb(reg, ioreg);
	return inb(ioreg + 1);
129 130 131
}

static inline void
132
superio_select(int ioreg, int ld)
133
{
134 135
	outb(SIO_REG_LDSEL, ioreg);
	outb(ld, ioreg + 1);
136 137 138
}

static inline void
139
superio_enter(int ioreg)
140
{
141 142
	outb(0x87, ioreg);
	outb(0x87, ioreg);
143 144 145
}

static inline void
146
superio_exit(int ioreg)
147
{
148
	outb(0xaa, ioreg);
149 150
	outb(0x02, ioreg);
	outb(0x02, ioreg + 1);
151 152 153 154 155 156
}

/*
 * ISA constants
 */

157
#define IOREGION_ALIGNMENT	(~7)
158 159
#define IOREGION_OFFSET		5
#define IOREGION_LENGTH		2
160 161
#define ADDR_REG_OFFSET		0
#define DATA_REG_OFFSET		1
162 163 164

#define W83627EHF_REG_BANK		0x4E
#define W83627EHF_REG_CONFIG		0x40
165

166 167
/*
 * Not currently used:
168 169 170
 * REG_MAN_ID has the value 0x5ca3 for all supported chips.
 * REG_CHIP_ID == 0x88/0xa1/0xc1 depending on chip model.
 * REG_MAN_ID is at port 0x4f
171 172
 * REG_CHIP_ID is at port 0x58
 */
173 174 175 176

static const u16 W83627EHF_REG_FAN[] = { 0x28, 0x29, 0x2a, 0x3f, 0x553 };
static const u16 W83627EHF_REG_FAN_MIN[] = { 0x3b, 0x3c, 0x3d, 0x3e, 0x55c };

177 178 179 180 181 182 183 184
/* The W83627EHF registers for nr=7,8,9 are in bank 5 */
#define W83627EHF_REG_IN_MAX(nr)	((nr < 7) ? (0x2b + (nr) * 2) : \
					 (0x554 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN_MIN(nr)	((nr < 7) ? (0x2c + (nr) * 2) : \
					 (0x555 + (((nr) - 7) * 2)))
#define W83627EHF_REG_IN(nr)		((nr < 7) ? (0x20 + (nr)) : \
					 (0x550 + (nr) - 7))

185 186 187 188
static const u16 W83627EHF_REG_TEMP[] = { 0x27, 0x150, 0x250, 0x7e };
static const u16 W83627EHF_REG_TEMP_HYST[] = { 0x3a, 0x153, 0x253, 0 };
static const u16 W83627EHF_REG_TEMP_OVER[] = { 0x39, 0x155, 0x255, 0 };
static const u16 W83627EHF_REG_TEMP_CONFIG[] = { 0, 0x152, 0x252, 0 };
189 190 191 192 193 194 195 196

/* Fan clock dividers are spread over the following five registers */
#define W83627EHF_REG_FANDIV1		0x47
#define W83627EHF_REG_FANDIV2		0x4B
#define W83627EHF_REG_VBAT		0x5D
#define W83627EHF_REG_DIODE		0x59
#define W83627EHF_REG_SMI_OVT		0x4C

197 198 199
/* NCT6775F has its own fan divider registers */
#define NCT6775_REG_FANDIV1		0x506
#define NCT6775_REG_FANDIV2		0x507
200
#define NCT6775_REG_FAN_DEBOUNCE	0xf0
201

202 203 204 205
#define W83627EHF_REG_ALARM1		0x459
#define W83627EHF_REG_ALARM2		0x45A
#define W83627EHF_REG_ALARM3		0x45B

206 207 208
#define W83627EHF_REG_CASEOPEN_DET	0x42 /* SMI STATUS #2 */
#define W83627EHF_REG_CASEOPEN_CLR	0x46 /* SMI MASK #3 */

209
/* SmartFan registers */
D
Daniel J Blueman 已提交
210 211 212
#define W83627EHF_REG_FAN_STEPUP_TIME 0x0f
#define W83627EHF_REG_FAN_STEPDOWN_TIME 0x0e

213 214 215 216 217
/* DC or PWM output fan configuration */
static const u8 W83627EHF_REG_PWM_ENABLE[] = {
	0x04,			/* SYS FAN0 output mode and PWM mode */
	0x04,			/* CPU FAN0 output mode and PWM mode */
	0x12,			/* AUX FAN mode */
D
Daniel J Blueman 已提交
218
	0x62,			/* CPU FAN1 mode */
219 220 221 222 223 224
};

static const u8 W83627EHF_PWM_MODE_SHIFT[] = { 0, 1, 0, 6 };
static const u8 W83627EHF_PWM_ENABLE_SHIFT[] = { 2, 4, 1, 4 };

/* FAN Duty Cycle, be used to control */
225 226
static const u16 W83627EHF_REG_PWM[] = { 0x01, 0x03, 0x11, 0x61 };
static const u16 W83627EHF_REG_TARGET[] = { 0x05, 0x06, 0x13, 0x63 };
227 228 229
static const u8 W83627EHF_REG_TOLERANCE[] = { 0x07, 0x07, 0x14, 0x62 };

/* Advanced Fan control, some values are common for all fans */
230 231 232
static const u16 W83627EHF_REG_FAN_START_OUTPUT[] = { 0x0a, 0x0b, 0x16, 0x65 };
static const u16 W83627EHF_REG_FAN_STOP_OUTPUT[] = { 0x08, 0x09, 0x15, 0x64 };
static const u16 W83627EHF_REG_FAN_STOP_TIME[] = { 0x0c, 0x0d, 0x17, 0x66 };
233

234
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_COMMON[]
235
						= { 0xff, 0x67, 0xff, 0x69 };
236
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_COMMON[]
237 238
						= { 0xff, 0x68, 0xff, 0x6a };

239 240 241
static const u16 W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B[] = { 0x67, 0x69, 0x6b };
static const u16 W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B[]
						= { 0x68, 0x6a, 0x6c };
242

243 244 245 246 247 248 249 250
static const u16 NCT6775_REG_TARGET[] = { 0x101, 0x201, 0x301 };
static const u16 NCT6775_REG_FAN_MODE[] = { 0x102, 0x202, 0x302 };
static const u16 NCT6775_REG_FAN_STOP_OUTPUT[] = { 0x105, 0x205, 0x305 };
static const u16 NCT6775_REG_FAN_START_OUTPUT[] = { 0x106, 0x206, 0x306 };
static const u16 NCT6775_REG_FAN_STOP_TIME[] = { 0x107, 0x207, 0x307 };
static const u16 NCT6775_REG_PWM[] = { 0x109, 0x209, 0x309 };
static const u16 NCT6775_REG_FAN_MAX_OUTPUT[] = { 0x10a, 0x20a, 0x30a };
static const u16 NCT6775_REG_FAN_STEP_OUTPUT[] = { 0x10b, 0x20b, 0x30b };
251
static const u16 NCT6775_REG_FAN[] = { 0x630, 0x632, 0x634, 0x636, 0x638 };
252 253 254 255 256 257 258 259 260 261 262 263 264
static const u16 NCT6776_REG_FAN_MIN[] = { 0x63a, 0x63c, 0x63e, 0x640, 0x642};

static const u16 NCT6775_REG_TEMP[]
	= { 0x27, 0x150, 0x250, 0x73, 0x75, 0x77, 0x62b, 0x62c, 0x62d };
static const u16 NCT6775_REG_TEMP_CONFIG[]
	= { 0, 0x152, 0x252, 0, 0, 0, 0x628, 0x629, 0x62A };
static const u16 NCT6775_REG_TEMP_HYST[]
	= { 0x3a, 0x153, 0x253, 0, 0, 0, 0x673, 0x678, 0x67D };
static const u16 NCT6775_REG_TEMP_OVER[]
	= { 0x39, 0x155, 0x255, 0, 0, 0, 0x672, 0x677, 0x67C };
static const u16 NCT6775_REG_TEMP_SOURCE[]
	= { 0x621, 0x622, 0x623, 0x100, 0x200, 0x300, 0x624, 0x625, 0x626 };

265 266 267 268 269 270 271 272 273 274 275
static const char *const w83667hg_b_temp_label[] = {
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMDTSI",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4"
};

276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
static const char *const nct6775_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"AMD SB-TSI",
	"PECI Agent 0",
	"PECI Agent 1",
	"PECI Agent 2",
	"PECI Agent 3",
	"PECI Agent 4",
	"PECI Agent 5",
	"PECI Agent 6",
	"PECI Agent 7",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP"
};

static const char *const nct6776_temp_label[] = {
	"",
	"SYSTIN",
	"CPUTIN",
	"AUXTIN",
	"SMBUSMASTER 0",
	"SMBUSMASTER 1",
	"SMBUSMASTER 2",
	"SMBUSMASTER 3",
	"SMBUSMASTER 4",
	"SMBUSMASTER 5",
	"SMBUSMASTER 6",
	"SMBUSMASTER 7",
	"PECI Agent 0",
	"PECI Agent 1",
	"PCH_CHIP_CPU_MAX_TEMP",
	"PCH_CHIP_TEMP",
	"PCH_CPU_TEMP",
	"PCH_MCH_TEMP",
	"PCH_DIM0_TEMP",
	"PCH_DIM1_TEMP",
	"PCH_DIM2_TEMP",
	"PCH_DIM3_TEMP",
	"BYTE_TEMP"
};

#define NUM_REG_TEMP	ARRAY_SIZE(NCT6775_REG_TEMP)
327

328
static int is_word_sized(u16 reg)
329
{
330
	return ((((reg & 0xff00) == 0x100
331 332 333
	      || (reg & 0xff00) == 0x200)
	     && ((reg & 0x00ff) == 0x50
	      || (reg & 0x00ff) == 0x53
334 335 336 337 338 339 340
	      || (reg & 0x00ff) == 0x55))
	     || (reg & 0xfff0) == 0x630
	     || reg == 0x640 || reg == 0x642
	     || ((reg & 0xfff0) == 0x650
		 && (reg & 0x000f) >= 0x06)
	     || reg == 0x73 || reg == 0x75 || reg == 0x77
		);
341 342
}

343 344 345 346
/*
 * Conversions
 */

347 348 349 350 351 352 353 354 355 356 357 358
/* 1 is PWM mode, output in ms */
static inline unsigned int step_time_from_reg(u8 reg, u8 mode)
{
	return mode ? 100 * reg : 400 * reg;
}

static inline u8 step_time_to_reg(unsigned int msec, u8 mode)
{
	return SENSORS_LIMIT((mode ? (msec + 50) / 100 :
						(msec + 200) / 400), 1, 255);
}

359
static unsigned int fan_from_reg8(u16 reg, unsigned int divreg)
360
{
361
	if (reg == 0 || reg == 255)
362
		return 0;
363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	return 1350000U / (reg << divreg);
}

static unsigned int fan_from_reg13(u16 reg, unsigned int divreg)
{
	if ((reg & 0xff1f) == 0xff1f)
		return 0;

	reg = (reg & 0x1f) | ((reg & 0xff00) >> 3);

	if (reg == 0)
		return 0;

	return 1350000U / reg;
}

static unsigned int fan_from_reg16(u16 reg, unsigned int divreg)
{
	if (reg == 0 || reg == 0xffff)
		return 0;

	/*
	 * Even though the registers are 16 bit wide, the fan divisor
	 * still applies.
	 */
	return 1350000U / (reg << divreg);
389 390 391 392 393 394 395 396
}

static inline unsigned int
div_from_reg(u8 reg)
{
	return 1 << reg;
}

397 398 399 400
/*
 * Some of the voltage inputs have internal scaling, the tables below
 * contain 8 (the ADC LSB in mV) * scaling factor * 100
 */
401 402 403 404 405 406
static const u16 scale_in_common[10] = {
	800, 800, 1600, 1600, 800, 800, 800, 1600, 1600, 800
};
static const u16 scale_in_w83627uhg[9] = {
	800, 800, 3328, 3424, 800, 800, 0, 3328, 3400
};
407

408
static inline long in_from_reg(u8 reg, u8 nr, const u16 *scale_in)
409
{
410
	return DIV_ROUND_CLOSEST(reg * scale_in[nr], 100);
411 412
}

413
static inline u8 in_to_reg(u32 val, u8 nr, const u16 *scale_in)
414
{
415
	return SENSORS_LIMIT(DIV_ROUND_CLOSEST(val * 100, scale_in[nr]), 0,
416
			     255);
417 418
}

419 420 421 422 423
/*
 * Data structures and manipulation thereof
 */

struct w83627ehf_data {
424 425 426
	int addr;	/* IO base of hw monitor block */
	const char *name;

427
	struct device *hwmon_dev;
428
	struct mutex lock;
429

430 431 432 433
	u16 reg_temp[NUM_REG_TEMP];
	u16 reg_temp_over[NUM_REG_TEMP];
	u16 reg_temp_hyst[NUM_REG_TEMP];
	u16 reg_temp_config[NUM_REG_TEMP];
434 435 436
	u8 temp_src[NUM_REG_TEMP];
	const char * const *temp_label;

437 438 439 440 441 442 443 444 445
	const u16 *REG_PWM;
	const u16 *REG_TARGET;
	const u16 *REG_FAN;
	const u16 *REG_FAN_MIN;
	const u16 *REG_FAN_START_OUTPUT;
	const u16 *REG_FAN_STOP_OUTPUT;
	const u16 *REG_FAN_STOP_TIME;
	const u16 *REG_FAN_MAX_OUTPUT;
	const u16 *REG_FAN_STEP_OUTPUT;
446
	const u16 *scale_in;
447

448 449 450
	unsigned int (*fan_from_reg)(u16 reg, unsigned int divreg);
	unsigned int (*fan_from_reg_min)(u16 reg, unsigned int divreg);

451
	struct mutex update_lock;
452 453 454 455
	char valid;		/* !=0 if following fields are valid */
	unsigned long last_updated;	/* In jiffies */

	/* Register values */
456
	u8 bank;		/* current register bank */
457
	u8 in_num;		/* number of in inputs we have */
458 459 460
	u8 in[10];		/* Register value */
	u8 in_max[10];		/* Register value */
	u8 in_min[10];		/* Register value */
461
	unsigned int rpm[5];
462
	u16 fan_min[5];
463 464
	u8 fan_div[5];
	u8 has_fan;		/* some fan inputs can be disabled */
465
	u8 has_fan_min;		/* some fans don't have min register */
466
	bool has_fan_div;
467
	u8 temp_type[3];
468 469 470
	s16 temp[9];
	s16 temp_max[9];
	s16 temp_max_hyst[9];
471
	u32 alarms;
472
	u8 caseopen;
473 474 475

	u8 pwm_mode[4]; /* 0->DC variable voltage, 1->PWM variable duty cycle */
	u8 pwm_enable[4]; /* 1->manual
476 477 478 479 480 481 482
			   * 2->thermal cruise mode (also called SmartFan I)
			   * 3->fan speed cruise mode
			   * 4->variable thermal cruise (also called
			   * SmartFan III)
			   * 5->enhanced variable thermal cruise (also called
			   * SmartFan IV)
			   */
483
	u8 pwm_enable_orig[4];	/* original value of pwm_enable */
484
	u8 pwm_num;		/* number of pwm */
485 486 487 488
	u8 pwm[4];
	u8 target_temp[4];
	u8 tolerance[4];

D
Daniel J Blueman 已提交
489 490 491 492 493
	u8 fan_start_output[4]; /* minimum fan speed when spinning up */
	u8 fan_stop_output[4]; /* minimum fan speed when spinning down */
	u8 fan_stop_time[4]; /* time at minimum before disabling fan */
	u8 fan_max_output[4]; /* maximum fan speed */
	u8 fan_step_output[4]; /* rate of change output value */
494 495 496

	u8 vid;
	u8 vrm;
497

498
	u16 have_temp;
499 500
	u8 in6_skip:1;
	u8 temp3_val_only:1;
501 502
};

503 504 505 506 507
struct w83627ehf_sio_data {
	int sioreg;
	enum kinds kind;
};

508 509 510 511 512 513
/*
 * On older chips, only registers 0x50-0x5f are banked.
 * On more recent chips, all registers are banked.
 * Assume that is the case and set the bank number for each access.
 * Cache the bank number so it only needs to be set if it changes.
 */
514
static inline void w83627ehf_set_bank(struct w83627ehf_data *data, u16 reg)
515
{
516 517
	u8 bank = reg >> 8;
	if (data->bank != bank) {
518
		outb_p(W83627EHF_REG_BANK, data->addr + ADDR_REG_OFFSET);
519 520
		outb_p(bank, data->addr + DATA_REG_OFFSET);
		data->bank = bank;
521 522 523
	}
}

524
static u16 w83627ehf_read_value(struct w83627ehf_data *data, u16 reg)
525 526 527
{
	int res, word_sized = is_word_sized(reg);

528
	mutex_lock(&data->lock);
529

530 531 532
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
	res = inb_p(data->addr + DATA_REG_OFFSET);
533 534
	if (word_sized) {
		outb_p((reg & 0xff) + 1,
535 536
		       data->addr + ADDR_REG_OFFSET);
		res = (res << 8) + inb_p(data->addr + DATA_REG_OFFSET);
537 538
	}

539
	mutex_unlock(&data->lock);
540 541 542
	return res;
}

543 544
static int w83627ehf_write_value(struct w83627ehf_data *data, u16 reg,
				 u16 value)
545 546 547
{
	int word_sized = is_word_sized(reg);

548
	mutex_lock(&data->lock);
549

550 551
	w83627ehf_set_bank(data, reg);
	outb_p(reg & 0xff, data->addr + ADDR_REG_OFFSET);
552
	if (word_sized) {
553
		outb_p(value >> 8, data->addr + DATA_REG_OFFSET);
554
		outb_p((reg & 0xff) + 1,
555
		       data->addr + ADDR_REG_OFFSET);
556
	}
557
	outb_p(value & 0xff, data->addr + DATA_REG_OFFSET);
558

559
	mutex_unlock(&data->lock);
560 561 562
	return 0;
}

563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
/* We left-align 8-bit temperature values to make the code simpler */
static u16 w83627ehf_read_temp(struct w83627ehf_data *data, u16 reg)
{
	u16 res;

	res = w83627ehf_read_value(data, reg);
	if (!is_word_sized(reg))
		res <<= 8;

	return res;
}

static int w83627ehf_write_temp(struct w83627ehf_data *data, u16 reg,
				       u16 value)
{
	if (!is_word_sized(reg))
		value >>= 8;
	return w83627ehf_write_value(data, reg, value);
}

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
/* This function assumes that the caller holds data->update_lock */
static void nct6775_write_fan_div(struct w83627ehf_data *data, int nr)
{
	u8 reg;

	switch (nr) {
	case 0:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x70)
		    | (data->fan_div[0] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
		break;
	case 1:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV1) & 0x7)
		    | ((data->fan_div[1] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV1, reg);
	case 2:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x70)
		    | (data->fan_div[2] & 0x7);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	case 3:
		reg = (w83627ehf_read_value(data, NCT6775_REG_FANDIV2) & 0x7)
		    | ((data->fan_div[3] << 4) & 0x70);
		w83627ehf_write_value(data, NCT6775_REG_FANDIV2, reg);
		break;
	}
}

611
/* This function assumes that the caller holds data->update_lock */
612
static void w83627ehf_write_fan_div(struct w83627ehf_data *data, int nr)
613 614 615 616 617
{
	u8 reg;

	switch (nr) {
	case 0:
618
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0xcf)
619
		    | ((data->fan_div[0] & 0x03) << 4);
620 621
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
622 623
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xdf)
624
		    | ((data->fan_div[0] & 0x04) << 3);
625
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
626 627
		break;
	case 1:
628
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV1) & 0x3f)
629
		    | ((data->fan_div[1] & 0x03) << 6);
630 631
		/* fan5 input control bit is write only, compute the value */
		reg |= (data->has_fan & (1 << 4)) ? 1 : 0;
632 633
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV1, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0xbf)
634
		    | ((data->fan_div[1] & 0x04) << 4);
635
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
636 637
		break;
	case 2:
638
		reg = (w83627ehf_read_value(data, W83627EHF_REG_FANDIV2) & 0x3f)
639
		    | ((data->fan_div[2] & 0x03) << 6);
640 641
		w83627ehf_write_value(data, W83627EHF_REG_FANDIV2, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_VBAT) & 0x7f)
642
		    | ((data->fan_div[2] & 0x04) << 5);
643
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, reg);
644 645
		break;
	case 3:
646
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0xfc)
647
		    | (data->fan_div[3] & 0x03);
648 649
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
		reg = (w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT) & 0x7f)
650
		    | ((data->fan_div[3] & 0x04) << 5);
651
		w83627ehf_write_value(data, W83627EHF_REG_SMI_OVT, reg);
652 653
		break;
	case 4:
654
		reg = (w83627ehf_read_value(data, W83627EHF_REG_DIODE) & 0x73)
655
		    | ((data->fan_div[4] & 0x03) << 2)
656
		    | ((data->fan_div[4] & 0x04) << 5);
657
		w83627ehf_write_value(data, W83627EHF_REG_DIODE, reg);
658 659 660 661
		break;
	}
}

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
static void w83627ehf_write_fan_div_common(struct device *dev,
					   struct w83627ehf_data *data, int nr)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_write_fan_div(data, nr);
	else
		w83627ehf_write_fan_div(data, nr);
}

static void nct6775_update_fan_div(struct w83627ehf_data *data)
{
	u8 i;

	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV1);
	data->fan_div[0] = i & 0x7;
	data->fan_div[1] = (i & 0x70) >> 4;
	i = w83627ehf_read_value(data, NCT6775_REG_FANDIV2);
	data->fan_div[2] = i & 0x7;
	if (data->has_fan & (1<<3))
		data->fan_div[3] = (i & 0x70) >> 4;
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712
static void w83627ehf_update_fan_div(struct w83627ehf_data *data)
{
	int i;

	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
	data->fan_div[0] = (i >> 4) & 0x03;
	data->fan_div[1] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_FANDIV2);
	data->fan_div[2] = (i >> 6) & 0x03;
	i = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	data->fan_div[0] |= (i >> 3) & 0x04;
	data->fan_div[1] |= (i >> 4) & 0x04;
	data->fan_div[2] |= (i >> 5) & 0x04;
	if (data->has_fan & ((1 << 3) | (1 << 4))) {
		i = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
		data->fan_div[3] = i & 0x03;
		data->fan_div[4] = ((i >> 2) & 0x03)
				 | ((i >> 5) & 0x04);
	}
	if (data->has_fan & (1 << 3)) {
		i = w83627ehf_read_value(data, W83627EHF_REG_SMI_OVT);
		data->fan_div[3] |= (i >> 5) & 0x04;
	}
}

713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780
static void w83627ehf_update_fan_div_common(struct device *dev,
					    struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6776)
		; /* no dividers, do nothing */
	else if (sio_data->kind == nct6775)
		nct6775_update_fan_div(data);
	else
		w83627ehf_update_fan_div(data);
}

static void nct6775_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg, fanmodecfg;

	for (i = 0; i < data->pwm_num; i++) {
		pwmcfg = w83627ehf_read_value(data,
					      W83627EHF_REG_PWM_ENABLE[i]);
		fanmodecfg = w83627ehf_read_value(data,
						  NCT6775_REG_FAN_MODE[i]);
		data->pwm_mode[i] =
		  ((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((fanmodecfg >> 4) & 7) + 1;
		data->tolerance[i] = fanmodecfg & 0x0f;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);
	}
}

static void w83627ehf_update_pwm(struct w83627ehf_data *data)
{
	int i;
	int pwmcfg = 0, tolerance = 0; /* shut up the compiler */

	for (i = 0; i < data->pwm_num; i++) {
		if (!(data->has_fan & (1 << i)))
			continue;

		/* pwmcfg, tolerance mapped for i=0, i=1 to same reg */
		if (i != 1) {
			pwmcfg = w83627ehf_read_value(data,
					W83627EHF_REG_PWM_ENABLE[i]);
			tolerance = w83627ehf_read_value(data,
					W83627EHF_REG_TOLERANCE[i]);
		}
		data->pwm_mode[i] =
			((pwmcfg >> W83627EHF_PWM_MODE_SHIFT[i]) & 1) ? 0 : 1;
		data->pwm_enable[i] = ((pwmcfg >> W83627EHF_PWM_ENABLE_SHIFT[i])
				       & 3) + 1;
		data->pwm[i] = w83627ehf_read_value(data, data->REG_PWM[i]);

		data->tolerance[i] = (tolerance >> (i == 1 ? 4 : 0)) & 0x0f;
	}
}

static void w83627ehf_update_pwm_common(struct device *dev,
					struct w83627ehf_data *data)
{
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

	if (sio_data->kind == nct6775 || sio_data->kind == nct6776)
		nct6775_update_pwm(data);
	else
		w83627ehf_update_pwm(data);
}

781 782
static struct w83627ehf_data *w83627ehf_update_device(struct device *dev)
{
783
	struct w83627ehf_data *data = dev_get_drvdata(dev);
784 785
	struct w83627ehf_sio_data *sio_data = dev->platform_data;

786 787
	int i;

788
	mutex_lock(&data->update_lock);
789

790
	if (time_after(jiffies, data->last_updated + HZ + HZ/2)
791 792
	 || !data->valid) {
		/* Fan clock dividers */
793
		w83627ehf_update_fan_div_common(dev, data);
794

795
		/* Measured voltages and limits */
796
		for (i = 0; i < data->in_num; i++) {
797 798 799
			if ((i == 6) && data->in6_skip)
				continue;

800
			data->in[i] = w83627ehf_read_value(data,
801
				      W83627EHF_REG_IN(i));
802
			data->in_min[i] = w83627ehf_read_value(data,
803
					  W83627EHF_REG_IN_MIN(i));
804
			data->in_max[i] = w83627ehf_read_value(data,
805 806 807
					  W83627EHF_REG_IN_MAX(i));
		}

808 809
		/* Measured fan speeds and limits */
		for (i = 0; i < 5; i++) {
810 811
			u16 reg;

812 813 814
			if (!(data->has_fan & (1 << i)))
				continue;

815 816 817
			reg = w83627ehf_read_value(data, data->REG_FAN[i]);
			data->rpm[i] = data->fan_from_reg(reg,
							  data->fan_div[i]);
818 819 820

			if (data->has_fan_min & (1 << i))
				data->fan_min[i] = w83627ehf_read_value(data,
821
					   data->REG_FAN_MIN[i]);
822

823 824 825 826 827
			/*
			 * If we failed to measure the fan speed and clock
			 * divider can be increased, let's try that for next
			 * time
			 */
828
			if (data->has_fan_div
829 830
			    && (reg >= 0xff || (sio_data->kind == nct6775
						&& reg == 0x00))
831
			    && data->fan_div[i] < 0x07) {
832
				dev_dbg(dev, "Increasing fan%d "
833
					"clock divider from %u to %u\n",
834
					i + 1, div_from_reg(data->fan_div[i]),
835 836
					div_from_reg(data->fan_div[i] + 1));
				data->fan_div[i]++;
837
				w83627ehf_write_fan_div_common(dev, data, i);
838
				/* Preserve min limit if possible */
839 840
				if ((data->has_fan_min & (1 << i))
				 && data->fan_min[i] >= 2
841
				 && data->fan_min[i] != 255)
842
					w83627ehf_write_value(data,
843
						data->REG_FAN_MIN[i],
844 845 846 847
						(data->fan_min[i] /= 2));
			}
		}

848 849
		w83627ehf_update_pwm_common(dev, data);

850 851 852 853
		for (i = 0; i < data->pwm_num; i++) {
			if (!(data->has_fan & (1 << i)))
				continue;

854 855 856 857 858 859 860 861 862 863 864 865
			data->fan_start_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_START_OUTPUT[i]);
			data->fan_stop_output[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_OUTPUT[i]);
			data->fan_stop_time[i] =
			  w83627ehf_read_value(data,
					       data->REG_FAN_STOP_TIME[i]);

			if (data->REG_FAN_MAX_OUTPUT &&
			    data->REG_FAN_MAX_OUTPUT[i] != 0xff)
866 867
				data->fan_max_output[i] =
				  w83627ehf_read_value(data,
868
						data->REG_FAN_MAX_OUTPUT[i]);
869

870 871
			if (data->REG_FAN_STEP_OUTPUT &&
			    data->REG_FAN_STEP_OUTPUT[i] != 0xff)
872 873
				data->fan_step_output[i] =
				  w83627ehf_read_value(data,
874
						data->REG_FAN_STEP_OUTPUT[i]);
875

876
			data->target_temp[i] =
877
				w83627ehf_read_value(data,
878
					data->REG_TARGET[i]) &
879 880 881
					(data->pwm_mode[i] == 1 ? 0x7f : 0xff);
		}

882
		/* Measured temperatures and limits */
883 884 885
		for (i = 0; i < NUM_REG_TEMP; i++) {
			if (!(data->have_temp & (1 << i)))
				continue;
886
			data->temp[i] = w83627ehf_read_temp(data,
887 888 889
						data->reg_temp[i]);
			if (data->reg_temp_over[i])
				data->temp_max[i]
890
				  = w83627ehf_read_temp(data,
891 892 893
						data->reg_temp_over[i]);
			if (data->reg_temp_hyst[i])
				data->temp_max_hyst[i]
894
				  = w83627ehf_read_temp(data,
895
						data->reg_temp_hyst[i]);
896 897
		}

898
		data->alarms = w83627ehf_read_value(data,
899
					W83627EHF_REG_ALARM1) |
900
			       (w83627ehf_read_value(data,
901
					W83627EHF_REG_ALARM2) << 8) |
902
			       (w83627ehf_read_value(data,
903 904
					W83627EHF_REG_ALARM3) << 16);

905 906 907
		data->caseopen = w83627ehf_read_value(data,
						W83627EHF_REG_CASEOPEN_DET);

908 909 910 911
		data->last_updated = jiffies;
		data->valid = 1;
	}

912
	mutex_unlock(&data->update_lock);
913 914 915 916 917 918
	return data;
}

/*
 * Sysfs callback functions
 */
919 920 921 922 923 924
#define show_in_reg(reg) \
static ssize_t \
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
925 926
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
927
	int nr = sensor_attr->index; \
928 929
	return sprintf(buf, "%ld\n", in_from_reg(data->reg[nr], nr, \
		       data->scale_in)); \
930 931 932 933 934 935 936
}
show_in_reg(in)
show_in_reg(in_min)
show_in_reg(in_max)

#define store_in_reg(REG, reg) \
static ssize_t \
937 938
store_in_##reg(struct device *dev, struct device_attribute *attr, \
	       const char *buf, size_t count) \
939
{ \
940
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
941 942
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
943
	int nr = sensor_attr->index; \
944 945
	unsigned long val; \
	int err; \
946
	err = kstrtoul(buf, 10, &val); \
947 948
	if (err < 0) \
		return err; \
949
	mutex_lock(&data->update_lock); \
950
	data->in_##reg[nr] = in_to_reg(val, nr, data->scale_in); \
951
	w83627ehf_write_value(data, W83627EHF_REG_IN_##REG(nr), \
952 953 954 955 956 957 958 959
			      data->in_##reg[nr]); \
	mutex_unlock(&data->update_lock); \
	return count; \
}

store_in_reg(MIN, min)
store_in_reg(MAX, max)

960 961
static ssize_t show_alarm(struct device *dev, struct device_attribute *attr,
			  char *buf)
962 963 964 965 966 967 968
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", (data->alarms >> nr) & 0x01);
}

969 970 971 972 973 974 975 976 977 978 979 980 981
static struct sensor_device_attribute sda_in_input[] = {
	SENSOR_ATTR(in0_input, S_IRUGO, show_in, NULL, 0),
	SENSOR_ATTR(in1_input, S_IRUGO, show_in, NULL, 1),
	SENSOR_ATTR(in2_input, S_IRUGO, show_in, NULL, 2),
	SENSOR_ATTR(in3_input, S_IRUGO, show_in, NULL, 3),
	SENSOR_ATTR(in4_input, S_IRUGO, show_in, NULL, 4),
	SENSOR_ATTR(in5_input, S_IRUGO, show_in, NULL, 5),
	SENSOR_ATTR(in6_input, S_IRUGO, show_in, NULL, 6),
	SENSOR_ATTR(in7_input, S_IRUGO, show_in, NULL, 7),
	SENSOR_ATTR(in8_input, S_IRUGO, show_in, NULL, 8),
	SENSOR_ATTR(in9_input, S_IRUGO, show_in, NULL, 9),
};

982 983 984 985 986 987 988 989 990 991 992 993 994
static struct sensor_device_attribute sda_in_alarm[] = {
	SENSOR_ATTR(in0_alarm, S_IRUGO, show_alarm, NULL, 0),
	SENSOR_ATTR(in1_alarm, S_IRUGO, show_alarm, NULL, 1),
	SENSOR_ATTR(in2_alarm, S_IRUGO, show_alarm, NULL, 2),
	SENSOR_ATTR(in3_alarm, S_IRUGO, show_alarm, NULL, 3),
	SENSOR_ATTR(in4_alarm, S_IRUGO, show_alarm, NULL, 8),
	SENSOR_ATTR(in5_alarm, S_IRUGO, show_alarm, NULL, 21),
	SENSOR_ATTR(in6_alarm, S_IRUGO, show_alarm, NULL, 20),
	SENSOR_ATTR(in7_alarm, S_IRUGO, show_alarm, NULL, 16),
	SENSOR_ATTR(in8_alarm, S_IRUGO, show_alarm, NULL, 17),
	SENSOR_ATTR(in9_alarm, S_IRUGO, show_alarm, NULL, 19),
};

995
static struct sensor_device_attribute sda_in_min[] = {
996 997 998 999 1000 1001 1002 1003 1004 1005
	SENSOR_ATTR(in0_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 0),
	SENSOR_ATTR(in1_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 1),
	SENSOR_ATTR(in2_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 2),
	SENSOR_ATTR(in3_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 3),
	SENSOR_ATTR(in4_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 4),
	SENSOR_ATTR(in5_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 5),
	SENSOR_ATTR(in6_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 6),
	SENSOR_ATTR(in7_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 7),
	SENSOR_ATTR(in8_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 8),
	SENSOR_ATTR(in9_min, S_IWUSR | S_IRUGO, show_in_min, store_in_min, 9),
1006 1007 1008
};

static struct sensor_device_attribute sda_in_max[] = {
1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
	SENSOR_ATTR(in0_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 0),
	SENSOR_ATTR(in1_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 1),
	SENSOR_ATTR(in2_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 2),
	SENSOR_ATTR(in3_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 3),
	SENSOR_ATTR(in4_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 4),
	SENSOR_ATTR(in5_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 5),
	SENSOR_ATTR(in6_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 6),
	SENSOR_ATTR(in7_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 7),
	SENSOR_ATTR(in8_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 8),
	SENSOR_ATTR(in9_max, S_IWUSR | S_IRUGO, show_in_max, store_in_max, 9),
1019 1020
};

1021 1022 1023 1024 1025 1026
static ssize_t
show_fan(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1027
	return sprintf(buf, "%d\n", data->rpm[nr]);
1028 1029 1030 1031 1032 1033 1034 1035 1036
}

static ssize_t
show_fan_min(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n",
1037 1038
		       data->fan_from_reg_min(data->fan_min[nr],
					      data->fan_div[nr]));
1039 1040 1041
}

static ssize_t
1042 1043
show_fan_div(struct device *dev, struct device_attribute *attr,
	     char *buf)
1044 1045
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
1046 1047 1048
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%u\n", div_from_reg(data->fan_div[nr]));
1049 1050 1051
}

static ssize_t
1052 1053
store_fan_min(struct device *dev, struct device_attribute *attr,
	      const char *buf, size_t count)
1054
{
1055
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1056 1057
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1058 1059
	unsigned long val;
	int err;
1060 1061 1062
	unsigned int reg;
	u8 new_div;

1063
	err = kstrtoul(buf, 10, &val);
1064 1065 1066
	if (err < 0)
		return err;

1067
	mutex_lock(&data->update_lock);
1068 1069 1070 1071 1072
	if (!data->has_fan_div) {
		/*
		 * Only NCT6776F for now, so we know that this is a 13 bit
		 * register
		 */
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
		if (!val) {
			val = 0xff1f;
		} else {
			if (val > 1350000U)
				val = 135000U;
			val = 1350000U / val;
			val = (val & 0x1f) | ((val << 3) & 0xff00);
		}
		data->fan_min[nr] = val;
		goto done;	/* Leave fan divider alone */
	}
1084 1085 1086 1087 1088 1089
	if (!val) {
		/* No min limit, alarm disabled */
		data->fan_min[nr] = 255;
		new_div = data->fan_div[nr]; /* No change */
		dev_info(dev, "fan%u low limit and alarm disabled\n", nr + 1);
	} else if ((reg = 1350000U / val) >= 128 * 255) {
1090 1091 1092 1093
		/*
		 * Speed below this value cannot possibly be represented,
		 * even with the highest divider (128)
		 */
1094 1095
		data->fan_min[nr] = 254;
		new_div = 7; /* 128 == (1 << 7) */
1096
		dev_warn(dev, "fan%u low limit %lu below minimum %u, set to "
1097
			 "minimum\n", nr + 1, val,
1098
			 data->fan_from_reg_min(254, 7));
1099
	} else if (!reg) {
1100 1101 1102 1103
		/*
		 * Speed above this value cannot possibly be represented,
		 * even with the lowest divider (1)
		 */
1104 1105
		data->fan_min[nr] = 1;
		new_div = 0; /* 1 == (1 << 0) */
1106
		dev_warn(dev, "fan%u low limit %lu above maximum %u, set to "
1107
			 "maximum\n", nr + 1, val,
1108
			 data->fan_from_reg_min(1, 0));
1109
	} else {
1110 1111 1112 1113 1114
		/*
		 * Automatically pick the best divider, i.e. the one such
		 * that the min limit will correspond to a register value
		 * in the 96..192 range
		 */
1115 1116 1117 1118 1119 1120 1121 1122
		new_div = 0;
		while (reg > 192 && new_div < 7) {
			reg >>= 1;
			new_div++;
		}
		data->fan_min[nr] = reg;
	}

1123 1124 1125 1126
	/*
	 * Write both the fan clock divider (if it changed) and the new
	 * fan min (unconditionally)
	 */
1127 1128 1129 1130 1131
	if (new_div != data->fan_div[nr]) {
		dev_dbg(dev, "fan%u clock divider changed from %u to %u\n",
			nr + 1, div_from_reg(data->fan_div[nr]),
			div_from_reg(new_div));
		data->fan_div[nr] = new_div;
1132
		w83627ehf_write_fan_div_common(dev, data, nr);
1133 1134
		/* Give the chip time to sample a new speed value */
		data->last_updated = jiffies;
1135
	}
1136
done:
1137
	w83627ehf_write_value(data, data->REG_FAN_MIN[nr],
1138
			      data->fan_min[nr]);
1139
	mutex_unlock(&data->update_lock);
1140 1141 1142 1143

	return count;
}

1144 1145 1146 1147 1148 1149 1150
static struct sensor_device_attribute sda_fan_input[] = {
	SENSOR_ATTR(fan1_input, S_IRUGO, show_fan, NULL, 0),
	SENSOR_ATTR(fan2_input, S_IRUGO, show_fan, NULL, 1),
	SENSOR_ATTR(fan3_input, S_IRUGO, show_fan, NULL, 2),
	SENSOR_ATTR(fan4_input, S_IRUGO, show_fan, NULL, 3),
	SENSOR_ATTR(fan5_input, S_IRUGO, show_fan, NULL, 4),
};
1151

1152 1153 1154 1155 1156 1157 1158 1159
static struct sensor_device_attribute sda_fan_alarm[] = {
	SENSOR_ATTR(fan1_alarm, S_IRUGO, show_alarm, NULL, 6),
	SENSOR_ATTR(fan2_alarm, S_IRUGO, show_alarm, NULL, 7),
	SENSOR_ATTR(fan3_alarm, S_IRUGO, show_alarm, NULL, 11),
	SENSOR_ATTR(fan4_alarm, S_IRUGO, show_alarm, NULL, 10),
	SENSOR_ATTR(fan5_alarm, S_IRUGO, show_alarm, NULL, 23),
};

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
static struct sensor_device_attribute sda_fan_min[] = {
	SENSOR_ATTR(fan1_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 0),
	SENSOR_ATTR(fan2_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 1),
	SENSOR_ATTR(fan3_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 2),
	SENSOR_ATTR(fan4_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 3),
	SENSOR_ATTR(fan5_min, S_IWUSR | S_IRUGO, show_fan_min,
		    store_fan_min, 4),
};
1172

1173 1174 1175 1176 1177 1178 1179 1180
static struct sensor_device_attribute sda_fan_div[] = {
	SENSOR_ATTR(fan1_div, S_IRUGO, show_fan_div, NULL, 0),
	SENSOR_ATTR(fan2_div, S_IRUGO, show_fan_div, NULL, 1),
	SENSOR_ATTR(fan3_div, S_IRUGO, show_fan_div, NULL, 2),
	SENSOR_ATTR(fan4_div, S_IRUGO, show_fan_div, NULL, 3),
	SENSOR_ATTR(fan5_div, S_IRUGO, show_fan_div, NULL, 4),
};

1181 1182 1183 1184 1185 1186 1187 1188 1189
static ssize_t
show_temp_label(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%s\n", data->temp_label[data->temp_src[nr]]);
}

1190
#define show_temp_reg(addr, reg) \
1191
static ssize_t \
1192 1193
show_##reg(struct device *dev, struct device_attribute *attr, \
	   char *buf) \
1194 1195
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1196 1197
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1198
	int nr = sensor_attr->index; \
1199
	return sprintf(buf, "%d\n", LM75_TEMP_FROM_REG(data->reg[nr])); \
1200
}
1201 1202 1203
show_temp_reg(reg_temp, temp);
show_temp_reg(reg_temp_over, temp_max);
show_temp_reg(reg_temp_hyst, temp_max_hyst);
1204

1205
#define store_temp_reg(addr, reg) \
1206
static ssize_t \
1207 1208
store_##reg(struct device *dev, struct device_attribute *attr, \
	    const char *buf, size_t count) \
1209
{ \
1210
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1211 1212
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1213
	int nr = sensor_attr->index; \
1214 1215
	int err; \
	long val; \
1216
	err = kstrtol(buf, 10, &val); \
1217 1218
	if (err < 0) \
		return err; \
1219
	mutex_lock(&data->update_lock); \
1220 1221
	data->reg[nr] = LM75_TEMP_TO_REG(val); \
	w83627ehf_write_temp(data, data->addr[nr], data->reg[nr]); \
1222
	mutex_unlock(&data->update_lock); \
1223 1224
	return count; \
}
1225 1226
store_temp_reg(reg_temp_over, temp_max);
store_temp_reg(reg_temp_hyst, temp_max_hyst);
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236
static ssize_t
show_temp_type(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	return sprintf(buf, "%d\n", (int)data->temp_type[nr]);
}

1237
static struct sensor_device_attribute sda_temp_input[] = {
1238 1239 1240
	SENSOR_ATTR(temp1_input, S_IRUGO, show_temp, NULL, 0),
	SENSOR_ATTR(temp2_input, S_IRUGO, show_temp, NULL, 1),
	SENSOR_ATTR(temp3_input, S_IRUGO, show_temp, NULL, 2),
1241
	SENSOR_ATTR(temp4_input, S_IRUGO, show_temp, NULL, 3),
1242 1243 1244 1245 1246
	SENSOR_ATTR(temp5_input, S_IRUGO, show_temp, NULL, 4),
	SENSOR_ATTR(temp6_input, S_IRUGO, show_temp, NULL, 5),
	SENSOR_ATTR(temp7_input, S_IRUGO, show_temp, NULL, 6),
	SENSOR_ATTR(temp8_input, S_IRUGO, show_temp, NULL, 7),
	SENSOR_ATTR(temp9_input, S_IRUGO, show_temp, NULL, 8),
1247 1248 1249 1250 1251 1252 1253
};

static struct sensor_device_attribute sda_temp_label[] = {
	SENSOR_ATTR(temp1_label, S_IRUGO, show_temp_label, NULL, 0),
	SENSOR_ATTR(temp2_label, S_IRUGO, show_temp_label, NULL, 1),
	SENSOR_ATTR(temp3_label, S_IRUGO, show_temp_label, NULL, 2),
	SENSOR_ATTR(temp4_label, S_IRUGO, show_temp_label, NULL, 3),
1254 1255 1256 1257 1258
	SENSOR_ATTR(temp5_label, S_IRUGO, show_temp_label, NULL, 4),
	SENSOR_ATTR(temp6_label, S_IRUGO, show_temp_label, NULL, 5),
	SENSOR_ATTR(temp7_label, S_IRUGO, show_temp_label, NULL, 6),
	SENSOR_ATTR(temp8_label, S_IRUGO, show_temp_label, NULL, 7),
	SENSOR_ATTR(temp9_label, S_IRUGO, show_temp_label, NULL, 8),
1259 1260 1261
};

static struct sensor_device_attribute sda_temp_max[] = {
1262
	SENSOR_ATTR(temp1_max, S_IRUGO | S_IWUSR, show_temp_max,
1263
		    store_temp_max, 0),
1264
	SENSOR_ATTR(temp2_max, S_IRUGO | S_IWUSR, show_temp_max,
1265
		    store_temp_max, 1),
1266 1267
	SENSOR_ATTR(temp3_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 2),
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	SENSOR_ATTR(temp4_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 3),
	SENSOR_ATTR(temp5_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 4),
	SENSOR_ATTR(temp6_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 5),
	SENSOR_ATTR(temp7_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 6),
	SENSOR_ATTR(temp8_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 7),
	SENSOR_ATTR(temp9_max, S_IRUGO | S_IWUSR, show_temp_max,
		    store_temp_max, 8),
1280 1281 1282
};

static struct sensor_device_attribute sda_temp_max_hyst[] = {
1283
	SENSOR_ATTR(temp1_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1284
		    store_temp_max_hyst, 0),
1285
	SENSOR_ATTR(temp2_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
1286
		    store_temp_max_hyst, 1),
1287 1288
	SENSOR_ATTR(temp3_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 2),
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
	SENSOR_ATTR(temp4_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 3),
	SENSOR_ATTR(temp5_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 4),
	SENSOR_ATTR(temp6_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 5),
	SENSOR_ATTR(temp7_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 6),
	SENSOR_ATTR(temp8_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 7),
	SENSOR_ATTR(temp9_max_hyst, S_IRUGO | S_IWUSR, show_temp_max_hyst,
		    store_temp_max_hyst, 8),
1301 1302 1303
};

static struct sensor_device_attribute sda_temp_alarm[] = {
1304 1305 1306
	SENSOR_ATTR(temp1_alarm, S_IRUGO, show_alarm, NULL, 4),
	SENSOR_ATTR(temp2_alarm, S_IRUGO, show_alarm, NULL, 5),
	SENSOR_ATTR(temp3_alarm, S_IRUGO, show_alarm, NULL, 13),
1307 1308 1309
};

static struct sensor_device_attribute sda_temp_type[] = {
1310 1311 1312
	SENSOR_ATTR(temp1_type, S_IRUGO, show_temp_type, NULL, 0),
	SENSOR_ATTR(temp2_type, S_IRUGO, show_temp_type, NULL, 1),
	SENSOR_ATTR(temp3_type, S_IRUGO, show_temp_type, NULL, 2),
1313
};
1314

1315
#define show_pwm_reg(reg) \
1316 1317
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
			  char *buf) \
1318 1319
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1320 1321
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
}

show_pwm_reg(pwm_mode)
show_pwm_reg(pwm_enable)
show_pwm_reg(pwm)

static ssize_t
store_pwm_mode(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1334
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1335
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
1336
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1337
	int nr = sensor_attr->index;
1338 1339
	unsigned long val;
	int err;
1340 1341
	u16 reg;

1342
	err = kstrtoul(buf, 10, &val);
1343 1344 1345
	if (err < 0)
		return err;

1346 1347
	if (val > 1)
		return -EINVAL;
1348 1349 1350 1351 1352

	/* On NCT67766F, DC mode is only supported for pwm1 */
	if (sio_data->kind == nct6776 && nr && val != 1)
		return -EINVAL;

1353
	mutex_lock(&data->update_lock);
1354
	reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
1355 1356 1357 1358
	data->pwm_mode[nr] = val;
	reg &= ~(1 << W83627EHF_PWM_MODE_SHIFT[nr]);
	if (!val)
		reg |= 1 << W83627EHF_PWM_MODE_SHIFT[nr];
1359
	w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
1360 1361 1362 1363 1364 1365 1366 1367
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1368
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1369 1370
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1371 1372 1373
	unsigned long val;
	int err;

1374
	err = kstrtoul(buf, 10, &val);
1375 1376 1377 1378
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(val, 0, 255);
1379 1380 1381

	mutex_lock(&data->update_lock);
	data->pwm[nr] = val;
1382
	w83627ehf_write_value(data, data->REG_PWM[nr], val);
1383 1384 1385 1386 1387 1388 1389 1390
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_pwm_enable(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1391
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1392
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1393 1394
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1395 1396
	unsigned long val;
	int err;
1397 1398
	u16 reg;

1399
	err = kstrtoul(buf, 10, &val);
1400 1401 1402
	if (err < 0)
		return err;

1403
	if (!val || (val > 4 && val != data->pwm_enable_orig[nr]))
1404
		return -EINVAL;
1405 1406 1407 1408
	/* SmartFan III mode is not supported on NCT6776F */
	if (sio_data->kind == nct6776 && val == 4)
		return -EINVAL;

1409 1410
	mutex_lock(&data->update_lock);
	data->pwm_enable[nr] = val;
1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		reg = w83627ehf_read_value(data,
					   NCT6775_REG_FAN_MODE[nr]);
		reg &= 0x0f;
		reg |= (val - 1) << 4;
		w83627ehf_write_value(data,
				      NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_PWM_ENABLE[nr]);
		reg &= ~(0x03 << W83627EHF_PWM_ENABLE_SHIFT[nr]);
		reg |= (val - 1) << W83627EHF_PWM_ENABLE_SHIFT[nr];
		w83627ehf_write_value(data, W83627EHF_REG_PWM_ENABLE[nr], reg);
	}
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
	mutex_unlock(&data->update_lock);
	return count;
}


#define show_tol_temp(reg) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1434 1435
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1436
	int nr = sensor_attr->index; \
1437
	return sprintf(buf, "%d\n", data->reg[nr] * 1000); \
1438 1439 1440 1441 1442 1443 1444 1445 1446
}

show_tol_temp(tolerance)
show_tol_temp(target_temp)

static ssize_t
store_target_temp(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1447
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1448 1449
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
1450 1451 1452
	long val;
	int err;

1453
	err = kstrtol(buf, 10, &val);
1454 1455 1456 1457
	if (err < 0)
		return err;

	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 127);
1458 1459 1460

	mutex_lock(&data->update_lock);
	data->target_temp[nr] = val;
1461
	w83627ehf_write_value(data, data->REG_TARGET[nr], val);
1462 1463 1464 1465 1466 1467 1468 1469
	mutex_unlock(&data->update_lock);
	return count;
}

static ssize_t
store_tolerance(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
1470
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1471
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
1472 1473 1474
	struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
	int nr = sensor_attr->index;
	u16 reg;
1475 1476 1477
	long val;
	int err;

1478
	err = kstrtol(buf, 10, &val);
1479 1480 1481
	if (err < 0)
		return err;

1482
	/* Limit the temp to 0C - 15C */
1483
	val = SENSORS_LIMIT(DIV_ROUND_CLOSEST(val, 1000), 0, 15);
1484 1485

	mutex_lock(&data->update_lock);
1486 1487 1488 1489 1490
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		/* Limit tolerance further for NCT6776F */
		if (sio_data->kind == nct6776 && val > 7)
			val = 7;
		reg = w83627ehf_read_value(data, NCT6775_REG_FAN_MODE[nr]);
1491
		reg = (reg & 0xf0) | val;
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
		w83627ehf_write_value(data, NCT6775_REG_FAN_MODE[nr], reg);
	} else {
		reg = w83627ehf_read_value(data, W83627EHF_REG_TOLERANCE[nr]);
		if (nr == 1)
			reg = (reg & 0x0f) | (val << 4);
		else
			reg = (reg & 0xf0) | val;
		w83627ehf_write_value(data, W83627EHF_REG_TOLERANCE[nr], reg);
	}
	data->tolerance[nr] = val;
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
	mutex_unlock(&data->update_lock);
	return count;
}

static struct sensor_device_attribute sda_pwm[] = {
	SENSOR_ATTR(pwm1, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 0),
	SENSOR_ATTR(pwm2, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 1),
	SENSOR_ATTR(pwm3, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 2),
	SENSOR_ATTR(pwm4, S_IWUSR | S_IRUGO, show_pwm, store_pwm, 3),
};

static struct sensor_device_attribute sda_pwm_mode[] = {
	SENSOR_ATTR(pwm1_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 0),
	SENSOR_ATTR(pwm2_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 1),
	SENSOR_ATTR(pwm3_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 2),
	SENSOR_ATTR(pwm4_mode, S_IWUSR | S_IRUGO, show_pwm_mode,
		    store_pwm_mode, 3),
};

static struct sensor_device_attribute sda_pwm_enable[] = {
	SENSOR_ATTR(pwm1_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 0),
	SENSOR_ATTR(pwm2_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 1),
	SENSOR_ATTR(pwm3_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 2),
	SENSOR_ATTR(pwm4_enable, S_IWUSR | S_IRUGO, show_pwm_enable,
		    store_pwm_enable, 3),
};

static struct sensor_device_attribute sda_target_temp[] = {
	SENSOR_ATTR(pwm1_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 0),
	SENSOR_ATTR(pwm2_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 1),
	SENSOR_ATTR(pwm3_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 2),
	SENSOR_ATTR(pwm4_target, S_IWUSR | S_IRUGO, show_target_temp,
		    store_target_temp, 3),
};

static struct sensor_device_attribute sda_tolerance[] = {
	SENSOR_ATTR(pwm1_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 0),
	SENSOR_ATTR(pwm2_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 1),
	SENSOR_ATTR(pwm3_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 2),
	SENSOR_ATTR(pwm4_tolerance, S_IWUSR | S_IRUGO, show_tolerance,
		    store_tolerance, 3),
};

/* Smart Fan registers */

#define fan_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
		       char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1564 1565
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1566 1567
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", data->reg[nr]); \
1568
} \
1569 1570 1571
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			    const char *buf, size_t count) \
1572
{ \
1573
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1574 1575
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1576
	int nr = sensor_attr->index; \
1577 1578
	unsigned long val; \
	int err; \
1579
	err = kstrtoul(buf, 10, &val); \
1580 1581 1582
	if (err < 0) \
		return err; \
	val = SENSORS_LIMIT(val, 1, 255); \
1583 1584
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1585
	w83627ehf_write_value(data, data->REG_##REG[nr], val); \
1586 1587 1588 1589
	mutex_unlock(&data->update_lock); \
	return count; \
}

D
Daniel J Blueman 已提交
1590 1591 1592 1593
fan_functions(fan_start_output, FAN_START_OUTPUT)
fan_functions(fan_stop_output, FAN_STOP_OUTPUT)
fan_functions(fan_max_output, FAN_MAX_OUTPUT)
fan_functions(fan_step_output, FAN_STEP_OUTPUT)
1594 1595 1596 1597 1598 1599

#define fan_time_functions(reg, REG) \
static ssize_t show_##reg(struct device *dev, struct device_attribute *attr, \
				char *buf) \
{ \
	struct w83627ehf_data *data = w83627ehf_update_device(dev); \
1600 1601
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1602 1603
	int nr = sensor_attr->index; \
	return sprintf(buf, "%d\n", \
1604 1605
			step_time_from_reg(data->reg[nr], \
					   data->pwm_mode[nr])); \
1606 1607 1608 1609 1610 1611
} \
\
static ssize_t \
store_##reg(struct device *dev, struct device_attribute *attr, \
			const char *buf, size_t count) \
{ \
1612
	struct w83627ehf_data *data = dev_get_drvdata(dev); \
1613 1614
	struct sensor_device_attribute *sensor_attr = \
		to_sensor_dev_attr(attr); \
1615
	int nr = sensor_attr->index; \
1616 1617
	unsigned long val; \
	int err; \
1618
	err = kstrtoul(buf, 10, &val); \
1619 1620 1621
	if (err < 0) \
		return err; \
	val = step_time_to_reg(val, data->pwm_mode[nr]); \
1622 1623
	mutex_lock(&data->update_lock); \
	data->reg[nr] = val; \
1624
	w83627ehf_write_value(data, data->REG_##REG[nr], val); \
1625 1626 1627 1628 1629 1630
	mutex_unlock(&data->update_lock); \
	return count; \
} \

fan_time_functions(fan_stop_time, FAN_STOP_TIME)

1631 1632 1633 1634 1635 1636 1637 1638
static ssize_t show_name(struct device *dev, struct device_attribute *attr,
			 char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);

	return sprintf(buf, "%s\n", data->name);
}
static DEVICE_ATTR(name, S_IRUGO, show_name, NULL);
1639 1640 1641 1642

static struct sensor_device_attribute sda_sf3_arrays_fan4[] = {
	SENSOR_ATTR(pwm4_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 3),
D
Daniel J Blueman 已提交
1643 1644 1645 1646 1647 1648 1649 1650
	SENSOR_ATTR(pwm4_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 3),
	SENSOR_ATTR(pwm4_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 3),
	SENSOR_ATTR(pwm4_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 3),
	SENSOR_ATTR(pwm4_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 3),
1651 1652
};

1653 1654 1655 1656 1657 1658 1659 1660 1661
static struct sensor_device_attribute sda_sf3_arrays_fan3[] = {
	SENSOR_ATTR(pwm3_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 2),
	SENSOR_ATTR(pwm3_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 2),
	SENSOR_ATTR(pwm3_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 2),
};

1662 1663 1664 1665 1666
static struct sensor_device_attribute sda_sf3_arrays[] = {
	SENSOR_ATTR(pwm1_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 0),
	SENSOR_ATTR(pwm2_stop_time, S_IWUSR | S_IRUGO, show_fan_stop_time,
		    store_fan_stop_time, 1),
D
Daniel J Blueman 已提交
1667 1668 1669 1670 1671 1672 1673 1674
	SENSOR_ATTR(pwm1_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 0),
	SENSOR_ATTR(pwm2_start_output, S_IWUSR | S_IRUGO, show_fan_start_output,
		    store_fan_start_output, 1),
	SENSOR_ATTR(pwm1_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 0),
	SENSOR_ATTR(pwm2_stop_output, S_IWUSR | S_IRUGO, show_fan_stop_output,
		    store_fan_stop_output, 1),
1675
};
D
Daniel J Blueman 已提交
1676

1677 1678 1679 1680 1681 1682 1683 1684 1685 1686

/*
 * pwm1 and pwm3 don't support max and step settings on all chips.
 * Need to check support while generating/removing attribute files.
 */
static struct sensor_device_attribute sda_sf3_max_step_arrays[] = {
	SENSOR_ATTR(pwm1_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 0),
	SENSOR_ATTR(pwm1_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 0),
D
Daniel J Blueman 已提交
1687 1688 1689 1690
	SENSOR_ATTR(pwm2_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 1),
	SENSOR_ATTR(pwm2_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 1),
1691 1692 1693 1694
	SENSOR_ATTR(pwm3_max_output, S_IWUSR | S_IRUGO, show_fan_max_output,
		    store_fan_max_output, 2),
	SENSOR_ATTR(pwm3_step_output, S_IWUSR | S_IRUGO, show_fan_step_output,
		    store_fan_step_output, 2),
1695 1696
};

1697 1698 1699 1700 1701 1702 1703 1704
static ssize_t
show_vid(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
}
static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);

1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724

/* Case open detection */

static ssize_t
show_caseopen(struct device *dev, struct device_attribute *attr, char *buf)
{
	struct w83627ehf_data *data = w83627ehf_update_device(dev);

	return sprintf(buf, "%d\n",
		!!(data->caseopen & to_sensor_dev_attr_2(attr)->index));
}

static ssize_t
clear_caseopen(struct device *dev, struct device_attribute *attr,
			const char *buf, size_t count)
{
	struct w83627ehf_data *data = dev_get_drvdata(dev);
	unsigned long val;
	u16 reg, mask;

1725
	if (kstrtoul(buf, 10, &val) || val != 0)
1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		return -EINVAL;

	mask = to_sensor_dev_attr_2(attr)->nr;

	mutex_lock(&data->update_lock);
	reg = w83627ehf_read_value(data, W83627EHF_REG_CASEOPEN_CLR);
	w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg | mask);
	w83627ehf_write_value(data, W83627EHF_REG_CASEOPEN_CLR, reg & ~mask);
	data->valid = 0;	/* Force cache refresh */
	mutex_unlock(&data->update_lock);

	return count;
}

static struct sensor_device_attribute_2 sda_caseopen[] = {
	SENSOR_ATTR_2(intrusion0_alarm, S_IWUSR | S_IRUGO, show_caseopen,
			clear_caseopen, 0x80, 0x10),
	SENSOR_ATTR_2(intrusion1_alarm, S_IWUSR | S_IRUGO, show_caseopen,
			clear_caseopen, 0x40, 0x40),
};

1747
/*
1748
 * Driver and device management
1749 1750
 */

1751 1752
static void w83627ehf_device_remove_files(struct device *dev)
{
1753 1754 1755 1756
	/*
	 * some entries in the following arrays may not have been used in
	 * device_create_file(), but device_remove_file() will ignore them
	 */
1757
	int i;
1758
	struct w83627ehf_data *data = dev_get_drvdata(dev);
1759 1760 1761

	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++)
		device_remove_file(dev, &sda_sf3_arrays[i].dev_attr);
1762 1763 1764
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
1765 1766
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff)
1767 1768
			device_remove_file(dev, &attr->dev_attr);
	}
1769 1770
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan3); i++)
		device_remove_file(dev, &sda_sf3_arrays_fan3[i].dev_attr);
1771 1772
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++)
		device_remove_file(dev, &sda_sf3_arrays_fan4[i].dev_attr);
1773
	for (i = 0; i < data->in_num; i++) {
1774 1775
		if ((i == 6) && data->in6_skip)
			continue;
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
		device_remove_file(dev, &sda_in_input[i].dev_attr);
		device_remove_file(dev, &sda_in_alarm[i].dev_attr);
		device_remove_file(dev, &sda_in_min[i].dev_attr);
		device_remove_file(dev, &sda_in_max[i].dev_attr);
	}
	for (i = 0; i < 5; i++) {
		device_remove_file(dev, &sda_fan_input[i].dev_attr);
		device_remove_file(dev, &sda_fan_alarm[i].dev_attr);
		device_remove_file(dev, &sda_fan_div[i].dev_attr);
		device_remove_file(dev, &sda_fan_min[i].dev_attr);
	}
1787
	for (i = 0; i < data->pwm_num; i++) {
1788 1789 1790 1791 1792 1793
		device_remove_file(dev, &sda_pwm[i].dev_attr);
		device_remove_file(dev, &sda_pwm_mode[i].dev_attr);
		device_remove_file(dev, &sda_pwm_enable[i].dev_attr);
		device_remove_file(dev, &sda_target_temp[i].dev_attr);
		device_remove_file(dev, &sda_tolerance[i].dev_attr);
	}
1794 1795
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
1796 1797
			continue;
		device_remove_file(dev, &sda_temp_input[i].dev_attr);
1798
		device_remove_file(dev, &sda_temp_label[i].dev_attr);
1799 1800
		if (i == 2 && data->temp3_val_only)
			continue;
1801 1802
		device_remove_file(dev, &sda_temp_max[i].dev_attr);
		device_remove_file(dev, &sda_temp_max_hyst[i].dev_attr);
1803 1804
		if (i > 2)
			continue;
1805 1806 1807
		device_remove_file(dev, &sda_temp_alarm[i].dev_attr);
		device_remove_file(dev, &sda_temp_type[i].dev_attr);
	}
1808

1809 1810 1811
	device_remove_file(dev, &sda_caseopen[0].dev_attr);
	device_remove_file(dev, &sda_caseopen[1].dev_attr);

1812
	device_remove_file(dev, &dev_attr_name);
1813
	device_remove_file(dev, &dev_attr_cpu0_vid);
1814
}
1815

1816
/* Get the monitoring functions started */
1817 1818
static inline void __devinit w83627ehf_init_device(struct w83627ehf_data *data,
						   enum kinds kind)
1819 1820
{
	int i;
1821
	u8 tmp, diode;
1822 1823

	/* Start monitoring is needed */
1824
	tmp = w83627ehf_read_value(data, W83627EHF_REG_CONFIG);
1825
	if (!(tmp & 0x01))
1826
		w83627ehf_write_value(data, W83627EHF_REG_CONFIG,
1827 1828
				      tmp | 0x01);

1829 1830 1831 1832
	/* Enable temperature sensors if needed */
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
			continue;
1833
		if (!data->reg_temp_config[i])
1834
			continue;
1835
		tmp = w83627ehf_read_value(data,
1836
					   data->reg_temp_config[i]);
1837
		if (tmp & 0x01)
1838
			w83627ehf_write_value(data,
1839
					      data->reg_temp_config[i],
1840 1841
					      tmp & 0xfe);
	}
1842 1843 1844 1845 1846

	/* Enable VBAT monitoring if needed */
	tmp = w83627ehf_read_value(data, W83627EHF_REG_VBAT);
	if (!(tmp & 0x01))
		w83627ehf_write_value(data, W83627EHF_REG_VBAT, tmp | 0x01);
1847 1848

	/* Get thermal sensor types */
1849 1850 1851 1852
	switch (kind) {
	case w83627ehf:
		diode = w83627ehf_read_value(data, W83627EHF_REG_DIODE);
		break;
1853 1854 1855
	case w83627uhg:
		diode = 0x00;
		break;
1856 1857 1858
	default:
		diode = 0x70;
	}
1859
	for (i = 0; i < 3; i++) {
1860 1861 1862 1863
		const char *label = NULL;

		if (data->temp_label)
			label = data->temp_label[data->temp_src[i]];
1864 1865

		/* Digital source overrides analog type */
1866
		if (label && strncmp(label, "PECI", 4) == 0)
1867
			data->temp_type[i] = 6;
1868
		else if (label && strncmp(label, "AMD", 3) == 0)
1869 1870
			data->temp_type[i] = 5;
		else if ((tmp & (0x02 << i)))
1871
			data->temp_type[i] = (diode & (0x10 << i)) ? 1 : 3;
1872 1873 1874
		else
			data->temp_type[i] = 4; /* thermistor */
	}
1875 1876
}

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
static void w82627ehf_swap_tempreg(struct w83627ehf_data *data,
				   int r1, int r2)
{
	u16 tmp;

	tmp = data->temp_src[r1];
	data->temp_src[r1] = data->temp_src[r2];
	data->temp_src[r2] = tmp;

	tmp = data->reg_temp[r1];
	data->reg_temp[r1] = data->reg_temp[r2];
	data->reg_temp[r2] = tmp;

	tmp = data->reg_temp_over[r1];
	data->reg_temp_over[r1] = data->reg_temp_over[r2];
	data->reg_temp_over[r2] = tmp;

	tmp = data->reg_temp_hyst[r1];
	data->reg_temp_hyst[r1] = data->reg_temp_hyst[r2];
	data->reg_temp_hyst[r2] = tmp;

	tmp = data->reg_temp_config[r1];
	data->reg_temp_config[r1] = data->reg_temp_config[r2];
	data->reg_temp_config[r2] = tmp;
}

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
static void __devinit
w83627ehf_set_temp_reg_ehf(struct w83627ehf_data *data, int n_temp)
{
	int i;

	for (i = 0; i < n_temp; i++) {
		data->reg_temp[i] = W83627EHF_REG_TEMP[i];
		data->reg_temp_over[i] = W83627EHF_REG_TEMP_OVER[i];
		data->reg_temp_hyst[i] = W83627EHF_REG_TEMP_HYST[i];
		data->reg_temp_config[i] = W83627EHF_REG_TEMP_CONFIG[i];
	}
}

1916 1917 1918 1919 1920 1921
static void __devinit
w83627ehf_check_fan_inputs(const struct w83627ehf_sio_data *sio_data,
			   struct w83627ehf_data *data)
{
	int fan3pin, fan4pin, fan4min, fan5pin, regval;

1922 1923 1924 1925 1926 1927 1928
	/* The W83627UHG is simple, only two fan inputs, no config */
	if (sio_data->kind == w83627uhg) {
		data->has_fan = 0x03; /* fan1 and fan2 */
		data->has_fan_min = 0x03;
		return;
	}

1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
	superio_enter(sio_data->sioreg);

	/* fan4 and fan5 share some pins with the GPIO and serial flash */
	if (sio_data->kind == nct6775) {
		/* On NCT6775, fan4 shares pins with the fdc interface */
		fan3pin = 1;
		fan4pin = !(superio_inb(sio_data->sioreg, 0x2A) & 0x80);
		fan4min = 0;
		fan5pin = 0;
	} else if (sio_data->kind == nct6776) {
1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958
		bool gpok = superio_inb(sio_data->sioreg, 0x27) & 0x80;

		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		regval = superio_inb(sio_data->sioreg, SIO_REG_ENABLE);

		if (regval & 0x80)
			fan3pin = gpok;
		else
			fan3pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x40);

		if (regval & 0x40)
			fan4pin = gpok;
		else
			fan4pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x01);

		if (regval & 0x20)
			fan5pin = gpok;
		else
			fan5pin = !!(superio_inb(sio_data->sioreg, 0x1C) & 0x02);

1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004
		fan4min = fan4pin;
	} else if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b) {
		fan3pin = 1;
		fan4pin = superio_inb(sio_data->sioreg, 0x27) & 0x40;
		fan5pin = superio_inb(sio_data->sioreg, 0x27) & 0x20;
		fan4min = fan4pin;
	} else {
		fan3pin = 1;
		fan4pin = !(superio_inb(sio_data->sioreg, 0x29) & 0x06);
		fan5pin = !(superio_inb(sio_data->sioreg, 0x24) & 0x02);
		fan4min = fan4pin;
	}

	superio_exit(sio_data->sioreg);

	data->has_fan = data->has_fan_min = 0x03; /* fan1 and fan2 */
	data->has_fan |= (fan3pin << 2);
	data->has_fan_min |= (fan3pin << 2);

	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		/*
		 * NCT6775F and NCT6776F don't have the W83627EHF_REG_FANDIV1
		 * register
		 */
		data->has_fan |= (fan4pin << 3) | (fan5pin << 4);
		data->has_fan_min |= (fan4min << 3) | (fan5pin << 4);
	} else {
		/*
		 * It looks like fan4 and fan5 pins can be alternatively used
		 * as fan on/off switches, but fan5 control is write only :/
		 * We assume that if the serial interface is disabled, designers
		 * connected fan5 as input unless they are emitting log 1, which
		 * is not the default.
		 */
		regval = w83627ehf_read_value(data, W83627EHF_REG_FANDIV1);
		if ((regval & (1 << 2)) && fan4pin) {
			data->has_fan |= (1 << 3);
			data->has_fan_min |= (1 << 3);
		}
		if (!(regval & (1 << 1)) && fan5pin) {
			data->has_fan |= (1 << 4);
			data->has_fan_min |= (1 << 4);
		}
	}
}

2005
static int __devinit w83627ehf_probe(struct platform_device *pdev)
2006
{
2007 2008
	struct device *dev = &pdev->dev;
	struct w83627ehf_sio_data *sio_data = dev->platform_data;
2009
	struct w83627ehf_data *data;
2010
	struct resource *res;
2011
	u8 en_vrm10;
2012 2013
	int i, err = 0;

2014 2015
	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
	if (!request_region(res->start, IOREGION_LENGTH, DRVNAME)) {
2016
		err = -EBUSY;
2017 2018 2019
		dev_err(dev, "Failed to request region 0x%lx-0x%lx\n",
			(unsigned long)res->start,
			(unsigned long)res->start + IOREGION_LENGTH - 1);
2020 2021 2022
		goto exit;
	}

2023 2024
	data = devm_kzalloc(&pdev->dev, sizeof(struct w83627ehf_data),
			    GFP_KERNEL);
2025
	if (!data) {
2026 2027 2028 2029
		err = -ENOMEM;
		goto exit_release;
	}

2030
	data->addr = res->start;
2031 2032
	mutex_init(&data->lock);
	mutex_init(&data->update_lock);
2033 2034
	data->name = w83627ehf_device_names[sio_data->kind];
	platform_set_drvdata(pdev, data);
2035

2036 2037
	/* 627EHG and 627EHF have 10 voltage inputs; 627DHG and 667HG have 9 */
	data->in_num = (sio_data->kind == w83627ehf) ? 10 : 9;
2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052
	/* 667HG, NCT6775F, and NCT6776F have 3 pwms, and 627UHG has only 2 */
	switch (sio_data->kind) {
	default:
		data->pwm_num = 4;
		break;
	case w83667hg:
	case w83667hg_b:
	case nct6775:
	case nct6776:
		data->pwm_num = 3;
		break;
	case w83627uhg:
		data->pwm_num = 2;
		break;
	}
2053

2054
	/* Default to 3 temperature inputs, code below will adjust as needed */
2055
	data->have_temp = 0x07;
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124

	/* Deal with temperature register setup first. */
	if (sio_data->kind == nct6775 || sio_data->kind == nct6776) {
		int mask = 0;

		/*
		 * Display temperature sensor output only if it monitors
		 * a source other than one already reported. Always display
		 * first three temperature registers, though.
		 */
		for (i = 0; i < NUM_REG_TEMP; i++) {
			u8 src;

			data->reg_temp[i] = NCT6775_REG_TEMP[i];
			data->reg_temp_over[i] = NCT6775_REG_TEMP_OVER[i];
			data->reg_temp_hyst[i] = NCT6775_REG_TEMP_HYST[i];
			data->reg_temp_config[i] = NCT6775_REG_TEMP_CONFIG[i];

			src = w83627ehf_read_value(data,
						   NCT6775_REG_TEMP_SOURCE[i]);
			src &= 0x1f;
			if (src && !(mask & (1 << src))) {
				data->have_temp |= 1 << i;
				mask |= 1 << src;
			}

			data->temp_src[i] = src;

			/*
			 * Now do some register swapping if index 0..2 don't
			 * point to SYSTIN(1), CPUIN(2), and AUXIN(3).
			 * Idea is to have the first three attributes
			 * report SYSTIN, CPUIN, and AUXIN if possible
			 * without overriding the basic system configuration.
			 */
			if (i > 0 && data->temp_src[0] != 1
			    && data->temp_src[i] == 1)
				w82627ehf_swap_tempreg(data, 0, i);
			if (i > 1 && data->temp_src[1] != 2
			    && data->temp_src[i] == 2)
				w82627ehf_swap_tempreg(data, 1, i);
			if (i > 2 && data->temp_src[2] != 3
			    && data->temp_src[i] == 3)
				w82627ehf_swap_tempreg(data, 2, i);
		}
		if (sio_data->kind == nct6776) {
			/*
			 * On NCT6776, AUXTIN and VIN3 pins are shared.
			 * Only way to detect it is to check if AUXTIN is used
			 * as a temperature source, and if that source is
			 * enabled.
			 *
			 * If that is the case, disable in6, which reports VIN3.
			 * Otherwise disable temp3.
			 */
			if (data->temp_src[2] == 3) {
				u8 reg;

				if (data->reg_temp_config[2])
					reg = w83627ehf_read_value(data,
						data->reg_temp_config[2]);
				else
					reg = 0; /* Assume AUXTIN is used */

				if (reg & 0x01)
					data->have_temp &= ~(1 << 2);
				else
					data->in6_skip = 1;
			}
2125 2126 2127
			data->temp_label = nct6776_temp_label;
		} else {
			data->temp_label = nct6775_temp_label;
2128
		}
2129 2130 2131
	} else if (sio_data->kind == w83667hg_b) {
		u8 reg;

2132 2133
		w83627ehf_set_temp_reg_ehf(data, 4);

2134 2135 2136 2137
		/*
		 * Temperature sources are selected with bank 0, registers 0x49
		 * and 0x4a.
		 */
2138 2139 2140 2141
		reg = w83627ehf_read_value(data, 0x4a);
		data->temp_src[0] = reg >> 5;
		reg = w83627ehf_read_value(data, 0x49);
		data->temp_src[1] = reg & 0x07;
2142
		data->temp_src[2] = (reg >> 4) & 0x07;
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169

		/*
		 * W83667HG-B has another temperature register at 0x7e.
		 * The temperature source is selected with register 0x7d.
		 * Support it if the source differs from already reported
		 * sources.
		 */
		reg = w83627ehf_read_value(data, 0x7d);
		reg &= 0x07;
		if (reg != data->temp_src[0] && reg != data->temp_src[1]
		    && reg != data->temp_src[2]) {
			data->temp_src[3] = reg;
			data->have_temp |= 1 << 3;
		}

		/*
		 * Chip supports either AUXTIN or VIN3. Try to find out which
		 * one.
		 */
		reg = w83627ehf_read_value(data, W83627EHF_REG_TEMP_CONFIG[2]);
		if (data->temp_src[2] == 2 && (reg & 0x01))
			data->have_temp &= ~(1 << 2);

		if ((data->temp_src[2] == 2 && (data->have_temp & (1 << 2)))
		    || (data->temp_src[3] == 2 && (data->have_temp & (1 << 3))))
			data->in6_skip = 1;

2170 2171 2172 2173 2174 2175 2176
		data->temp_label = w83667hg_b_temp_label;
	} else if (sio_data->kind == w83627uhg) {
		u8 reg;

		w83627ehf_set_temp_reg_ehf(data, 3);

		/*
2177
		 * Temperature sources for temp2 and temp3 are selected with
2178 2179 2180 2181 2182 2183
		 * bank 0, registers 0x49 and 0x4a.
		 */
		data->temp_src[0] = 0;	/* SYSTIN */
		reg = w83627ehf_read_value(data, 0x49) & 0x07;
		/* Adjust to have the same mapping as other source registers */
		if (reg == 0)
2184
			data->temp_src[1] = 1;
2185
		else if (reg >= 2 && reg <= 5)
2186
			data->temp_src[1] = reg + 2;
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
		else	/* should never happen */
			data->have_temp &= ~(1 << 1);
		reg = w83627ehf_read_value(data, 0x4a);
		data->temp_src[2] = reg >> 5;

		/*
		 * Skip temp3 if source is invalid or the same as temp1
		 * or temp2.
		 */
		if (data->temp_src[2] == 2 || data->temp_src[2] == 3 ||
		    data->temp_src[2] == data->temp_src[0] ||
		    ((data->have_temp & (1 << 1)) &&
		     data->temp_src[2] == data->temp_src[1]))
			data->have_temp &= ~(1 << 2);
		else
			data->temp3_val_only = 1;	/* No limit regs */

		data->in6_skip = 1;			/* No VIN3 */

2206
		data->temp_label = w83667hg_b_temp_label;
2207
	} else {
2208 2209
		w83627ehf_set_temp_reg_ehf(data, 3);

2210
		/* Temperature sources are fixed */
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224

		if (sio_data->kind == w83667hg) {
			u8 reg;

			/*
			 * Chip supports either AUXTIN or VIN3. Try to find
			 * out which one.
			 */
			reg = w83627ehf_read_value(data,
						W83627EHF_REG_TEMP_CONFIG[2]);
			if (reg & 0x01)
				data->have_temp &= ~(1 << 2);
			else
				data->in6_skip = 1;
2225
		}
2226 2227
	}

2228
	if (sio_data->kind == nct6775) {
2229 2230 2231
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg16;
		data->fan_from_reg_min = fan_from_reg8;
2232 2233
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
2234
		data->REG_FAN = NCT6775_REG_FAN;
2235 2236 2237 2238 2239 2240 2241
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
		data->REG_FAN_MAX_OUTPUT = NCT6775_REG_FAN_MAX_OUTPUT;
		data->REG_FAN_STEP_OUTPUT = NCT6775_REG_FAN_STEP_OUTPUT;
	} else if (sio_data->kind == nct6776) {
2242 2243 2244
		data->has_fan_div = false;
		data->fan_from_reg = fan_from_reg13;
		data->fan_from_reg_min = fan_from_reg13;
2245 2246
		data->REG_PWM = NCT6775_REG_PWM;
		data->REG_TARGET = NCT6775_REG_TARGET;
2247
		data->REG_FAN = NCT6775_REG_FAN;
2248 2249 2250 2251 2252
		data->REG_FAN_MIN = NCT6776_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = NCT6775_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = NCT6775_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = NCT6775_REG_FAN_STOP_TIME;
	} else if (sio_data->kind == w83667hg_b) {
2253 2254 2255
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
2256 2257 2258 2259 2260 2261 2262
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2263 2264 2265 2266 2267
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_W83667_B;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_W83667_B;
	} else {
2268 2269 2270
		data->has_fan_div = true;
		data->fan_from_reg = fan_from_reg8;
		data->fan_from_reg_min = fan_from_reg8;
2271 2272 2273 2274 2275 2276 2277
		data->REG_PWM = W83627EHF_REG_PWM;
		data->REG_TARGET = W83627EHF_REG_TARGET;
		data->REG_FAN = W83627EHF_REG_FAN;
		data->REG_FAN_MIN = W83627EHF_REG_FAN_MIN;
		data->REG_FAN_START_OUTPUT = W83627EHF_REG_FAN_START_OUTPUT;
		data->REG_FAN_STOP_OUTPUT = W83627EHF_REG_FAN_STOP_OUTPUT;
		data->REG_FAN_STOP_TIME = W83627EHF_REG_FAN_STOP_TIME;
2278 2279 2280 2281 2282
		data->REG_FAN_MAX_OUTPUT =
		  W83627EHF_REG_FAN_MAX_OUTPUT_COMMON;
		data->REG_FAN_STEP_OUTPUT =
		  W83627EHF_REG_FAN_STEP_OUTPUT_COMMON;
	}
2283

2284 2285 2286 2287 2288 2289
	/* Setup input voltage scaling factors */
	if (sio_data->kind == w83627uhg)
		data->scale_in = scale_in_w83627uhg;
	else
		data->scale_in = scale_in_common;

2290
	/* Initialize the chip */
2291
	w83627ehf_init_device(data, sio_data->kind);
2292

2293 2294 2295
	data->vrm = vid_which_vrm();
	superio_enter(sio_data->sioreg);
	/* Read VID value */
2296 2297
	if (sio_data->kind == w83667hg || sio_data->kind == w83667hg_b ||
	    sio_data->kind == nct6775 || sio_data->kind == nct6776) {
2298 2299 2300 2301 2302
		/*
		 * W83667HG has different pins for VID input and output, so
		 * we can get the VID input values directly at logical device D
		 * 0xe3.
		 */
2303 2304
		superio_select(sio_data->sioreg, W83667HG_LD_VID);
		data->vid = superio_inb(sio_data->sioreg, 0xe3);
2305 2306 2307
		err = device_create_file(dev, &dev_attr_cpu0_vid);
		if (err)
			goto exit_release;
2308
	} else if (sio_data->kind != w83627uhg) {
2309 2310
		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		if (superio_inb(sio_data->sioreg, SIO_REG_VID_CTRL) & 0x80) {
2311 2312 2313 2314 2315 2316 2317
			/*
			 * Set VID input sensibility if needed. In theory the
			 * BIOS should have set it, but in practice it's not
			 * always the case. We only do it for the W83627EHF/EHG
			 * because the W83627DHG is more complex in this
			 * respect.
			 */
2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348
			if (sio_data->kind == w83627ehf) {
				en_vrm10 = superio_inb(sio_data->sioreg,
						       SIO_REG_EN_VRM10);
				if ((en_vrm10 & 0x08) && data->vrm == 90) {
					dev_warn(dev, "Setting VID input "
						 "voltage to TTL\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 & ~0x08);
				} else if (!(en_vrm10 & 0x08)
					   && data->vrm == 100) {
					dev_warn(dev, "Setting VID input "
						 "voltage to VRM10\n");
					superio_outb(sio_data->sioreg,
						     SIO_REG_EN_VRM10,
						     en_vrm10 | 0x08);
				}
			}

			data->vid = superio_inb(sio_data->sioreg,
						SIO_REG_VID_DATA);
			if (sio_data->kind == w83627ehf) /* 6 VID pins only */
				data->vid &= 0x3f;

			err = device_create_file(dev, &dev_attr_cpu0_vid);
			if (err)
				goto exit_release;
		} else {
			dev_info(dev, "VID pins in output mode, CPU VID not "
				 "available\n");
		}
2349 2350
	}

2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
	if (fan_debounce &&
	    (sio_data->kind == nct6775 || sio_data->kind == nct6776)) {
		u8 tmp;

		superio_select(sio_data->sioreg, W83627EHF_LD_HWM);
		tmp = superio_inb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE);
		if (sio_data->kind == nct6776)
			superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
				     0x3e | tmp);
		else
			superio_outb(sio_data->sioreg, NCT6775_REG_FAN_DEBOUNCE,
				     0x1e | tmp);
		pr_info("Enabled fan debounce for chip %s\n", data->name);
	}

2366
	superio_exit(sio_data->sioreg);
2367

2368
	w83627ehf_check_fan_inputs(sio_data, data);
2369

2370
	/* Read fan clock dividers immediately */
2371 2372
	w83627ehf_update_fan_div_common(dev, data);

2373 2374 2375 2376 2377
	/* Read pwm data to save original values */
	w83627ehf_update_pwm_common(dev, data);
	for (i = 0; i < data->pwm_num; i++)
		data->pwm_enable_orig[i] = data->pwm_enable[i];

2378
	/* Register sysfs hooks */
2379 2380 2381
	for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays); i++) {
		err = device_create_file(dev, &sda_sf3_arrays[i].dev_attr);
		if (err)
2382
			goto exit_remove;
2383
	}
2384

2385 2386 2387
	for (i = 0; i < ARRAY_SIZE(sda_sf3_max_step_arrays); i++) {
		struct sensor_device_attribute *attr =
		  &sda_sf3_max_step_arrays[i];
2388 2389
		if (data->REG_FAN_STEP_OUTPUT &&
		    data->REG_FAN_STEP_OUTPUT[attr->index] != 0xff) {
2390 2391 2392 2393 2394
			err = device_create_file(dev, &attr->dev_attr);
			if (err)
				goto exit_remove;
		}
	}
2395 2396 2397 2398 2399 2400 2401 2402
	/* if fan3 and fan4 are enabled create the sf3 files for them */
	if ((data->has_fan & (1 << 2)) && data->pwm_num >= 3)
		for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan3); i++) {
			err = device_create_file(dev,
					&sda_sf3_arrays_fan3[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2403
	if ((data->has_fan & (1 << 3)) && data->pwm_num >= 4)
2404
		for (i = 0; i < ARRAY_SIZE(sda_sf3_arrays_fan4); i++) {
2405 2406 2407
			err = device_create_file(dev,
					&sda_sf3_arrays_fan4[i].dev_attr);
			if (err)
2408 2409
				goto exit_remove;
		}
2410

2411 2412 2413
	for (i = 0; i < data->in_num; i++) {
		if ((i == 6) && data->in6_skip)
			continue;
2414 2415 2416 2417 2418 2419 2420 2421
		if ((err = device_create_file(dev, &sda_in_input[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_min[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_in_max[i].dev_attr)))
			goto exit_remove;
2422
	}
2423

2424
	for (i = 0; i < 5; i++) {
2425
		if (data->has_fan & (1 << i)) {
2426 2427 2428
			if ((err = device_create_file(dev,
					&sda_fan_input[i].dev_attr))
				|| (err = device_create_file(dev,
2429
					&sda_fan_alarm[i].dev_attr)))
2430
				goto exit_remove;
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
			if (sio_data->kind != nct6776) {
				err = device_create_file(dev,
						&sda_fan_div[i].dev_attr);
				if (err)
					goto exit_remove;
			}
			if (data->has_fan_min & (1 << i)) {
				err = device_create_file(dev,
						&sda_fan_min[i].dev_attr);
				if (err)
					goto exit_remove;
			}
2443
			if (i < data->pwm_num &&
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
				((err = device_create_file(dev,
					&sda_pwm[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_mode[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_pwm_enable[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_target_temp[i].dev_attr))
				|| (err = device_create_file(dev,
					&sda_tolerance[i].dev_attr))))
				goto exit_remove;
2455
		}
2456
	}
2457

2458 2459
	for (i = 0; i < NUM_REG_TEMP; i++) {
		if (!(data->have_temp & (1 << i)))
2460
			continue;
2461 2462 2463 2464 2465 2466 2467 2468 2469
		err = device_create_file(dev, &sda_temp_input[i].dev_attr);
		if (err)
			goto exit_remove;
		if (data->temp_label) {
			err = device_create_file(dev,
						 &sda_temp_label[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2470 2471
		if (i == 2 && data->temp3_val_only)
			continue;
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
		if (data->reg_temp_over[i]) {
			err = device_create_file(dev,
				&sda_temp_max[i].dev_attr);
			if (err)
				goto exit_remove;
		}
		if (data->reg_temp_hyst[i]) {
			err = device_create_file(dev,
				&sda_temp_max_hyst[i].dev_attr);
			if (err)
				goto exit_remove;
		}
2484
		if (i > 2)
2485 2486
			continue;
		if ((err = device_create_file(dev,
2487 2488 2489
				&sda_temp_alarm[i].dev_attr))
			|| (err = device_create_file(dev,
				&sda_temp_type[i].dev_attr)))
2490
			goto exit_remove;
2491
	}
2492

2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	err = device_create_file(dev, &sda_caseopen[0].dev_attr);
	if (err)
		goto exit_remove;

	if (sio_data->kind == nct6776) {
		err = device_create_file(dev, &sda_caseopen[1].dev_attr);
		if (err)
			goto exit_remove;
	}

2503 2504 2505 2506
	err = device_create_file(dev, &dev_attr_name);
	if (err)
		goto exit_remove;

2507 2508 2509
	data->hwmon_dev = hwmon_device_register(dev);
	if (IS_ERR(data->hwmon_dev)) {
		err = PTR_ERR(data->hwmon_dev);
2510 2511
		goto exit_remove;
	}
2512 2513 2514

	return 0;

2515 2516
exit_remove:
	w83627ehf_device_remove_files(dev);
2517
exit_release:
2518
	platform_set_drvdata(pdev, NULL);
2519
	release_region(res->start, IOREGION_LENGTH);
2520 2521 2522 2523
exit:
	return err;
}

2524
static int __devexit w83627ehf_remove(struct platform_device *pdev)
2525
{
2526
	struct w83627ehf_data *data = platform_get_drvdata(pdev);
2527

2528
	hwmon_device_unregister(data->hwmon_dev);
2529 2530 2531
	w83627ehf_device_remove_files(&pdev->dev);
	release_region(data->addr, IOREGION_LENGTH);
	platform_set_drvdata(pdev, NULL);
2532 2533 2534 2535

	return 0;
}

2536
static struct platform_driver w83627ehf_driver = {
2537
	.driver = {
J
Jean Delvare 已提交
2538
		.owner	= THIS_MODULE,
2539
		.name	= DRVNAME,
2540
	},
2541 2542
	.probe		= w83627ehf_probe,
	.remove		= __devexit_p(w83627ehf_remove),
2543 2544
};

2545 2546 2547
/* w83627ehf_find() looks for a '627 in the Super-I/O config space */
static int __init w83627ehf_find(int sioaddr, unsigned short *addr,
				 struct w83627ehf_sio_data *sio_data)
2548
{
2549 2550 2551
	static const char __initdata sio_name_W83627EHF[] = "W83627EHF";
	static const char __initdata sio_name_W83627EHG[] = "W83627EHG";
	static const char __initdata sio_name_W83627DHG[] = "W83627DHG";
2552
	static const char __initdata sio_name_W83627DHG_P[] = "W83627DHG-P";
2553
	static const char __initdata sio_name_W83627UHG[] = "W83627UHG";
2554
	static const char __initdata sio_name_W83667HG[] = "W83667HG";
2555
	static const char __initdata sio_name_W83667HG_B[] = "W83667HG-B";
2556 2557
	static const char __initdata sio_name_NCT6775[] = "NCT6775F";
	static const char __initdata sio_name_NCT6776[] = "NCT6776F";
2558

2559
	u16 val;
2560
	const char *sio_name;
2561

2562
	superio_enter(sioaddr);
2563

2564 2565 2566 2567 2568
	if (force_id)
		val = force_id;
	else
		val = (superio_inb(sioaddr, SIO_REG_DEVID) << 8)
		    | superio_inb(sioaddr, SIO_REG_DEVID + 1);
2569 2570
	switch (val & SIO_ID_MASK) {
	case SIO_W83627EHF_ID:
2571 2572 2573
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHF;
		break;
2574
	case SIO_W83627EHG_ID:
2575 2576 2577 2578 2579 2580
		sio_data->kind = w83627ehf;
		sio_name = sio_name_W83627EHG;
		break;
	case SIO_W83627DHG_ID:
		sio_data->kind = w83627dhg;
		sio_name = sio_name_W83627DHG;
2581
		break;
2582 2583 2584 2585
	case SIO_W83627DHG_P_ID:
		sio_data->kind = w83627dhg_p;
		sio_name = sio_name_W83627DHG_P;
		break;
2586 2587 2588 2589
	case SIO_W83627UHG_ID:
		sio_data->kind = w83627uhg;
		sio_name = sio_name_W83627UHG;
		break;
2590 2591 2592 2593
	case SIO_W83667HG_ID:
		sio_data->kind = w83667hg;
		sio_name = sio_name_W83667HG;
		break;
2594 2595 2596 2597
	case SIO_W83667HG_B_ID:
		sio_data->kind = w83667hg_b;
		sio_name = sio_name_W83667HG_B;
		break;
2598 2599 2600 2601 2602 2603 2604 2605
	case SIO_NCT6775_ID:
		sio_data->kind = nct6775;
		sio_name = sio_name_NCT6775;
		break;
	case SIO_NCT6776_ID:
		sio_data->kind = nct6776;
		sio_name = sio_name_NCT6776;
		break;
2606
	default:
2607
		if (val != 0xffff)
2608
			pr_debug("unsupported chip ID: 0x%04x\n", val);
2609
		superio_exit(sioaddr);
2610 2611 2612
		return -ENODEV;
	}

2613 2614 2615 2616
	/* We have a known chip, find the HWM I/O address */
	superio_select(sioaddr, W83627EHF_LD_HWM);
	val = (superio_inb(sioaddr, SIO_REG_ADDR) << 8)
	    | superio_inb(sioaddr, SIO_REG_ADDR + 1);
2617
	*addr = val & IOREGION_ALIGNMENT;
2618
	if (*addr == 0) {
2619
		pr_err("Refusing to enable a Super-I/O device with a base I/O port 0\n");
2620
		superio_exit(sioaddr);
2621 2622 2623 2624
		return -ENODEV;
	}

	/* Activate logical device if needed */
2625
	val = superio_inb(sioaddr, SIO_REG_ENABLE);
2626
	if (!(val & 0x01)) {
2627 2628
		pr_warn("Forcibly enabling Super-I/O. "
			"Sensor is probably unusable.\n");
2629
		superio_outb(sioaddr, SIO_REG_ENABLE, val | 0x01);
2630
	}
2631 2632

	superio_exit(sioaddr);
2633
	pr_info("Found %s chip at %#x\n", sio_name, *addr);
2634
	sio_data->sioreg = sioaddr;
2635 2636 2637 2638

	return 0;
}

2639 2640
/*
 * when Super-I/O functions move to a separate file, the Super-I/O
2641 2642
 * bus will manage the lifetime of the device and this module will only keep
 * track of the w83627ehf driver. But since we platform_device_alloc(), we
2643 2644
 * must keep track of the device
 */
2645 2646
static struct platform_device *pdev;

2647 2648
static int __init sensors_w83627ehf_init(void)
{
2649 2650 2651 2652 2653
	int err;
	unsigned short address;
	struct resource res;
	struct w83627ehf_sio_data sio_data;

2654 2655
	/*
	 * initialize sio_data->kind and sio_data->sioreg.
2656 2657 2658
	 *
	 * when Super-I/O functions move to a separate file, the Super-I/O
	 * driver will probe 0x2e and 0x4e and auto-detect the presence of a
2659 2660
	 * w83627ehf hardware monitor, and call probe()
	 */
2661 2662
	if (w83627ehf_find(0x2e, &address, &sio_data) &&
	    w83627ehf_find(0x4e, &address, &sio_data))
2663 2664
		return -ENODEV;

2665 2666 2667 2668
	err = platform_driver_register(&w83627ehf_driver);
	if (err)
		goto exit;

2669 2670
	pdev = platform_device_alloc(DRVNAME, address);
	if (!pdev) {
2671
		err = -ENOMEM;
2672
		pr_err("Device allocation failed\n");
2673 2674 2675 2676 2677 2678
		goto exit_unregister;
	}

	err = platform_device_add_data(pdev, &sio_data,
				       sizeof(struct w83627ehf_sio_data));
	if (err) {
2679
		pr_err("Platform data allocation failed\n");
2680 2681 2682 2683 2684 2685 2686 2687
		goto exit_device_put;
	}

	memset(&res, 0, sizeof(res));
	res.name = DRVNAME;
	res.start = address + IOREGION_OFFSET;
	res.end = address + IOREGION_OFFSET + IOREGION_LENGTH - 1;
	res.flags = IORESOURCE_IO;
2688 2689 2690

	err = acpi_check_resource_conflict(&res);
	if (err)
2691
		goto exit_device_put;
2692

2693 2694
	err = platform_device_add_resources(pdev, &res, 1);
	if (err) {
2695
		pr_err("Device resource addition failed (%d)\n", err);
2696 2697 2698 2699 2700 2701
		goto exit_device_put;
	}

	/* platform_device_add calls probe() */
	err = platform_device_add(pdev);
	if (err) {
2702
		pr_err("Device addition failed (%d)\n", err);
2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713
		goto exit_device_put;
	}

	return 0;

exit_device_put:
	platform_device_put(pdev);
exit_unregister:
	platform_driver_unregister(&w83627ehf_driver);
exit:
	return err;
2714 2715 2716 2717
}

static void __exit sensors_w83627ehf_exit(void)
{
2718 2719
	platform_device_unregister(pdev);
	platform_driver_unregister(&w83627ehf_driver);
2720 2721 2722 2723 2724 2725 2726 2727
}

MODULE_AUTHOR("Jean Delvare <khali@linux-fr.org>");
MODULE_DESCRIPTION("W83627EHF driver");
MODULE_LICENSE("GPL");

module_init(sensors_w83627ehf_init);
module_exit(sensors_w83627ehf_exit);