i915_irq.c 87.0 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29 30
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

31
#include <linux/sysrq.h>
32
#include <linux/slab.h>
33 34
#include <drm/drmP.h>
#include <drm/i915_drm.h>
L
Linus Torvalds 已提交
35
#include "i915_drv.h"
C
Chris Wilson 已提交
36
#include "i915_trace.h"
J
Jesse Barnes 已提交
37
#include "intel_drv.h"
L
Linus Torvalds 已提交
38

39 40 41 42 43 44 45 46 47 48
static const u32 hpd_ibx[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG,
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
};

static const u32 hpd_cpt[] = {
	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
49
	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90
	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
};

static const u32 hpd_mask_i915[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
};

static const u32 hpd_status_gen4[] = {
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i965[] = {
	 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
	 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
	 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
};

91 92
static void ibx_hpd_irq_setup(struct drm_device *dev);
static void i915_hpd_irq_setup(struct drm_device *dev);
93

94
/* For display hotplug interrupt */
95
static void
96
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97
{
98 99 100
	if ((dev_priv->irq_mask & mask) != 0) {
		dev_priv->irq_mask &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
101
		POSTING_READ(DEIMR);
102 103 104
	}
}

105
static void
106
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
107
{
108 109 110
	if ((dev_priv->irq_mask & mask) != mask) {
		dev_priv->irq_mask |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask);
111
		POSTING_READ(DEIMR);
112 113 114
	}
}

115 116 117
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
118 119
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
120

121 122 123 124 125 126 127
	if ((pipestat & mask) == mask)
		return;

	/* Enable the interrupt, clear any pending status */
	pipestat |= mask | (mask >> 16);
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
128 129 130 131 132
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
133 134
	u32 reg = PIPESTAT(pipe);
	u32 pipestat = I915_READ(reg) & 0x7fff0000;
135

136 137 138 139 140 141
	if ((pipestat & mask) == 0)
		return;

	pipestat &= ~mask;
	I915_WRITE(reg, pipestat);
	POSTING_READ(reg);
142 143
}

144 145 146
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
147
void intel_enable_asle(struct drm_device *dev)
148
{
149 150 151
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;

J
Jesse Barnes 已提交
152 153 154 155
	/* FIXME: opregion/asle for VLV */
	if (IS_VALLEYVIEW(dev))
		return;

156
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
157

158
	if (HAS_PCH_SPLIT(dev))
159
		ironlake_enable_display_irq(dev_priv, DE_GSE);
160
	else {
161
		i915_enable_pipestat(dev_priv, 1,
162
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
163
		if (INTEL_INFO(dev)->gen >= 4)
164
			i915_enable_pipestat(dev_priv, 0,
165
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
166
	}
167 168

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
169 170
}

171 172 173 174 175 176 177 178 179 180 181 182 183
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 185 186 187
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);

	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
188 189
}

190 191 192
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
193
static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
194 195 196 197
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
198
	u32 high1, high2, low;
199 200

	if (!i915_pipe_enabled(dev, pipe)) {
201
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
202
				"pipe %c\n", pipe_name(pipe));
203 204 205
		return 0;
	}

206 207
	high_frame = PIPEFRAME(pipe);
	low_frame = PIPEFRAMEPIXEL(pipe);
208

209 210 211 212 213 214
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
215 216 217
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
218 219
	} while (high1 != high2);

220 221 222
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
223 224
}

225
static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
226 227
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
228
	int reg = PIPE_FRMCOUNT_GM45(pipe);
229 230

	if (!i915_pipe_enabled(dev, pipe)) {
231
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
232
				 "pipe %c\n", pipe_name(pipe));
233 234 235 236 237 238
		return 0;
	}

	return I915_READ(reg);
}

239
static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
240 241 242 243 244 245 246
			     int *vpos, int *hpos)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 vbl = 0, position = 0;
	int vbl_start, vbl_end, htotal, vtotal;
	bool in_vbl = true;
	int ret = 0;
247 248
	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
								      pipe);
249 250 251

	if (!i915_pipe_enabled(dev, pipe)) {
		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
252
				 "pipe %c\n", pipe_name(pipe));
253 254 255 256
		return 0;
	}

	/* Get vtotal. */
257
	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276

	if (INTEL_INFO(dev)->gen >= 4) {
		/* No obvious pixelcount register. Only query vertical
		 * scanout position from Display scan line register.
		 */
		position = I915_READ(PIPEDSL(pipe));

		/* Decode into vertical scanout position. Don't have
		 * horizontal scanout position.
		 */
		*vpos = position & 0x1fff;
		*hpos = 0;
	} else {
		/* Have access to pixelcount since start of frame.
		 * We can split this into vertical and horizontal
		 * scanout position.
		 */
		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;

277
		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
278 279 280 281 282
		*vpos = position / htotal;
		*hpos = position - (*vpos * htotal);
	}

	/* Query vblank area. */
283
	vbl = I915_READ(VBLANK(cpu_transcoder));
284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306

	/* Test position against vblank region. */
	vbl_start = vbl & 0x1fff;
	vbl_end = (vbl >> 16) & 0x1fff;

	if ((*vpos < vbl_start) || (*vpos > vbl_end))
		in_vbl = false;

	/* Inside "upper part" of vblank area? Apply corrective offset: */
	if (in_vbl && (*vpos >= vbl_start))
		*vpos = *vpos - vtotal;

	/* Readouts valid? */
	if (vbl > 0)
		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;

	/* In vblank? */
	if (in_vbl)
		ret |= DRM_SCANOUTPOS_INVBL;

	return ret;
}

307
static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
308 309 310 311
			      int *max_error,
			      struct timeval *vblank_time,
			      unsigned flags)
{
312
	struct drm_crtc *crtc;
313

314
	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
315
		DRM_ERROR("Invalid crtc %d\n", pipe);
316 317 318 319
		return -EINVAL;
	}

	/* Get drm_crtc to timestamp: */
320 321 322 323 324 325 326 327 328 329
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc == NULL) {
		DRM_ERROR("Invalid crtc %d\n", pipe);
		return -EINVAL;
	}

	if (!crtc->enabled) {
		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
		return -EBUSY;
	}
330 331

	/* Helper routine in DRM core does all the work: */
332 333 334
	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
						     vblank_time, flags,
						     crtc);
335 336
}

337 338 339 340 341 342 343 344
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
345
	struct drm_mode_config *mode_config = &dev->mode_config;
346 347 348 349 350
	struct intel_connector *intel_connector;
	struct intel_encoder *intel_encoder;
	struct drm_connector *connector;
	unsigned long irqflags;
	bool hpd_disabled = false;
351

352 353 354 355
	/* HPD irq before everything is fully set up. */
	if (!dev_priv->enable_hotplug_processing)
		return;

356
	mutex_lock(&mode_config->mutex);
357 358
	DRM_DEBUG_KMS("running encoder hotplug functions\n");

359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		intel_connector = to_intel_connector(connector);
		intel_encoder = intel_connector->encoder;
		if (intel_encoder->hpd_pin > HPD_NONE &&
		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
			DRM_INFO("HPD interrupt storm detected on connector %s: "
				 "switching from hotplug detection to polling\n",
				drm_get_connector_name(connector));
			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
			connector->polled = DRM_CONNECTOR_POLL_CONNECT
				| DRM_CONNECTOR_POLL_DISCONNECT;
			hpd_disabled = true;
		}
	}
	 /* if there were no outputs to poll, poll was disabled,
	  * therefore make sure it's enabled when disabling HPD on
	  * some connectors */
	if (hpd_disabled)
		drm_kms_helper_poll_enable(dev);

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
		if (intel_encoder->hot_plug)
			intel_encoder->hot_plug(intel_encoder);
386

387 388
	mutex_unlock(&mode_config->mutex);

389
	/* Just fire off a uevent and let userspace tell us what to do */
390
	drm_helper_hpd_irq_event(dev);
391 392
}

393
static void ironlake_handle_rps_change(struct drm_device *dev)
394 395
{
	drm_i915_private_t *dev_priv = dev->dev_private;
396
	u32 busy_up, busy_down, max_avg, min_avg;
397 398 399 400
	u8 new_delay;
	unsigned long flags;

	spin_lock_irqsave(&mchdev_lock, flags);
401

402 403
	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));

404
	new_delay = dev_priv->ips.cur_delay;
405

406
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
407 408
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
409 410 411 412
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
413
	if (busy_up > max_avg) {
414 415 416 417
		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.cur_delay - 1;
		if (new_delay < dev_priv->ips.max_delay)
			new_delay = dev_priv->ips.max_delay;
418
	} else if (busy_down < min_avg) {
419 420 421 422
		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.cur_delay + 1;
		if (new_delay > dev_priv->ips.min_delay)
			new_delay = dev_priv->ips.min_delay;
423 424
	}

425
	if (ironlake_set_drps(dev, new_delay))
426
		dev_priv->ips.cur_delay = new_delay;
427

428 429
	spin_unlock_irqrestore(&mchdev_lock, flags);

430 431 432
	return;
}

433 434 435 436
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
437

438 439 440
	if (ring->obj == NULL)
		return;

441
	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
442

443
	wake_up_all(&ring->irq_queue);
444
	if (i915_enable_hangcheck) {
445 446
		dev_priv->gpu_error.hangcheck_count = 0;
		mod_timer(&dev_priv->gpu_error.hangcheck_timer,
447
			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
448
	}
449 450
}

451
static void gen6_pm_rps_work(struct work_struct *work)
452
{
453
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
454
						    rps.work);
455
	u32 pm_iir, pm_imr;
456
	u8 new_delay;
457

458 459 460
	spin_lock_irq(&dev_priv->rps.lock);
	pm_iir = dev_priv->rps.pm_iir;
	dev_priv->rps.pm_iir = 0;
461
	pm_imr = I915_READ(GEN6_PMIMR);
462
	I915_WRITE(GEN6_PMIMR, 0);
463
	spin_unlock_irq(&dev_priv->rps.lock);
464

465
	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
466 467
		return;

468
	mutex_lock(&dev_priv->rps.hw_lock);
469 470

	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
471
		new_delay = dev_priv->rps.cur_delay + 1;
472
	else
473
		new_delay = dev_priv->rps.cur_delay - 1;
474

475 476 477 478 479 480 481
	/* sysfs frequency interfaces may have snuck in while servicing the
	 * interrupt
	 */
	if (!(new_delay > dev_priv->rps.max_delay ||
	      new_delay < dev_priv->rps.min_delay)) {
		gen6_set_rps(dev_priv->dev, new_delay);
	}
482

483
	mutex_unlock(&dev_priv->rps.hw_lock);
484 485
}

486 487 488 489 490 491 492 493 494 495 496 497 498

/**
 * ivybridge_parity_work - Workqueue called when a parity error interrupt
 * occurred.
 * @work: workqueue struct
 *
 * Doesn't actually do anything except notify userspace. As a consequence of
 * this event, userspace should try to remap the bad rows since statistically
 * it is likely the same row is more likely to go bad again.
 */
static void ivybridge_parity_work(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
499
						    l3_parity.error_work);
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549
	u32 error_status, row, bank, subbank;
	char *parity_event[5];
	uint32_t misccpctl;
	unsigned long flags;

	/* We must turn off DOP level clock gating to access the L3 registers.
	 * In order to prevent a get/put style interface, acquire struct mutex
	 * any time we access those registers.
	 */
	mutex_lock(&dev_priv->dev->struct_mutex);

	misccpctl = I915_READ(GEN7_MISCCPCTL);
	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
	POSTING_READ(GEN7_MISCCPCTL);

	error_status = I915_READ(GEN7_L3CDERRST1);
	row = GEN7_PARITY_ERROR_ROW(error_status);
	bank = GEN7_PARITY_ERROR_BANK(error_status);
	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);

	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
				    GEN7_L3CDERRST1_ENABLE);
	POSTING_READ(GEN7_L3CDERRST1);

	I915_WRITE(GEN7_MISCCPCTL, misccpctl);

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

	mutex_unlock(&dev_priv->dev->struct_mutex);

	parity_event[0] = "L3_PARITY_ERROR=1";
	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
	parity_event[4] = NULL;

	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
			   KOBJ_CHANGE, parity_event);

	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
		  row, bank, subbank);

	kfree(parity_event[3]);
	kfree(parity_event[2]);
	kfree(parity_event[1]);
}

550
static void ivybridge_handle_parity_error(struct drm_device *dev)
551 552 553 554
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long flags;

555
	if (!HAS_L3_GPU_CACHE(dev))
556 557 558 559 560 561 562
		return;

	spin_lock_irqsave(&dev_priv->irq_lock, flags);
	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);

563
	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
564 565
}

566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584
static void snb_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{

	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[BCS]);

	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
		      GT_RENDER_CS_ERROR_INTERRUPT)) {
		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
		i915_handle_error(dev, false);
	}
585 586 587

	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
		ivybridge_handle_parity_error(dev);
588 589
}

590 591 592 593 594 595 596 597 598
static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
				u32 pm_iir)
{
	unsigned long flags;

	/*
	 * IIR bits should never already be set because IMR should
	 * prevent an interrupt from being shown in IIR. The warning
	 * displays a case where we've unsafely cleared
599
	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
600 601
	 * type is not a problem, it displays a problem in the logic.
	 *
602
	 * The mask bit in IMR is cleared by dev_priv->rps.work.
603 604
	 */

605 606 607
	spin_lock_irqsave(&dev_priv->rps.lock, flags);
	dev_priv->rps.pm_iir |= pm_iir;
	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
608
	POSTING_READ(GEN6_PMIMR);
609
	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
610

611
	queue_work(dev_priv->wq, &dev_priv->rps.work);
612 613
}

614 615 616
#define HPD_STORM_DETECT_PERIOD 1000
#define HPD_STORM_THRESHOLD 5

617
static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
618 619 620 621 622 623
					    u32 hotplug_trigger,
					    const u32 *hpd)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	unsigned long irqflags;
	int i;
624
	bool ret = false;
625 626 627 628

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);

	for (i = 1; i < HPD_NUM_PINS; i++) {
629

630 631 632 633 634 635 636 637 638 639 640 641
		if (!(hpd[i] & hotplug_trigger) ||
		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
			continue;

		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
				   dev_priv->hpd_stats[i].hpd_last_jiffies
				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
			dev_priv->hpd_stats[i].hpd_cnt = 0;
		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
642
			ret = true;
643 644 645 646 647 648
		} else {
			dev_priv->hpd_stats[i].hpd_cnt++;
		}
	}

	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
649 650

	return ret;
651 652
}

653 654
static void gmbus_irq_handler(struct drm_device *dev)
{
655 656 657
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
658 659
}

660 661
static void dp_aux_irq_handler(struct drm_device *dev)
{
662 663 664
	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;

	wake_up_all(&dev_priv->gmbus_wait_queue);
665 666
}

667
static irqreturn_t valleyview_irq_handler(int irq, void *arg)
J
Jesse Barnes 已提交
668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, gt_iir, pm_iir;
	irqreturn_t ret = IRQ_NONE;
	unsigned long irqflags;
	int pipe;
	u32 pipe_stats[I915_MAX_PIPES];

	atomic_inc(&dev_priv->irq_received);

	while (true) {
		iir = I915_READ(VLV_IIR);
		gt_iir = I915_READ(GTIIR);
		pm_iir = I915_READ(GEN6_PMIIR);

		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
			goto out;

		ret = IRQ_HANDLED;

689
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
J
Jesse Barnes 已提交
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707

		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

708 709 710 711 712 713 714 715 716 717
		for_each_pipe(pipe) {
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
				drm_handle_vblank(dev, pipe);

			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
				intel_prepare_page_flip(dev, pipe);
				intel_finish_page_flip(dev, pipe);
			}
		}

J
Jesse Barnes 已提交
718 719 720
		/* Consume port.  Then clear IIR or we'll miss events */
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
721
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
J
Jesse Barnes 已提交
722 723 724

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
					 hotplug_status);
725
			if (hotplug_trigger) {
726 727
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
J
Jesse Barnes 已提交
728 729
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
730
			}
J
Jesse Barnes 已提交
731 732 733 734
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

735 736
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);
J
Jesse Barnes 已提交
737

738 739
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
J
Jesse Barnes 已提交
740 741 742 743 744 745 746 747 748 749

		I915_WRITE(GTIIR, gt_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		I915_WRITE(VLV_IIR, iir);
	}

out:
	return ret;
}

750
static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
751 752
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
753
	int pipe;
754
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
755

756
	if (hotplug_trigger) {
757 758
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
			ibx_hpd_irq_setup(dev);
759
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
760
	}
761 762 763 764 765
	if (pch_iir & SDE_AUDIO_POWER_MASK)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
				 SDE_AUDIO_POWER_SHIFT);

766 767 768
	if (pch_iir & SDE_AUX_MASK)
		dp_aux_irq_handler(dev);

769
	if (pch_iir & SDE_GMBUS)
770
		gmbus_irq_handler(dev);
771 772 773 774 775 776 777 778 779 780

	if (pch_iir & SDE_AUDIO_HDCP_MASK)
		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");

	if (pch_iir & SDE_AUDIO_TRANS_MASK)
		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");

	if (pch_iir & SDE_POISON)
		DRM_ERROR("PCH poison interrupt\n");

781 782 783 784 785
	if (pch_iir & SDE_FDI_MASK)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
786 787 788 789 790 791 792 793 794 795 796 797 798

	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");

	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");

	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
}

799 800 801 802
static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;
803
	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
804

805
	if (hotplug_trigger) {
806 807
		if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
			ibx_hpd_irq_setup(dev);
808
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
809
	}
810 811 812 813 814 815
	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
				 SDE_AUDIO_POWER_SHIFT_CPT);

	if (pch_iir & SDE_AUX_MASK_CPT)
816
		dp_aux_irq_handler(dev);
817 818

	if (pch_iir & SDE_GMBUS_CPT)
819
		gmbus_irq_handler(dev);
820 821 822 823 824 825 826 827 828 829 830 831 832 833

	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");

	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");

	if (pch_iir & SDE_FDI_MASK_CPT)
		for_each_pipe(pipe)
			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
					 pipe_name(pipe),
					 I915_READ(FDI_RX_IIR(pipe)));
}

834
static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
835 836 837
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
838
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
839 840
	irqreturn_t ret = IRQ_NONE;
	int i;
841 842 843 844 845 846 847

	atomic_inc(&dev_priv->irq_received);

	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);

848 849 850 851 852
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
853 854 855 856 857
	if (!HAS_PCH_NOP(dev)) {
		sde_ier = I915_READ(SDEIER);
		I915_WRITE(SDEIER, 0);
		POSTING_READ(SDEIER);
	}
858

859
	gt_iir = I915_READ(GTIIR);
860 861 862 863
	if (gt_iir) {
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
		I915_WRITE(GTIIR, gt_iir);
		ret = IRQ_HANDLED;
864 865
	}

866 867
	de_iir = I915_READ(DEIIR);
	if (de_iir) {
868 869 870
		if (de_iir & DE_AUX_CHANNEL_A_IVB)
			dp_aux_irq_handler(dev);

871 872 873 874
		if (de_iir & DE_GSE_IVB)
			intel_opregion_gse_intr(dev);

		for (i = 0; i < 3; i++) {
875 876
			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
				drm_handle_vblank(dev, i);
877 878 879 880 881
			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
				intel_prepare_page_flip(dev, i);
				intel_finish_page_flip_plane(dev, i);
			}
		}
882

883
		/* check event from PCH */
884
		if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
885
			u32 pch_iir = I915_READ(SDEIIR);
886

887
			cpt_irq_handler(dev, pch_iir);
888

889 890 891
			/* clear PCH hotplug event before clear CPU irq */
			I915_WRITE(SDEIIR, pch_iir);
		}
892

893 894
		I915_WRITE(DEIIR, de_iir);
		ret = IRQ_HANDLED;
895 896
	}

897 898 899 900 901 902 903
	pm_iir = I915_READ(GEN6_PMIIR);
	if (pm_iir) {
		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
			gen6_queue_rps_work(dev_priv, pm_iir);
		I915_WRITE(GEN6_PMIIR, pm_iir);
		ret = IRQ_HANDLED;
	}
904 905 906

	I915_WRITE(DEIER, de_ier);
	POSTING_READ(DEIER);
907 908 909 910
	if (!HAS_PCH_NOP(dev)) {
		I915_WRITE(SDEIER, sde_ier);
		POSTING_READ(SDEIER);
	}
911 912 913 914

	return ret;
}

915 916 917 918 919 920 921 922 923 924
static void ilk_gt_irq_handler(struct drm_device *dev,
			       struct drm_i915_private *dev_priv,
			       u32 gt_iir)
{
	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
		notify_ring(dev, &dev_priv->ring[RCS]);
	if (gt_iir & GT_BSD_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->ring[VCS]);
}

925
static irqreturn_t ironlake_irq_handler(int irq, void *arg)
926
{
927
	struct drm_device *dev = (struct drm_device *) arg;
928 929
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
930
	u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
931

932 933
	atomic_inc(&dev_priv->irq_received);

934 935 936
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
937
	POSTING_READ(DEIER);
938

939 940 941 942 943 944 945 946 947
	/* Disable south interrupts. We'll only write to SDEIIR once, so further
	 * interrupts will will be stored on its back queue, and then we'll be
	 * able to process them after we restore SDEIER (as soon as we restore
	 * it, we'll get an interrupt if SDEIIR still has something to process
	 * due to its back queue). */
	sde_ier = I915_READ(SDEIER);
	I915_WRITE(SDEIER, 0);
	POSTING_READ(SDEIER);

948 949
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
950
	pm_iir = I915_READ(GEN6_PMIIR);
951

952
	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
953
		goto done;
954

955
	ret = IRQ_HANDLED;
956

957 958 959 960
	if (IS_GEN5(dev))
		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
	else
		snb_gt_irq_handler(dev, dev_priv, gt_iir);
961

962 963 964
	if (de_iir & DE_AUX_CHANNEL_A)
		dp_aux_irq_handler(dev);

965
	if (de_iir & DE_GSE)
966
		intel_opregion_gse_intr(dev);
967

968 969 970 971 972 973
	if (de_iir & DE_PIPEA_VBLANK)
		drm_handle_vblank(dev, 0);

	if (de_iir & DE_PIPEB_VBLANK)
		drm_handle_vblank(dev, 1);

974
	if (de_iir & DE_PLANEA_FLIP_DONE) {
975
		intel_prepare_page_flip(dev, 0);
976
		intel_finish_page_flip_plane(dev, 0);
977
	}
978

979
	if (de_iir & DE_PLANEB_FLIP_DONE) {
980
		intel_prepare_page_flip(dev, 1);
981
		intel_finish_page_flip_plane(dev, 1);
982
	}
983

984
	/* check event from PCH */
985
	if (de_iir & DE_PCH_EVENT) {
986 987
		u32 pch_iir = I915_READ(SDEIIR);

988 989 990 991
		if (HAS_PCH_CPT(dev))
			cpt_irq_handler(dev, pch_iir);
		else
			ibx_irq_handler(dev, pch_iir);
992 993 994

		/* should clear PCH hotplug event before clear CPU irq */
		I915_WRITE(SDEIIR, pch_iir);
995
	}
996

997 998
	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
		ironlake_handle_rps_change(dev);
999

1000 1001
	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
		gen6_queue_rps_work(dev_priv, pm_iir);
1002

1003 1004
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);
1005
	I915_WRITE(GEN6_PMIIR, pm_iir);
1006 1007

done:
1008
	I915_WRITE(DEIER, de_ier);
1009
	POSTING_READ(DEIER);
1010 1011
	I915_WRITE(SDEIER, sde_ier);
	POSTING_READ(SDEIER);
1012

1013 1014 1015
	return ret;
}

1016 1017 1018 1019 1020 1021 1022 1023 1024
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
1025 1026 1027 1028
	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
						    work);
	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
						    gpu_error);
1029
	struct drm_device *dev = dev_priv->dev;
1030
	struct intel_ring_buffer *ring;
1031 1032 1033
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
1034
	int i, ret;
1035

1036 1037
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048
	/*
	 * Note that there's only one work item which does gpu resets, so we
	 * need not worry about concurrent gpu resets potentially incrementing
	 * error->reset_counter twice. We only need to take care of another
	 * racing irq/hangcheck declaring the gpu dead for a second time. A
	 * quick check for that is good enough: schedule_work ensures the
	 * correct ordering between hang detection and this work item, and since
	 * the reset in-progress bit is only ever set by code outside of this
	 * work we don't need to worry about any other races.
	 */
	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
1049
		DRM_DEBUG_DRIVER("resetting chip\n");
1050 1051
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
				   reset_event);
1052

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
		ret = i915_reset(dev);

		if (ret == 0) {
			/*
			 * After all the gem state is reset, increment the reset
			 * counter and wake up everyone waiting for the reset to
			 * complete.
			 *
			 * Since unlock operations are a one-sided barrier only,
			 * we need to insert a barrier here to order any seqno
			 * updates before
			 * the counter increment.
			 */
			smp_mb__before_atomic_inc();
			atomic_inc(&dev_priv->gpu_error.reset_counter);

			kobject_uevent_env(&dev->primary->kdev.kobj,
					   KOBJ_CHANGE, reset_done_event);
1071 1072
		} else {
			atomic_set(&error->reset_counter, I915_WEDGED);
1073
		}
1074

1075 1076 1077
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);

1078 1079
		intel_display_handle_reset(dev);

1080
		wake_up_all(&dev_priv->gpu_error.reset_queue);
1081
	}
1082 1083
}

1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112
/* NB: please notice the memset */
static void i915_get_extra_instdone(struct drm_device *dev,
				    uint32_t *instdone)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);

	switch(INTEL_INFO(dev)->gen) {
	case 2:
	case 3:
		instdone[0] = I915_READ(INSTDONE);
		break;
	case 4:
	case 5:
	case 6:
		instdone[0] = I915_READ(INSTDONE_I965);
		instdone[1] = I915_READ(INSTDONE1);
		break;
	default:
		WARN_ONCE(1, "Unsupported platform\n");
	case 7:
		instdone[0] = I915_READ(GEN7_INSTDONE_1);
		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
		break;
	}
}

1113
#ifdef CONFIG_DEBUG_FS
1114
static struct drm_i915_error_object *
1115 1116 1117
i915_error_object_create_sized(struct drm_i915_private *dev_priv,
			       struct drm_i915_gem_object *src,
			       const int num_pages)
1118 1119
{
	struct drm_i915_error_object *dst;
1120
	int i;
1121
	u32 reloc_offset;
1122

1123
	if (src == NULL || src->pages == NULL)
1124 1125
		return NULL;

1126
	dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
1127 1128 1129
	if (dst == NULL)
		return NULL;

1130
	reloc_offset = src->gtt_offset;
1131
	for (i = 0; i < num_pages; i++) {
1132
		unsigned long flags;
1133
		void *d;
1134

1135
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
1136 1137
		if (d == NULL)
			goto unwind;
1138

1139
		local_irq_save(flags);
B
Ben Widawsky 已提交
1140
		if (reloc_offset < dev_priv->gtt.mappable_end &&
1141
		    src->has_global_gtt_mapping) {
1142 1143 1144 1145 1146 1147 1148
			void __iomem *s;

			/* Simply ignore tiling or any overlapping fence.
			 * It's part of the error state, and this hopefully
			 * captures what the GPU read.
			 */

B
Ben Widawsky 已提交
1149
			s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
1150 1151 1152
						     reloc_offset);
			memcpy_fromio(d, s, PAGE_SIZE);
			io_mapping_unmap_atomic(s);
1153 1154 1155 1156 1157 1158 1159
		} else if (src->stolen) {
			unsigned long offset;

			offset = dev_priv->mm.stolen_base;
			offset += src->stolen->start;
			offset += i << PAGE_SHIFT;

D
Daniel Vetter 已提交
1160
			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
1161
		} else {
1162
			struct page *page;
1163 1164
			void *s;

1165
			page = i915_gem_object_get_page(src, i);
1166

1167 1168 1169
			drm_clflush_pages(&page, 1);

			s = kmap_atomic(page);
1170 1171 1172
			memcpy(d, s, PAGE_SIZE);
			kunmap_atomic(s);

1173
			drm_clflush_pages(&page, 1);
1174
		}
1175
		local_irq_restore(flags);
1176

1177
		dst->pages[i] = d;
1178 1179

		reloc_offset += PAGE_SIZE;
1180
	}
1181
	dst->page_count = num_pages;
1182
	dst->gtt_offset = src->gtt_offset;
1183 1184 1185 1186

	return dst;

unwind:
1187 1188
	while (i--)
		kfree(dst->pages[i]);
1189 1190 1191
	kfree(dst);
	return NULL;
}
1192 1193 1194
#define i915_error_object_create(dev_priv, src) \
	i915_error_object_create_sized((dev_priv), (src), \
				       (src)->base.size>>PAGE_SHIFT)
1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

1210 1211
void
i915_error_state_free(struct kref *error_ref)
1212
{
1213 1214
	struct drm_i915_error_state *error = container_of(error_ref,
							  typeof(*error), ref);
1215 1216
	int i;

1217 1218 1219 1220 1221
	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
		i915_error_object_free(error->ring[i].batchbuffer);
		i915_error_object_free(error->ring[i].ringbuffer);
		kfree(error->ring[i].requests);
	}
1222

1223
	kfree(error->active_bo);
1224
	kfree(error->overlay);
1225 1226
	kfree(error);
}
1227 1228 1229 1230 1231
static void capture_bo(struct drm_i915_error_buffer *err,
		       struct drm_i915_gem_object *obj)
{
	err->size = obj->base.size;
	err->name = obj->base.name;
1232 1233
	err->rseqno = obj->last_read_seqno;
	err->wseqno = obj->last_write_seqno;
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	err->gtt_offset = obj->gtt_offset;
	err->read_domains = obj->base.read_domains;
	err->write_domain = obj->base.write_domain;
	err->fence_reg = obj->fence_reg;
	err->pinned = 0;
	if (obj->pin_count > 0)
		err->pinned = 1;
	if (obj->user_pin_count > 0)
		err->pinned = -1;
	err->tiling = obj->tiling_mode;
	err->dirty = obj->dirty;
	err->purgeable = obj->madv != I915_MADV_WILLNEED;
	err->ring = obj->ring ? obj->ring->id : -1;
	err->cache_level = obj->cache_level;
}
1249

1250 1251
static u32 capture_active_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
1252 1253 1254 1255 1256
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
1257
		capture_bo(err++, obj);
1258 1259
		if (++i == count)
			break;
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
	}

	return i;
}

static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
			     int count, struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, gtt_list) {
		if (obj->pin_count == 0)
			continue;
1274

1275 1276 1277
		capture_bo(err++, obj);
		if (++i == count)
			break;
1278 1279 1280 1281 1282
	}

	return i;
}

1283 1284 1285 1286 1287 1288 1289 1290
static void i915_gem_record_fences(struct drm_device *dev,
				   struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	/* Fences */
	switch (INTEL_INFO(dev)->gen) {
1291
	case 7:
1292
	case 6:
1293
		for (i = 0; i < dev_priv->num_fence_regs; i++)
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
		break;
	case 5:
	case 4:
		for (i = 0; i < 16; i++)
			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
		break;
	case 3:
		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
			for (i = 0; i < 8; i++)
				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
	case 2:
		for (i = 0; i < 8; i++)
			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
		break;

1310 1311
	default:
		BUG();
1312 1313 1314
	}
}

1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
static struct drm_i915_error_object *
i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
			     struct intel_ring_buffer *ring)
{
	struct drm_i915_gem_object *obj;
	u32 seqno;

	if (!ring->get_seqno)
		return NULL;

1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
		u32 acthd = I915_READ(ACTHD);

		if (WARN_ON(ring->id != RCS))
			return NULL;

		obj = ring->private;
		if (acthd >= obj->gtt_offset &&
		    acthd < obj->gtt_offset + obj->base.size)
			return i915_error_object_create(dev_priv, obj);
	}

1337
	seqno = ring->get_seqno(ring, false);
1338 1339 1340 1341
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
		if (obj->ring != ring)
			continue;

1342
		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
			continue;

		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
			continue;

		/* We need to copy these to an anonymous buffer as the simplest
		 * method to avoid being overwritten by userspace.
		 */
		return i915_error_object_create(dev_priv, obj);
	}

	return NULL;
}

1357 1358 1359 1360 1361 1362
static void i915_record_ring_state(struct drm_device *dev,
				   struct drm_i915_error_state *error,
				   struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1363
	if (INTEL_INFO(dev)->gen >= 6) {
1364
		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
1365
		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
1366 1367 1368 1369
		error->semaphore_mboxes[ring->id][0]
			= I915_READ(RING_SYNC_0(ring->mmio_base));
		error->semaphore_mboxes[ring->id][1]
			= I915_READ(RING_SYNC_1(ring->mmio_base));
1370 1371
		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
1372
	}
1373

1374
	if (INTEL_INFO(dev)->gen >= 4) {
1375
		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1376 1377 1378
		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1379
		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1380
		if (ring->id == RCS)
1381 1382
			error->bbaddr = I915_READ64(BB_ADDR);
	} else {
1383
		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1384 1385 1386 1387 1388
		error->ipeir[ring->id] = I915_READ(IPEIR);
		error->ipehr[ring->id] = I915_READ(IPEHR);
		error->instdone[ring->id] = I915_READ(INSTDONE);
	}

B
Ben Widawsky 已提交
1389
	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1390
	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1391
	error->seqno[ring->id] = ring->get_seqno(ring, false);
1392
	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1393 1394
	error->head[ring->id] = I915_READ_HEAD(ring);
	error->tail[ring->id] = I915_READ_TAIL(ring);
1395
	error->ctl[ring->id] = I915_READ_CTL(ring);
1396 1397 1398

	error->cpu_ring_head[ring->id] = ring->head;
	error->cpu_ring_tail[ring->id] = ring->tail;
1399 1400
}

1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420

static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
					   struct drm_i915_error_state *error,
					   struct drm_i915_error_ring *ering)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	struct drm_i915_gem_object *obj;

	/* Currently render ring is the only HW context user */
	if (ring->id != RCS || !error->ccid)
		return;

	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
		if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
			ering->ctx = i915_error_object_create_sized(dev_priv,
								    obj, 1);
		}
	}
}

1421 1422 1423 1424
static void i915_gem_record_rings(struct drm_device *dev,
				  struct drm_i915_error_state *error)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1425
	struct intel_ring_buffer *ring;
1426 1427 1428
	struct drm_i915_gem_request *request;
	int i, count;

1429
	for_each_ring(ring, dev_priv, i) {
1430 1431 1432 1433 1434 1435 1436 1437
		i915_record_ring_state(dev, error, ring);

		error->ring[i].batchbuffer =
			i915_error_first_batchbuffer(dev_priv, ring);

		error->ring[i].ringbuffer =
			i915_error_object_create(dev_priv, ring->obj);

1438 1439 1440

		i915_gem_record_active_context(ring, error, &error->ring[i]);

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
		count = 0;
		list_for_each_entry(request, &ring->request_list, list)
			count++;

		error->ring[i].num_requests = count;
		error->ring[i].requests =
			kmalloc(count*sizeof(struct drm_i915_error_request),
				GFP_ATOMIC);
		if (error->ring[i].requests == NULL) {
			error->ring[i].num_requests = 0;
			continue;
		}

		count = 0;
		list_for_each_entry(request, &ring->request_list, list) {
			struct drm_i915_error_request *erq;

			erq = &error->ring[i].requests[count++];
			erq->seqno = request->seqno;
			erq->jiffies = request->emitted_jiffies;
1461
			erq->tail = request->tail;
1462 1463 1464 1465
		}
	}
}

1466 1467 1468 1469 1470 1471 1472 1473 1474
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
1475 1476 1477
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1478
	struct drm_i915_gem_object *obj;
1479 1480
	struct drm_i915_error_state *error;
	unsigned long flags;
1481
	int i, pipe;
1482

1483 1484 1485
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1486 1487
	if (error)
		return;
1488

1489
	/* Account for pipe specific data like PIPE*STAT */
1490
	error = kzalloc(sizeof(*error), GFP_ATOMIC);
1491
	if (!error) {
1492 1493
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
1494 1495
	}

1496
	DRM_INFO("capturing error event; look for more information in "
1497
		 "/sys/kernel/debug/dri/%d/i915_error_state\n",
1498
		 dev->primary->index);
1499

1500
	kref_init(&error->ref);
1501 1502
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
1503 1504
	if (HAS_HW_CONTEXTS(dev))
		error->ccid = I915_READ(CCID);
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514

	if (HAS_PCH_SPLIT(dev))
		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
	else if (IS_VALLEYVIEW(dev))
		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
	else if (IS_GEN2(dev))
		error->ier = I915_READ16(IER);
	else
		error->ier = I915_READ(IER);

1515 1516 1517 1518 1519 1520 1521 1522 1523 1524
	if (INTEL_INFO(dev)->gen >= 6)
		error->derrmr = I915_READ(DERRMR);

	if (IS_VALLEYVIEW(dev))
		error->forcewake = I915_READ(FORCEWAKE_VLV);
	else if (INTEL_INFO(dev)->gen >= 7)
		error->forcewake = I915_READ(FORCEWAKE_MT);
	else if (INTEL_INFO(dev)->gen == 6)
		error->forcewake = I915_READ(FORCEWAKE);

1525 1526 1527
	if (!HAS_PCH_SPLIT(dev))
		for_each_pipe(pipe)
			error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1528

1529
	if (INTEL_INFO(dev)->gen >= 6) {
1530
		error->error = I915_READ(ERROR_GEN6);
1531 1532
		error->done_reg = I915_READ(DONE_REG);
	}
1533

1534 1535 1536
	if (INTEL_INFO(dev)->gen == 7)
		error->err_int = I915_READ(GEN7_ERR_INT);

1537 1538
	i915_get_extra_instdone(dev, error->extra_instdone);

1539
	i915_gem_record_fences(dev, error);
1540
	i915_gem_record_rings(dev, error);
1541

1542
	/* Record buffers on the active and pinned lists. */
1543
	error->active_bo = NULL;
1544
	error->pinned_bo = NULL;
1545

1546 1547 1548 1549
	i = 0;
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
		i++;
	error->active_bo_count = i;
C
Chris Wilson 已提交
1550
	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
1551 1552
		if (obj->pin_count)
			i++;
1553
	error->pinned_bo_count = i - error->active_bo_count;
1554

1555 1556
	error->active_bo = NULL;
	error->pinned_bo = NULL;
1557 1558
	if (i) {
		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
1559
					   GFP_ATOMIC);
1560 1561 1562
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
1563 1564
	}

1565 1566
	if (error->active_bo)
		error->active_bo_count =
1567 1568 1569
			capture_active_bo(error->active_bo,
					  error->active_bo_count,
					  &dev_priv->mm.active_list);
1570 1571 1572

	if (error->pinned_bo)
		error->pinned_bo_count =
1573 1574
			capture_pinned_bo(error->pinned_bo,
					  error->pinned_bo_count,
C
Chris Wilson 已提交
1575
					  &dev_priv->mm.bound_list);
1576

1577 1578
	do_gettimeofday(&error->time);

1579
	error->overlay = intel_overlay_capture_error_state(dev);
1580
	error->display = intel_display_capture_error_state(dev);
1581

1582 1583 1584
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	if (dev_priv->gpu_error.first_error == NULL) {
		dev_priv->gpu_error.first_error = error;
1585 1586
		error = NULL;
	}
1587
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1588 1589

	if (error)
1590
		i915_error_state_free(&error->ref);
1591 1592 1593 1594 1595 1596
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;
1597
	unsigned long flags;
1598

1599 1600 1601 1602
	spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
	error = dev_priv->gpu_error.first_error;
	dev_priv->gpu_error.first_error = NULL;
	spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
1603 1604

	if (error)
1605
		kref_put(&error->ref, i915_error_state_free);
1606
}
1607 1608 1609
#else
#define i915_capture_error_state(x)
#endif
1610

1611
static void i915_report_and_clear_eir(struct drm_device *dev)
1612 1613
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1614
	uint32_t instdone[I915_NUM_INSTDONE_REG];
1615
	u32 eir = I915_READ(EIR);
1616
	int pipe, i;
1617

1618 1619
	if (!eir)
		return;
1620

1621
	pr_err("render error detected, EIR: 0x%08x\n", eir);
1622

1623 1624
	i915_get_extra_instdone(dev, instdone);

1625 1626 1627 1628
	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

1629 1630
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1631 1632
			for (i = 0; i < ARRAY_SIZE(instdone); i++)
				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1633 1634
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1635
			I915_WRITE(IPEIR_I965, ipeir);
1636
			POSTING_READ(IPEIR_I965);
1637 1638 1639
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1640 1641
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1642
			I915_WRITE(PGTBL_ER, pgtbl_err);
1643
			POSTING_READ(PGTBL_ER);
1644 1645 1646
		}
	}

1647
	if (!IS_GEN2(dev)) {
1648 1649
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
1650 1651
			pr_err("page table error\n");
			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
1652
			I915_WRITE(PGTBL_ER, pgtbl_err);
1653
			POSTING_READ(PGTBL_ER);
1654 1655 1656 1657
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
1658
		pr_err("memory refresh error:\n");
1659
		for_each_pipe(pipe)
1660
			pr_err("pipe %c stat: 0x%08x\n",
1661
			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
1662 1663 1664
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
1665 1666
		pr_err("instruction error\n");
		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1667 1668
		for (i = 0; i < ARRAY_SIZE(instdone); i++)
			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1669
		if (INTEL_INFO(dev)->gen < 4) {
1670 1671
			u32 ipeir = I915_READ(IPEIR);

1672 1673 1674
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
1675
			I915_WRITE(IPEIR, ipeir);
1676
			POSTING_READ(IPEIR);
1677 1678 1679
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

1680 1681 1682 1683
			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
1684
			I915_WRITE(IPEIR_I965, ipeir);
1685
			POSTING_READ(IPEIR_I965);
1686 1687 1688 1689
		}
	}

	I915_WRITE(EIR, eir);
1690
	POSTING_READ(EIR);
1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
1713
void i915_handle_error(struct drm_device *dev, bool wedged)
1714 1715
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1716 1717
	struct intel_ring_buffer *ring;
	int i;
1718 1719 1720

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
1721

1722
	if (wedged) {
1723 1724
		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
				&dev_priv->gpu_error.reset_counter);
1725

1726
		/*
1727 1728
		 * Wakeup waiting processes so that the reset work item
		 * doesn't deadlock trying to grab various locks.
1729
		 */
1730 1731
		for_each_ring(ring, dev_priv, i)
			wake_up_all(&ring->irq_queue);
1732 1733
	}

1734
	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
1735 1736
}

1737
static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1738 1739 1740 1741
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1742
	struct drm_i915_gem_object *obj;
1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

1754 1755 1756
	if (work == NULL ||
	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
	    !work->enable_stall_check) {
1757 1758 1759 1760 1761 1762
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
1763
	obj = work->pending_flip_obj;
1764
	if (INTEL_INFO(dev)->gen >= 4) {
1765
		int dspsurf = DSPSURF(intel_crtc->plane);
1766 1767
		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
					obj->gtt_offset;
1768
	} else {
1769
		int dspaddr = DSPADDR(intel_crtc->plane);
1770
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
1771
							crtc->y * crtc->fb->pitches[0] +
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

1783 1784 1785
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1786
static int i915_enable_vblank(struct drm_device *dev, int pipe)
1787 1788
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1789
	unsigned long irqflags;
1790

1791
	if (!i915_pipe_enabled(dev, pipe))
1792
		return -EINVAL;
1793

1794
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1795
	if (INTEL_INFO(dev)->gen >= 4)
1796 1797
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1798
	else
1799 1800
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1801 1802 1803

	/* maintain vblank delivery even in deep C-states */
	if (dev_priv->info->gen == 3)
1804
		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1805
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1806

1807 1808 1809
	return 0;
}

1810
static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1811 1812 1813 1814 1815 1816 1817 1818 1819
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1820
				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1821 1822 1823 1824 1825
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1826
static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1827 1828 1829 1830 1831 1832 1833 1834
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1835 1836
	ironlake_enable_display_irq(dev_priv,
				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1837 1838 1839 1840 1841
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

J
Jesse Barnes 已提交
1842 1843 1844 1845
static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1846
	u32 imr;
J
Jesse Barnes 已提交
1847 1848 1849 1850 1851 1852

	if (!i915_pipe_enabled(dev, pipe))
		return -EINVAL;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	imr = I915_READ(VLV_IMR);
1853
	if (pipe == 0)
J
Jesse Barnes 已提交
1854
		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1855
	else
J
Jesse Barnes 已提交
1856 1857
		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
1858 1859
	i915_enable_pipestat(dev_priv, pipe,
			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1860 1861 1862 1863 1864
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

	return 0;
}

1865 1866 1867
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
1868
static void i915_disable_vblank(struct drm_device *dev, int pipe)
1869 1870
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1871
	unsigned long irqflags;
1872

1873
	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1874
	if (dev_priv->info->gen == 3)
1875
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
1876

1877 1878 1879 1880 1881 1882
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_VBLANK_INTERRUPT_ENABLE |
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1883
static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1884 1885 1886 1887 1888 1889
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1890
				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1891
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1892 1893
}

1894
static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1895 1896 1897 1898 1899
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1900 1901
	ironlake_disable_display_irq(dev_priv,
				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1902 1903 1904
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

J
Jesse Barnes 已提交
1905 1906 1907 1908
static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long irqflags;
1909
	u32 imr;
J
Jesse Barnes 已提交
1910 1911

	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1912 1913
	i915_disable_pipestat(dev_priv, pipe,
			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
J
Jesse Barnes 已提交
1914
	imr = I915_READ(VLV_IMR);
1915
	if (pipe == 0)
J
Jesse Barnes 已提交
1916
		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1917
	else
J
Jesse Barnes 已提交
1918 1919 1920 1921 1922
		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
	I915_WRITE(VLV_IMR, imr);
	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
}

1923 1924
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1925
{
1926 1927 1928 1929 1930 1931 1932
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
1933 1934
	    i915_seqno_passed(ring->get_seqno(ring, false),
			      ring_last_seqno(ring))) {
1935
		/* Issue a wake-up to catch stuck h/w. */
B
Ben Widawsky 已提交
1936 1937 1938
		if (waitqueue_active(&ring->irq_queue)) {
			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
				  ring->name);
1939 1940 1941 1942 1943 1944
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1945 1946
}

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977
static bool semaphore_passed(struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = ring->dev->dev_private;
	u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
	struct intel_ring_buffer *signaller;
	u32 cmd, ipehr, acthd_min;

	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
	if ((ipehr & ~(0x3 << 16)) !=
	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
		return false;

	/* ACTHD is likely pointing to the dword after the actual command,
	 * so scan backwards until we find the MBOX.
	 */
	acthd_min = max((int)acthd - 3 * 4, 0);
	do {
		cmd = ioread32(ring->virtual_start + acthd);
		if (cmd == ipehr)
			break;

		acthd -= 4;
		if (acthd < acthd_min)
			return false;
	} while (1);

	signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
	return i915_seqno_passed(signaller->get_seqno(signaller, false),
				 ioread32(ring->virtual_start+acthd+4)+1);
}

1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
static bool kick_ring(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT) {
		DRM_ERROR("Kicking stuck wait on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
1989 1990 1991 1992 1993 1994 1995 1996 1997

	if (INTEL_INFO(dev)->gen >= 6 &&
	    tmp & RING_WAIT_SEMAPHORE &&
	    semaphore_passed(ring)) {
		DRM_ERROR("Kicking stuck semaphore on %s\n",
			  ring->name);
		I915_WRITE_CTL(ring, tmp);
		return true;
	}
1998 1999 2000
	return false;
}

2001 2002 2003 2004
static bool i915_hangcheck_hung(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

2005
	if (dev_priv->gpu_error.hangcheck_count++ > 1) {
2006 2007
		bool hung = true;

2008 2009 2010 2011
		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
		i915_handle_error(dev, true);

		if (!IS_GEN2(dev)) {
2012 2013 2014
			struct intel_ring_buffer *ring;
			int i;

2015 2016 2017 2018 2019
			/* Is the chip hanging on a WAIT_FOR_EVENT?
			 * If so we can simply poke the RB_WAIT bit
			 * and break the hang. This should work on
			 * all but the second generation chipsets.
			 */
2020 2021
			for_each_ring(ring, dev_priv, i)
				hung &= !kick_ring(ring);
2022 2023
		}

2024
		return hung;
2025 2026 2027 2028 2029
	}

	return false;
}

B
Ben Gamari 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
2040
	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
2041 2042 2043
	struct intel_ring_buffer *ring;
	bool err = false, idle;
	int i;
2044

2045 2046 2047
	if (!i915_enable_hangcheck)
		return;

2048 2049 2050 2051 2052 2053 2054
	memset(acthd, 0, sizeof(acthd));
	idle = true;
	for_each_ring(ring, dev_priv, i) {
	    idle &= i915_hangcheck_ring_idle(ring, &err);
	    acthd[i] = intel_ring_get_active_head(ring);
	}

2055
	/* If all work is done then ACTHD clearly hasn't advanced. */
2056
	if (idle) {
2057 2058 2059 2060
		if (err) {
			if (i915_hangcheck_hung(dev))
				return;

2061
			goto repeat;
2062 2063
		}

2064
		dev_priv->gpu_error.hangcheck_count = 0;
2065 2066
		return;
	}
2067

2068
	i915_get_extra_instdone(dev, instdone);
2069 2070 2071 2072
	if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
		   sizeof(acthd)) == 0 &&
	    memcmp(dev_priv->gpu_error.prev_instdone, instdone,
		   sizeof(instdone)) == 0) {
2073
		if (i915_hangcheck_hung(dev))
2074 2075
			return;
	} else {
2076
		dev_priv->gpu_error.hangcheck_count = 0;
2077

2078 2079 2080 2081
		memcpy(dev_priv->gpu_error.last_acthd, acthd,
		       sizeof(acthd));
		memcpy(dev_priv->gpu_error.prev_instdone, instdone,
		       sizeof(instdone));
2082
	}
B
Ben Gamari 已提交
2083

2084
repeat:
B
Ben Gamari 已提交
2085
	/* Reset timer case chip hangs without another request being added */
2086
	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2087
		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
B
Ben Gamari 已提交
2088 2089
}

L
Linus Torvalds 已提交
2090 2091
/* drm_dma.h hooks
*/
2092
static void ironlake_irq_preinstall(struct drm_device *dev)
2093 2094 2095
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

2096 2097
	atomic_set(&dev_priv->irq_received, 0);

2098
	I915_WRITE(HWSTAM, 0xeffe);
2099

2100 2101 2102 2103
	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
2104
	POSTING_READ(DEIER);
2105 2106 2107 2108

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
2109
	POSTING_READ(GTIER);
2110

2111 2112 2113
	if (HAS_PCH_NOP(dev))
		return;

2114 2115
	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
2116 2117 2118 2119 2120 2121 2122
	/*
	 * SDEIER is also touched by the interrupt handler to work around missed
	 * PCH interrupts. Hence we can't update it after the interrupt handler
	 * is enabled - instead we unconditionally enable all PCH interrupt
	 * sources here, but then only unmask them as needed with SDEIMR.
	 */
	I915_WRITE(SDEIER, 0xffffffff);
2123
	POSTING_READ(SDEIER);
2124 2125
}

J
Jesse Barnes 已提交
2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157
static void valleyview_irq_preinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	/* VLV magic */
	I915_WRITE(VLV_IMR, 0);
	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);

	/* and GT */
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	POSTING_READ(GTIER);

	I915_WRITE(DPINVGTT, 0xff);

	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2158
static void ibx_hpd_irq_setup(struct drm_device *dev)
2159 2160
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2161 2162 2163 2164 2165 2166
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *intel_encoder;
	u32 mask = ~I915_READ(SDEIMR);
	u32 hotplug;

	if (HAS_PCH_IBX(dev)) {
2167
		mask &= ~SDE_HOTPLUG_MASK;
2168
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2169 2170
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_ibx[intel_encoder->hpd_pin];
2171
	} else {
2172
		mask &= ~SDE_HOTPLUG_MASK_CPT;
2173
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2174 2175
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				mask |= hpd_cpt[intel_encoder->hpd_pin];
2176
	}
2177

2178 2179 2180 2181 2182 2183 2184 2185
	I915_WRITE(SDEIMR, ~mask);

	/*
	 * Enable digital hotplug on the PCH, and configure the DP short pulse
	 * duration to 2ms (which is the minimum in the Display Port spec)
	 *
	 * This register is the same on all known PCH chips.
	 */
2186 2187 2188 2189 2190 2191 2192 2193
	hotplug = I915_READ(PCH_PORT_HOTPLUG);
	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
}

P
Paulo Zanoni 已提交
2194 2195 2196
static void ibx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2197
	u32 mask;
2198

2199 2200 2201 2202
	if (HAS_PCH_IBX(dev))
		mask = SDE_GMBUS | SDE_AUX_MASK;
	else
		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
2203 2204 2205 2206

	if (HAS_PCH_NOP(dev))
		return;

P
Paulo Zanoni 已提交
2207 2208 2209 2210
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, ~mask);
}

2211
static int ironlake_irq_postinstall(struct drm_device *dev)
2212 2213 2214
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2215
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2216 2217
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
			   DE_AUX_CHANNEL_A;
2218
	u32 render_irqs;
2219

2220
	dev_priv->irq_mask = ~display_mask;
2221 2222 2223

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
2224 2225
	I915_WRITE(DEIMR, dev_priv->irq_mask);
	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
2226
	POSTING_READ(DEIER);
2227

2228
	dev_priv->gt_irq_mask = ~0;
2229 2230

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2231
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2232

2233 2234 2235
	if (IS_GEN6(dev))
		render_irqs =
			GT_USER_INTERRUPT |
B
Ben Widawsky 已提交
2236 2237
			GEN6_BSD_USER_INTERRUPT |
			GEN6_BLITTER_USER_INTERRUPT;
2238 2239
	else
		render_irqs =
2240
			GT_USER_INTERRUPT |
2241
			GT_PIPE_NOTIFY |
2242 2243
			GT_BSD_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
2244
	POSTING_READ(GTIER);
2245

P
Paulo Zanoni 已提交
2246
	ibx_irq_postinstall(dev);
2247

2248 2249 2250 2251 2252 2253 2254
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

2255 2256 2257
	return 0;
}

2258
static int ivybridge_irq_postinstall(struct drm_device *dev)
2259 2260 2261
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
2262 2263 2264 2265
	u32 display_mask =
		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
		DE_PLANEC_FLIP_DONE_IVB |
		DE_PLANEB_FLIP_DONE_IVB |
2266 2267
		DE_PLANEA_FLIP_DONE_IVB |
		DE_AUX_CHANNEL_A_IVB;
2268 2269 2270 2271 2272 2273 2274
	u32 render_irqs;

	dev_priv->irq_mask = ~display_mask;

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask);
2275 2276 2277 2278 2279
	I915_WRITE(DEIER,
		   display_mask |
		   DE_PIPEC_VBLANK_IVB |
		   DE_PIPEB_VBLANK_IVB |
		   DE_PIPEA_VBLANK_IVB);
2280 2281
	POSTING_READ(DEIER);

2282
	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2283 2284 2285 2286

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);

B
Ben Widawsky 已提交
2287
	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2288
		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
2289 2290 2291
	I915_WRITE(GTIER, render_irqs);
	POSTING_READ(GTIER);

P
Paulo Zanoni 已提交
2292
	ibx_irq_postinstall(dev);
2293

2294 2295 2296
	return 0;
}

J
Jesse Barnes 已提交
2297 2298 2299 2300
static int valleyview_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 enable_mask;
2301
	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2302
	u32 render_irqs;
J
Jesse Barnes 已提交
2303 2304 2305
	u16 msid;

	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
2306 2307 2308
	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
J
Jesse Barnes 已提交
2309 2310
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;

2311 2312 2313 2314 2315 2316 2317
	/*
	 *Leave vblank interrupts masked initially.  enable/disable will
	 * toggle them based on usage.
	 */
	dev_priv->irq_mask = (~enable_mask) |
		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
J
Jesse Barnes 已提交
2318 2319 2320 2321 2322 2323 2324 2325

	/* Hack for broken MSIs on VLV */
	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
	pci_read_config_word(dev->pdev, 0x98, &msid);
	msid &= 0xff; /* mask out delivery bits */
	msid |= (1<<14);
	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);

2326 2327 2328
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

J
Jesse Barnes 已提交
2329 2330 2331 2332 2333 2334 2335
	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
	I915_WRITE(VLV_IER, enable_mask);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(PIPESTAT(0), 0xffff);
	I915_WRITE(PIPESTAT(1), 0xffff);
	POSTING_READ(VLV_IER);

2336
	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2337
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2338 2339
	i915_enable_pipestat(dev_priv, 1, pipestat_enable);

J
Jesse Barnes 已提交
2340 2341 2342 2343
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IIR, 0xffffffff);

	I915_WRITE(GTIIR, I915_READ(GTIIR));
2344
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2345 2346 2347 2348

	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
		GEN6_BLITTER_USER_INTERRUPT;
	I915_WRITE(GTIER, render_irqs);
J
Jesse Barnes 已提交
2349 2350 2351 2352 2353 2354 2355 2356 2357
	POSTING_READ(GTIER);

	/* ack & enable invalid PTE error interrupts */
#if 0 /* FIXME: add support to irq handler for checking these bits */
	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
#endif

	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
2358 2359 2360 2361

	return 0;
}

J
Jesse Barnes 已提交
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
static void valleyview_irq_uninstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);

	I915_WRITE(HWSTAM, 0xffffffff);
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0xffff);
	I915_WRITE(VLV_IIR, 0xffffffff);
	I915_WRITE(VLV_IMR, 0xffffffff);
	I915_WRITE(VLV_IER, 0x0);
	POSTING_READ(VLV_IER);
}

2384
static void ironlake_irq_uninstall(struct drm_device *dev)
2385 2386
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2387 2388 2389 2390

	if (!dev_priv)
		return;

2391 2392 2393 2394 2395 2396 2397 2398 2399
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
2400

2401 2402 2403
	if (HAS_PCH_NOP(dev))
		return;

2404 2405 2406
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2407 2408
}

2409
static void i8xx_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
2410 2411
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2412
	int pipe;
2413

2414
	atomic_set(&dev_priv->irq_received, 0);
2415

2416 2417
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
2418 2419 2420
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	POSTING_READ16(IER);
C
Chris Wilson 已提交
2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
}

static int i8xx_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE16(EMR,
		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	I915_WRITE16(IMR, dev_priv->irq_mask);

	I915_WRITE16(IER,
		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		     I915_USER_INTERRUPT);
	POSTING_READ16(IER);

	return 0;
}

2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
/*
 * Returns true when a page flip has completed.
 */
static bool i8xx_handle_vblank(struct drm_device *dev,
			       int pipe, u16 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, pipe);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ16(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2480
static irqreturn_t i8xx_irq_handler(int irq, void *arg)
C
Chris Wilson 已提交
2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u16 iir, new_iir;
	u32 pipe_stats[2];
	unsigned long irqflags;
	int irq_received;
	int pipe;
	u16 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ16(IIR);
	if (iir == 0)
		return IRQ_NONE;

	while (iir & ~flip_mask) {
		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		I915_WRITE16(IIR, iir & ~flip_mask);
		new_iir = I915_READ16(IIR); /* Flush posted writes */

2529
		i915_update_dri1_breadcrumb(dev);
C
Chris Wilson 已提交
2530 2531 2532 2533 2534

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2535 2536
		    i8xx_handle_vblank(dev, 0, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
C
Chris Wilson 已提交
2537 2538

		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2539 2540
		    i8xx_handle_vblank(dev, 1, iir))
			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
C
Chris Wilson 已提交
2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562

		iir = new_iir;
	}

	return IRQ_HANDLED;
}

static void i8xx_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
		I915_WRITE(PIPESTAT(pipe), 0);
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
	I915_WRITE16(IMR, 0xffff);
	I915_WRITE16(IER, 0x0);
	I915_WRITE16(IIR, I915_READ16(IIR));
}

2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
static void i915_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2575
	I915_WRITE16(HWSTAM, 0xeffe);
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i915_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2586
	u32 enable_mask;
2587

2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605
	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));

	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask =
		~(I915_ASLE_INTERRUPT |
		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask =
		I915_ASLE_INTERRUPT |
		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
		I915_USER_INTERRUPT;

2606
	if (I915_HAS_HOTPLUG(dev)) {
2607 2608 2609
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		POSTING_READ(PORT_HOTPLUG_EN);

2610 2611 2612 2613 2614 2615 2616 2617 2618 2619
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
	}

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2620 2621 2622 2623 2624
	intel_opregion_enable_asle(dev);

	return 0;
}

2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
/*
 * Returns true when a page flip has completed.
 */
static bool i915_handle_vblank(struct drm_device *dev,
			       int plane, int pipe, u32 iir)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);

	if (!drm_handle_vblank(dev, pipe))
		return false;

	if ((iir & flip_pending) == 0)
		return false;

	intel_prepare_page_flip(dev, plane);

	/* We detect FlipDone by looking for the change in PendingFlip from '1'
	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
	 * the flip is completed (no longer pending). Since this doesn't raise
	 * an interrupt per se, we watch for the change at vblank.
	 */
	if (I915_READ(ISR) & flip_pending)
		return false;

	intel_finish_page_flip(dev, pipe);

	return true;
}

2656
static irqreturn_t i915_irq_handler(int irq, void *arg)
2657 2658 2659
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2660
	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2661
	unsigned long irqflags;
2662 2663 2664 2665
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
	int pipe, ret = IRQ_NONE;
2666 2667 2668 2669

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);
2670 2671
	do {
		bool irq_received = (iir & ~flip_mask) != 0;
2672
		bool blc_event = false;
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

2687
			/* Clear the PIPE*STAT regs before the IIR */
2688 2689 2690 2691 2692
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
2693
				irq_received = true;
2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2705
			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2706 2707 2708

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
2709
			if (hotplug_trigger) {
2710 2711
				if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
					i915_hpd_irq_setup(dev);
2712 2713
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
2714
			}
2715
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2716
			POSTING_READ(PORT_HOTPLUG_STAT);
2717 2718
		}

2719
		I915_WRITE(IIR, iir & ~flip_mask);
2720 2721 2722 2723 2724 2725
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);

		for_each_pipe(pipe) {
2726 2727 2728
			int plane = pipe;
			if (IS_MOBILE(dev))
				plane = !plane;
2729

2730
			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2731 2732
			    i915_handle_vblank(dev, plane, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}

		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
2756
		ret = IRQ_HANDLED;
2757
		iir = new_iir;
2758
	} while (iir & ~flip_mask);
2759

2760
	i915_update_dri1_breadcrumb(dev);
2761

2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
	return ret;
}

static void i915_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

2775
	I915_WRITE16(HWSTAM, 0xffff);
2776 2777
	for_each_pipe(pipe) {
		/* Clear enable bits; then clear status bits */
2778
		I915_WRITE(PIPESTAT(pipe), 0);
2779 2780
		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
	}
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	I915_WRITE(IIR, I915_READ(IIR));
}

static void i965_irq_preinstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	atomic_set(&dev_priv->irq_received, 0);

2794 2795
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807

	I915_WRITE(HWSTAM, 0xeffe);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);
	POSTING_READ(IER);
}

static int i965_irq_postinstall(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2808
	u32 enable_mask;
2809 2810 2811
	u32 error_mask;

	/* Unmask the interrupts that we always want on. */
2812
	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2813
			       I915_DISPLAY_PORT_INTERRUPT |
2814 2815 2816 2817 2818 2819 2820
			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);

	enable_mask = ~dev_priv->irq_mask;
2821 2822
	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2823 2824 2825 2826
	enable_mask |= I915_USER_INTERRUPT;

	if (IS_G4X(dev))
		enable_mask |= I915_BSD_USER_INTERRUPT;
2827

2828
	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848

	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

	I915_WRITE(IMR, dev_priv->irq_mask);
	I915_WRITE(IER, enable_mask);
	POSTING_READ(IER);

2849 2850 2851 2852 2853 2854 2855 2856
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	POSTING_READ(PORT_HOTPLUG_EN);

	intel_opregion_enable_asle(dev);

	return 0;
}

2857
static void i915_hpd_irq_setup(struct drm_device *dev)
2858 2859
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2860
	struct drm_mode_config *mode_config = &dev->mode_config;
2861
	struct intel_encoder *intel_encoder;
2862 2863
	u32 hotplug_en;

2864 2865 2866 2867
	if (I915_HAS_HOTPLUG(dev)) {
		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
		/* Note HDMI and DP share hotplug bits */
2868
		/* enable bits are the same for all generations */
2869 2870 2871
		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2872 2873 2874 2875 2876 2877
		/* Programming the CRT detection parameters tends
		   to generate a spurious hotplug event about three
		   seconds later.  So just do it once.
		*/
		if (IS_G4X(dev))
			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2878
		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2879
		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2880

2881 2882 2883
		/* Ignore TV since it's buggy */
		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}
2884 2885
}

2886
static irqreturn_t i965_irq_handler(int irq, void *arg)
2887 2888 2889 2890 2891 2892 2893 2894
{
	struct drm_device *dev = (struct drm_device *) arg;
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	u32 iir, new_iir;
	u32 pipe_stats[I915_MAX_PIPES];
	unsigned long irqflags;
	int irq_received;
	int ret = IRQ_NONE, pipe;
2895 2896 2897
	u32 flip_mask =
		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2898 2899 2900 2901 2902 2903

	atomic_inc(&dev_priv->irq_received);

	iir = I915_READ(IIR);

	for (;;) {
2904 2905
		bool blc_event = false;

2906
		irq_received = (iir & ~flip_mask) != 0;
2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
			i915_handle_error(dev, false);

		for_each_pipe(pipe) {
			int reg = PIPESTAT(pipe);
			pipe_stats[pipe] = I915_READ(reg);

			/*
			 * Clear the PIPE*STAT regs before the IIR
			 */
			if (pipe_stats[pipe] & 0x8000ffff) {
				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
					DRM_DEBUG_DRIVER("pipe %c underrun\n",
							 pipe_name(pipe));
				I915_WRITE(reg, pipe_stats[pipe]);
				irq_received = 1;
			}
		}
		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;

		/* Consume port.  Then clear IIR or we'll miss events */
2940
		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2941
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2942 2943 2944
			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
								  HOTPLUG_INT_STATUS_G4X :
								  HOTPLUG_INT_STATUS_I965);
2945 2946 2947

			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
				  hotplug_status);
2948
			if (hotplug_trigger) {
2949 2950 2951
				if (hotplug_irq_storm_detect(dev, hotplug_trigger,
							    IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
					i915_hpd_irq_setup(dev);
2952 2953
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
2954
			}
2955 2956 2957 2958
			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

2959
		I915_WRITE(IIR, iir & ~flip_mask);
2960 2961 2962 2963 2964 2965 2966 2967
		new_iir = I915_READ(IIR); /* Flush posted writes */

		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[RCS]);
		if (iir & I915_BSD_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->ring[VCS]);

		for_each_pipe(pipe) {
2968
			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2969 2970
			    i915_handle_vblank(dev, pipe, pipe, iir))
				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2971 2972 2973 2974 2975 2976 2977 2978 2979

			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
				blc_event = true;
		}


		if (blc_event || (iir & I915_ASLE_INTERRUPT))
			intel_opregion_asle_intr(dev);

2980 2981 2982
		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
			gmbus_irq_handler(dev);

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
	}

3001
	i915_update_dri1_breadcrumb(dev);
3002

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013
	return ret;
}

static void i965_irq_uninstall(struct drm_device * dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int pipe;

	if (!dev_priv)
		return;

3014 3015
	I915_WRITE(PORT_HOTPLUG_EN, 0);
	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028

	I915_WRITE(HWSTAM, 0xffffffff);
	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe), 0);
	I915_WRITE(IMR, 0xffffffff);
	I915_WRITE(IER, 0x0);

	for_each_pipe(pipe)
		I915_WRITE(PIPESTAT(pipe),
			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
}

3029 3030
void intel_irq_init(struct drm_device *dev)
{
3031 3032 3033
	struct drm_i915_private *dev_priv = dev->dev_private;

	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
3034
	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3035
	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3036
	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
3037

3038 3039
	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
		    i915_hangcheck_elapsed,
3040 3041
		    (unsigned long) dev);

3042
	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
3043

3044 3045
	dev->driver->get_vblank_counter = i915_get_vblank_counter;
	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3046
	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3047 3048 3049 3050
		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
	}

3051 3052 3053 3054
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
	else
		dev->driver->get_vblank_timestamp = NULL;
3055 3056
	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;

J
Jesse Barnes 已提交
3057 3058 3059 3060 3061 3062 3063
	if (IS_VALLEYVIEW(dev)) {
		dev->driver->irq_handler = valleyview_irq_handler;
		dev->driver->irq_preinstall = valleyview_irq_preinstall;
		dev->driver->irq_postinstall = valleyview_irq_postinstall;
		dev->driver->irq_uninstall = valleyview_irq_uninstall;
		dev->driver->enable_vblank = valleyview_enable_vblank;
		dev->driver->disable_vblank = valleyview_disable_vblank;
3064
		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3065
	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
3066 3067 3068 3069 3070 3071 3072
		/* Share pre & uninstall handlers with ILK/SNB */
		dev->driver->irq_handler = ivybridge_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ivybridge_enable_vblank;
		dev->driver->disable_vblank = ivybridge_disable_vblank;
3073
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3074 3075 3076 3077 3078 3079 3080
	} else if (HAS_PCH_SPLIT(dev)) {
		dev->driver->irq_handler = ironlake_irq_handler;
		dev->driver->irq_preinstall = ironlake_irq_preinstall;
		dev->driver->irq_postinstall = ironlake_irq_postinstall;
		dev->driver->irq_uninstall = ironlake_irq_uninstall;
		dev->driver->enable_vblank = ironlake_enable_vblank;
		dev->driver->disable_vblank = ironlake_disable_vblank;
3081
		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3082
	} else {
C
Chris Wilson 已提交
3083 3084 3085 3086 3087
		if (INTEL_INFO(dev)->gen == 2) {
			dev->driver->irq_preinstall = i8xx_irq_preinstall;
			dev->driver->irq_postinstall = i8xx_irq_postinstall;
			dev->driver->irq_handler = i8xx_irq_handler;
			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3088 3089 3090 3091 3092
		} else if (INTEL_INFO(dev)->gen == 3) {
			dev->driver->irq_preinstall = i915_irq_preinstall;
			dev->driver->irq_postinstall = i915_irq_postinstall;
			dev->driver->irq_uninstall = i915_irq_uninstall;
			dev->driver->irq_handler = i915_irq_handler;
3093
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3094
		} else {
3095 3096 3097 3098
			dev->driver->irq_preinstall = i965_irq_preinstall;
			dev->driver->irq_postinstall = i965_irq_postinstall;
			dev->driver->irq_uninstall = i965_irq_uninstall;
			dev->driver->irq_handler = i965_irq_handler;
3099
			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
C
Chris Wilson 已提交
3100
		}
3101 3102 3103 3104
		dev->driver->enable_vblank = i915_enable_vblank;
		dev->driver->disable_vblank = i915_disable_vblank;
	}
}
3105 3106 3107 3108

void intel_hpd_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3109 3110 3111
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_connector *connector;
	int i;
3112

3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
	for (i = 1; i < HPD_NUM_PINS; i++) {
		dev_priv->hpd_stats[i].hpd_cnt = 0;
		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
	}
	list_for_each_entry(connector, &mode_config->connector_list, head) {
		struct intel_connector *intel_connector = to_intel_connector(connector);
		connector->polled = intel_connector->polled;
		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
			connector->polled = DRM_CONNECTOR_POLL_HPD;
	}
3123 3124 3125
	if (dev_priv->display.hpd_irq_setup)
		dev_priv->display.hpd_irq_setup(dev);
}