pci.h 16.6 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4 5
#include "qemu-common.h"

P
Paul Brook 已提交
6
#include "qdev.h"
7
#include "memory.h"
8
#include "dma.h"
P
Paul Brook 已提交
9

P
pbrook 已提交
10 11 12
/* PCI includes legacy ISA access.  */
#include "isa.h"

13 14
#include "pcie.h"

P
pbrook 已提交
15 16
/* PCI bus */

17 18 19
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
20
#define PCI_SLOT_MAX            32
21
#define PCI_FUNC_MAX            8
22

23 24
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
25

26
/* QEMU-specific Vendor and Device ID definitions */
27

28 29
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
30
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
31

32
/* Hitachi (0x1054) */
33
#define PCI_VENDOR_ID_HITACHI            0x1054
34
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
35

36
/* Apple (0x106b) */
37 38 39 40
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
41
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
42

43 44
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
45

46 47
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
48

49 50
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
51

52
/* QEMU/Bochs VGA (0x1234) */
53 54 55
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

56
/* VMWare (0x15ad) */
57 58 59 60 61 62 63
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
64
/* Intel (0x8086) */
65
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
66
#define PCI_DEVICE_ID_INTEL_82557        0x1229
A
Alexander Graf 已提交
67
#define PCI_DEVICE_ID_INTEL_82801IR      0x2922
68

69
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
70 71 72 73 74 75 76
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
77
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
78

79
#define FMT_PCIBUS                      PRIx64
80

P
pbrook 已提交
81 82 83 84 85
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
86
                                pcibus_t addr, pcibus_t size, int type);
87
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
88 89

typedef struct PCIIORegion {
90 91 92
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
P
pbrook 已提交
93
    uint8_t type;
94
    MemoryRegion *memory;
95
    MemoryRegion *address_space;
P
pbrook 已提交
96 97 98 99 100
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
101 102 103
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
104
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
105

106 107 108 109
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
110 111
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
112

113 114
#define PCI_NUM_PINS 4 /* A-D */

115 116
/* Bits in cap_present field. */
enum {
I
Isaku Yamahata 已提交
117 118 119
    QEMU_PCI_CAP_MSI = 0x1,
    QEMU_PCI_CAP_MSIX = 0x2,
    QEMU_PCI_CAP_EXPRESS = 0x4,
120 121

    /* multifunction capable device */
I
Isaku Yamahata 已提交
122
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
123
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
124 125 126 127

    /* command register SERR bit enabled */
#define QEMU_PCI_CAP_SERR_BITNR 4
    QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
128 129
};

P
pbrook 已提交
130
struct PCIDevice {
P
Paul Brook 已提交
131
    DeviceState qdev;
P
pbrook 已提交
132
    /* PCI config space */
I
Isaku Yamahata 已提交
133
    uint8_t *config;
134

S
Stefan Weil 已提交
135
    /* Used to enable config checks on load. Note that writable bits are
136
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
137
    uint8_t *cmask;
138

139
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
140
    uint8_t *wmask;
P
pbrook 已提交
141

142 143 144
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

145
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
146
    uint8_t *used;
147

P
pbrook 已提交
148 149
    /* the following fields are read only */
    PCIBus *bus;
150
    uint32_t devfn;
P
pbrook 已提交
151 152 153 154 155 156 157 158 159 160 161
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
162
    uint8_t irq_state;
163 164 165 166 167 168 169 170 171 172 173 174 175

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
A
Avi Kivity 已提交
176
    MemoryRegion msix_mmio;
177 178 179 180
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
181 182
    /* Version id needed for VMState */
    int32_t version_id;
183

I
Isaku Yamahata 已提交
184 185 186
    /* Offset of MSI capability in config space */
    uint8_t msi_cap;

187 188 189
    /* PCI Express */
    PCIExpressDevice exp;

190
    /* Location of option rom */
191
    char *romfile;
A
Avi Kivity 已提交
192 193
    bool has_rom;
    MemoryRegion rom;
194
    uint32_t rom_bar;
P
pbrook 已提交
195 196 197 198 199 200 201
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

202 203
void pci_register_bar(PCIDevice *pci_dev, int region_num,
                      uint8_t attr, MemoryRegion *memory);
204
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
P
pbrook 已提交
205

206 207
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size);
208 209 210 211 212 213

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
214 215 216 217 218 219
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);
A
Avi Kivity 已提交
220
MemoryRegion *pci_address_space(PCIDevice *dev);
221
MemoryRegion *pci_address_space_io(PCIDevice *dev);
P
pbrook 已提交
222

223
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
224
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
225 226 227 228 229 230 231 232 233

typedef enum {
    PCI_HOTPLUG_DISABLED,
    PCI_HOTPLUG_ENABLED,
    PCI_COLDPLUG_ENABLED,
} PCIHotplugState;

typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
                              PCIHotplugState state);
234
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
235
                         const char *name,
236 237
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
238 239
                         uint8_t devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name,
240 241 242
                    MemoryRegion *address_space_mem,
                    MemoryRegion *address_space_io,
                    uint8_t devfn_min);
243 244
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
245
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
246
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
P
Paul Brook 已提交
247 248
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
249
                         void *irq_opaque,
250 251
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
252
                         uint8_t devfn_min, int nirq);
I
Isaku Yamahata 已提交
253
void pci_device_reset(PCIDevice *dev);
254
void pci_bus_reset(PCIBus *bus);
P
pbrook 已提交
255

256 257
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
258 259
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
260
int pci_bus_num(PCIBus *s);
261
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
262
PCIBus *pci_find_root_bus(int domain);
263
int pci_find_domain(const PCIBus *bus);
264
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
265
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
266
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
267
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
268

269 270
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
                      unsigned int *slotp, unsigned int *funcp);
271 272
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
273

I
Isaku Yamahata 已提交
274 275
void pci_device_deassert_intx(PCIDevice *dev);

276 277 278 279 280 281 282
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
283
pci_get_byte(const uint8_t *config)
284 285 286 287
{
    return *config;
}

288 289 290 291 292 293 294
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
295
pci_get_word(const uint8_t *config)
296
{
297
    return le16_to_cpupu((const uint16_t *)config);
298 299 300 301 302 303 304 305 306
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
307
pci_get_long(const uint8_t *config)
308
{
309
    return le32_to_cpupu((const uint32_t *)config);
310 311
}

312 313 314 315 316 317 318
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
319
pci_get_quad(const uint8_t *config)
320
{
321
    return le64_to_cpup((const uint64_t *)config);
322 323
}

324 325 326
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
327
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
328 329 330 331 332
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
333
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
334 335
}

I
Izik Eidus 已提交
336 337 338 339 340 341
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

342 343 344
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
345
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
346 347
}

I
Izik Eidus 已提交
348 349 350 351 352 353 354 355 356 357 358 359
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

430
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
431 432 433
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
434
    PCIUnregisterFunc *exit;
435 436
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
437

438 439 440 441 442 443 444
    uint16_t vendor_id;
    uint16_t device_id;
    uint8_t revision;
    uint16_t class_id;
    uint16_t subsystem_vendor_id;       /* only for header type = 0 */
    uint16_t subsystem_id;              /* only for header type = 0 */

445 446 447 448 449 450
    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
    int is_bridge;
451

I
Isaku Yamahata 已提交
452
    /* pcie stuff */
453
    int is_express;   /* is this device pci express? */
454

455 456 457
    /* device isn't hot-pluggable */
    int no_hotplug;

458 459
    /* rom bar */
    const char *romfile;
460 461 462 463
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
464

465 466 467 468 469
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
470 471 472
PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
                                        bool multifunction,
                                        const char *name);
473
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
474
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
475
PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
476

477
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
478 479 480 481
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

482
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
483 484 485 486
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
/* DMA access functions */
static inline int pci_dma_rw(PCIDevice *dev, dma_addr_t addr,
                             void *buf, dma_addr_t len, DMADirection dir)
{
    cpu_physical_memory_rw(addr, buf, len, dir == DMA_DIRECTION_FROM_DEVICE);
    return 0;
}

static inline int pci_dma_read(PCIDevice *dev, dma_addr_t addr,
                               void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, buf, len, DMA_DIRECTION_TO_DEVICE);
}

static inline int pci_dma_write(PCIDevice *dev, dma_addr_t addr,
                                const void *buf, dma_addr_t len)
{
    return pci_dma_rw(dev, addr, (void *) buf, len, DMA_DIRECTION_FROM_DEVICE);
}

#define PCI_DMA_DEFINE_LDST(_l, _s, _bits)                              \
    static inline uint##_bits##_t ld##_l##_pci_dma(PCIDevice *dev,      \
                                                   dma_addr_t addr)     \
    {                                                                   \
        return ld##_l##_phys(addr);                                     \
    }                                                                   \
    static inline void st##_s##_pci_dma(PCIDevice *dev,                 \
                          dma_addr_t addr, uint##_bits##_t val)         \
    {                                                                   \
        st##_s##_phys(addr, val);                                       \
    }

PCI_DMA_DEFINE_LDST(ub, b, 8);
PCI_DMA_DEFINE_LDST(uw_le, w_le, 16)
PCI_DMA_DEFINE_LDST(l_le, l_le, 32);
PCI_DMA_DEFINE_LDST(q_le, q_le, 64);
PCI_DMA_DEFINE_LDST(uw_be, w_be, 16)
PCI_DMA_DEFINE_LDST(l_be, l_be, 32);
PCI_DMA_DEFINE_LDST(q_be, q_be, 64);

#undef PCI_DMA_DEFINE_LDST

static inline void *pci_dma_map(PCIDevice *dev, dma_addr_t addr,
                                dma_addr_t *plen, DMADirection dir)
{
    target_phys_addr_t len = *plen;
    void *buf;

    buf = cpu_physical_memory_map(addr, &len, dir == DMA_DIRECTION_FROM_DEVICE);
    *plen = len;
    return buf;
}

static inline void pci_dma_unmap(PCIDevice *dev, void *buffer, dma_addr_t len,
                                 DMADirection dir, dma_addr_t access_len)
{
    cpu_physical_memory_unmap(buffer, len, dir == DMA_DIRECTION_FROM_DEVICE,
                              access_len);
}

static inline void pci_dma_sglist_init(QEMUSGList *qsg, PCIDevice *dev,
                                       int alloc_hint)
{
    qemu_sglist_init(qsg, alloc_hint);
}

P
pbrook 已提交
553
#endif