pci.h 11.3 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4
#include "qemu-common.h"
5
#include "qobject.h"
A
aliguori 已提交
6

P
Paul Brook 已提交
7 8
#include "qdev.h"

P
pbrook 已提交
9 10 11 12 13
/* PCI includes legacy ISA access.  */
#include "isa.h"

/* PCI bus */

14 15 16 17
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)

18 19
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
20

21
/* QEMU-specific Vendor and Device ID definitions */
22

23 24
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
25
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
26

27
/* Hitachi (0x1054) */
28
#define PCI_VENDOR_ID_HITACHI            0x1054
29
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
30

31
/* Apple (0x106b) */
32 33 34 35
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
36
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
37

38 39
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
40

41 42
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
43

44 45
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
46

47
/* QEMU/Bochs VGA (0x1234) */
48 49 50
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

51
/* VMWare (0x15ad) */
52 53 54 55 56 57 58
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
59
/* Intel (0x8086) */
60
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
61
#define PCI_DEVICE_ID_INTEL_82557        0x1229
62

63
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
64 65 66 67 68 69 70
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
71
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
72

73
#define FMT_PCIBUS                      PRIx64
74

P
pbrook 已提交
75 76 77 78 79
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
80
                                pcibus_t addr, pcibus_t size, int type);
81
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
82 83

typedef struct PCIIORegion {
84 85 86
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
87
    pcibus_t filtered_size;
P
pbrook 已提交
88 89 90 91 92 93 94
    uint8_t type;
    PCIMapIORegionFunc *map_func;
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
95 96 97
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
98
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
99

100 101 102 103
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
104 105
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
106

107 108
#define PCI_NUM_PINS 4 /* A-D */

109 110 111
/* Bits in cap_present field. */
enum {
    QEMU_PCI_CAP_MSIX = 0x1,
I
Isaku Yamahata 已提交
112
    QEMU_PCI_CAP_EXPRESS = 0x2,
113 114
};

P
pbrook 已提交
115
struct PCIDevice {
P
Paul Brook 已提交
116
    DeviceState qdev;
P
pbrook 已提交
117
    /* PCI config space */
I
Isaku Yamahata 已提交
118
    uint8_t *config;
119

120 121
    /* Used to enable config checks on load. Note that writeable bits are
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
122
    uint8_t *cmask;
123

124
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
125
    uint8_t *wmask;
P
pbrook 已提交
126

127
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
128
    uint8_t *used;
129

P
pbrook 已提交
130 131
    /* the following fields are read only */
    PCIBus *bus;
132
    uint32_t devfn;
P
pbrook 已提交
133 134 135 136 137 138 139 140 141 142 143
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
144
    uint8_t irq_state;
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
    int msix_mmio_index;
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
163 164
    /* Version id needed for VMState */
    int32_t version_id;
165 166

    /* Location of option rom */
167
    char *romfile;
168
    ram_addr_t rom_offset;
169
    uint32_t rom_bar;
P
pbrook 已提交
170 171 172 173 174 175 176
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

177
void pci_register_bar(PCIDevice *pci_dev, int region_num,
178
                            pcibus_t size, int type,
P
pbrook 已提交
179 180
                            PCIMapIORegionFunc *map_func);

181
int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);
182 183
int pci_add_capability_at_offset(PCIDevice *pci_dev, uint8_t cap_id,
                                 uint8_t cap_offset, uint8_t cap_size);
184 185 186 187 188 189 190 191

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
192 193 194 195 196 197 198
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

199
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
200
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
201
typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev, int state);
202 203 204 205 206
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
                         const char *name, int devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
207
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
P
Paul Brook 已提交
208 209
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
210
                         void *irq_opaque, int devfn_min, int nirq);
P
pbrook 已提交
211

B
Blue Swirl 已提交
212 213
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);

214 215
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
216 217
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
218
int pci_bus_num(PCIBus *s);
219
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
220
PCIBus *pci_find_root_bus(int domain);
221
int pci_find_domain(const PCIBus *bus);
222 223
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
224
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
225

226 227
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
228

229 230
void do_pci_info_print(Monitor *mon, const QObject *data);
void do_pci_info(Monitor *mon, QObject **ret_data);
B
blueswir1 已提交
231
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
P
pbrook 已提交
232
                        pci_map_irq_fn map_irq, const char *name);
233
PCIDevice *pci_bridge_get_device(PCIBus *bus);
P
pbrook 已提交
234

235 236 237 238 239 240 241
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
242
pci_get_byte(const uint8_t *config)
243 244 245 246
{
    return *config;
}

247 248 249 250 251 252 253
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
254
pci_get_word(const uint8_t *config)
255
{
256
    return le16_to_cpupu((const uint16_t *)config);
257 258 259 260 261 262 263 264 265
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
266
pci_get_long(const uint8_t *config)
267
{
268
    return le32_to_cpupu((const uint32_t *)config);
269 270
}

271 272 273 274 275 276 277
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
278
pci_get_quad(const uint8_t *config)
279
{
280
    return le64_to_cpup((const uint64_t *)config);
281 282
}

283 284 285
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
286
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
287 288 289 290 291
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
292
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
293 294
}

I
Izik Eidus 已提交
295 296 297 298 299 300
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

301 302 303
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
304
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
305 306
}

I
Izik Eidus 已提交
307 308 309 310 311 312 313 314 315 316 317 318
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

319
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
320 321 322
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
323
    PCIUnregisterFunc *exit;
324 325
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
326

327
    /* pci config header type */
328
    uint8_t header_type;
329

I
Isaku Yamahata 已提交
330
    /* pcie stuff */
331
    int is_express;   /* is this device pci express? */
332 333 334

    /* rom bar */
    const char *romfile;
335 336 337 338
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
339

340
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
341 342
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

343
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
344 345 346 347
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

348
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
349 350 351 352
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
/* These are not pci specific. Should move into a separate header.
 * Only pci.c uses them, so keep them here for now.
 */

/* Get last byte of a range from offset + length.
 * Undefined for ranges that wrap around 0. */
static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
{
    return offset + len - 1;
}

/* Check whether a given range covers a given byte. */
static inline int range_covers_byte(uint64_t offset, uint64_t len,
                                    uint64_t byte)
{
    return offset <= byte && byte <= range_get_last(offset, len);
}

/* Check whether 2 given ranges overlap.
 * Undefined if ranges that wrap around 0. */
static inline int ranges_overlap(uint64_t first1, uint64_t len1,
                                 uint64_t first2, uint64_t len2)
{
    uint64_t last1 = range_get_last(first1, len1);
    uint64_t last2 = range_get_last(first2, len2);

    return !(last2 < first1 || last1 < first2);
}

P
pbrook 已提交
382
#endif