pci.h 12.4 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4 5
#include "qemu-common.h"

P
Paul Brook 已提交
6 7
#include "qdev.h"

P
pbrook 已提交
8 9 10 11 12
/* PCI includes legacy ISA access.  */
#include "isa.h"

/* PCI bus */

A
Anthony Liguori 已提交
13
extern target_phys_addr_t pci_mem_base;
P
pbrook 已提交
14

15 16 17 18
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)

19 20
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
21

22
/* QEMU-specific Vendor and Device ID definitions */
23

24 25
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
26
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
27

28
/* Hitachi (0x1054) */
29
#define PCI_VENDOR_ID_HITACHI            0x1054
30
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
31

32
/* Apple (0x106b) */
33 34 35 36
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
37
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
38

39 40
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
41

42 43
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
44

45 46
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
47

48
/* QEMU/Bochs VGA (0x1234) */
49 50 51
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

52
/* VMWare (0x15ad) */
53 54 55 56 57 58 59
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
60
/* Intel (0x8086) */
61
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
62
#define PCI_DEVICE_ID_INTEL_82557        0x1229
63

64
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
65 66 67 68 69 70 71
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
72
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
73

P
pbrook 已提交
74 75 76 77 78 79
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
                                uint32_t addr, uint32_t size, int type);
80
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
81 82 83

typedef struct PCIIORegion {
    uint32_t addr; /* current PCI mapping address. -1 means not mapped */
84
#define PCI_BAR_UNMAPPED (~(uint32_t)0)
P
pbrook 已提交
85 86 87 88 89 90 91 92
    uint32_t size;
    uint8_t type;
    PCIMapIORegionFunc *map_func;
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

A
aliguori 已提交
93
/* Declarations from linux/pci_regs.h */
P
pbrook 已提交
94 95 96 97 98
#define PCI_VENDOR_ID		0x00	/* 16 bits */
#define PCI_DEVICE_ID		0x02	/* 16 bits */
#define PCI_COMMAND		0x04	/* 16 bits */
#define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
#define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
99
#define  PCI_COMMAND_MASTER	0x4	/* Enable bus master */
A
aliguori 已提交
100 101
#define PCI_STATUS              0x06    /* 16 bits */
#define PCI_REVISION_ID         0x08    /* 8 bits  */
102
#define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
P
pbrook 已提交
103
#define PCI_CLASS_DEVICE        0x0a    /* Device class */
104 105
#define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
#define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
A
aliguori 已提交
106
#define PCI_HEADER_TYPE         0x0e    /* 8 bits */
I
Isaku Yamahata 已提交
107 108 109 110
#define  PCI_HEADER_TYPE_NORMAL		0
#define  PCI_HEADER_TYPE_BRIDGE		1
#define  PCI_HEADER_TYPE_CARDBUS	2
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
111
#define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
112 113 114
#define  PCI_BASE_ADDRESS_SPACE_IO	0x01
#define  PCI_BASE_ADDRESS_SPACE_MEMORY	0x00
#define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
115 116 117
#define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
#define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
#define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
A
aliguori 已提交
118 119
#define PCI_SUBSYSTEM_VENDOR_ID 0x2c    /* 16 bits */
#define PCI_SUBSYSTEM_ID        0x2e    /* 16 bits */
120 121
#define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
#define  PCI_ROM_ADDRESS_ENABLE	0x01
122
#define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
123
#define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
P
pbrook 已提交
124 125 126 127 128
#define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
#define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
#define PCI_MIN_GNT		0x3e	/* 8 bits */
#define PCI_MAX_LAT		0x3f	/* 8 bits */

129 130 131 132
/* Capability lists */
#define PCI_CAP_LIST_ID		0	/* Capability ID */
#define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */

A
aliguori 已提交
133 134 135 136
#define PCI_REVISION            0x08    /* obsolete, use PCI_REVISION_ID */
#define PCI_SUBVENDOR_ID        0x2c    /* obsolete, use PCI_SUBSYSTEM_VENDOR_ID */
#define PCI_SUBDEVICE_ID        0x2e    /* obsolete, use PCI_SUBSYSTEM_ID */

137 138 139
/* Bits in the PCI Status Register (PCI 2.3 spec) */
#define PCI_STATUS_RESERVED1	0x007
#define PCI_STATUS_INT_STATUS	0x008
140
#define PCI_STATUS_CAP_LIST	0x010
141 142 143 144 145 146 147 148 149 150 151
#define PCI_STATUS_66MHZ	0x020
#define PCI_STATUS_RESERVED2	0x040
#define PCI_STATUS_FAST_BACK	0x080
#define PCI_STATUS_DEVSEL	0x600

#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
                PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
                PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)

#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)

152 153 154 155 156
/* Bits in the PCI Command Register (PCI 2.3 spec) */
#define PCI_COMMAND_RESERVED	0xf800

#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)

157 158 159 160 161
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100

162 163
#define PCI_NUM_PINS 4 /* A-D */

164 165 166 167 168
/* Bits in cap_present field. */
enum {
    QEMU_PCI_CAP_MSIX = 0x1,
};

P
pbrook 已提交
169
struct PCIDevice {
P
Paul Brook 已提交
170
    DeviceState qdev;
P
pbrook 已提交
171
    /* PCI config space */
172 173
    uint8_t config[PCI_CONFIG_SPACE_SIZE];

174 175 176 177
    /* Used to enable config checks on load. Note that writeable bits are
     * never checked even if set in cmask. */
    uint8_t cmask[PCI_CONFIG_SPACE_SIZE];

178 179
    /* Used to implement R/W bytes */
    uint8_t wmask[PCI_CONFIG_SPACE_SIZE];
P
pbrook 已提交
180

181 182 183
    /* Used to allocate config space for capabilities. */
    uint8_t used[PCI_CONFIG_SPACE_SIZE];

P
pbrook 已提交
184 185
    /* the following fields are read only */
    PCIBus *bus;
186
    uint32_t devfn;
P
pbrook 已提交
187 188 189 190 191 192 193 194 195 196 197
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
198
    int irq_state[PCI_NUM_PINS];
199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
    int msix_mmio_index;
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
217 218
    /* Version id needed for VMState */
    int32_t version_id;
P
pbrook 已提交
219 220 221 222 223 224 225
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

226
void pci_register_bar(PCIDevice *pci_dev, int region_num,
P
pbrook 已提交
227 228 229
                            uint32_t size, int type,
                            PCIMapIORegionFunc *map_func);

230 231 232 233 234 235 236 237 238
int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
239 240 241 242 243 244 245
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

246
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
247
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
G
Gerd Hoffmann 已提交
248
typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
249 250 251 252 253
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
                         const char *name, int devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
G
Gerd Hoffmann 已提交
254
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
P
Paul Brook 已提交
255 256
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
257
                         void *irq_opaque, int devfn_min, int nirq);
P
pbrook 已提交
258

259 260
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
261 262
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
263 264 265 266
void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len);
uint32_t pci_data_read(void *opaque, uint32_t addr, int len);
int pci_bus_num(PCIBus *s);
void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d));
267 268
PCIBus *pci_find_bus(int bus_num);
PCIDevice *pci_find_device(int bus_num, int slot, int function);
269
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
270

271 272
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
273

A
aliguori 已提交
274
void pci_info(Monitor *mon);
B
blueswir1 已提交
275
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
P
pbrook 已提交
276 277
                        pci_map_irq_fn map_irq, const char *name);

278 279 280 281 282 283 284 285 286 287 288 289
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
pci_get_byte(uint8_t *config)
{
    return *config;
}

290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
pci_get_word(uint8_t *config)
{
    return le16_to_cpupu((uint16_t *)config);
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
pci_get_long(uint8_t *config)
{
    return le32_to_cpupu((uint32_t *)config);
}

314 315 316 317 318 319 320 321 322 323 324 325
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
pci_get_quad(uint8_t *config)
{
    return le64_to_cpup((uint64_t *)config);
}

326 327 328
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
329
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
330 331 332 333 334
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
335
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
336 337
}

338 339 340
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
341
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
342 343
}

344
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
345 346 347
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
348
    PCIUnregisterFunc *exit;
349 350 351 352 353 354
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
355

356
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
357 358
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

P
pbrook 已提交
359
/* lsi53c895a.c */
T
ths 已提交
360
#define LSI_MAX_DEVS 7
P
pbrook 已提交
361 362

/* vmware_vga.c */
P
Paul Brook 已提交
363
void pci_vmsvga_init(PCIBus *bus);
P
pbrook 已提交
364 365 366 367 368 369

/* usb-uhci.c */
void usb_uhci_piix3_init(PCIBus *bus, int devfn);
void usb_uhci_piix4_init(PCIBus *bus, int devfn);

/* usb-ohci.c */
G
Gerd Hoffmann 已提交
370
void usb_ohci_init_pci(struct PCIBus *bus, int devfn);
P
pbrook 已提交
371 372 373 374 375

/* prep_pci.c */
PCIBus *pci_prep_init(qemu_irq *pic);

/* apb_pci.c */
A
Anthony Liguori 已提交
376 377
PCIBus *pci_apb_init(target_phys_addr_t special_base,
                     target_phys_addr_t mem_base,
B
blueswir1 已提交
378
                     qemu_irq *pic, PCIBus **bus2, PCIBus **bus3);
P
pbrook 已提交
379

A
aurel32 已提交
380 381
/* sh_pci.c */
PCIBus *sh_pci_register_bus(pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
382
                            void *pic, int devfn_min, int nirq);
A
aurel32 已提交
383

P
pbrook 已提交
384
#endif