pci.h 10.9 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4 5
#include "qemu-common.h"

P
Paul Brook 已提交
6 7
#include "qdev.h"

P
pbrook 已提交
8 9 10 11 12
/* PCI includes legacy ISA access.  */
#include "isa.h"

/* PCI bus */

13 14 15 16
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)

17 18
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
19

20
/* QEMU-specific Vendor and Device ID definitions */
21

22 23
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
24
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
25

26
/* Hitachi (0x1054) */
27
#define PCI_VENDOR_ID_HITACHI            0x1054
28
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
29

30
/* Apple (0x106b) */
31 32 33 34
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
35
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
36

37 38
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
39

40 41
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
42

43 44
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
45

46
/* QEMU/Bochs VGA (0x1234) */
47 48 49
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

50
/* VMWare (0x15ad) */
51 52 53 54 55 56 57
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
58
/* Intel (0x8086) */
59
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
60
#define PCI_DEVICE_ID_INTEL_82557        0x1229
61

62
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
63 64 65 66 67 68 69
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
70
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
71

72 73
typedef uint64_t pcibus_t;
#define FMT_PCIBUS                      PRIx64
74

P
pbrook 已提交
75 76 77 78 79
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
80
                                pcibus_t addr, pcibus_t size, int type);
81
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
82 83

typedef struct PCIIORegion {
84 85 86
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
87
    pcibus_t filtered_size;
P
pbrook 已提交
88 89 90 91 92 93 94
    uint8_t type;
    PCIMapIORegionFunc *map_func;
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
95 96 97
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
98
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
99 100 101 102 103 104 105

#define PCI_STATUS_RESERVED_MASK_LO (PCI_STATUS_RESERVED1 | \
                PCI_STATUS_INT_STATUS | PCI_STATUS_CAPABILITIES | \
                PCI_STATUS_66MHZ | PCI_STATUS_RESERVED2 | PCI_STATUS_FAST_BACK)

#define PCI_STATUS_RESERVED_MASK_HI (PCI_STATUS_DEVSEL >> 8)

106 107 108 109 110
/* Bits in the PCI Command Register (PCI 2.3 spec) */
#define PCI_COMMAND_RESERVED	0xf800

#define PCI_COMMAND_RESERVED_MASK_HI (PCI_COMMAND_RESERVED >> 8)

111 112 113 114
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
115 116
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
117

118 119
#define PCI_NUM_PINS 4 /* A-D */

120 121 122
/* Bits in cap_present field. */
enum {
    QEMU_PCI_CAP_MSIX = 0x1,
I
Isaku Yamahata 已提交
123
    QEMU_PCI_CAP_EXPRESS = 0x2,
124 125
};

P
pbrook 已提交
126
struct PCIDevice {
P
Paul Brook 已提交
127
    DeviceState qdev;
P
pbrook 已提交
128
    /* PCI config space */
I
Isaku Yamahata 已提交
129
    uint8_t *config;
130

131 132
    /* Used to enable config checks on load. Note that writeable bits are
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
133
    uint8_t *cmask;
134

135
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
136
    uint8_t *wmask;
P
pbrook 已提交
137

138
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
139
    uint8_t *used;
140

P
pbrook 已提交
141 142
    /* the following fields are read only */
    PCIBus *bus;
143
    uint32_t devfn;
P
pbrook 已提交
144 145 146 147 148 149 150 151 152 153 154
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
155
    uint8_t irq_state;
156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
    int msix_mmio_index;
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
174 175
    /* Version id needed for VMState */
    int32_t version_id;
176 177

    /* Location of option rom */
178
    char *romfile;
179
    ram_addr_t rom_offset;
P
pbrook 已提交
180 181 182 183 184 185 186
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

187
void pci_register_bar(PCIDevice *pci_dev, int region_num,
188
                            pcibus_t size, int type,
P
pbrook 已提交
189 190
                            PCIMapIORegionFunc *map_func);

191 192 193 194 195 196 197 198 199
int pci_add_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
200 201 202 203 204 205 206
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

207
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
208
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
G
Gerd Hoffmann 已提交
209
typedef int (*pci_hotplug_fn)(PCIDevice *pci_dev, int state);
210 211 212 213 214
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
                         const char *name, int devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min);
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
G
Gerd Hoffmann 已提交
215
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug);
P
Paul Brook 已提交
216 217
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
218
                         void *irq_opaque, int devfn_min, int nirq);
P
pbrook 已提交
219

B
Blue Swirl 已提交
220 221
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);

222 223
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
224 225
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
226
int pci_bus_num(PCIBus *s);
227
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
228
PCIBus *pci_find_root_bus(int domain);
229 230
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function);
231
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
232

233 234
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
235

A
aliguori 已提交
236
void pci_info(Monitor *mon);
B
blueswir1 已提交
237
PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
P
pbrook 已提交
238
                        pci_map_irq_fn map_irq, const char *name);
239
PCIDevice *pci_bridge_get_device(PCIBus *bus);
P
pbrook 已提交
240

241 242 243 244 245 246 247 248 249 250 251 252
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
pci_get_byte(uint8_t *config)
{
    return *config;
}

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
pci_get_word(uint8_t *config)
{
    return le16_to_cpupu((uint16_t *)config);
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
pci_get_long(uint8_t *config)
{
    return le32_to_cpupu((uint32_t *)config);
}

277 278 279 280 281 282 283 284 285 286 287 288
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
pci_get_quad(uint8_t *config)
{
    return le64_to_cpup((uint64_t *)config);
}

289 290 291
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
292
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
293 294 295 296 297
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
298
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
299 300
}

301 302 303
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
304
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
305 306
}

307
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
308 309 310
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
311
    PCIUnregisterFunc *exit;
312 313
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
314

315
    /* pci config header type */
316
    uint8_t header_type;
317

I
Isaku Yamahata 已提交
318
    /* pcie stuff */
319
    int is_express;   /* is this device pci express? */
320 321 322

    /* rom bar */
    const char *romfile;
323 324 325 326
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
327

328
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
329 330
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);

I
Isaku Yamahata 已提交
331 332 333 334 335 336 337 338 339 340
static inline int pci_is_express(PCIDevice *d)
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

static inline uint32_t pci_config_size(PCIDevice *d)
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369
/* These are not pci specific. Should move into a separate header.
 * Only pci.c uses them, so keep them here for now.
 */

/* Get last byte of a range from offset + length.
 * Undefined for ranges that wrap around 0. */
static inline uint64_t range_get_last(uint64_t offset, uint64_t len)
{
    return offset + len - 1;
}

/* Check whether a given range covers a given byte. */
static inline int range_covers_byte(uint64_t offset, uint64_t len,
                                    uint64_t byte)
{
    return offset <= byte && byte <= range_get_last(offset, len);
}

/* Check whether 2 given ranges overlap.
 * Undefined if ranges that wrap around 0. */
static inline int ranges_overlap(uint64_t first1, uint64_t len1,
                                 uint64_t first2, uint64_t len2)
{
    uint64_t last1 = range_get_last(first1, len1);
    uint64_t last2 = range_get_last(first2, len2);

    return !(last2 < first1 || last1 < first2);
}

P
pbrook 已提交
370
#endif