pci.h 14.6 KB
Newer Older
P
pbrook 已提交
1 2 3
#ifndef QEMU_PCI_H
#define QEMU_PCI_H

A
aliguori 已提交
4
#include "qemu-common.h"
5
#include "qobject.h"
A
aliguori 已提交
6

P
Paul Brook 已提交
7
#include "qdev.h"
8
#include "memory.h"
P
Paul Brook 已提交
9

P
pbrook 已提交
10 11 12
/* PCI includes legacy ISA access.  */
#include "isa.h"

13 14
#include "pcie.h"

P
pbrook 已提交
15 16
/* PCI bus */

17 18 19
#define PCI_DEVFN(slot, func)   ((((slot) & 0x1f) << 3) | ((func) & 0x07))
#define PCI_SLOT(devfn)         (((devfn) >> 3) & 0x1f)
#define PCI_FUNC(devfn)         ((devfn) & 0x07)
20
#define PCI_SLOT_MAX            32
21
#define PCI_FUNC_MAX            8
22

23 24
/* Class, Vendor and Device IDs from Linux's pci_ids.h */
#include "pci_ids.h"
25

26
/* QEMU-specific Vendor and Device ID definitions */
27

28 29
/* IBM (0x1014) */
#define PCI_DEVICE_ID_IBM_440GX          0x027f
30
#define PCI_DEVICE_ID_IBM_OPENPIC2       0xffff
31

32
/* Hitachi (0x1054) */
33
#define PCI_VENDOR_ID_HITACHI            0x1054
34
#define PCI_DEVICE_ID_HITACHI_SH7751R    0x350e
35

36
/* Apple (0x106b) */
37 38 39 40
#define PCI_DEVICE_ID_APPLE_343S1201     0x0010
#define PCI_DEVICE_ID_APPLE_UNI_N_I_PCI  0x001e
#define PCI_DEVICE_ID_APPLE_UNI_N_PCI    0x001f
#define PCI_DEVICE_ID_APPLE_UNI_N_KEYL   0x0022
41
#define PCI_DEVICE_ID_APPLE_IPID_USB     0x003f
42

43 44
/* Realtek (0x10ec) */
#define PCI_DEVICE_ID_REALTEK_8029       0x8029
45

46 47
/* Xilinx (0x10ee) */
#define PCI_DEVICE_ID_XILINX_XC2VP30     0x0300
48

49 50
/* Marvell (0x11ab) */
#define PCI_DEVICE_ID_MARVELL_GT6412X    0x4620
51

52
/* QEMU/Bochs VGA (0x1234) */
53 54 55
#define PCI_VENDOR_ID_QEMU               0x1234
#define PCI_DEVICE_ID_QEMU_VGA           0x1111

56
/* VMWare (0x15ad) */
57 58 59 60 61 62 63
#define PCI_VENDOR_ID_VMWARE             0x15ad
#define PCI_DEVICE_ID_VMWARE_SVGA2       0x0405
#define PCI_DEVICE_ID_VMWARE_SVGA        0x0710
#define PCI_DEVICE_ID_VMWARE_NET         0x0720
#define PCI_DEVICE_ID_VMWARE_SCSI        0x0730
#define PCI_DEVICE_ID_VMWARE_IDE         0x1729

A
aliguori 已提交
64
/* Intel (0x8086) */
65
#define PCI_DEVICE_ID_INTEL_82551IT      0x1209
66
#define PCI_DEVICE_ID_INTEL_82557        0x1229
A
Alexander Graf 已提交
67
#define PCI_DEVICE_ID_INTEL_82801IR      0x2922
68

69
/* Red Hat / Qumranet (for QEMU) -- see pci-ids.txt */
70 71 72 73 74 75 76
#define PCI_VENDOR_ID_REDHAT_QUMRANET    0x1af4
#define PCI_SUBVENDOR_ID_REDHAT_QUMRANET 0x1af4
#define PCI_SUBDEVICE_ID_QEMU            0x1100

#define PCI_DEVICE_ID_VIRTIO_NET         0x1000
#define PCI_DEVICE_ID_VIRTIO_BLOCK       0x1001
#define PCI_DEVICE_ID_VIRTIO_BALLOON     0x1002
77
#define PCI_DEVICE_ID_VIRTIO_CONSOLE     0x1003
78

79
#define FMT_PCIBUS                      PRIx64
80

P
pbrook 已提交
81 82 83 84 85
typedef void PCIConfigWriteFunc(PCIDevice *pci_dev,
                                uint32_t address, uint32_t data, int len);
typedef uint32_t PCIConfigReadFunc(PCIDevice *pci_dev,
                                   uint32_t address, int len);
typedef void PCIMapIORegionFunc(PCIDevice *pci_dev, int region_num,
86
                                pcibus_t addr, pcibus_t size, int type);
87
typedef int PCIUnregisterFunc(PCIDevice *pci_dev);
P
pbrook 已提交
88 89

typedef struct PCIIORegion {
90 91 92
    pcibus_t addr; /* current PCI mapping address. -1 means not mapped */
#define PCI_BAR_UNMAPPED (~(pcibus_t)0)
    pcibus_t size;
93
    pcibus_t filtered_size;
P
pbrook 已提交
94 95
    uint8_t type;
    PCIMapIORegionFunc *map_func;
96
    MemoryRegion *memory;
97
    MemoryRegion *address_space;
P
pbrook 已提交
98 99 100 101 102
} PCIIORegion;

#define PCI_ROM_SLOT 6
#define PCI_NUM_REGIONS 7

I
Isaku Yamahata 已提交
103 104 105
#include "pci_regs.h"

/* PCI HEADER_TYPE */
I
Isaku Yamahata 已提交
106
#define  PCI_HEADER_TYPE_MULTI_FUNCTION 0x80
107

108 109 110 111
/* Size of the standard PCI config header */
#define PCI_CONFIG_HEADER_SIZE 0x40
/* Size of the standard PCI config space */
#define PCI_CONFIG_SPACE_SIZE 0x100
I
Isaku Yamahata 已提交
112 113
/* Size of the standart PCIe config space: 4KB */
#define PCIE_CONFIG_SPACE_SIZE  0x1000
114

115 116
#define PCI_NUM_PINS 4 /* A-D */

117 118
/* Bits in cap_present field. */
enum {
I
Isaku Yamahata 已提交
119 120 121
    QEMU_PCI_CAP_MSI = 0x1,
    QEMU_PCI_CAP_MSIX = 0x2,
    QEMU_PCI_CAP_EXPRESS = 0x4,
122 123

    /* multifunction capable device */
I
Isaku Yamahata 已提交
124
#define QEMU_PCI_CAP_MULTIFUNCTION_BITNR        3
125
    QEMU_PCI_CAP_MULTIFUNCTION = (1 << QEMU_PCI_CAP_MULTIFUNCTION_BITNR),
126 127 128 129

    /* command register SERR bit enabled */
#define QEMU_PCI_CAP_SERR_BITNR 4
    QEMU_PCI_CAP_SERR = (1 << QEMU_PCI_CAP_SERR_BITNR),
130 131
};

P
pbrook 已提交
132
struct PCIDevice {
P
Paul Brook 已提交
133
    DeviceState qdev;
P
pbrook 已提交
134
    /* PCI config space */
I
Isaku Yamahata 已提交
135
    uint8_t *config;
136

S
Stefan Weil 已提交
137
    /* Used to enable config checks on load. Note that writable bits are
138
     * never checked even if set in cmask. */
I
Isaku Yamahata 已提交
139
    uint8_t *cmask;
140

141
    /* Used to implement R/W bytes */
I
Isaku Yamahata 已提交
142
    uint8_t *wmask;
P
pbrook 已提交
143

144 145 146
    /* Used to implement RW1C(Write 1 to Clear) bytes */
    uint8_t *w1cmask;

147
    /* Used to allocate config space for capabilities. */
I
Isaku Yamahata 已提交
148
    uint8_t *used;
149

P
pbrook 已提交
150 151
    /* the following fields are read only */
    PCIBus *bus;
152
    uint32_t devfn;
P
pbrook 已提交
153 154 155 156 157 158 159 160 161 162 163
    char name[64];
    PCIIORegion io_regions[PCI_NUM_REGIONS];

    /* do not access the following fields */
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;

    /* IRQ objects for the INTA-INTD pins.  */
    qemu_irq *irq;

    /* Current IRQ levels.  Used internally by the generic PCI code.  */
164
    uint8_t irq_state;
165 166 167 168 169 170 171 172 173 174 175 176 177

    /* Capability bits */
    uint32_t cap_present;

    /* Offset of MSI-X capability in config space */
    uint8_t msix_cap;

    /* MSI-X entries */
    int msix_entries_nr;

    /* Space to store MSIX table */
    uint8_t *msix_table_page;
    /* MMIO index used to map MSIX table and pending bit entries. */
A
Avi Kivity 已提交
178
    MemoryRegion msix_mmio;
179 180 181 182
    /* Reference-count for entries actually in use by driver. */
    unsigned *msix_entry_used;
    /* Region including the MSI-X table */
    uint32_t msix_bar_size;
J
Juan Quintela 已提交
183 184
    /* Version id needed for VMState */
    int32_t version_id;
185

I
Isaku Yamahata 已提交
186 187 188
    /* Offset of MSI capability in config space */
    uint8_t msi_cap;

189 190 191
    /* PCI Express */
    PCIExpressDevice exp;

192
    /* Location of option rom */
193
    char *romfile;
194
    ram_addr_t rom_offset;
195
    uint32_t rom_bar;
P
pbrook 已提交
196 197 198 199 200 201 202
};

PCIDevice *pci_register_device(PCIBus *bus, const char *name,
                               int instance_size, int devfn,
                               PCIConfigReadFunc *config_read,
                               PCIConfigWriteFunc *config_write);

203
void pci_register_bar(PCIDevice *pci_dev, int region_num,
204
                            pcibus_t size, uint8_t type,
P
pbrook 已提交
205
                            PCIMapIORegionFunc *map_func);
206 207
void pci_register_bar_region(PCIDevice *pci_dev, int region_num,
                             uint8_t attr, MemoryRegion *memory);
208
pcibus_t pci_get_bar_addr(PCIDevice *pci_dev, int region_num);
P
pbrook 已提交
209

210 211
int pci_add_capability(PCIDevice *pdev, uint8_t cap_id,
                       uint8_t offset, uint8_t size);
212 213 214 215 216 217 218 219

void pci_del_capability(PCIDevice *pci_dev, uint8_t cap_id, uint8_t cap_size);

void pci_reserve_capability(PCIDevice *pci_dev, uint8_t offset, uint8_t size);

uint8_t pci_find_capability(PCIDevice *pci_dev, uint8_t cap_id);


P
pbrook 已提交
220 221 222 223 224 225 226
uint32_t pci_default_read_config(PCIDevice *d,
                                 uint32_t address, int len);
void pci_default_write_config(PCIDevice *d,
                              uint32_t address, uint32_t val, int len);
void pci_device_save(PCIDevice *s, QEMUFile *f);
int pci_device_load(PCIDevice *s, QEMUFile *f);

227
typedef void (*pci_set_irq_fn)(void *opaque, int irq_num, int level);
P
pbrook 已提交
228
typedef int (*pci_map_irq_fn)(PCIDevice *pci_dev, int irq_num);
229 230 231 232 233 234 235 236 237

typedef enum {
    PCI_HOTPLUG_DISABLED,
    PCI_HOTPLUG_ENABLED,
    PCI_COLDPLUG_ENABLED,
} PCIHotplugState;

typedef int (*pci_hotplug_fn)(DeviceState *qdev, PCIDevice *pci_dev,
                              PCIHotplugState state);
238
void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
239
                         const char *name,
240 241
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
242 243
                         uint8_t devfn_min);
PCIBus *pci_bus_new(DeviceState *parent, const char *name,
244 245 246
                    MemoryRegion *address_space_mem,
                    MemoryRegion *address_space_io,
                    uint8_t devfn_min);
247 248
void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
                  void *irq_opaque, int nirq);
249
int pci_bus_get_irq_level(PCIBus *bus, int irq_num);
250
void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *dev);
P
Paul Brook 已提交
251 252
PCIBus *pci_register_bus(DeviceState *parent, const char *name,
                         pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
253
                         void *irq_opaque,
254 255
                         MemoryRegion *address_space_mem,
                         MemoryRegion *address_space_io,
256
                         uint8_t devfn_min, int nirq);
I
Isaku Yamahata 已提交
257
void pci_device_reset(PCIDevice *dev);
258
void pci_bus_reset(PCIBus *bus);
P
pbrook 已提交
259

B
Blue Swirl 已提交
260 261
void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base);

262 263
PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
                        const char *default_devaddr);
264 265
PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
                               const char *default_devaddr);
P
pbrook 已提交
266
int pci_bus_num(PCIBus *s);
267
void pci_for_each_device(PCIBus *bus, int bus_num, void (*fn)(PCIBus *bus, PCIDevice *d));
268
PCIBus *pci_find_root_bus(int domain);
269
int pci_find_domain(const PCIBus *bus);
270
PCIBus *pci_find_bus(PCIBus *bus, int bus_num);
271
PCIDevice *pci_find_device(PCIBus *bus, int bus_num, uint8_t devfn);
272
int pci_qdev_find_device(const char *id, PCIDevice **pdev);
273
PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr);
P
pbrook 已提交
274

275 276
int pci_parse_devaddr(const char *addr, int *domp, int *busp,
                      unsigned int *slotp, unsigned int *funcp);
277 278
int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
                     unsigned *slotp);
279

280 281
void do_pci_info_print(Monitor *mon, const QObject *data);
void do_pci_info(Monitor *mon, QObject **ret_data);
282
void pci_bridge_update_mappings(PCIBus *b);
P
pbrook 已提交
283

I
Isaku Yamahata 已提交
284 285
void pci_device_deassert_intx(PCIDevice *dev);

286 287 288 289 290 291 292
static inline void
pci_set_byte(uint8_t *config, uint8_t val)
{
    *config = val;
}

static inline uint8_t
293
pci_get_byte(const uint8_t *config)
294 295 296 297
{
    return *config;
}

298 299 300 301 302 303 304
static inline void
pci_set_word(uint8_t *config, uint16_t val)
{
    cpu_to_le16wu((uint16_t *)config, val);
}

static inline uint16_t
305
pci_get_word(const uint8_t *config)
306
{
307
    return le16_to_cpupu((const uint16_t *)config);
308 309 310 311 312 313 314 315 316
}

static inline void
pci_set_long(uint8_t *config, uint32_t val)
{
    cpu_to_le32wu((uint32_t *)config, val);
}

static inline uint32_t
317
pci_get_long(const uint8_t *config)
318
{
319
    return le32_to_cpupu((const uint32_t *)config);
320 321
}

322 323 324 325 326 327 328
static inline void
pci_set_quad(uint8_t *config, uint64_t val)
{
    cpu_to_le64w((uint64_t *)config, val);
}

static inline uint64_t
329
pci_get_quad(const uint8_t *config)
330
{
331
    return le64_to_cpup((const uint64_t *)config);
332 333
}

334 335 336
static inline void
pci_config_set_vendor_id(uint8_t *pci_config, uint16_t val)
{
337
    pci_set_word(&pci_config[PCI_VENDOR_ID], val);
338 339 340 341 342
}

static inline void
pci_config_set_device_id(uint8_t *pci_config, uint16_t val)
{
343
    pci_set_word(&pci_config[PCI_DEVICE_ID], val);
344 345
}

I
Izik Eidus 已提交
346 347 348 349 350 351
static inline void
pci_config_set_revision(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_REVISION_ID], val);
}

352 353 354
static inline void
pci_config_set_class(uint8_t *pci_config, uint16_t val)
{
355
    pci_set_word(&pci_config[PCI_CLASS_DEVICE], val);
356 357
}

I
Izik Eidus 已提交
358 359 360 361 362 363 364 365 366 367 368 369
static inline void
pci_config_set_prog_interface(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_CLASS_PROG], val);
}

static inline void
pci_config_set_interrupt_pin(uint8_t *pci_config, uint8_t val)
{
    pci_set_byte(&pci_config[PCI_INTERRUPT_PIN], val);
}

370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
/*
 * helper functions to do bit mask operation on configuration space.
 * Just to set bit, use test-and-set and discard returned value.
 * Just to clear bit, use test-and-clear and discard returned value.
 * NOTE: They aren't atomic.
 */
static inline uint8_t
pci_byte_test_and_clear_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val & ~mask);
    return val & mask;
}

static inline uint8_t
pci_byte_test_and_set_mask(uint8_t *config, uint8_t mask)
{
    uint8_t val = pci_get_byte(config);
    pci_set_byte(config, val | mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_clear_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val & ~mask);
    return val & mask;
}

static inline uint16_t
pci_word_test_and_set_mask(uint8_t *config, uint16_t mask)
{
    uint16_t val = pci_get_word(config);
    pci_set_word(config, val | mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_clear_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val & ~mask);
    return val & mask;
}

static inline uint32_t
pci_long_test_and_set_mask(uint8_t *config, uint32_t mask)
{
    uint32_t val = pci_get_long(config);
    pci_set_long(config, val | mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_clear_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val & ~mask);
    return val & mask;
}

static inline uint64_t
pci_quad_test_and_set_mask(uint8_t *config, uint64_t mask)
{
    uint64_t val = pci_get_quad(config);
    pci_set_quad(config, val | mask);
    return val & mask;
}

440
typedef int (*pci_qdev_initfn)(PCIDevice *dev);
441 442 443
typedef struct {
    DeviceInfo qdev;
    pci_qdev_initfn init;
444
    PCIUnregisterFunc *exit;
445 446
    PCIConfigReadFunc *config_read;
    PCIConfigWriteFunc *config_write;
I
Isaku Yamahata 已提交
447

448 449 450 451 452 453 454
    uint16_t vendor_id;
    uint16_t device_id;
    uint8_t revision;
    uint16_t class_id;
    uint16_t subsystem_vendor_id;       /* only for header type = 0 */
    uint16_t subsystem_id;              /* only for header type = 0 */

455 456 457 458 459 460
    /*
     * pci-to-pci bridge or normal device.
     * This doesn't mean pci host switch.
     * When card bus bridge is supported, this would be enhanced.
     */
    int is_bridge;
461

I
Isaku Yamahata 已提交
462
    /* pcie stuff */
463
    int is_express;   /* is this device pci express? */
464

465 466 467
    /* device isn't hot-pluggable */
    int no_hotplug;

468 469
    /* rom bar */
    const char *romfile;
470 471 472 473
} PCIDeviceInfo;

void pci_qdev_register(PCIDeviceInfo *info);
void pci_qdev_register_many(PCIDeviceInfo *info);
P
Paul Brook 已提交
474

475 476 477 478 479
PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction,
                                    const char *name);
PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn,
                                           bool multifunction,
                                           const char *name);
480 481 482
PCIDevice *pci_try_create_multifunction(PCIBus *bus, int devfn,
                                        bool multifunction,
                                        const char *name);
483
PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
484
PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name);
485
PCIDevice *pci_try_create(PCIBus *bus, int devfn, const char *name);
P
Paul Brook 已提交
486

487
static inline int pci_is_express(const PCIDevice *d)
I
Isaku Yamahata 已提交
488 489 490 491
{
    return d->cap_present & QEMU_PCI_CAP_EXPRESS;
}

492
static inline uint32_t pci_config_size(const PCIDevice *d)
I
Isaku Yamahata 已提交
493 494 495 496
{
    return pci_is_express(d) ? PCIE_CONFIG_SPACE_SIZE : PCI_CONFIG_SPACE_SIZE;
}

P
pbrook 已提交
497
#endif